X-Git-Url: https://git.libre-soc.org/?p=soc.git;a=blobdiff_plain;f=src%2Fsoc%2Ffu%2Falu%2Ftest%2Fsvp64_cases.py;fp=src%2Fsoc%2Ffu%2Falu%2Ftest%2Fsvp64_cases.py;h=52b1ac0606e960d1e0d64c0bed5d8fda5ccabf5b;hp=dd8e0ff797a6d0b6cdd2042e63a43eefe1fb8d89;hb=477bc257449d3679a5ffb9807609da1304606163;hpb=b149275ffb081cbffb4abfa3bce5e8bb82faffa3 diff --git a/src/soc/fu/alu/test/svp64_cases.py b/src/soc/fu/alu/test/svp64_cases.py index dd8e0ff7..52b1ac06 100644 --- a/src/soc/fu/alu/test/svp64_cases.py +++ b/src/soc/fu/alu/test/svp64_cases.py @@ -11,7 +11,7 @@ class SVP64ALUTestCase(TestAccumulatorBase): # adds: # 1 = 5 + 9 => 0x5555 = 0x4321 + 0x1234 # 2 = 6 + 10 => 0x3334 = 0x2223 + 0x1111 - isa = SVP64Asm(['sv.add 1.v, 5.v, 9.v']) + isa = SVP64Asm(['svadd 1.v, 5.v, 9.v']) lst = list(isa) print("listing", lst) @@ -33,7 +33,7 @@ class SVP64ALUTestCase(TestAccumulatorBase): def case_2_sv_add_scalar(self): # adds: # 1 = 5 + 9 => 0x5555 = 0x4321 + 0x1234 - isa = SVP64Asm(['sv.add 1, 5, 9']) + isa = SVP64Asm(['svadd 1, 5, 9']) lst = list(isa) print("listing", lst) @@ -58,7 +58,7 @@ class SVP64ALUTestCase(TestAccumulatorBase): def case_3_sv_check_extra(self): # adds: # 13 = 10 + 7 => 0x4242 = 0x1230 + 0x3012 - isa = SVP64Asm(['sv.add 13.v, 10.v, 7.v']) + isa = SVP64Asm(['svadd 13.v, 10.v, 7.v']) lst = list(isa) print("listing", lst) @@ -80,7 +80,7 @@ class SVP64ALUTestCase(TestAccumulatorBase): # 1 = 5 + 9 => 0 = -1+1 CR0=0b100 # 2 = 6 + 10 => 0x3334 = 0x2223+0x1111 CR1=0b010 - isa = SVP64Asm(['sv.add. 1.v, 5.v, 9.v']) + isa = SVP64Asm(['svadd. 1.v, 5.v, 9.v']) lst = list(isa) print("listing", lst) @@ -104,7 +104,7 @@ class SVP64ALUTestCase(TestAccumulatorBase): # adds: # 1 = 5 + 9 => 0x5555 = 0x4321 + 0x1234 isa = SVP64Asm([ - 'sv.add 13.v, 10.v, 7.v', # skipped, because VL == 0 + 'svadd 13.v, 10.v, 7.v', # skipped, because VL == 0 'add 1, 5, 9' ]) lst = list(isa) @@ -135,8 +135,8 @@ class SVP64ALUTestCase(TestAccumulatorBase): # 14 = 11 + 8 => 0x3012 = 0x3012 + 0x0000 # 15 = 12 + 9 => 0x1234 = 0x0000 + 0x1234 isa = SVP64Asm([ - 'sv.add 1.v, 5.v, 9.v', - 'sv.add 13.v, 10.v, 7.v' + 'svadd 1.v, 5.v, 9.v', + 'svadd 13.v, 10.v, 7.v' ]) lst = list(isa) print("listing", lst) @@ -162,7 +162,7 @@ class SVP64ALUTestCase(TestAccumulatorBase): # adds: # 1 = 5 + 9 => 0x5555 = 0x4321 + 0x1234 # r1 is scalar so ENDS EARLY - isa = SVP64Asm(['sv.add 1, 5.v, 9.v']) + isa = SVP64Asm(['svadd 1, 5.v, 9.v']) lst = list(isa) print("listing", lst) @@ -184,7 +184,7 @@ class SVP64ALUTestCase(TestAccumulatorBase): # adds: # 1 = 5 + 9 => 0x5555 = 0x4321+0x1234 # 2 = 5 + 10 => 0x5432 = 0x4321+0x1111 - isa = SVP64Asm(['sv.add 1.v, 5, 9.v']) + isa = SVP64Asm(['svadd 1.v, 5, 9.v']) lst = list(isa) print("listing", lst)