4 #define SR_ET 0x00000001
5 #define SR_EF 0x00000002
6 #define SR_EV 0x00000004
7 #define SR_EC 0x00000008
8 #define SR_PS 0x00000010
9 #define SR_S 0x00000020
10 #define SR_U64 0x00000040
11 #define SR_S64 0x00000080
12 #define SR_VM 0x00000100
13 #define SR_IM 0x00FF0000
14 #define SR_ZERO ~(SR_ET|SR_EF|SR_EV|SR_EC|SR_PS|SR_S|SR_U64|SR_S64|SR_VM|SR_IM)
15 #define SR_IM_SHIFT 16
19 #define PCR_BADVADDR 2
25 #define PCR_SEND_IPI 8
31 #define PCR_VECBANK 18
35 #define PCR_FROMHOST 31
40 #define CAUSE_MISALIGNED_FETCH 0
41 #define CAUSE_FAULT_FETCH 1
42 #define CAUSE_ILLEGAL_INSTRUCTION 2
43 #define CAUSE_PRIVILEGED_INSTRUCTION 3
44 #define CAUSE_FP_DISABLED 4
45 #define CAUSE_SYSCALL 6
46 #define CAUSE_BREAKPOINT 7
47 #define CAUSE_MISALIGNED_LOAD 8
48 #define CAUSE_MISALIGNED_STORE 9
49 #define CAUSE_FAULT_LOAD 10
50 #define CAUSE_FAULT_STORE 11
51 #define CAUSE_VECTOR_DISABLED 12
52 #define CAUSE_VECTOR_BANK 13
54 #define CAUSE_VECTOR_MISALIGNED_FETCH 24
55 #define CAUSE_VECTOR_FAULT_FETCH 25
56 #define CAUSE_VECTOR_ILLEGAL_INSTRUCTION 26
57 #define CAUSE_VECTOR_ILLEGAL_COMMAND 27
58 #define CAUSE_VECTOR_MISALIGNED_LOAD 28
59 #define CAUSE_VECTOR_MISALIGNED_STORE 29
60 #define CAUSE_VECTOR_FAULT_LOAD 30
61 #define CAUSE_VECTOR_FAULT_STORE 31
65 #define ASM_CR(r) _ASM_CR(r)
66 #define _ASM_CR(r) cr##r
70 #define mtpcr(reg,val) ({ long __tmp = (long)(val), __tmp2; \
71 asm volatile ("mtpcr %0,%1,cr%2" : "=r"(__tmp2) : "r"(__tmp),"i"(reg)); \
74 #define mfpcr(reg) ({ long __tmp; \
75 asm volatile ("mfpcr %0,cr%1" : "=r"(__tmp) : "i"(reg)); \
78 #define setpcr(reg,val) ({ long __tmp; \
79 asm volatile ("setpcr %0,cr%2,%1" : "=r"(__tmp) : "i"(val), "i"(reg)); \
82 #define clearpcr(reg,val) ({ long __tmp; \
83 asm volatile ("clearpcr %0,cr%2,%1" : "=r"(__tmp) : "i"(val), "i"(reg)); \