1 // See LICENSE for license details.
3 #ifndef RISCV_CSR_ENCODING_H
4 #define RISCV_CSR_ENCODING_H
6 #define MSTATUS_UIE 0x00000001
7 #define MSTATUS_SIE 0x00000002
8 #define MSTATUS_HIE 0x00000004
9 #define MSTATUS_MIE 0x00000008
10 #define MSTATUS_UPIE 0x00000010
11 #define MSTATUS_SPIE 0x00000020
12 #define MSTATUS_HPIE 0x00000040
13 #define MSTATUS_MPIE 0x00000080
14 #define MSTATUS_SPP 0x00000100
15 #define MSTATUS_HPP 0x00000600
16 #define MSTATUS_MPP 0x00001800
17 #define MSTATUS_FS 0x00006000
18 #define MSTATUS_XS 0x00018000
19 #define MSTATUS_MPRV 0x00020000
20 #define MSTATUS_SUM 0x00040000
21 #define MSTATUS_MXR 0x00080000
22 #define MSTATUS_TVM 0x00100000
23 #define MSTATUS_TW 0x00200000
24 #define MSTATUS_TSR 0x00400000
25 #define MSTATUS32_SD 0x80000000
26 #define MSTATUS64_SD 0x8000000000000000
28 #define SSTATUS_UIE 0x00000001
29 #define SSTATUS_SIE 0x00000002
30 #define SSTATUS_UPIE 0x00000010
31 #define SSTATUS_SPIE 0x00000020
32 #define SSTATUS_SPP 0x00000100
33 #define SSTATUS_FS 0x00006000
34 #define SSTATUS_XS 0x00018000
35 #define SSTATUS_SUM 0x00040000
36 #define SSTATUS_MXR 0x00080000
37 #define SSTATUS32_SD 0x80000000
38 #define SSTATUS64_SD 0x8000000000000000
40 #define DCSR_XDEBUGVER (3U<<30)
41 #define DCSR_NDRESET (1<<29)
42 #define DCSR_FULLRESET (1<<28)
43 #define DCSR_EBREAKM (1<<15)
44 #define DCSR_EBREAKH (1<<14)
45 #define DCSR_EBREAKS (1<<13)
46 #define DCSR_EBREAKU (1<<12)
47 #define DCSR_STOPCYCLE (1<<10)
48 #define DCSR_STOPTIME (1<<9)
49 #define DCSR_CAUSE (7<<6)
50 #define DCSR_DEBUGINT (1<<5)
51 #define DCSR_HALT (1<<3)
52 #define DCSR_STEP (1<<2)
53 #define DCSR_PRV (3<<0)
55 #define DCSR_CAUSE_NONE 0
56 #define DCSR_CAUSE_SWBP 1
57 #define DCSR_CAUSE_HWBP 2
58 #define DCSR_CAUSE_DEBUGINT 3
59 #define DCSR_CAUSE_STEP 4
60 #define DCSR_CAUSE_HALT 5
62 #define MCONTROL_TYPE(xlen) (0xfULL<<((xlen)-4))
63 #define MCONTROL_DMODE(xlen) (1ULL<<((xlen)-5))
64 #define MCONTROL_MASKMAX(xlen) (0x3fULL<<((xlen)-11))
66 #define MCONTROL_SELECT (1<<19)
67 #define MCONTROL_TIMING (1<<18)
68 #define MCONTROL_ACTION (0x3f<<12)
69 #define MCONTROL_CHAIN (1<<11)
70 #define MCONTROL_MATCH (0xf<<7)
71 #define MCONTROL_M (1<<6)
72 #define MCONTROL_H (1<<5)
73 #define MCONTROL_S (1<<4)
74 #define MCONTROL_U (1<<3)
75 #define MCONTROL_EXECUTE (1<<2)
76 #define MCONTROL_STORE (1<<1)
77 #define MCONTROL_LOAD (1<<0)
79 #define MCONTROL_TYPE_NONE 0
80 #define MCONTROL_TYPE_MATCH 2
82 #define MCONTROL_ACTION_DEBUG_EXCEPTION 0
83 #define MCONTROL_ACTION_DEBUG_MODE 1
84 #define MCONTROL_ACTION_TRACE_START 2
85 #define MCONTROL_ACTION_TRACE_STOP 3
86 #define MCONTROL_ACTION_TRACE_EMIT 4
88 #define MCONTROL_MATCH_EQUAL 0
89 #define MCONTROL_MATCH_NAPOT 1
90 #define MCONTROL_MATCH_GE 2
91 #define MCONTROL_MATCH_LT 3
92 #define MCONTROL_MATCH_MASK_LOW 4
93 #define MCONTROL_MATCH_MASK_HIGH 5
95 #define MIP_SSIP (1 << IRQ_S_SOFT)
96 #define MIP_HSIP (1 << IRQ_H_SOFT)
97 #define MIP_MSIP (1 << IRQ_M_SOFT)
98 #define MIP_STIP (1 << IRQ_S_TIMER)
99 #define MIP_HTIP (1 << IRQ_H_TIMER)
100 #define MIP_MTIP (1 << IRQ_M_TIMER)
101 #define MIP_SEIP (1 << IRQ_S_EXT)
102 #define MIP_HEIP (1 << IRQ_H_EXT)
103 #define MIP_MEIP (1 << IRQ_M_EXT)
105 #define SIP_SSIP MIP_SSIP
106 #define SIP_STIP MIP_STIP
113 #define SPTBR32_MODE 0x80000000
114 #define SPTBR32_ASID 0x7FC00000
115 #define SPTBR32_PPN 0x003FFFFF
116 #define SPTBR64_MODE 0xF000000000000000
117 #define SPTBR64_ASID 0x0FFFF00000000000
118 #define SPTBR64_PPN 0x00000FFFFFFFFFFF
120 #define SPTBR_MODE_OFF 0
121 #define SPTBR_MODE_SV32 1
122 #define SPTBR_MODE_SV39 8
123 #define SPTBR_MODE_SV48 9
124 #define SPTBR_MODE_SV57 10
125 #define SPTBR_MODE_SV64 11
136 #define PMP_NAPOT 0x18
141 #define IRQ_S_TIMER 5
142 #define IRQ_H_TIMER 6
143 #define IRQ_M_TIMER 7
150 #define DEFAULT_RSTVEC 0x00001000
151 #define CLINT_BASE 0x02000000
152 #define CLINT_SIZE 0x000c0000
153 #define EXT_IO_BASE 0x40000000
154 #define DRAM_BASE 0x80000000
156 // page table entry (PTE) fields
157 #define PTE_V 0x001 // Valid
158 #define PTE_R 0x002 // Read
159 #define PTE_W 0x004 // Write
160 #define PTE_X 0x008 // Execute
161 #define PTE_U 0x010 // User
162 #define PTE_G 0x020 // Global
163 #define PTE_A 0x040 // Accessed
164 #define PTE_D 0x080 // Dirty
165 #define PTE_SOFT 0x300 // Reserved for Software
167 #define PTE_PPN_SHIFT 10
169 #define PTE_TABLE(PTE) (((PTE) & (PTE_V | PTE_R | PTE_W | PTE_X)) == PTE_V)
173 #if __riscv_xlen == 64
174 # define MSTATUS_SD MSTATUS64_SD
175 # define SSTATUS_SD SSTATUS64_SD
176 # define RISCV_PGLEVEL_BITS 9
177 # define SPTBR_MODE SPTBR64_MODE
179 # define MSTATUS_SD MSTATUS32_SD
180 # define SSTATUS_SD SSTATUS32_SD
181 # define RISCV_PGLEVEL_BITS 10
182 # define SPTBR_MODE SPTBR32_MODE
184 #define RISCV_PGSHIFT 12
185 #define RISCV_PGSIZE (1 << RISCV_PGSHIFT)
187 #ifndef __ASSEMBLER__
191 #define read_csr(reg) ({ unsigned long __tmp; \
192 asm volatile ("csrr %0, " #reg : "=r"(__tmp)); \
195 #define write_csr(reg, val) ({ \
196 asm volatile ("csrw " #reg ", %0" :: "rK"(val)); })
198 #define swap_csr(reg, val) ({ unsigned long __tmp; \
199 asm volatile ("csrrw %0, " #reg ", %1" : "=r"(__tmp) : "rK"(val)); \
202 #define set_csr(reg, bit) ({ unsigned long __tmp; \
203 asm volatile ("csrrs %0, " #reg ", %1" : "=r"(__tmp) : "rK"(bit)); \
206 #define clear_csr(reg, bit) ({ unsigned long __tmp; \
207 asm volatile ("csrrc %0, " #reg ", %1" : "=r"(__tmp) : "rK"(bit)); \
210 #define rdtime() read_csr(time)
211 #define rdcycle() read_csr(cycle)
212 #define rdinstret() read_csr(instret)
221 /* Automatically generated by parse-opcodes. */
222 #ifndef RISCV_ENCODING_H
223 #define RISCV_ENCODING_H
224 #define MATCH_BEQ 0x63
225 #define MASK_BEQ 0x707f
226 #define MATCH_BNE 0x1063
227 #define MASK_BNE 0x707f
228 #define MATCH_BLT 0x4063
229 #define MASK_BLT 0x707f
230 #define MATCH_BGE 0x5063
231 #define MASK_BGE 0x707f
232 #define MATCH_BLTU 0x6063
233 #define MASK_BLTU 0x707f
234 #define MATCH_BGEU 0x7063
235 #define MASK_BGEU 0x707f
236 #define MATCH_JALR 0x67
237 #define MASK_JALR 0x707f
238 #define MATCH_JAL 0x6f
239 #define MASK_JAL 0x7f
240 #define MATCH_LUI 0x37
241 #define MASK_LUI 0x7f
242 #define MATCH_AUIPC 0x17
243 #define MASK_AUIPC 0x7f
244 #define MATCH_ADDI 0x13
245 #define MASK_ADDI 0x707f
246 #define MATCH_SLLI 0x1013
247 #define MASK_SLLI 0xfc00707f
248 #define MATCH_SLTI 0x2013
249 #define MASK_SLTI 0x707f
250 #define MATCH_SLTIU 0x3013
251 #define MASK_SLTIU 0x707f
252 #define MATCH_XORI 0x4013
253 #define MASK_XORI 0x707f
254 #define MATCH_SRLI 0x5013
255 #define MASK_SRLI 0xfc00707f
256 #define MATCH_SRAI 0x40005013
257 #define MASK_SRAI 0xfc00707f
258 #define MATCH_ORI 0x6013
259 #define MASK_ORI 0x707f
260 #define MATCH_ANDI 0x7013
261 #define MASK_ANDI 0x707f
262 #define MATCH_ADD 0x33
263 #define MASK_ADD 0xfe00707f
264 #define MATCH_SUB 0x40000033
265 #define MASK_SUB 0xfe00707f
266 #define MATCH_SLL 0x1033
267 #define MASK_SLL 0xfe00707f
268 #define MATCH_SLT 0x2033
269 #define MASK_SLT 0xfe00707f
270 #define MATCH_SLTU 0x3033
271 #define MASK_SLTU 0xfe00707f
272 #define MATCH_XOR 0x4033
273 #define MASK_XOR 0xfe00707f
274 #define MATCH_SRL 0x5033
275 #define MASK_SRL 0xfe00707f
276 #define MATCH_SRA 0x40005033
277 #define MASK_SRA 0xfe00707f
278 #define MATCH_OR 0x6033
279 #define MASK_OR 0xfe00707f
280 #define MATCH_AND 0x7033
281 #define MASK_AND 0xfe00707f
282 #define MATCH_ADDIW 0x1b
283 #define MASK_ADDIW 0x707f
284 #define MATCH_SLLIW 0x101b
285 #define MASK_SLLIW 0xfe00707f
286 #define MATCH_SRLIW 0x501b
287 #define MASK_SRLIW 0xfe00707f
288 #define MATCH_SRAIW 0x4000501b
289 #define MASK_SRAIW 0xfe00707f
290 #define MATCH_ADDW 0x3b
291 #define MASK_ADDW 0xfe00707f
292 #define MATCH_SUBW 0x4000003b
293 #define MASK_SUBW 0xfe00707f
294 #define MATCH_SLLW 0x103b
295 #define MASK_SLLW 0xfe00707f
296 #define MATCH_SRLW 0x503b
297 #define MASK_SRLW 0xfe00707f
298 #define MATCH_SRAW 0x4000503b
299 #define MASK_SRAW 0xfe00707f
301 #define MASK_LB 0x707f
302 #define MATCH_LH 0x1003
303 #define MASK_LH 0x707f
304 #define MATCH_LW 0x2003
305 #define MASK_LW 0x707f
306 #define MATCH_LD 0x3003
307 #define MASK_LD 0x707f
308 #define MATCH_LBU 0x4003
309 #define MASK_LBU 0x707f
310 #define MATCH_LHU 0x5003
311 #define MASK_LHU 0x707f
312 #define MATCH_LWU 0x6003
313 #define MASK_LWU 0x707f
314 #define MATCH_SB 0x23
315 #define MASK_SB 0x707f
316 #define MATCH_SH 0x1023
317 #define MASK_SH 0x707f
318 #define MATCH_SW 0x2023
319 #define MASK_SW 0x707f
320 #define MATCH_SD 0x3023
321 #define MASK_SD 0x707f
322 #define MATCH_FENCE 0xf
323 #define MASK_FENCE 0x707f
324 #define MATCH_FENCE_I 0x100f
325 #define MASK_FENCE_I 0x707f
326 #define MATCH_MUL 0x2000033
327 #define MASK_MUL 0xfe00707f
328 #define MATCH_MULH 0x2001033
329 #define MASK_MULH 0xfe00707f
330 #define MATCH_MULHSU 0x2002033
331 #define MASK_MULHSU 0xfe00707f
332 #define MATCH_MULHU 0x2003033
333 #define MASK_MULHU 0xfe00707f
334 #define MATCH_DIV 0x2004033
335 #define MASK_DIV 0xfe00707f
336 #define MATCH_DIVU 0x2005033
337 #define MASK_DIVU 0xfe00707f
338 #define MATCH_REM 0x2006033
339 #define MASK_REM 0xfe00707f
340 #define MATCH_REMU 0x2007033
341 #define MASK_REMU 0xfe00707f
342 #define MATCH_MULW 0x200003b
343 #define MASK_MULW 0xfe00707f
344 #define MATCH_DIVW 0x200403b
345 #define MASK_DIVW 0xfe00707f
346 #define MATCH_DIVUW 0x200503b
347 #define MASK_DIVUW 0xfe00707f
348 #define MATCH_REMW 0x200603b
349 #define MASK_REMW 0xfe00707f
350 #define MATCH_REMUW 0x200703b
351 #define MASK_REMUW 0xfe00707f
352 #define MATCH_AMOADD_W 0x202f
353 #define MASK_AMOADD_W 0xf800707f
354 #define MATCH_AMOXOR_W 0x2000202f
355 #define MASK_AMOXOR_W 0xf800707f
356 #define MATCH_AMOOR_W 0x4000202f
357 #define MASK_AMOOR_W 0xf800707f
358 #define MATCH_AMOAND_W 0x6000202f
359 #define MASK_AMOAND_W 0xf800707f
360 #define MATCH_AMOMIN_W 0x8000202f
361 #define MASK_AMOMIN_W 0xf800707f
362 #define MATCH_AMOMAX_W 0xa000202f
363 #define MASK_AMOMAX_W 0xf800707f
364 #define MATCH_AMOMINU_W 0xc000202f
365 #define MASK_AMOMINU_W 0xf800707f
366 #define MATCH_AMOMAXU_W 0xe000202f
367 #define MASK_AMOMAXU_W 0xf800707f
368 #define MATCH_AMOSWAP_W 0x800202f
369 #define MASK_AMOSWAP_W 0xf800707f
370 #define MATCH_LR_W 0x1000202f
371 #define MASK_LR_W 0xf9f0707f
372 #define MATCH_SC_W 0x1800202f
373 #define MASK_SC_W 0xf800707f
374 #define MATCH_AMOADD_D 0x302f
375 #define MASK_AMOADD_D 0xf800707f
376 #define MATCH_AMOXOR_D 0x2000302f
377 #define MASK_AMOXOR_D 0xf800707f
378 #define MATCH_AMOOR_D 0x4000302f
379 #define MASK_AMOOR_D 0xf800707f
380 #define MATCH_AMOAND_D 0x6000302f
381 #define MASK_AMOAND_D 0xf800707f
382 #define MATCH_AMOMIN_D 0x8000302f
383 #define MASK_AMOMIN_D 0xf800707f
384 #define MATCH_AMOMAX_D 0xa000302f
385 #define MASK_AMOMAX_D 0xf800707f
386 #define MATCH_AMOMINU_D 0xc000302f
387 #define MASK_AMOMINU_D 0xf800707f
388 #define MATCH_AMOMAXU_D 0xe000302f
389 #define MASK_AMOMAXU_D 0xf800707f
390 #define MATCH_AMOSWAP_D 0x800302f
391 #define MASK_AMOSWAP_D 0xf800707f
392 #define MATCH_LR_D 0x1000302f
393 #define MASK_LR_D 0xf9f0707f
394 #define MATCH_SC_D 0x1800302f
395 #define MASK_SC_D 0xf800707f
396 #define MATCH_ECALL 0x73
397 #define MASK_ECALL 0xffffffff
398 #define MATCH_EBREAK 0x100073
399 #define MASK_EBREAK 0xffffffff
400 #define MATCH_URET 0x200073
401 #define MASK_URET 0xffffffff
402 #define MATCH_SRET 0x10200073
403 #define MASK_SRET 0xffffffff
404 #define MATCH_HRET 0x20200073
405 #define MASK_HRET 0xffffffff
406 #define MATCH_MRET 0x30200073
407 #define MASK_MRET 0xffffffff
408 #define MATCH_DRET 0x7b200073
409 #define MASK_DRET 0xffffffff
410 #define MATCH_SFENCE_VMA 0x12000073
411 #define MASK_SFENCE_VMA 0xfe007fff
412 #define MATCH_WFI 0x10500073
413 #define MASK_WFI 0xffffffff
414 #define MATCH_CSRRW 0x1073
415 #define MASK_CSRRW 0x707f
416 #define MATCH_CSRRS 0x2073
417 #define MASK_CSRRS 0x707f
418 #define MATCH_CSRRC 0x3073
419 #define MASK_CSRRC 0x707f
420 #define MATCH_CSRRWI 0x5073
421 #define MASK_CSRRWI 0x707f
422 #define MATCH_CSRRSI 0x6073
423 #define MASK_CSRRSI 0x707f
424 #define MATCH_CSRRCI 0x7073
425 #define MASK_CSRRCI 0x707f
426 #define MATCH_FADD_S 0x53
427 #define MASK_FADD_S 0xfe00007f
428 #define MATCH_FSUB_S 0x8000053
429 #define MASK_FSUB_S 0xfe00007f
430 #define MATCH_FMUL_S 0x10000053
431 #define MASK_FMUL_S 0xfe00007f
432 #define MATCH_FDIV_S 0x18000053
433 #define MASK_FDIV_S 0xfe00007f
434 #define MATCH_FSGNJ_S 0x20000053
435 #define MASK_FSGNJ_S 0xfe00707f
436 #define MATCH_FSGNJN_S 0x20001053
437 #define MASK_FSGNJN_S 0xfe00707f
438 #define MATCH_FSGNJX_S 0x20002053
439 #define MASK_FSGNJX_S 0xfe00707f
440 #define MATCH_FMIN_S 0x28000053
441 #define MASK_FMIN_S 0xfe00707f
442 #define MATCH_FMAX_S 0x28001053
443 #define MASK_FMAX_S 0xfe00707f
444 #define MATCH_FSQRT_S 0x58000053
445 #define MASK_FSQRT_S 0xfff0007f
446 #define MATCH_FADD_D 0x2000053
447 #define MASK_FADD_D 0xfe00007f
448 #define MATCH_FSUB_D 0xa000053
449 #define MASK_FSUB_D 0xfe00007f
450 #define MATCH_FMUL_D 0x12000053
451 #define MASK_FMUL_D 0xfe00007f
452 #define MATCH_FDIV_D 0x1a000053
453 #define MASK_FDIV_D 0xfe00007f
454 #define MATCH_FSGNJ_D 0x22000053
455 #define MASK_FSGNJ_D 0xfe00707f
456 #define MATCH_FSGNJN_D 0x22001053
457 #define MASK_FSGNJN_D 0xfe00707f
458 #define MATCH_FSGNJX_D 0x22002053
459 #define MASK_FSGNJX_D 0xfe00707f
460 #define MATCH_FMIN_D 0x2a000053
461 #define MASK_FMIN_D 0xfe00707f
462 #define MATCH_FMAX_D 0x2a001053
463 #define MASK_FMAX_D 0xfe00707f
464 #define MATCH_FCVT_S_D 0x40100053
465 #define MASK_FCVT_S_D 0xfff0007f
466 #define MATCH_FCVT_D_S 0x42000053
467 #define MASK_FCVT_D_S 0xfff0007f
468 #define MATCH_FSQRT_D 0x5a000053
469 #define MASK_FSQRT_D 0xfff0007f
470 #define MATCH_FADD_Q 0x6000053
471 #define MASK_FADD_Q 0xfe00007f
472 #define MATCH_FSUB_Q 0xe000053
473 #define MASK_FSUB_Q 0xfe00007f
474 #define MATCH_FMUL_Q 0x16000053
475 #define MASK_FMUL_Q 0xfe00007f
476 #define MATCH_FDIV_Q 0x1e000053
477 #define MASK_FDIV_Q 0xfe00007f
478 #define MATCH_FSGNJ_Q 0x26000053
479 #define MASK_FSGNJ_Q 0xfe00707f
480 #define MATCH_FSGNJN_Q 0x26001053
481 #define MASK_FSGNJN_Q 0xfe00707f
482 #define MATCH_FSGNJX_Q 0x26002053
483 #define MASK_FSGNJX_Q 0xfe00707f
484 #define MATCH_FMIN_Q 0x2e000053
485 #define MASK_FMIN_Q 0xfe00707f
486 #define MATCH_FMAX_Q 0x2e001053
487 #define MASK_FMAX_Q 0xfe00707f
488 #define MATCH_FCVT_S_Q 0x40300053
489 #define MASK_FCVT_S_Q 0xfff0007f
490 #define MATCH_FCVT_Q_S 0x46000053
491 #define MASK_FCVT_Q_S 0xfff0007f
492 #define MATCH_FCVT_D_Q 0x42300053
493 #define MASK_FCVT_D_Q 0xfff0007f
494 #define MATCH_FCVT_Q_D 0x46100053
495 #define MASK_FCVT_Q_D 0xfff0007f
496 #define MATCH_FSQRT_Q 0x5e000053
497 #define MASK_FSQRT_Q 0xfff0007f
498 #define MATCH_FLE_S 0xa0000053
499 #define MASK_FLE_S 0xfe00707f
500 #define MATCH_FLT_S 0xa0001053
501 #define MASK_FLT_S 0xfe00707f
502 #define MATCH_FEQ_S 0xa0002053
503 #define MASK_FEQ_S 0xfe00707f
504 #define MATCH_FLE_D 0xa2000053
505 #define MASK_FLE_D 0xfe00707f
506 #define MATCH_FLT_D 0xa2001053
507 #define MASK_FLT_D 0xfe00707f
508 #define MATCH_FEQ_D 0xa2002053
509 #define MASK_FEQ_D 0xfe00707f
510 #define MATCH_FLE_Q 0xa6000053
511 #define MASK_FLE_Q 0xfe00707f
512 #define MATCH_FLT_Q 0xa6001053
513 #define MASK_FLT_Q 0xfe00707f
514 #define MATCH_FEQ_Q 0xa6002053
515 #define MASK_FEQ_Q 0xfe00707f
516 #define MATCH_FCVT_W_S 0xc0000053
517 #define MASK_FCVT_W_S 0xfff0007f
518 #define MATCH_FCVT_WU_S 0xc0100053
519 #define MASK_FCVT_WU_S 0xfff0007f
520 #define MATCH_FCVT_L_S 0xc0200053
521 #define MASK_FCVT_L_S 0xfff0007f
522 #define MATCH_FCVT_LU_S 0xc0300053
523 #define MASK_FCVT_LU_S 0xfff0007f
524 #define MATCH_FMV_X_S 0xe0000053
525 #define MASK_FMV_X_S 0xfff0707f
526 #define MATCH_FCLASS_S 0xe0001053
527 #define MASK_FCLASS_S 0xfff0707f
528 #define MATCH_FCVT_W_D 0xc2000053
529 #define MASK_FCVT_W_D 0xfff0007f
530 #define MATCH_FCVT_WU_D 0xc2100053
531 #define MASK_FCVT_WU_D 0xfff0007f
532 #define MATCH_FCVT_L_D 0xc2200053
533 #define MASK_FCVT_L_D 0xfff0007f
534 #define MATCH_FCVT_LU_D 0xc2300053
535 #define MASK_FCVT_LU_D 0xfff0007f
536 #define MATCH_FMV_X_D 0xe2000053
537 #define MASK_FMV_X_D 0xfff0707f
538 #define MATCH_FCLASS_D 0xe2001053
539 #define MASK_FCLASS_D 0xfff0707f
540 #define MATCH_FCVT_W_Q 0xc6000053
541 #define MASK_FCVT_W_Q 0xfff0007f
542 #define MATCH_FCVT_WU_Q 0xc6100053
543 #define MASK_FCVT_WU_Q 0xfff0007f
544 #define MATCH_FCVT_L_Q 0xc6200053
545 #define MASK_FCVT_L_Q 0xfff0007f
546 #define MATCH_FCVT_LU_Q 0xc6300053
547 #define MASK_FCVT_LU_Q 0xfff0007f
548 #define MATCH_FMV_X_Q 0xe6000053
549 #define MASK_FMV_X_Q 0xfff0707f
550 #define MATCH_FCLASS_Q 0xe6001053
551 #define MASK_FCLASS_Q 0xfff0707f
552 #define MATCH_FCVT_S_W 0xd0000053
553 #define MASK_FCVT_S_W 0xfff0007f
554 #define MATCH_FCVT_S_WU 0xd0100053
555 #define MASK_FCVT_S_WU 0xfff0007f
556 #define MATCH_FCVT_S_L 0xd0200053
557 #define MASK_FCVT_S_L 0xfff0007f
558 #define MATCH_FCVT_S_LU 0xd0300053
559 #define MASK_FCVT_S_LU 0xfff0007f
560 #define MATCH_FMV_S_X 0xf0000053
561 #define MASK_FMV_S_X 0xfff0707f
562 #define MATCH_FCVT_D_W 0xd2000053
563 #define MASK_FCVT_D_W 0xfff0007f
564 #define MATCH_FCVT_D_WU 0xd2100053
565 #define MASK_FCVT_D_WU 0xfff0007f
566 #define MATCH_FCVT_D_L 0xd2200053
567 #define MASK_FCVT_D_L 0xfff0007f
568 #define MATCH_FCVT_D_LU 0xd2300053
569 #define MASK_FCVT_D_LU 0xfff0007f
570 #define MATCH_FMV_D_X 0xf2000053
571 #define MASK_FMV_D_X 0xfff0707f
572 #define MATCH_FCVT_Q_W 0xd6000053
573 #define MASK_FCVT_Q_W 0xfff0007f
574 #define MATCH_FCVT_Q_WU 0xd6100053
575 #define MASK_FCVT_Q_WU 0xfff0007f
576 #define MATCH_FCVT_Q_L 0xd6200053
577 #define MASK_FCVT_Q_L 0xfff0007f
578 #define MATCH_FCVT_Q_LU 0xd6300053
579 #define MASK_FCVT_Q_LU 0xfff0007f
580 #define MATCH_FMV_Q_X 0xf6000053
581 #define MASK_FMV_Q_X 0xfff0707f
582 #define MATCH_FLW 0x2007
583 #define MASK_FLW 0x707f
584 #define MATCH_FLD 0x3007
585 #define MASK_FLD 0x707f
586 #define MATCH_FLQ 0x4007
587 #define MASK_FLQ 0x707f
588 #define MATCH_FSW 0x2027
589 #define MASK_FSW 0x707f
590 #define MATCH_FSD 0x3027
591 #define MASK_FSD 0x707f
592 #define MATCH_FSQ 0x4027
593 #define MASK_FSQ 0x707f
594 #define MATCH_FMADD_S 0x43
595 #define MASK_FMADD_S 0x600007f
596 #define MATCH_FMSUB_S 0x47
597 #define MASK_FMSUB_S 0x600007f
598 #define MATCH_FNMSUB_S 0x4b
599 #define MASK_FNMSUB_S 0x600007f
600 #define MATCH_FNMADD_S 0x4f
601 #define MASK_FNMADD_S 0x600007f
602 #define MATCH_FMADD_D 0x2000043
603 #define MASK_FMADD_D 0x600007f
604 #define MATCH_FMSUB_D 0x2000047
605 #define MASK_FMSUB_D 0x600007f
606 #define MATCH_FNMSUB_D 0x200004b
607 #define MASK_FNMSUB_D 0x600007f
608 #define MATCH_FNMADD_D 0x200004f
609 #define MASK_FNMADD_D 0x600007f
610 #define MATCH_FMADD_Q 0x6000043
611 #define MASK_FMADD_Q 0x600007f
612 #define MATCH_FMSUB_Q 0x6000047
613 #define MASK_FMSUB_Q 0x600007f
614 #define MATCH_FNMSUB_Q 0x600004b
615 #define MASK_FNMSUB_Q 0x600007f
616 #define MATCH_FNMADD_Q 0x600004f
617 #define MASK_FNMADD_Q 0x600007f
618 #define MATCH_C_NOP 0x1
619 #define MASK_C_NOP 0xffff
620 #define MATCH_C_ADDI16SP 0x6101
621 #define MASK_C_ADDI16SP 0xef83
622 #define MATCH_C_JR 0x8002
623 #define MASK_C_JR 0xf07f
624 #define MATCH_C_JALR 0x9002
625 #define MASK_C_JALR 0xf07f
626 #define MATCH_C_EBREAK 0x9002
627 #define MASK_C_EBREAK 0xffff
628 #define MATCH_C_LD 0x6000
629 #define MASK_C_LD 0xe003
630 #define MATCH_C_SD 0xe000
631 #define MASK_C_SD 0xe003
632 #define MATCH_C_ADDIW 0x2001
633 #define MASK_C_ADDIW 0xe003
634 #define MATCH_C_LDSP 0x6002
635 #define MASK_C_LDSP 0xe003
636 #define MATCH_C_SDSP 0xe002
637 #define MASK_C_SDSP 0xe003
638 #define MATCH_C_ADDI4SPN 0x0
639 #define MASK_C_ADDI4SPN 0xe003
640 #define MATCH_C_FLD 0x2000
641 #define MASK_C_FLD 0xe003
642 #define MATCH_C_LW 0x4000
643 #define MASK_C_LW 0xe003
644 #define MATCH_C_FLW 0x6000
645 #define MASK_C_FLW 0xe003
646 #define MATCH_C_FSD 0xa000
647 #define MASK_C_FSD 0xe003
648 #define MATCH_C_SW 0xc000
649 #define MASK_C_SW 0xe003
650 #define MATCH_C_FSW 0xe000
651 #define MASK_C_FSW 0xe003
652 #define MATCH_C_ADDI 0x1
653 #define MASK_C_ADDI 0xe003
654 #define MATCH_C_JAL 0x2001
655 #define MASK_C_JAL 0xe003
656 #define MATCH_C_LI 0x4001
657 #define MASK_C_LI 0xe003
658 #define MATCH_C_LUI 0x6001
659 #define MASK_C_LUI 0xe003
660 #define MATCH_C_SRLI 0x8001
661 #define MASK_C_SRLI 0xec03
662 #define MATCH_C_SRAI 0x8401
663 #define MASK_C_SRAI 0xec03
664 #define MATCH_C_ANDI 0x8801
665 #define MASK_C_ANDI 0xec03
666 #define MATCH_C_SUB 0x8c01
667 #define MASK_C_SUB 0xfc63
668 #define MATCH_C_XOR 0x8c21
669 #define MASK_C_XOR 0xfc63
670 #define MATCH_C_OR 0x8c41
671 #define MASK_C_OR 0xfc63
672 #define MATCH_C_AND 0x8c61
673 #define MASK_C_AND 0xfc63
674 #define MATCH_C_SUBW 0x9c01
675 #define MASK_C_SUBW 0xfc63
676 #define MATCH_C_ADDW 0x9c21
677 #define MASK_C_ADDW 0xfc63
678 #define MATCH_C_J 0xa001
679 #define MASK_C_J 0xe003
680 #define MATCH_C_BEQZ 0xc001
681 #define MASK_C_BEQZ 0xe003
682 #define MATCH_C_BNEZ 0xe001
683 #define MASK_C_BNEZ 0xe003
684 #define MATCH_C_SLLI 0x2
685 #define MASK_C_SLLI 0xe003
686 #define MATCH_C_FLDSP 0x2002
687 #define MASK_C_FLDSP 0xe003
688 #define MATCH_C_LWSP 0x4002
689 #define MASK_C_LWSP 0xe003
690 #define MATCH_C_FLWSP 0x6002
691 #define MASK_C_FLWSP 0xe003
692 #define MATCH_C_MV 0x8002
693 #define MASK_C_MV 0xf003
694 #define MATCH_C_ADD 0x9002
695 #define MASK_C_ADD 0xf003
696 #define MATCH_C_FSDSP 0xa002
697 #define MASK_C_FSDSP 0xe003
698 #define MATCH_C_SWSP 0xc002
699 #define MASK_C_SWSP 0xe003
700 #define MATCH_C_FSWSP 0xe002
701 #define MASK_C_FSWSP 0xe003
702 #define MATCH_CUSTOM0 0xb
703 #define MASK_CUSTOM0 0x707f
704 #define MATCH_CUSTOM0_RS1 0x200b
705 #define MASK_CUSTOM0_RS1 0x707f
706 #define MATCH_CUSTOM0_RS1_RS2 0x300b
707 #define MASK_CUSTOM0_RS1_RS2 0x707f
708 #define MATCH_CUSTOM0_RD 0x400b
709 #define MASK_CUSTOM0_RD 0x707f
710 #define MATCH_CUSTOM0_RD_RS1 0x600b
711 #define MASK_CUSTOM0_RD_RS1 0x707f
712 #define MATCH_CUSTOM0_RD_RS1_RS2 0x700b
713 #define MASK_CUSTOM0_RD_RS1_RS2 0x707f
714 #define MATCH_CUSTOM1 0x2b
715 #define MASK_CUSTOM1 0x707f
716 #define MATCH_CUSTOM1_RS1 0x202b
717 #define MASK_CUSTOM1_RS1 0x707f
718 #define MATCH_CUSTOM1_RS1_RS2 0x302b
719 #define MASK_CUSTOM1_RS1_RS2 0x707f
720 #define MATCH_CUSTOM1_RD 0x402b
721 #define MASK_CUSTOM1_RD 0x707f
722 #define MATCH_CUSTOM1_RD_RS1 0x602b
723 #define MASK_CUSTOM1_RD_RS1 0x707f
724 #define MATCH_CUSTOM1_RD_RS1_RS2 0x702b
725 #define MASK_CUSTOM1_RD_RS1_RS2 0x707f
726 #define MATCH_CUSTOM2 0x5b
727 #define MASK_CUSTOM2 0x707f
728 #define MATCH_CUSTOM2_RS1 0x205b
729 #define MASK_CUSTOM2_RS1 0x707f
730 #define MATCH_CUSTOM2_RS1_RS2 0x305b
731 #define MASK_CUSTOM2_RS1_RS2 0x707f
732 #define MATCH_CUSTOM2_RD 0x405b
733 #define MASK_CUSTOM2_RD 0x707f
734 #define MATCH_CUSTOM2_RD_RS1 0x605b
735 #define MASK_CUSTOM2_RD_RS1 0x707f
736 #define MATCH_CUSTOM2_RD_RS1_RS2 0x705b
737 #define MASK_CUSTOM2_RD_RS1_RS2 0x707f
738 #define MATCH_CUSTOM3 0x7b
739 #define MASK_CUSTOM3 0x707f
740 #define MATCH_CUSTOM3_RS1 0x207b
741 #define MASK_CUSTOM3_RS1 0x707f
742 #define MATCH_CUSTOM3_RS1_RS2 0x307b
743 #define MASK_CUSTOM3_RS1_RS2 0x707f
744 #define MATCH_CUSTOM3_RD 0x407b
745 #define MASK_CUSTOM3_RD 0x707f
746 #define MATCH_CUSTOM3_RD_RS1 0x607b
747 #define MASK_CUSTOM3_RD_RS1 0x707f
748 #define MATCH_CUSTOM3_RD_RS1_RS2 0x707b
749 #define MASK_CUSTOM3_RD_RS1_RS2 0x707f
750 #define CSR_FFLAGS 0x1
753 #define CSR_CYCLE 0xc00
754 #define CSR_TIME 0xc01
755 #define CSR_INSTRET 0xc02
756 #define CSR_HPMCOUNTER3 0xc03
757 #define CSR_HPMCOUNTER4 0xc04
758 #define CSR_HPMCOUNTER5 0xc05
759 #define CSR_HPMCOUNTER6 0xc06
760 #define CSR_HPMCOUNTER7 0xc07
761 #define CSR_HPMCOUNTER8 0xc08
762 #define CSR_HPMCOUNTER9 0xc09
763 #define CSR_HPMCOUNTER10 0xc0a
764 #define CSR_HPMCOUNTER11 0xc0b
765 #define CSR_HPMCOUNTER12 0xc0c
766 #define CSR_HPMCOUNTER13 0xc0d
767 #define CSR_HPMCOUNTER14 0xc0e
768 #define CSR_HPMCOUNTER15 0xc0f
769 #define CSR_HPMCOUNTER16 0xc10
770 #define CSR_HPMCOUNTER17 0xc11
771 #define CSR_HPMCOUNTER18 0xc12
772 #define CSR_HPMCOUNTER19 0xc13
773 #define CSR_HPMCOUNTER20 0xc14
774 #define CSR_HPMCOUNTER21 0xc15
775 #define CSR_HPMCOUNTER22 0xc16
776 #define CSR_HPMCOUNTER23 0xc17
777 #define CSR_HPMCOUNTER24 0xc18
778 #define CSR_HPMCOUNTER25 0xc19
779 #define CSR_HPMCOUNTER26 0xc1a
780 #define CSR_HPMCOUNTER27 0xc1b
781 #define CSR_HPMCOUNTER28 0xc1c
782 #define CSR_HPMCOUNTER29 0xc1d
783 #define CSR_HPMCOUNTER30 0xc1e
784 #define CSR_HPMCOUNTER31 0xc1f
785 #define CSR_SSTATUS 0x100
786 #define CSR_SIE 0x104
787 #define CSR_STVEC 0x105
788 #define CSR_SCOUNTEREN 0x106
789 #define CSR_SSCRATCH 0x140
790 #define CSR_SEPC 0x141
791 #define CSR_SCAUSE 0x142
792 #define CSR_SBADADDR 0x143
793 #define CSR_SIP 0x144
794 #define CSR_SPTBR 0x180
795 #define CSR_MSTATUS 0x300
796 #define CSR_MISA 0x301
797 #define CSR_MEDELEG 0x302
798 #define CSR_MIDELEG 0x303
799 #define CSR_MIE 0x304
800 #define CSR_MTVEC 0x305
801 #define CSR_MCOUNTEREN 0x306
802 #define CSR_MSCRATCH 0x340
803 #define CSR_MEPC 0x341
804 #define CSR_MCAUSE 0x342
805 #define CSR_MBADADDR 0x343
806 #define CSR_MIP 0x344
807 #define CSR_PMPCFG0 0x3a0
808 #define CSR_PMPCFG1 0x3a1
809 #define CSR_PMPCFG2 0x3a2
810 #define CSR_PMPCFG3 0x3a3
811 #define CSR_PMPADDR0 0x3b0
812 #define CSR_PMPADDR1 0x3b1
813 #define CSR_PMPADDR2 0x3b2
814 #define CSR_PMPADDR3 0x3b3
815 #define CSR_PMPADDR4 0x3b4
816 #define CSR_PMPADDR5 0x3b5
817 #define CSR_PMPADDR6 0x3b6
818 #define CSR_PMPADDR7 0x3b7
819 #define CSR_PMPADDR8 0x3b8
820 #define CSR_PMPADDR9 0x3b9
821 #define CSR_PMPADDR10 0x3ba
822 #define CSR_PMPADDR11 0x3bb
823 #define CSR_PMPADDR12 0x3bc
824 #define CSR_PMPADDR13 0x3bd
825 #define CSR_PMPADDR14 0x3be
826 #define CSR_PMPADDR15 0x3bf
827 #define CSR_TSELECT 0x7a0
828 #define CSR_TDATA1 0x7a1
829 #define CSR_TDATA2 0x7a2
830 #define CSR_TDATA3 0x7a3
831 #define CSR_DCSR 0x7b0
832 #define CSR_DPC 0x7b1
833 #define CSR_DSCRATCH 0x7b2
834 #define CSR_MCYCLE 0xb00
835 #define CSR_MINSTRET 0xb02
836 #define CSR_MHPMCOUNTER3 0xb03
837 #define CSR_MHPMCOUNTER4 0xb04
838 #define CSR_MHPMCOUNTER5 0xb05
839 #define CSR_MHPMCOUNTER6 0xb06
840 #define CSR_MHPMCOUNTER7 0xb07
841 #define CSR_MHPMCOUNTER8 0xb08
842 #define CSR_MHPMCOUNTER9 0xb09
843 #define CSR_MHPMCOUNTER10 0xb0a
844 #define CSR_MHPMCOUNTER11 0xb0b
845 #define CSR_MHPMCOUNTER12 0xb0c
846 #define CSR_MHPMCOUNTER13 0xb0d
847 #define CSR_MHPMCOUNTER14 0xb0e
848 #define CSR_MHPMCOUNTER15 0xb0f
849 #define CSR_MHPMCOUNTER16 0xb10
850 #define CSR_MHPMCOUNTER17 0xb11
851 #define CSR_MHPMCOUNTER18 0xb12
852 #define CSR_MHPMCOUNTER19 0xb13
853 #define CSR_MHPMCOUNTER20 0xb14
854 #define CSR_MHPMCOUNTER21 0xb15
855 #define CSR_MHPMCOUNTER22 0xb16
856 #define CSR_MHPMCOUNTER23 0xb17
857 #define CSR_MHPMCOUNTER24 0xb18
858 #define CSR_MHPMCOUNTER25 0xb19
859 #define CSR_MHPMCOUNTER26 0xb1a
860 #define CSR_MHPMCOUNTER27 0xb1b
861 #define CSR_MHPMCOUNTER28 0xb1c
862 #define CSR_MHPMCOUNTER29 0xb1d
863 #define CSR_MHPMCOUNTER30 0xb1e
864 #define CSR_MHPMCOUNTER31 0xb1f
865 #define CSR_MHPMEVENT3 0x323
866 #define CSR_MHPMEVENT4 0x324
867 #define CSR_MHPMEVENT5 0x325
868 #define CSR_MHPMEVENT6 0x326
869 #define CSR_MHPMEVENT7 0x327
870 #define CSR_MHPMEVENT8 0x328
871 #define CSR_MHPMEVENT9 0x329
872 #define CSR_MHPMEVENT10 0x32a
873 #define CSR_MHPMEVENT11 0x32b
874 #define CSR_MHPMEVENT12 0x32c
875 #define CSR_MHPMEVENT13 0x32d
876 #define CSR_MHPMEVENT14 0x32e
877 #define CSR_MHPMEVENT15 0x32f
878 #define CSR_MHPMEVENT16 0x330
879 #define CSR_MHPMEVENT17 0x331
880 #define CSR_MHPMEVENT18 0x332
881 #define CSR_MHPMEVENT19 0x333
882 #define CSR_MHPMEVENT20 0x334
883 #define CSR_MHPMEVENT21 0x335
884 #define CSR_MHPMEVENT22 0x336
885 #define CSR_MHPMEVENT23 0x337
886 #define CSR_MHPMEVENT24 0x338
887 #define CSR_MHPMEVENT25 0x339
888 #define CSR_MHPMEVENT26 0x33a
889 #define CSR_MHPMEVENT27 0x33b
890 #define CSR_MHPMEVENT28 0x33c
891 #define CSR_MHPMEVENT29 0x33d
892 #define CSR_MHPMEVENT30 0x33e
893 #define CSR_MHPMEVENT31 0x33f
894 #define CSR_MVENDORID 0xf11
895 #define CSR_MARCHID 0xf12
896 #define CSR_MIMPID 0xf13
897 #define CSR_MHARTID 0xf14
898 #define CSR_CYCLEH 0xc80
899 #define CSR_TIMEH 0xc81
900 #define CSR_INSTRETH 0xc82
901 #define CSR_HPMCOUNTER3H 0xc83
902 #define CSR_HPMCOUNTER4H 0xc84
903 #define CSR_HPMCOUNTER5H 0xc85
904 #define CSR_HPMCOUNTER6H 0xc86
905 #define CSR_HPMCOUNTER7H 0xc87
906 #define CSR_HPMCOUNTER8H 0xc88
907 #define CSR_HPMCOUNTER9H 0xc89
908 #define CSR_HPMCOUNTER10H 0xc8a
909 #define CSR_HPMCOUNTER11H 0xc8b
910 #define CSR_HPMCOUNTER12H 0xc8c
911 #define CSR_HPMCOUNTER13H 0xc8d
912 #define CSR_HPMCOUNTER14H 0xc8e
913 #define CSR_HPMCOUNTER15H 0xc8f
914 #define CSR_HPMCOUNTER16H 0xc90
915 #define CSR_HPMCOUNTER17H 0xc91
916 #define CSR_HPMCOUNTER18H 0xc92
917 #define CSR_HPMCOUNTER19H 0xc93
918 #define CSR_HPMCOUNTER20H 0xc94
919 #define CSR_HPMCOUNTER21H 0xc95
920 #define CSR_HPMCOUNTER22H 0xc96
921 #define CSR_HPMCOUNTER23H 0xc97
922 #define CSR_HPMCOUNTER24H 0xc98
923 #define CSR_HPMCOUNTER25H 0xc99
924 #define CSR_HPMCOUNTER26H 0xc9a
925 #define CSR_HPMCOUNTER27H 0xc9b
926 #define CSR_HPMCOUNTER28H 0xc9c
927 #define CSR_HPMCOUNTER29H 0xc9d
928 #define CSR_HPMCOUNTER30H 0xc9e
929 #define CSR_HPMCOUNTER31H 0xc9f
930 #define CSR_MCYCLEH 0xb80
931 #define CSR_MINSTRETH 0xb82
932 #define CSR_MHPMCOUNTER3H 0xb83
933 #define CSR_MHPMCOUNTER4H 0xb84
934 #define CSR_MHPMCOUNTER5H 0xb85
935 #define CSR_MHPMCOUNTER6H 0xb86
936 #define CSR_MHPMCOUNTER7H 0xb87
937 #define CSR_MHPMCOUNTER8H 0xb88
938 #define CSR_MHPMCOUNTER9H 0xb89
939 #define CSR_MHPMCOUNTER10H 0xb8a
940 #define CSR_MHPMCOUNTER11H 0xb8b
941 #define CSR_MHPMCOUNTER12H 0xb8c
942 #define CSR_MHPMCOUNTER13H 0xb8d
943 #define CSR_MHPMCOUNTER14H 0xb8e
944 #define CSR_MHPMCOUNTER15H 0xb8f
945 #define CSR_MHPMCOUNTER16H 0xb90
946 #define CSR_MHPMCOUNTER17H 0xb91
947 #define CSR_MHPMCOUNTER18H 0xb92
948 #define CSR_MHPMCOUNTER19H 0xb93
949 #define CSR_MHPMCOUNTER20H 0xb94
950 #define CSR_MHPMCOUNTER21H 0xb95
951 #define CSR_MHPMCOUNTER22H 0xb96
952 #define CSR_MHPMCOUNTER23H 0xb97
953 #define CSR_MHPMCOUNTER24H 0xb98
954 #define CSR_MHPMCOUNTER25H 0xb99
955 #define CSR_MHPMCOUNTER26H 0xb9a
956 #define CSR_MHPMCOUNTER27H 0xb9b
957 #define CSR_MHPMCOUNTER28H 0xb9c
958 #define CSR_MHPMCOUNTER29H 0xb9d
959 #define CSR_MHPMCOUNTER30H 0xb9e
960 #define CSR_MHPMCOUNTER31H 0xb9f
961 #define CAUSE_MISALIGNED_FETCH 0x0
962 #define CAUSE_FETCH_ACCESS 0x1
963 #define CAUSE_ILLEGAL_INSTRUCTION 0x2
964 #define CAUSE_BREAKPOINT 0x3
965 #define CAUSE_MISALIGNED_LOAD 0x4
966 #define CAUSE_LOAD_ACCESS 0x5
967 #define CAUSE_MISALIGNED_STORE 0x6
968 #define CAUSE_STORE_ACCESS 0x7
969 #define CAUSE_USER_ECALL 0x8
970 #define CAUSE_SUPERVISOR_ECALL 0x9
971 #define CAUSE_HYPERVISOR_ECALL 0xa
972 #define CAUSE_MACHINE_ECALL 0xb
973 #define CAUSE_FETCH_PAGE_FAULT 0xc
974 #define CAUSE_LOAD_PAGE_FAULT 0xd
975 #define CAUSE_STORE_PAGE_FAULT 0xf
978 DECLARE_INSN(beq
, MATCH_BEQ
, MASK_BEQ
)
979 DECLARE_INSN(bne
, MATCH_BNE
, MASK_BNE
)
980 DECLARE_INSN(blt
, MATCH_BLT
, MASK_BLT
)
981 DECLARE_INSN(bge
, MATCH_BGE
, MASK_BGE
)
982 DECLARE_INSN(bltu
, MATCH_BLTU
, MASK_BLTU
)
983 DECLARE_INSN(bgeu
, MATCH_BGEU
, MASK_BGEU
)
984 DECLARE_INSN(jalr
, MATCH_JALR
, MASK_JALR
)
985 DECLARE_INSN(jal
, MATCH_JAL
, MASK_JAL
)
986 DECLARE_INSN(lui
, MATCH_LUI
, MASK_LUI
)
987 DECLARE_INSN(auipc
, MATCH_AUIPC
, MASK_AUIPC
)
988 DECLARE_INSN(addi
, MATCH_ADDI
, MASK_ADDI
)
989 DECLARE_INSN(slli
, MATCH_SLLI
, MASK_SLLI
)
990 DECLARE_INSN(slti
, MATCH_SLTI
, MASK_SLTI
)
991 DECLARE_INSN(sltiu
, MATCH_SLTIU
, MASK_SLTIU
)
992 DECLARE_INSN(xori
, MATCH_XORI
, MASK_XORI
)
993 DECLARE_INSN(srli
, MATCH_SRLI
, MASK_SRLI
)
994 DECLARE_INSN(srai
, MATCH_SRAI
, MASK_SRAI
)
995 DECLARE_INSN(ori
, MATCH_ORI
, MASK_ORI
)
996 DECLARE_INSN(andi
, MATCH_ANDI
, MASK_ANDI
)
997 DECLARE_INSN(add
, MATCH_ADD
, MASK_ADD
)
998 DECLARE_INSN(sub
, MATCH_SUB
, MASK_SUB
)
999 DECLARE_INSN(sll
, MATCH_SLL
, MASK_SLL
)
1000 DECLARE_INSN(slt
, MATCH_SLT
, MASK_SLT
)
1001 DECLARE_INSN(sltu
, MATCH_SLTU
, MASK_SLTU
)
1002 DECLARE_INSN(xor, MATCH_XOR
, MASK_XOR
)
1003 DECLARE_INSN(srl
, MATCH_SRL
, MASK_SRL
)
1004 DECLARE_INSN(sra
, MATCH_SRA
, MASK_SRA
)
1005 DECLARE_INSN(or, MATCH_OR
, MASK_OR
)
1006 DECLARE_INSN(and, MATCH_AND
, MASK_AND
)
1007 DECLARE_INSN(addiw
, MATCH_ADDIW
, MASK_ADDIW
)
1008 DECLARE_INSN(slliw
, MATCH_SLLIW
, MASK_SLLIW
)
1009 DECLARE_INSN(srliw
, MATCH_SRLIW
, MASK_SRLIW
)
1010 DECLARE_INSN(sraiw
, MATCH_SRAIW
, MASK_SRAIW
)
1011 DECLARE_INSN(addw
, MATCH_ADDW
, MASK_ADDW
)
1012 DECLARE_INSN(subw
, MATCH_SUBW
, MASK_SUBW
)
1013 DECLARE_INSN(sllw
, MATCH_SLLW
, MASK_SLLW
)
1014 DECLARE_INSN(srlw
, MATCH_SRLW
, MASK_SRLW
)
1015 DECLARE_INSN(sraw
, MATCH_SRAW
, MASK_SRAW
)
1016 DECLARE_INSN(lb
, MATCH_LB
, MASK_LB
)
1017 DECLARE_INSN(lh
, MATCH_LH
, MASK_LH
)
1018 DECLARE_INSN(lw
, MATCH_LW
, MASK_LW
)
1019 DECLARE_INSN(ld
, MATCH_LD
, MASK_LD
)
1020 DECLARE_INSN(lbu
, MATCH_LBU
, MASK_LBU
)
1021 DECLARE_INSN(lhu
, MATCH_LHU
, MASK_LHU
)
1022 DECLARE_INSN(lwu
, MATCH_LWU
, MASK_LWU
)
1023 DECLARE_INSN(sb
, MATCH_SB
, MASK_SB
)
1024 DECLARE_INSN(sh
, MATCH_SH
, MASK_SH
)
1025 DECLARE_INSN(sw
, MATCH_SW
, MASK_SW
)
1026 DECLARE_INSN(sd
, MATCH_SD
, MASK_SD
)
1027 DECLARE_INSN(fence
, MATCH_FENCE
, MASK_FENCE
)
1028 DECLARE_INSN(fence_i
, MATCH_FENCE_I
, MASK_FENCE_I
)
1029 DECLARE_INSN(mul
, MATCH_MUL
, MASK_MUL
)
1030 DECLARE_INSN(mulh
, MATCH_MULH
, MASK_MULH
)
1031 DECLARE_INSN(mulhsu
, MATCH_MULHSU
, MASK_MULHSU
)
1032 DECLARE_INSN(mulhu
, MATCH_MULHU
, MASK_MULHU
)
1033 DECLARE_INSN(div
, MATCH_DIV
, MASK_DIV
)
1034 DECLARE_INSN(divu
, MATCH_DIVU
, MASK_DIVU
)
1035 DECLARE_INSN(rem
, MATCH_REM
, MASK_REM
)
1036 DECLARE_INSN(remu
, MATCH_REMU
, MASK_REMU
)
1037 DECLARE_INSN(mulw
, MATCH_MULW
, MASK_MULW
)
1038 DECLARE_INSN(divw
, MATCH_DIVW
, MASK_DIVW
)
1039 DECLARE_INSN(divuw
, MATCH_DIVUW
, MASK_DIVUW
)
1040 DECLARE_INSN(remw
, MATCH_REMW
, MASK_REMW
)
1041 DECLARE_INSN(remuw
, MATCH_REMUW
, MASK_REMUW
)
1042 DECLARE_INSN(amoadd_w
, MATCH_AMOADD_W
, MASK_AMOADD_W
)
1043 DECLARE_INSN(amoxor_w
, MATCH_AMOXOR_W
, MASK_AMOXOR_W
)
1044 DECLARE_INSN(amoor_w
, MATCH_AMOOR_W
, MASK_AMOOR_W
)
1045 DECLARE_INSN(amoand_w
, MATCH_AMOAND_W
, MASK_AMOAND_W
)
1046 DECLARE_INSN(amomin_w
, MATCH_AMOMIN_W
, MASK_AMOMIN_W
)
1047 DECLARE_INSN(amomax_w
, MATCH_AMOMAX_W
, MASK_AMOMAX_W
)
1048 DECLARE_INSN(amominu_w
, MATCH_AMOMINU_W
, MASK_AMOMINU_W
)
1049 DECLARE_INSN(amomaxu_w
, MATCH_AMOMAXU_W
, MASK_AMOMAXU_W
)
1050 DECLARE_INSN(amoswap_w
, MATCH_AMOSWAP_W
, MASK_AMOSWAP_W
)
1051 DECLARE_INSN(lr_w
, MATCH_LR_W
, MASK_LR_W
)
1052 DECLARE_INSN(sc_w
, MATCH_SC_W
, MASK_SC_W
)
1053 DECLARE_INSN(amoadd_d
, MATCH_AMOADD_D
, MASK_AMOADD_D
)
1054 DECLARE_INSN(amoxor_d
, MATCH_AMOXOR_D
, MASK_AMOXOR_D
)
1055 DECLARE_INSN(amoor_d
, MATCH_AMOOR_D
, MASK_AMOOR_D
)
1056 DECLARE_INSN(amoand_d
, MATCH_AMOAND_D
, MASK_AMOAND_D
)
1057 DECLARE_INSN(amomin_d
, MATCH_AMOMIN_D
, MASK_AMOMIN_D
)
1058 DECLARE_INSN(amomax_d
, MATCH_AMOMAX_D
, MASK_AMOMAX_D
)
1059 DECLARE_INSN(amominu_d
, MATCH_AMOMINU_D
, MASK_AMOMINU_D
)
1060 DECLARE_INSN(amomaxu_d
, MATCH_AMOMAXU_D
, MASK_AMOMAXU_D
)
1061 DECLARE_INSN(amoswap_d
, MATCH_AMOSWAP_D
, MASK_AMOSWAP_D
)
1062 DECLARE_INSN(lr_d
, MATCH_LR_D
, MASK_LR_D
)
1063 DECLARE_INSN(sc_d
, MATCH_SC_D
, MASK_SC_D
)
1064 DECLARE_INSN(ecall
, MATCH_ECALL
, MASK_ECALL
)
1065 DECLARE_INSN(ebreak
, MATCH_EBREAK
, MASK_EBREAK
)
1066 DECLARE_INSN(uret
, MATCH_URET
, MASK_URET
)
1067 DECLARE_INSN(sret
, MATCH_SRET
, MASK_SRET
)
1068 DECLARE_INSN(hret
, MATCH_HRET
, MASK_HRET
)
1069 DECLARE_INSN(mret
, MATCH_MRET
, MASK_MRET
)
1070 DECLARE_INSN(dret
, MATCH_DRET
, MASK_DRET
)
1071 DECLARE_INSN(sfence_vma
, MATCH_SFENCE_VMA
, MASK_SFENCE_VMA
)
1072 DECLARE_INSN(wfi
, MATCH_WFI
, MASK_WFI
)
1073 DECLARE_INSN(csrrw
, MATCH_CSRRW
, MASK_CSRRW
)
1074 DECLARE_INSN(csrrs
, MATCH_CSRRS
, MASK_CSRRS
)
1075 DECLARE_INSN(csrrc
, MATCH_CSRRC
, MASK_CSRRC
)
1076 DECLARE_INSN(csrrwi
, MATCH_CSRRWI
, MASK_CSRRWI
)
1077 DECLARE_INSN(csrrsi
, MATCH_CSRRSI
, MASK_CSRRSI
)
1078 DECLARE_INSN(csrrci
, MATCH_CSRRCI
, MASK_CSRRCI
)
1079 DECLARE_INSN(fadd_s
, MATCH_FADD_S
, MASK_FADD_S
)
1080 DECLARE_INSN(fsub_s
, MATCH_FSUB_S
, MASK_FSUB_S
)
1081 DECLARE_INSN(fmul_s
, MATCH_FMUL_S
, MASK_FMUL_S
)
1082 DECLARE_INSN(fdiv_s
, MATCH_FDIV_S
, MASK_FDIV_S
)
1083 DECLARE_INSN(fsgnj_s
, MATCH_FSGNJ_S
, MASK_FSGNJ_S
)
1084 DECLARE_INSN(fsgnjn_s
, MATCH_FSGNJN_S
, MASK_FSGNJN_S
)
1085 DECLARE_INSN(fsgnjx_s
, MATCH_FSGNJX_S
, MASK_FSGNJX_S
)
1086 DECLARE_INSN(fmin_s
, MATCH_FMIN_S
, MASK_FMIN_S
)
1087 DECLARE_INSN(fmax_s
, MATCH_FMAX_S
, MASK_FMAX_S
)
1088 DECLARE_INSN(fsqrt_s
, MATCH_FSQRT_S
, MASK_FSQRT_S
)
1089 DECLARE_INSN(fadd_d
, MATCH_FADD_D
, MASK_FADD_D
)
1090 DECLARE_INSN(fsub_d
, MATCH_FSUB_D
, MASK_FSUB_D
)
1091 DECLARE_INSN(fmul_d
, MATCH_FMUL_D
, MASK_FMUL_D
)
1092 DECLARE_INSN(fdiv_d
, MATCH_FDIV_D
, MASK_FDIV_D
)
1093 DECLARE_INSN(fsgnj_d
, MATCH_FSGNJ_D
, MASK_FSGNJ_D
)
1094 DECLARE_INSN(fsgnjn_d
, MATCH_FSGNJN_D
, MASK_FSGNJN_D
)
1095 DECLARE_INSN(fsgnjx_d
, MATCH_FSGNJX_D
, MASK_FSGNJX_D
)
1096 DECLARE_INSN(fmin_d
, MATCH_FMIN_D
, MASK_FMIN_D
)
1097 DECLARE_INSN(fmax_d
, MATCH_FMAX_D
, MASK_FMAX_D
)
1098 DECLARE_INSN(fcvt_s_d
, MATCH_FCVT_S_D
, MASK_FCVT_S_D
)
1099 DECLARE_INSN(fcvt_d_s
, MATCH_FCVT_D_S
, MASK_FCVT_D_S
)
1100 DECLARE_INSN(fsqrt_d
, MATCH_FSQRT_D
, MASK_FSQRT_D
)
1101 DECLARE_INSN(fadd_q
, MATCH_FADD_Q
, MASK_FADD_Q
)
1102 DECLARE_INSN(fsub_q
, MATCH_FSUB_Q
, MASK_FSUB_Q
)
1103 DECLARE_INSN(fmul_q
, MATCH_FMUL_Q
, MASK_FMUL_Q
)
1104 DECLARE_INSN(fdiv_q
, MATCH_FDIV_Q
, MASK_FDIV_Q
)
1105 DECLARE_INSN(fsgnj_q
, MATCH_FSGNJ_Q
, MASK_FSGNJ_Q
)
1106 DECLARE_INSN(fsgnjn_q
, MATCH_FSGNJN_Q
, MASK_FSGNJN_Q
)
1107 DECLARE_INSN(fsgnjx_q
, MATCH_FSGNJX_Q
, MASK_FSGNJX_Q
)
1108 DECLARE_INSN(fmin_q
, MATCH_FMIN_Q
, MASK_FMIN_Q
)
1109 DECLARE_INSN(fmax_q
, MATCH_FMAX_Q
, MASK_FMAX_Q
)
1110 DECLARE_INSN(fcvt_s_q
, MATCH_FCVT_S_Q
, MASK_FCVT_S_Q
)
1111 DECLARE_INSN(fcvt_q_s
, MATCH_FCVT_Q_S
, MASK_FCVT_Q_S
)
1112 DECLARE_INSN(fcvt_d_q
, MATCH_FCVT_D_Q
, MASK_FCVT_D_Q
)
1113 DECLARE_INSN(fcvt_q_d
, MATCH_FCVT_Q_D
, MASK_FCVT_Q_D
)
1114 DECLARE_INSN(fsqrt_q
, MATCH_FSQRT_Q
, MASK_FSQRT_Q
)
1115 DECLARE_INSN(fle_s
, MATCH_FLE_S
, MASK_FLE_S
)
1116 DECLARE_INSN(flt_s
, MATCH_FLT_S
, MASK_FLT_S
)
1117 DECLARE_INSN(feq_s
, MATCH_FEQ_S
, MASK_FEQ_S
)
1118 DECLARE_INSN(fle_d
, MATCH_FLE_D
, MASK_FLE_D
)
1119 DECLARE_INSN(flt_d
, MATCH_FLT_D
, MASK_FLT_D
)
1120 DECLARE_INSN(feq_d
, MATCH_FEQ_D
, MASK_FEQ_D
)
1121 DECLARE_INSN(fle_q
, MATCH_FLE_Q
, MASK_FLE_Q
)
1122 DECLARE_INSN(flt_q
, MATCH_FLT_Q
, MASK_FLT_Q
)
1123 DECLARE_INSN(feq_q
, MATCH_FEQ_Q
, MASK_FEQ_Q
)
1124 DECLARE_INSN(fcvt_w_s
, MATCH_FCVT_W_S
, MASK_FCVT_W_S
)
1125 DECLARE_INSN(fcvt_wu_s
, MATCH_FCVT_WU_S
, MASK_FCVT_WU_S
)
1126 DECLARE_INSN(fcvt_l_s
, MATCH_FCVT_L_S
, MASK_FCVT_L_S
)
1127 DECLARE_INSN(fcvt_lu_s
, MATCH_FCVT_LU_S
, MASK_FCVT_LU_S
)
1128 DECLARE_INSN(fmv_x_s
, MATCH_FMV_X_S
, MASK_FMV_X_S
)
1129 DECLARE_INSN(fclass_s
, MATCH_FCLASS_S
, MASK_FCLASS_S
)
1130 DECLARE_INSN(fcvt_w_d
, MATCH_FCVT_W_D
, MASK_FCVT_W_D
)
1131 DECLARE_INSN(fcvt_wu_d
, MATCH_FCVT_WU_D
, MASK_FCVT_WU_D
)
1132 DECLARE_INSN(fcvt_l_d
, MATCH_FCVT_L_D
, MASK_FCVT_L_D
)
1133 DECLARE_INSN(fcvt_lu_d
, MATCH_FCVT_LU_D
, MASK_FCVT_LU_D
)
1134 DECLARE_INSN(fmv_x_d
, MATCH_FMV_X_D
, MASK_FMV_X_D
)
1135 DECLARE_INSN(fclass_d
, MATCH_FCLASS_D
, MASK_FCLASS_D
)
1136 DECLARE_INSN(fcvt_w_q
, MATCH_FCVT_W_Q
, MASK_FCVT_W_Q
)
1137 DECLARE_INSN(fcvt_wu_q
, MATCH_FCVT_WU_Q
, MASK_FCVT_WU_Q
)
1138 DECLARE_INSN(fcvt_l_q
, MATCH_FCVT_L_Q
, MASK_FCVT_L_Q
)
1139 DECLARE_INSN(fcvt_lu_q
, MATCH_FCVT_LU_Q
, MASK_FCVT_LU_Q
)
1140 DECLARE_INSN(fmv_x_q
, MATCH_FMV_X_Q
, MASK_FMV_X_Q
)
1141 DECLARE_INSN(fclass_q
, MATCH_FCLASS_Q
, MASK_FCLASS_Q
)
1142 DECLARE_INSN(fcvt_s_w
, MATCH_FCVT_S_W
, MASK_FCVT_S_W
)
1143 DECLARE_INSN(fcvt_s_wu
, MATCH_FCVT_S_WU
, MASK_FCVT_S_WU
)
1144 DECLARE_INSN(fcvt_s_l
, MATCH_FCVT_S_L
, MASK_FCVT_S_L
)
1145 DECLARE_INSN(fcvt_s_lu
, MATCH_FCVT_S_LU
, MASK_FCVT_S_LU
)
1146 DECLARE_INSN(fmv_s_x
, MATCH_FMV_S_X
, MASK_FMV_S_X
)
1147 DECLARE_INSN(fcvt_d_w
, MATCH_FCVT_D_W
, MASK_FCVT_D_W
)
1148 DECLARE_INSN(fcvt_d_wu
, MATCH_FCVT_D_WU
, MASK_FCVT_D_WU
)
1149 DECLARE_INSN(fcvt_d_l
, MATCH_FCVT_D_L
, MASK_FCVT_D_L
)
1150 DECLARE_INSN(fcvt_d_lu
, MATCH_FCVT_D_LU
, MASK_FCVT_D_LU
)
1151 DECLARE_INSN(fmv_d_x
, MATCH_FMV_D_X
, MASK_FMV_D_X
)
1152 DECLARE_INSN(fcvt_q_w
, MATCH_FCVT_Q_W
, MASK_FCVT_Q_W
)
1153 DECLARE_INSN(fcvt_q_wu
, MATCH_FCVT_Q_WU
, MASK_FCVT_Q_WU
)
1154 DECLARE_INSN(fcvt_q_l
, MATCH_FCVT_Q_L
, MASK_FCVT_Q_L
)
1155 DECLARE_INSN(fcvt_q_lu
, MATCH_FCVT_Q_LU
, MASK_FCVT_Q_LU
)
1156 DECLARE_INSN(fmv_q_x
, MATCH_FMV_Q_X
, MASK_FMV_Q_X
)
1157 DECLARE_INSN(flw
, MATCH_FLW
, MASK_FLW
)
1158 DECLARE_INSN(fld
, MATCH_FLD
, MASK_FLD
)
1159 DECLARE_INSN(flq
, MATCH_FLQ
, MASK_FLQ
)
1160 DECLARE_INSN(fsw
, MATCH_FSW
, MASK_FSW
)
1161 DECLARE_INSN(fsd
, MATCH_FSD
, MASK_FSD
)
1162 DECLARE_INSN(fsq
, MATCH_FSQ
, MASK_FSQ
)
1163 DECLARE_INSN(fmadd_s
, MATCH_FMADD_S
, MASK_FMADD_S
)
1164 DECLARE_INSN(fmsub_s
, MATCH_FMSUB_S
, MASK_FMSUB_S
)
1165 DECLARE_INSN(fnmsub_s
, MATCH_FNMSUB_S
, MASK_FNMSUB_S
)
1166 DECLARE_INSN(fnmadd_s
, MATCH_FNMADD_S
, MASK_FNMADD_S
)
1167 DECLARE_INSN(fmadd_d
, MATCH_FMADD_D
, MASK_FMADD_D
)
1168 DECLARE_INSN(fmsub_d
, MATCH_FMSUB_D
, MASK_FMSUB_D
)
1169 DECLARE_INSN(fnmsub_d
, MATCH_FNMSUB_D
, MASK_FNMSUB_D
)
1170 DECLARE_INSN(fnmadd_d
, MATCH_FNMADD_D
, MASK_FNMADD_D
)
1171 DECLARE_INSN(fmadd_q
, MATCH_FMADD_Q
, MASK_FMADD_Q
)
1172 DECLARE_INSN(fmsub_q
, MATCH_FMSUB_Q
, MASK_FMSUB_Q
)
1173 DECLARE_INSN(fnmsub_q
, MATCH_FNMSUB_Q
, MASK_FNMSUB_Q
)
1174 DECLARE_INSN(fnmadd_q
, MATCH_FNMADD_Q
, MASK_FNMADD_Q
)
1175 DECLARE_INSN(c_nop
, MATCH_C_NOP
, MASK_C_NOP
)
1176 DECLARE_INSN(c_addi16sp
, MATCH_C_ADDI16SP
, MASK_C_ADDI16SP
)
1177 DECLARE_INSN(c_jr
, MATCH_C_JR
, MASK_C_JR
)
1178 DECLARE_INSN(c_jalr
, MATCH_C_JALR
, MASK_C_JALR
)
1179 DECLARE_INSN(c_ebreak
, MATCH_C_EBREAK
, MASK_C_EBREAK
)
1180 DECLARE_INSN(c_ld
, MATCH_C_LD
, MASK_C_LD
)
1181 DECLARE_INSN(c_sd
, MATCH_C_SD
, MASK_C_SD
)
1182 DECLARE_INSN(c_addiw
, MATCH_C_ADDIW
, MASK_C_ADDIW
)
1183 DECLARE_INSN(c_ldsp
, MATCH_C_LDSP
, MASK_C_LDSP
)
1184 DECLARE_INSN(c_sdsp
, MATCH_C_SDSP
, MASK_C_SDSP
)
1185 DECLARE_INSN(c_addi4spn
, MATCH_C_ADDI4SPN
, MASK_C_ADDI4SPN
)
1186 DECLARE_INSN(c_fld
, MATCH_C_FLD
, MASK_C_FLD
)
1187 DECLARE_INSN(c_lw
, MATCH_C_LW
, MASK_C_LW
)
1188 DECLARE_INSN(c_flw
, MATCH_C_FLW
, MASK_C_FLW
)
1189 DECLARE_INSN(c_fsd
, MATCH_C_FSD
, MASK_C_FSD
)
1190 DECLARE_INSN(c_sw
, MATCH_C_SW
, MASK_C_SW
)
1191 DECLARE_INSN(c_fsw
, MATCH_C_FSW
, MASK_C_FSW
)
1192 DECLARE_INSN(c_addi
, MATCH_C_ADDI
, MASK_C_ADDI
)
1193 DECLARE_INSN(c_jal
, MATCH_C_JAL
, MASK_C_JAL
)
1194 DECLARE_INSN(c_li
, MATCH_C_LI
, MASK_C_LI
)
1195 DECLARE_INSN(c_lui
, MATCH_C_LUI
, MASK_C_LUI
)
1196 DECLARE_INSN(c_srli
, MATCH_C_SRLI
, MASK_C_SRLI
)
1197 DECLARE_INSN(c_srai
, MATCH_C_SRAI
, MASK_C_SRAI
)
1198 DECLARE_INSN(c_andi
, MATCH_C_ANDI
, MASK_C_ANDI
)
1199 DECLARE_INSN(c_sub
, MATCH_C_SUB
, MASK_C_SUB
)
1200 DECLARE_INSN(c_xor
, MATCH_C_XOR
, MASK_C_XOR
)
1201 DECLARE_INSN(c_or
, MATCH_C_OR
, MASK_C_OR
)
1202 DECLARE_INSN(c_and
, MATCH_C_AND
, MASK_C_AND
)
1203 DECLARE_INSN(c_subw
, MATCH_C_SUBW
, MASK_C_SUBW
)
1204 DECLARE_INSN(c_addw
, MATCH_C_ADDW
, MASK_C_ADDW
)
1205 DECLARE_INSN(c_j
, MATCH_C_J
, MASK_C_J
)
1206 DECLARE_INSN(c_beqz
, MATCH_C_BEQZ
, MASK_C_BEQZ
)
1207 DECLARE_INSN(c_bnez
, MATCH_C_BNEZ
, MASK_C_BNEZ
)
1208 DECLARE_INSN(c_slli
, MATCH_C_SLLI
, MASK_C_SLLI
)
1209 DECLARE_INSN(c_fldsp
, MATCH_C_FLDSP
, MASK_C_FLDSP
)
1210 DECLARE_INSN(c_lwsp
, MATCH_C_LWSP
, MASK_C_LWSP
)
1211 DECLARE_INSN(c_flwsp
, MATCH_C_FLWSP
, MASK_C_FLWSP
)
1212 DECLARE_INSN(c_mv
, MATCH_C_MV
, MASK_C_MV
)
1213 DECLARE_INSN(c_add
, MATCH_C_ADD
, MASK_C_ADD
)
1214 DECLARE_INSN(c_fsdsp
, MATCH_C_FSDSP
, MASK_C_FSDSP
)
1215 DECLARE_INSN(c_swsp
, MATCH_C_SWSP
, MASK_C_SWSP
)
1216 DECLARE_INSN(c_fswsp
, MATCH_C_FSWSP
, MASK_C_FSWSP
)
1217 DECLARE_INSN(custom0
, MATCH_CUSTOM0
, MASK_CUSTOM0
)
1218 DECLARE_INSN(custom0_rs1
, MATCH_CUSTOM0_RS1
, MASK_CUSTOM0_RS1
)
1219 DECLARE_INSN(custom0_rs1_rs2
, MATCH_CUSTOM0_RS1_RS2
, MASK_CUSTOM0_RS1_RS2
)
1220 DECLARE_INSN(custom0_rd
, MATCH_CUSTOM0_RD
, MASK_CUSTOM0_RD
)
1221 DECLARE_INSN(custom0_rd_rs1
, MATCH_CUSTOM0_RD_RS1
, MASK_CUSTOM0_RD_RS1
)
1222 DECLARE_INSN(custom0_rd_rs1_rs2
, MATCH_CUSTOM0_RD_RS1_RS2
, MASK_CUSTOM0_RD_RS1_RS2
)
1223 DECLARE_INSN(custom1
, MATCH_CUSTOM1
, MASK_CUSTOM1
)
1224 DECLARE_INSN(custom1_rs1
, MATCH_CUSTOM1_RS1
, MASK_CUSTOM1_RS1
)
1225 DECLARE_INSN(custom1_rs1_rs2
, MATCH_CUSTOM1_RS1_RS2
, MASK_CUSTOM1_RS1_RS2
)
1226 DECLARE_INSN(custom1_rd
, MATCH_CUSTOM1_RD
, MASK_CUSTOM1_RD
)
1227 DECLARE_INSN(custom1_rd_rs1
, MATCH_CUSTOM1_RD_RS1
, MASK_CUSTOM1_RD_RS1
)
1228 DECLARE_INSN(custom1_rd_rs1_rs2
, MATCH_CUSTOM1_RD_RS1_RS2
, MASK_CUSTOM1_RD_RS1_RS2
)
1229 DECLARE_INSN(custom2
, MATCH_CUSTOM2
, MASK_CUSTOM2
)
1230 DECLARE_INSN(custom2_rs1
, MATCH_CUSTOM2_RS1
, MASK_CUSTOM2_RS1
)
1231 DECLARE_INSN(custom2_rs1_rs2
, MATCH_CUSTOM2_RS1_RS2
, MASK_CUSTOM2_RS1_RS2
)
1232 DECLARE_INSN(custom2_rd
, MATCH_CUSTOM2_RD
, MASK_CUSTOM2_RD
)
1233 DECLARE_INSN(custom2_rd_rs1
, MATCH_CUSTOM2_RD_RS1
, MASK_CUSTOM2_RD_RS1
)
1234 DECLARE_INSN(custom2_rd_rs1_rs2
, MATCH_CUSTOM2_RD_RS1_RS2
, MASK_CUSTOM2_RD_RS1_RS2
)
1235 DECLARE_INSN(custom3
, MATCH_CUSTOM3
, MASK_CUSTOM3
)
1236 DECLARE_INSN(custom3_rs1
, MATCH_CUSTOM3_RS1
, MASK_CUSTOM3_RS1
)
1237 DECLARE_INSN(custom3_rs1_rs2
, MATCH_CUSTOM3_RS1_RS2
, MASK_CUSTOM3_RS1_RS2
)
1238 DECLARE_INSN(custom3_rd
, MATCH_CUSTOM3_RD
, MASK_CUSTOM3_RD
)
1239 DECLARE_INSN(custom3_rd_rs1
, MATCH_CUSTOM3_RD_RS1
, MASK_CUSTOM3_RD_RS1
)
1240 DECLARE_INSN(custom3_rd_rs1_rs2
, MATCH_CUSTOM3_RD_RS1_RS2
, MASK_CUSTOM3_RD_RS1_RS2
)
1243 DECLARE_CSR(fflags
, CSR_FFLAGS
)
1244 DECLARE_CSR(frm
, CSR_FRM
)
1245 DECLARE_CSR(fcsr
, CSR_FCSR
)
1246 DECLARE_CSR(cycle
, CSR_CYCLE
)
1247 DECLARE_CSR(time
, CSR_TIME
)
1248 DECLARE_CSR(instret
, CSR_INSTRET
)
1249 DECLARE_CSR(hpmcounter3
, CSR_HPMCOUNTER3
)
1250 DECLARE_CSR(hpmcounter4
, CSR_HPMCOUNTER4
)
1251 DECLARE_CSR(hpmcounter5
, CSR_HPMCOUNTER5
)
1252 DECLARE_CSR(hpmcounter6
, CSR_HPMCOUNTER6
)
1253 DECLARE_CSR(hpmcounter7
, CSR_HPMCOUNTER7
)
1254 DECLARE_CSR(hpmcounter8
, CSR_HPMCOUNTER8
)
1255 DECLARE_CSR(hpmcounter9
, CSR_HPMCOUNTER9
)
1256 DECLARE_CSR(hpmcounter10
, CSR_HPMCOUNTER10
)
1257 DECLARE_CSR(hpmcounter11
, CSR_HPMCOUNTER11
)
1258 DECLARE_CSR(hpmcounter12
, CSR_HPMCOUNTER12
)
1259 DECLARE_CSR(hpmcounter13
, CSR_HPMCOUNTER13
)
1260 DECLARE_CSR(hpmcounter14
, CSR_HPMCOUNTER14
)
1261 DECLARE_CSR(hpmcounter15
, CSR_HPMCOUNTER15
)
1262 DECLARE_CSR(hpmcounter16
, CSR_HPMCOUNTER16
)
1263 DECLARE_CSR(hpmcounter17
, CSR_HPMCOUNTER17
)
1264 DECLARE_CSR(hpmcounter18
, CSR_HPMCOUNTER18
)
1265 DECLARE_CSR(hpmcounter19
, CSR_HPMCOUNTER19
)
1266 DECLARE_CSR(hpmcounter20
, CSR_HPMCOUNTER20
)
1267 DECLARE_CSR(hpmcounter21
, CSR_HPMCOUNTER21
)
1268 DECLARE_CSR(hpmcounter22
, CSR_HPMCOUNTER22
)
1269 DECLARE_CSR(hpmcounter23
, CSR_HPMCOUNTER23
)
1270 DECLARE_CSR(hpmcounter24
, CSR_HPMCOUNTER24
)
1271 DECLARE_CSR(hpmcounter25
, CSR_HPMCOUNTER25
)
1272 DECLARE_CSR(hpmcounter26
, CSR_HPMCOUNTER26
)
1273 DECLARE_CSR(hpmcounter27
, CSR_HPMCOUNTER27
)
1274 DECLARE_CSR(hpmcounter28
, CSR_HPMCOUNTER28
)
1275 DECLARE_CSR(hpmcounter29
, CSR_HPMCOUNTER29
)
1276 DECLARE_CSR(hpmcounter30
, CSR_HPMCOUNTER30
)
1277 DECLARE_CSR(hpmcounter31
, CSR_HPMCOUNTER31
)
1278 DECLARE_CSR(sstatus
, CSR_SSTATUS
)
1279 DECLARE_CSR(sie
, CSR_SIE
)
1280 DECLARE_CSR(stvec
, CSR_STVEC
)
1281 DECLARE_CSR(scounteren
, CSR_SCOUNTEREN
)
1282 DECLARE_CSR(sscratch
, CSR_SSCRATCH
)
1283 DECLARE_CSR(sepc
, CSR_SEPC
)
1284 DECLARE_CSR(scause
, CSR_SCAUSE
)
1285 DECLARE_CSR(sbadaddr
, CSR_SBADADDR
)
1286 DECLARE_CSR(sip
, CSR_SIP
)
1287 DECLARE_CSR(sptbr
, CSR_SPTBR
)
1288 DECLARE_CSR(mstatus
, CSR_MSTATUS
)
1289 DECLARE_CSR(misa
, CSR_MISA
)
1290 DECLARE_CSR(medeleg
, CSR_MEDELEG
)
1291 DECLARE_CSR(mideleg
, CSR_MIDELEG
)
1292 DECLARE_CSR(mie
, CSR_MIE
)
1293 DECLARE_CSR(mtvec
, CSR_MTVEC
)
1294 DECLARE_CSR(mcounteren
, CSR_MCOUNTEREN
)
1295 DECLARE_CSR(mscratch
, CSR_MSCRATCH
)
1296 DECLARE_CSR(mepc
, CSR_MEPC
)
1297 DECLARE_CSR(mcause
, CSR_MCAUSE
)
1298 DECLARE_CSR(mbadaddr
, CSR_MBADADDR
)
1299 DECLARE_CSR(mip
, CSR_MIP
)
1300 DECLARE_CSR(pmpcfg0
, CSR_PMPCFG0
)
1301 DECLARE_CSR(pmpcfg1
, CSR_PMPCFG1
)
1302 DECLARE_CSR(pmpcfg2
, CSR_PMPCFG2
)
1303 DECLARE_CSR(pmpcfg3
, CSR_PMPCFG3
)
1304 DECLARE_CSR(pmpaddr0
, CSR_PMPADDR0
)
1305 DECLARE_CSR(pmpaddr1
, CSR_PMPADDR1
)
1306 DECLARE_CSR(pmpaddr2
, CSR_PMPADDR2
)
1307 DECLARE_CSR(pmpaddr3
, CSR_PMPADDR3
)
1308 DECLARE_CSR(pmpaddr4
, CSR_PMPADDR4
)
1309 DECLARE_CSR(pmpaddr5
, CSR_PMPADDR5
)
1310 DECLARE_CSR(pmpaddr6
, CSR_PMPADDR6
)
1311 DECLARE_CSR(pmpaddr7
, CSR_PMPADDR7
)
1312 DECLARE_CSR(pmpaddr8
, CSR_PMPADDR8
)
1313 DECLARE_CSR(pmpaddr9
, CSR_PMPADDR9
)
1314 DECLARE_CSR(pmpaddr10
, CSR_PMPADDR10
)
1315 DECLARE_CSR(pmpaddr11
, CSR_PMPADDR11
)
1316 DECLARE_CSR(pmpaddr12
, CSR_PMPADDR12
)
1317 DECLARE_CSR(pmpaddr13
, CSR_PMPADDR13
)
1318 DECLARE_CSR(pmpaddr14
, CSR_PMPADDR14
)
1319 DECLARE_CSR(pmpaddr15
, CSR_PMPADDR15
)
1320 DECLARE_CSR(tselect
, CSR_TSELECT
)
1321 DECLARE_CSR(tdata1
, CSR_TDATA1
)
1322 DECLARE_CSR(tdata2
, CSR_TDATA2
)
1323 DECLARE_CSR(tdata3
, CSR_TDATA3
)
1324 DECLARE_CSR(dcsr
, CSR_DCSR
)
1325 DECLARE_CSR(dpc
, CSR_DPC
)
1326 DECLARE_CSR(dscratch
, CSR_DSCRATCH
)
1327 DECLARE_CSR(mcycle
, CSR_MCYCLE
)
1328 DECLARE_CSR(minstret
, CSR_MINSTRET
)
1329 DECLARE_CSR(mhpmcounter3
, CSR_MHPMCOUNTER3
)
1330 DECLARE_CSR(mhpmcounter4
, CSR_MHPMCOUNTER4
)
1331 DECLARE_CSR(mhpmcounter5
, CSR_MHPMCOUNTER5
)
1332 DECLARE_CSR(mhpmcounter6
, CSR_MHPMCOUNTER6
)
1333 DECLARE_CSR(mhpmcounter7
, CSR_MHPMCOUNTER7
)
1334 DECLARE_CSR(mhpmcounter8
, CSR_MHPMCOUNTER8
)
1335 DECLARE_CSR(mhpmcounter9
, CSR_MHPMCOUNTER9
)
1336 DECLARE_CSR(mhpmcounter10
, CSR_MHPMCOUNTER10
)
1337 DECLARE_CSR(mhpmcounter11
, CSR_MHPMCOUNTER11
)
1338 DECLARE_CSR(mhpmcounter12
, CSR_MHPMCOUNTER12
)
1339 DECLARE_CSR(mhpmcounter13
, CSR_MHPMCOUNTER13
)
1340 DECLARE_CSR(mhpmcounter14
, CSR_MHPMCOUNTER14
)
1341 DECLARE_CSR(mhpmcounter15
, CSR_MHPMCOUNTER15
)
1342 DECLARE_CSR(mhpmcounter16
, CSR_MHPMCOUNTER16
)
1343 DECLARE_CSR(mhpmcounter17
, CSR_MHPMCOUNTER17
)
1344 DECLARE_CSR(mhpmcounter18
, CSR_MHPMCOUNTER18
)
1345 DECLARE_CSR(mhpmcounter19
, CSR_MHPMCOUNTER19
)
1346 DECLARE_CSR(mhpmcounter20
, CSR_MHPMCOUNTER20
)
1347 DECLARE_CSR(mhpmcounter21
, CSR_MHPMCOUNTER21
)
1348 DECLARE_CSR(mhpmcounter22
, CSR_MHPMCOUNTER22
)
1349 DECLARE_CSR(mhpmcounter23
, CSR_MHPMCOUNTER23
)
1350 DECLARE_CSR(mhpmcounter24
, CSR_MHPMCOUNTER24
)
1351 DECLARE_CSR(mhpmcounter25
, CSR_MHPMCOUNTER25
)
1352 DECLARE_CSR(mhpmcounter26
, CSR_MHPMCOUNTER26
)
1353 DECLARE_CSR(mhpmcounter27
, CSR_MHPMCOUNTER27
)
1354 DECLARE_CSR(mhpmcounter28
, CSR_MHPMCOUNTER28
)
1355 DECLARE_CSR(mhpmcounter29
, CSR_MHPMCOUNTER29
)
1356 DECLARE_CSR(mhpmcounter30
, CSR_MHPMCOUNTER30
)
1357 DECLARE_CSR(mhpmcounter31
, CSR_MHPMCOUNTER31
)
1358 DECLARE_CSR(mhpmevent3
, CSR_MHPMEVENT3
)
1359 DECLARE_CSR(mhpmevent4
, CSR_MHPMEVENT4
)
1360 DECLARE_CSR(mhpmevent5
, CSR_MHPMEVENT5
)
1361 DECLARE_CSR(mhpmevent6
, CSR_MHPMEVENT6
)
1362 DECLARE_CSR(mhpmevent7
, CSR_MHPMEVENT7
)
1363 DECLARE_CSR(mhpmevent8
, CSR_MHPMEVENT8
)
1364 DECLARE_CSR(mhpmevent9
, CSR_MHPMEVENT9
)
1365 DECLARE_CSR(mhpmevent10
, CSR_MHPMEVENT10
)
1366 DECLARE_CSR(mhpmevent11
, CSR_MHPMEVENT11
)
1367 DECLARE_CSR(mhpmevent12
, CSR_MHPMEVENT12
)
1368 DECLARE_CSR(mhpmevent13
, CSR_MHPMEVENT13
)
1369 DECLARE_CSR(mhpmevent14
, CSR_MHPMEVENT14
)
1370 DECLARE_CSR(mhpmevent15
, CSR_MHPMEVENT15
)
1371 DECLARE_CSR(mhpmevent16
, CSR_MHPMEVENT16
)
1372 DECLARE_CSR(mhpmevent17
, CSR_MHPMEVENT17
)
1373 DECLARE_CSR(mhpmevent18
, CSR_MHPMEVENT18
)
1374 DECLARE_CSR(mhpmevent19
, CSR_MHPMEVENT19
)
1375 DECLARE_CSR(mhpmevent20
, CSR_MHPMEVENT20
)
1376 DECLARE_CSR(mhpmevent21
, CSR_MHPMEVENT21
)
1377 DECLARE_CSR(mhpmevent22
, CSR_MHPMEVENT22
)
1378 DECLARE_CSR(mhpmevent23
, CSR_MHPMEVENT23
)
1379 DECLARE_CSR(mhpmevent24
, CSR_MHPMEVENT24
)
1380 DECLARE_CSR(mhpmevent25
, CSR_MHPMEVENT25
)
1381 DECLARE_CSR(mhpmevent26
, CSR_MHPMEVENT26
)
1382 DECLARE_CSR(mhpmevent27
, CSR_MHPMEVENT27
)
1383 DECLARE_CSR(mhpmevent28
, CSR_MHPMEVENT28
)
1384 DECLARE_CSR(mhpmevent29
, CSR_MHPMEVENT29
)
1385 DECLARE_CSR(mhpmevent30
, CSR_MHPMEVENT30
)
1386 DECLARE_CSR(mhpmevent31
, CSR_MHPMEVENT31
)
1387 DECLARE_CSR(mvendorid
, CSR_MVENDORID
)
1388 DECLARE_CSR(marchid
, CSR_MARCHID
)
1389 DECLARE_CSR(mimpid
, CSR_MIMPID
)
1390 DECLARE_CSR(mhartid
, CSR_MHARTID
)
1391 DECLARE_CSR(cycleh
, CSR_CYCLEH
)
1392 DECLARE_CSR(timeh
, CSR_TIMEH
)
1393 DECLARE_CSR(instreth
, CSR_INSTRETH
)
1394 DECLARE_CSR(hpmcounter3h
, CSR_HPMCOUNTER3H
)
1395 DECLARE_CSR(hpmcounter4h
, CSR_HPMCOUNTER4H
)
1396 DECLARE_CSR(hpmcounter5h
, CSR_HPMCOUNTER5H
)
1397 DECLARE_CSR(hpmcounter6h
, CSR_HPMCOUNTER6H
)
1398 DECLARE_CSR(hpmcounter7h
, CSR_HPMCOUNTER7H
)
1399 DECLARE_CSR(hpmcounter8h
, CSR_HPMCOUNTER8H
)
1400 DECLARE_CSR(hpmcounter9h
, CSR_HPMCOUNTER9H
)
1401 DECLARE_CSR(hpmcounter10h
, CSR_HPMCOUNTER10H
)
1402 DECLARE_CSR(hpmcounter11h
, CSR_HPMCOUNTER11H
)
1403 DECLARE_CSR(hpmcounter12h
, CSR_HPMCOUNTER12H
)
1404 DECLARE_CSR(hpmcounter13h
, CSR_HPMCOUNTER13H
)
1405 DECLARE_CSR(hpmcounter14h
, CSR_HPMCOUNTER14H
)
1406 DECLARE_CSR(hpmcounter15h
, CSR_HPMCOUNTER15H
)
1407 DECLARE_CSR(hpmcounter16h
, CSR_HPMCOUNTER16H
)
1408 DECLARE_CSR(hpmcounter17h
, CSR_HPMCOUNTER17H
)
1409 DECLARE_CSR(hpmcounter18h
, CSR_HPMCOUNTER18H
)
1410 DECLARE_CSR(hpmcounter19h
, CSR_HPMCOUNTER19H
)
1411 DECLARE_CSR(hpmcounter20h
, CSR_HPMCOUNTER20H
)
1412 DECLARE_CSR(hpmcounter21h
, CSR_HPMCOUNTER21H
)
1413 DECLARE_CSR(hpmcounter22h
, CSR_HPMCOUNTER22H
)
1414 DECLARE_CSR(hpmcounter23h
, CSR_HPMCOUNTER23H
)
1415 DECLARE_CSR(hpmcounter24h
, CSR_HPMCOUNTER24H
)
1416 DECLARE_CSR(hpmcounter25h
, CSR_HPMCOUNTER25H
)
1417 DECLARE_CSR(hpmcounter26h
, CSR_HPMCOUNTER26H
)
1418 DECLARE_CSR(hpmcounter27h
, CSR_HPMCOUNTER27H
)
1419 DECLARE_CSR(hpmcounter28h
, CSR_HPMCOUNTER28H
)
1420 DECLARE_CSR(hpmcounter29h
, CSR_HPMCOUNTER29H
)
1421 DECLARE_CSR(hpmcounter30h
, CSR_HPMCOUNTER30H
)
1422 DECLARE_CSR(hpmcounter31h
, CSR_HPMCOUNTER31H
)
1423 DECLARE_CSR(mcycleh
, CSR_MCYCLEH
)
1424 DECLARE_CSR(minstreth
, CSR_MINSTRETH
)
1425 DECLARE_CSR(mhpmcounter3h
, CSR_MHPMCOUNTER3H
)
1426 DECLARE_CSR(mhpmcounter4h
, CSR_MHPMCOUNTER4H
)
1427 DECLARE_CSR(mhpmcounter5h
, CSR_MHPMCOUNTER5H
)
1428 DECLARE_CSR(mhpmcounter6h
, CSR_MHPMCOUNTER6H
)
1429 DECLARE_CSR(mhpmcounter7h
, CSR_MHPMCOUNTER7H
)
1430 DECLARE_CSR(mhpmcounter8h
, CSR_MHPMCOUNTER8H
)
1431 DECLARE_CSR(mhpmcounter9h
, CSR_MHPMCOUNTER9H
)
1432 DECLARE_CSR(mhpmcounter10h
, CSR_MHPMCOUNTER10H
)
1433 DECLARE_CSR(mhpmcounter11h
, CSR_MHPMCOUNTER11H
)
1434 DECLARE_CSR(mhpmcounter12h
, CSR_MHPMCOUNTER12H
)
1435 DECLARE_CSR(mhpmcounter13h
, CSR_MHPMCOUNTER13H
)
1436 DECLARE_CSR(mhpmcounter14h
, CSR_MHPMCOUNTER14H
)
1437 DECLARE_CSR(mhpmcounter15h
, CSR_MHPMCOUNTER15H
)
1438 DECLARE_CSR(mhpmcounter16h
, CSR_MHPMCOUNTER16H
)
1439 DECLARE_CSR(mhpmcounter17h
, CSR_MHPMCOUNTER17H
)
1440 DECLARE_CSR(mhpmcounter18h
, CSR_MHPMCOUNTER18H
)
1441 DECLARE_CSR(mhpmcounter19h
, CSR_MHPMCOUNTER19H
)
1442 DECLARE_CSR(mhpmcounter20h
, CSR_MHPMCOUNTER20H
)
1443 DECLARE_CSR(mhpmcounter21h
, CSR_MHPMCOUNTER21H
)
1444 DECLARE_CSR(mhpmcounter22h
, CSR_MHPMCOUNTER22H
)
1445 DECLARE_CSR(mhpmcounter23h
, CSR_MHPMCOUNTER23H
)
1446 DECLARE_CSR(mhpmcounter24h
, CSR_MHPMCOUNTER24H
)
1447 DECLARE_CSR(mhpmcounter25h
, CSR_MHPMCOUNTER25H
)
1448 DECLARE_CSR(mhpmcounter26h
, CSR_MHPMCOUNTER26H
)
1449 DECLARE_CSR(mhpmcounter27h
, CSR_MHPMCOUNTER27H
)
1450 DECLARE_CSR(mhpmcounter28h
, CSR_MHPMCOUNTER28H
)
1451 DECLARE_CSR(mhpmcounter29h
, CSR_MHPMCOUNTER29H
)
1452 DECLARE_CSR(mhpmcounter30h
, CSR_MHPMCOUNTER30H
)
1453 DECLARE_CSR(mhpmcounter31h
, CSR_MHPMCOUNTER31H
)
1455 #ifdef DECLARE_CAUSE
1456 DECLARE_CAUSE("misaligned fetch", CAUSE_MISALIGNED_FETCH
)
1457 DECLARE_CAUSE("fetch access", CAUSE_FETCH_ACCESS
)
1458 DECLARE_CAUSE("illegal instruction", CAUSE_ILLEGAL_INSTRUCTION
)
1459 DECLARE_CAUSE("breakpoint", CAUSE_BREAKPOINT
)
1460 DECLARE_CAUSE("misaligned load", CAUSE_MISALIGNED_LOAD
)
1461 DECLARE_CAUSE("load access", CAUSE_LOAD_ACCESS
)
1462 DECLARE_CAUSE("misaligned store", CAUSE_MISALIGNED_STORE
)
1463 DECLARE_CAUSE("store access", CAUSE_STORE_ACCESS
)
1464 DECLARE_CAUSE("user_ecall", CAUSE_USER_ECALL
)
1465 DECLARE_CAUSE("supervisor_ecall", CAUSE_SUPERVISOR_ECALL
)
1466 DECLARE_CAUSE("hypervisor_ecall", CAUSE_HYPERVISOR_ECALL
)
1467 DECLARE_CAUSE("machine_ecall", CAUSE_MACHINE_ECALL
)
1468 DECLARE_CAUSE("fetch page fault", CAUSE_FETCH_PAGE_FAULT
)
1469 DECLARE_CAUSE("load page fault", CAUSE_LOAD_PAGE_FAULT
)
1470 DECLARE_CAUSE("store page fault", CAUSE_STORE_PAGE_FAULT
)