[xcc, sim, pk, opcodes] new instruction encoding!
[riscv-isa-sim.git] / riscv / insns / ori.h
1 RD = SIMM | RS1;