1 // See LICENSE for license details.
22 processor_t::processor_t(const char* isa
, sim_t
* sim
, uint32_t id
)
23 : sim(sim
), ext(NULL
), disassembler(new disassembler_t
),
24 id(id
), run(false), debug(false)
26 parse_isa_string(isa
);
28 mmu
= new mmu_t(sim
->mem
, sim
->memsz
);
29 mmu
->set_processor(this);
33 register_base_instructions();
36 processor_t::~processor_t()
38 #ifdef RISCV_ENABLE_HISTOGRAM
39 if (histogram_enabled
)
41 fprintf(stderr
, "PC Histogram size:%lu\n", pc_histogram
.size());
42 for(auto iterator
= pc_histogram
.begin(); iterator
!= pc_histogram
.end(); ++iterator
) {
43 fprintf(stderr
, "%0lx %lu\n", (iterator
->first
<< 2), iterator
->second
);
52 static void bad_isa_string(const char* isa
)
54 fprintf(stderr
, "error: bad --isa option %s\n", isa
);
58 void processor_t::parse_isa_string(const char* isa
)
61 const char* all_subsets
= "IMAFDC";
65 cpuid
= reg_t(2) << 62;
67 if (strncmp(p
, "RV32", 4) == 0)
68 max_xlen
= 32, cpuid
= 0, p
+= 4;
69 else if (strncmp(p
, "RV64", 4) == 0)
71 else if (strncmp(p
, "RV", 2) == 0)
76 } else if (*p
== 'G') { // treat "G" as "IMAFD"
77 tmp
= std::string("IMAFD") + (p
+1);
79 } else if (*p
!= 'I') {
83 cpuid
|= 1L << ('S' - 'A'); // advertise support for supervisor mode
86 cpuid
|= 1L << (*p
- 'A');
88 if (auto next
= strchr(all_subsets
, *p
)) {
89 all_subsets
= next
+ 1;
91 } else if (*p
== 'X') {
92 const char* ext
= p
+1, *end
= ext
;
95 register_extension(find_extension(std::string(ext
, end
- ext
).c_str())());
102 if (supports_extension('D') && !supports_extension('F'))
106 void state_t::reset()
108 memset(this, 0, sizeof(*this));
109 mstatus
= set_field(mstatus
, MSTATUS_PRV
, PRV_M
);
110 mstatus
= set_field(mstatus
, MSTATUS_PRV1
, PRV_U
);
111 mstatus
= set_field(mstatus
, MSTATUS_PRV2
, PRV_U
);
112 pc
= DEFAULT_MTVEC
+ 0x100;
113 load_reservation
= -1;
116 void processor_t::set_debug(bool value
)
120 ext
->set_debug(value
);
123 void processor_t::set_histogram(bool value
)
125 histogram_enabled
= value
;
126 #ifndef RISCV_ENABLE_HISTOGRAM
128 fprintf(stderr
, "PC Histogram support has not been properly enabled;");
129 fprintf(stderr
, " please re-build the riscv-isa-run project using \"configure --enable-histogram\".\n");
134 void processor_t::reset(bool value
)
141 set_csr(CSR_MSTATUS
, state
.mstatus
);
144 ext
->reset(); // reset the extension
147 void processor_t::raise_interrupt(reg_t which
)
149 throw trap_t(((reg_t
)1 << (max_xlen
-1)) | which
);
152 void processor_t::take_interrupt()
154 int priv
= get_field(state
.mstatus
, MSTATUS_PRV
);
155 int ie
= get_field(state
.mstatus
, MSTATUS_IE
);
156 reg_t interrupts
= state
.mie
& state
.mip
;
158 if (priv
< PRV_M
|| (priv
== PRV_M
&& ie
)) {
159 if (interrupts
& MIP_MSIP
)
160 raise_interrupt(IRQ_SOFT
);
162 if (interrupts
& MIP_MTIP
)
163 raise_interrupt(IRQ_TIMER
);
165 if (state
.fromhost
!= 0)
166 raise_interrupt(IRQ_HOST
);
169 if (priv
< PRV_S
|| (priv
== PRV_S
&& ie
)) {
170 if (interrupts
& MIP_SSIP
)
171 raise_interrupt(IRQ_SOFT
);
173 if (interrupts
& MIP_STIP
)
174 raise_interrupt(IRQ_TIMER
);
178 void processor_t::check_timer()
180 if (sim
->rtc
>= state
.mtimecmp
)
181 state
.mip
|= MIP_MTIP
;
184 void processor_t::push_privilege_stack()
186 reg_t s
= state
.mstatus
;
187 s
= set_field(s
, MSTATUS_PRV2
, get_field(state
.mstatus
, MSTATUS_PRV1
));
188 s
= set_field(s
, MSTATUS_IE2
, get_field(state
.mstatus
, MSTATUS_IE1
));
189 s
= set_field(s
, MSTATUS_PRV1
, get_field(state
.mstatus
, MSTATUS_PRV
));
190 s
= set_field(s
, MSTATUS_IE1
, get_field(state
.mstatus
, MSTATUS_IE
));
191 s
= set_field(s
, MSTATUS_PRV
, PRV_M
);
192 s
= set_field(s
, MSTATUS_MPRV
, 0);
193 s
= set_field(s
, MSTATUS_IE
, 0);
194 set_csr(CSR_MSTATUS
, s
);
197 void processor_t::pop_privilege_stack()
199 reg_t s
= state
.mstatus
;
200 s
= set_field(s
, MSTATUS_PRV
, get_field(state
.mstatus
, MSTATUS_PRV1
));
201 s
= set_field(s
, MSTATUS_IE
, get_field(state
.mstatus
, MSTATUS_IE1
));
202 s
= set_field(s
, MSTATUS_PRV1
, get_field(state
.mstatus
, MSTATUS_PRV2
));
203 s
= set_field(s
, MSTATUS_IE1
, get_field(state
.mstatus
, MSTATUS_IE2
));
204 s
= set_field(s
, MSTATUS_PRV2
, PRV_U
);
205 s
= set_field(s
, MSTATUS_IE2
, 1);
206 set_csr(CSR_MSTATUS
, s
);
209 void processor_t::take_trap(trap_t
& t
, reg_t epc
)
212 fprintf(stderr
, "core %3d: exception %s, epc 0x%016" PRIx64
"\n",
215 state
.pc
= DEFAULT_MTVEC
+ 0x40 * get_field(state
.mstatus
, MSTATUS_PRV
);
216 push_privilege_stack();
217 yield_load_reservation();
218 state
.mcause
= t
.cause();
220 t
.side_effects(&state
); // might set badvaddr etc.
223 void processor_t::deliver_ipi()
225 state
.mip
|= MIP_MSIP
;
228 void processor_t::disasm(insn_t insn
)
230 uint64_t bits
= insn
.bits() & ((1ULL << (8 * insn_length(insn
.bits()))) - 1);
231 fprintf(stderr
, "core %3d: 0x%016" PRIx64
" (0x%08" PRIx64
") %s\n",
232 id
, state
.pc
, bits
, disassembler
->disassemble(insn
).c_str());
235 static bool validate_priv(reg_t priv
)
237 return priv
== PRV_U
|| priv
== PRV_S
|| priv
== PRV_M
;
240 static bool validate_vm(int max_xlen
, reg_t vm
)
242 if (max_xlen
== 64 && (vm
== VM_SV39
|| vm
== VM_SV48
))
244 if (max_xlen
== 32 && vm
== VM_SV32
)
246 return vm
== VM_MBARE
;
249 void processor_t::set_csr(int which
, reg_t val
)
255 state
.fflags
= val
& (FSR_AEXC
>> FSR_AEXC_SHIFT
);
259 state
.frm
= val
& (FSR_RD
>> FSR_RD_SHIFT
);
263 state
.fflags
= (val
& FSR_AEXC
) >> FSR_AEXC_SHIFT
;
264 state
.frm
= (val
& FSR_RD
) >> FSR_RD_SHIFT
;
268 // this implementation ignores writes to MTIME
272 // this implementation ignores writes to MTIME
277 state
.sutime_delta
= (uint32_t)val
| (state
.sutime_delta
>> 32 << 32);
279 state
.sutime_delta
= val
;
282 val
= ((val
<< 32) - sim
->rtc
) >> 32;
283 state
.sutime_delta
= (val
<< 32) | (uint32_t)state
.sutime_delta
;
287 val
-= state
.minstret
;
289 state
.suinstret_delta
= (uint32_t)val
| (state
.suinstret_delta
>> 32 << 32);
291 state
.suinstret_delta
= val
;
295 val
= ((val
<< 32) - state
.minstret
) >> 32;
296 state
.suinstret_delta
= (val
<< 32) | (uint32_t)state
.suinstret_delta
;
299 if ((val
^ state
.mstatus
) & (MSTATUS_VM
| MSTATUS_PRV
| MSTATUS_PRV1
| MSTATUS_MPRV
))
302 reg_t mask
= MSTATUS_IE
| MSTATUS_IE1
| MSTATUS_IE2
| MSTATUS_MPRV
303 | MSTATUS_FS
| (ext
? MSTATUS_XS
: 0);
305 if (validate_vm(max_xlen
, get_field(val
, MSTATUS_VM
)))
307 if (validate_priv(get_field(val
, MSTATUS_PRV
)))
309 if (validate_priv(get_field(val
, MSTATUS_PRV1
)))
310 mask
|= MSTATUS_PRV1
;
311 if (validate_priv(get_field(val
, MSTATUS_PRV2
)))
312 mask
|= MSTATUS_PRV2
;
314 state
.mstatus
= (state
.mstatus
& ~mask
) | (val
& mask
);
316 bool dirty
= (state
.mstatus
& MSTATUS_FS
) == MSTATUS_FS
;
317 dirty
|= (state
.mstatus
& MSTATUS_XS
) == MSTATUS_XS
;
319 state
.mstatus
= set_field(state
.mstatus
, MSTATUS32_SD
, dirty
);
321 state
.mstatus
= set_field(state
.mstatus
, MSTATUS64_SD
, dirty
);
323 // spike supports the notion of xlen < max_xlen, but current priv spec
324 // doesn't provide a mechanism to run RV32 software on an RV64 machine
329 reg_t mask
= MIP_SSIP
| MIP_MSIP
| MIP_STIP
;
330 state
.mip
= (state
.mip
& ~mask
) | (val
& mask
);
334 reg_t mask
= MIP_SSIP
| MIP_MSIP
| MIP_STIP
| MIP_MTIP
;
335 state
.mie
= (state
.mie
& ~mask
) | (val
& mask
);
339 reg_t ms
= state
.mstatus
;
340 ms
= set_field(ms
, MSTATUS_IE
, get_field(val
, SSTATUS_IE
));
341 ms
= set_field(ms
, MSTATUS_IE1
, get_field(val
, SSTATUS_PIE
));
342 ms
= set_field(ms
, MSTATUS_PRV1
, get_field(val
, SSTATUS_PS
));
343 ms
= set_field(ms
, MSTATUS_FS
, get_field(val
, SSTATUS_FS
));
344 ms
= set_field(ms
, MSTATUS_XS
, get_field(val
, SSTATUS_XS
));
345 ms
= set_field(ms
, MSTATUS_MPRV
, get_field(val
, SSTATUS_MPRV
));
346 return set_csr(CSR_MSTATUS
, ms
);
349 reg_t mask
= MIP_SSIP
;
350 state
.mip
= (state
.mip
& ~mask
) | (val
& mask
);
354 reg_t mask
= MIP_SSIP
| MIP_STIP
;
355 state
.mie
= (state
.mie
& ~mask
) | (val
& mask
);
358 case CSR_SEPC
: state
.sepc
= val
; break;
359 case CSR_STVEC
: state
.stvec
= val
>> 2 << 2; break;
360 case CSR_SPTBR
: state
.sptbr
= zext_xlen(val
& -PGSIZE
); break;
361 case CSR_SSCRATCH
: state
.sscratch
= val
; break;
362 case CSR_MEPC
: state
.mepc
= val
; break;
363 case CSR_MSCRATCH
: state
.mscratch
= val
; break;
364 case CSR_MCAUSE
: state
.mcause
= val
; break;
365 case CSR_MBADADDR
: state
.mbadaddr
= val
; break;
367 state
.mip
&= ~MIP_MTIP
;
368 state
.mtimecmp
= val
;
370 case CSR_SEND_IPI
: sim
->send_ipi(val
); break;
372 if (state
.tohost
== 0)
375 case CSR_MFROMHOST
: state
.fromhost
= val
; break;
379 reg_t
processor_t::get_csr(int which
)
385 if (!supports_extension('F'))
390 if (!supports_extension('F'))
395 if (!supports_extension('F'))
397 return (state
.fflags
<< FSR_AEXC_SHIFT
) | (state
.frm
<< FSR_RD_SHIFT
);
405 return sim
->rtc
>> 32;
408 return sim
->rtc
+ state
.sutime_delta
;
413 return state
.minstret
+ state
.suinstret_delta
;
418 return (sim
->rtc
+ state
.sutime_delta
) >> 32;
425 return (state
.minstret
+ state
.suinstret_delta
) >> 32;
428 ss
= set_field(ss
, SSTATUS_IE
, get_field(state
.mstatus
, MSTATUS_IE
));
429 ss
= set_field(ss
, SSTATUS_PIE
, get_field(state
.mstatus
, MSTATUS_IE1
));
430 ss
= set_field(ss
, SSTATUS_PS
, get_field(state
.mstatus
, MSTATUS_PRV1
));
431 ss
= set_field(ss
, SSTATUS_FS
, get_field(state
.mstatus
, MSTATUS_FS
));
432 ss
= set_field(ss
, SSTATUS_XS
, get_field(state
.mstatus
, MSTATUS_XS
));
433 ss
= set_field(ss
, SSTATUS_MPRV
, get_field(state
.mstatus
, MSTATUS_MPRV
));
434 if (get_field(state
.mstatus
, MSTATUS64_SD
))
435 ss
= set_field(ss
, (xlen
== 32 ? SSTATUS32_SD
: SSTATUS64_SD
), 1);
438 case CSR_SIP
: return state
.mip
& (MIP_SSIP
| MIP_STIP
);
439 case CSR_SIE
: return state
.mie
& (MIP_SSIP
| MIP_STIP
);
440 case CSR_SEPC
: return state
.sepc
;
441 case CSR_SBADADDR
: return state
.sbadaddr
;
442 case CSR_STVEC
: return state
.stvec
;
445 return state
.scause
| ((state
.scause
>> (max_xlen
-1)) << (xlen
-1));
447 case CSR_SPTBR
: return state
.sptbr
;
448 case CSR_SASID
: return 0;
449 case CSR_SSCRATCH
: return state
.sscratch
;
450 case CSR_MSTATUS
: return state
.mstatus
;
451 case CSR_MIP
: return state
.mip
;
452 case CSR_MIE
: return state
.mie
;
453 case CSR_MEPC
: return state
.mepc
;
454 case CSR_MSCRATCH
: return state
.mscratch
;
455 case CSR_MCAUSE
: return state
.mcause
;
456 case CSR_MBADADDR
: return state
.mbadaddr
;
457 case CSR_MTIMECMP
: return state
.mtimecmp
;
458 case CSR_MCPUID
: return cpuid
;
459 case CSR_MIMPID
: return IMPL_ROCKET
;
460 case CSR_MHARTID
: return id
;
461 case CSR_MTVEC
: return DEFAULT_MTVEC
;
462 case CSR_MTDELEG
: return 0;
464 sim
->get_htif()->tick(); // not necessary, but faster
467 sim
->get_htif()->tick(); // not necessary, but faster
468 return state
.fromhost
;
469 case CSR_SEND_IPI
: return 0;
488 throw trap_illegal_instruction();
491 reg_t
illegal_instruction(processor_t
* p
, insn_t insn
, reg_t pc
)
493 throw trap_illegal_instruction();
496 insn_func_t
processor_t::decode_insn(insn_t insn
)
498 // look up opcode in hash table
499 size_t idx
= insn
.bits() % OPCODE_CACHE_SIZE
;
500 insn_desc_t desc
= opcode_cache
[idx
];
502 if (unlikely(insn
.bits() != desc
.match
)) {
503 // fall back to linear search
504 insn_desc_t
* p
= &instructions
[0];
505 while ((insn
.bits() & p
->mask
) != p
->match
)
509 if (p
->mask
!= 0 && p
> &instructions
[0]) {
510 if (p
->match
!= (p
-1)->match
&& p
->match
!= (p
+1)->match
) {
511 // move to front of opcode list to reduce miss penalty
512 while (--p
>= &instructions
[0])
514 instructions
[0] = desc
;
518 opcode_cache
[idx
] = desc
;
519 opcode_cache
[idx
].match
= insn
.bits();
522 return xlen
== 64 ? desc
.rv64
: desc
.rv32
;
525 void processor_t::register_insn(insn_desc_t desc
)
527 instructions
.push_back(desc
);
530 void processor_t::build_opcode_map()
533 bool operator()(const insn_desc_t
& lhs
, const insn_desc_t
& rhs
) {
534 if (lhs
.match
== rhs
.match
)
535 return lhs
.mask
> rhs
.mask
;
536 return lhs
.match
> rhs
.match
;
539 std::sort(instructions
.begin(), instructions
.end(), cmp());
541 for (size_t i
= 0; i
< OPCODE_CACHE_SIZE
; i
++)
542 opcode_cache
[i
] = {1, 0, &illegal_instruction
, &illegal_instruction
};
545 void processor_t::register_extension(extension_t
* x
)
547 for (auto insn
: x
->get_instructions())
550 for (auto disasm_insn
: x
->get_disasms())
551 disassembler
->add_insn(disasm_insn
);
553 throw std::logic_error("only one extension may be registered");
555 x
->set_processor(this);
558 void processor_t::register_base_instructions()
560 #define DECLARE_INSN(name, match, mask) \
561 insn_bits_t name##_match = (match), name##_mask = (mask);
562 #include "encoding.h"
565 #define DEFINE_INSN(name) \
566 REGISTER_INSN(this, name, name##_match, name##_mask)
567 #include "insn_list.h"
570 register_insn({0, 0, &illegal_instruction
, &illegal_instruction
});