gallium: add support for LODQ opcodes.
[mesa.git] / src / gallium / drivers / i915 / i915_screen.c
1 /**************************************************************************
2 *
3 * Copyright 2008 VMware, Inc.
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21 * IN NO EVENT SHALL VMWARE AND/OR ITS SUPPLIERS BE LIABLE FOR
22 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
27
28
29 #include "draw/draw_context.h"
30 #include "util/u_format.h"
31 #include "util/u_format_s3tc.h"
32 #include "util/u_inlines.h"
33 #include "util/u_memory.h"
34 #include "util/u_string.h"
35
36 #include "i915_reg.h"
37 #include "i915_debug.h"
38 #include "i915_context.h"
39 #include "i915_screen.h"
40 #include "i915_resource.h"
41 #include "i915_winsys.h"
42 #include "i915_public.h"
43
44
45 /*
46 * Probe functions
47 */
48
49
50 static const char *
51 i915_get_vendor(struct pipe_screen *screen)
52 {
53 return "Mesa Project";
54 }
55
56 static const char *
57 i915_get_name(struct pipe_screen *screen)
58 {
59 static char buffer[128];
60 const char *chipset;
61
62 switch (i915_screen(screen)->iws->pci_id) {
63 case PCI_CHIP_I915_G:
64 chipset = "915G";
65 break;
66 case PCI_CHIP_I915_GM:
67 chipset = "915GM";
68 break;
69 case PCI_CHIP_I945_G:
70 chipset = "945G";
71 break;
72 case PCI_CHIP_I945_GM:
73 chipset = "945GM";
74 break;
75 case PCI_CHIP_I945_GME:
76 chipset = "945GME";
77 break;
78 case PCI_CHIP_G33_G:
79 chipset = "G33";
80 break;
81 case PCI_CHIP_Q35_G:
82 chipset = "Q35";
83 break;
84 case PCI_CHIP_Q33_G:
85 chipset = "Q33";
86 break;
87 case PCI_CHIP_PINEVIEW_G:
88 chipset = "Pineview G";
89 break;
90 case PCI_CHIP_PINEVIEW_M:
91 chipset = "Pineview M";
92 break;
93 default:
94 chipset = "unknown";
95 break;
96 }
97
98 util_snprintf(buffer, sizeof(buffer), "i915 (chipset: %s)", chipset);
99 return buffer;
100 }
101
102 static int
103 i915_get_shader_param(struct pipe_screen *screen, unsigned shader, enum pipe_shader_cap cap)
104 {
105 switch(shader) {
106 case PIPE_SHADER_VERTEX:
107 switch (cap) {
108 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
109 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
110 if (debug_get_bool_option("DRAW_USE_LLVM", TRUE))
111 return PIPE_MAX_SAMPLERS;
112 else
113 return 0;
114 default:
115 return draw_get_shader_param(shader, cap);
116 }
117 case PIPE_SHADER_FRAGMENT:
118 /* XXX: some of these are just shader model 2.0 values, fix this! */
119 switch(cap) {
120 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
121 return I915_MAX_ALU_INSN + I915_MAX_TEX_INSN;
122 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
123 return I915_MAX_ALU_INSN;
124 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
125 return I915_MAX_TEX_INSN;
126 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
127 return 8;
128 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
129 return 0;
130 case PIPE_SHADER_CAP_MAX_INPUTS:
131 return 10;
132 case PIPE_SHADER_CAP_MAX_CONSTS:
133 return 32;
134 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
135 return 1;
136 case PIPE_SHADER_CAP_MAX_TEMPS:
137 return 12; /* XXX: 12 -> 32 ? */
138 case PIPE_SHADER_CAP_MAX_ADDRS:
139 return 0;
140 case PIPE_SHADER_CAP_MAX_PREDS:
141 return 0;
142 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
143 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
144 return 0;
145 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
146 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
147 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
148 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
149 return 1;
150 case PIPE_SHADER_CAP_SUBROUTINES:
151 return 0;
152 case PIPE_SHADER_CAP_INTEGERS:
153 return 0;
154 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
155 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
156 return I915_TEX_UNITS;
157 default:
158 debug_printf("%s: Unknown cap %u.\n", __FUNCTION__, cap);
159 return 0;
160 }
161 break;
162 default:
163 return 0;
164 }
165
166 }
167
168 static int
169 i915_get_param(struct pipe_screen *screen, enum pipe_cap cap)
170 {
171 struct i915_screen *is = i915_screen(screen);
172
173 switch (cap) {
174 /* Supported features (boolean caps). */
175 case PIPE_CAP_ANISOTROPIC_FILTER:
176 case PIPE_CAP_NPOT_TEXTURES:
177 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
178 case PIPE_CAP_POINT_SPRITE:
179 case PIPE_CAP_PRIMITIVE_RESTART: /* draw module */
180 case PIPE_CAP_TEXTURE_SHADOW_MAP:
181 case PIPE_CAP_TWO_SIDED_STENCIL:
182 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
183 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
184 case PIPE_CAP_TGSI_INSTANCEID:
185 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
186 case PIPE_CAP_USER_VERTEX_BUFFERS:
187 case PIPE_CAP_USER_INDEX_BUFFERS:
188 case PIPE_CAP_USER_CONSTANT_BUFFERS:
189 return 1;
190
191 /* Unsupported features (boolean caps). */
192 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
193 case PIPE_CAP_DEPTH_CLIP_DISABLE:
194 case PIPE_CAP_INDEP_BLEND_ENABLE:
195 case PIPE_CAP_INDEP_BLEND_FUNC:
196 case PIPE_CAP_SHADER_STENCIL_EXPORT:
197 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
198 case PIPE_CAP_TEXTURE_SWIZZLE:
199 case PIPE_CAP_QUERY_TIME_ELAPSED:
200 case PIPE_CAP_SM3:
201 case PIPE_CAP_SEAMLESS_CUBE_MAP:
202 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
203 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
204 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
205 case PIPE_CAP_CONDITIONAL_RENDER:
206 case PIPE_CAP_TEXTURE_BARRIER:
207 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
208 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
209 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
210 case PIPE_CAP_START_INSTANCE:
211 case PIPE_CAP_QUERY_TIMESTAMP:
212 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
213 case PIPE_CAP_TEXTURE_MULTISAMPLE:
214 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
215 case PIPE_CAP_CUBE_MAP_ARRAY:
216 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
217 case PIPE_CAP_TGSI_TEXCOORD:
218 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
219 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
220 case PIPE_CAP_TEXTURE_GATHER_SM5:
221 case PIPE_CAP_FAKE_SW_MSAA:
222 case PIPE_CAP_TEXTURE_QUERY_LOD:
223 return 0;
224
225 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
226 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
227 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
228 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
229 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
230 case PIPE_CAP_TGSI_VS_LAYER:
231 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
232 return 0;
233
234 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
235 return 64;
236
237 case PIPE_CAP_GLSL_FEATURE_LEVEL:
238 return 120;
239
240 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
241 return 16;
242
243 /* Features we can lie about (boolean caps). */
244 case PIPE_CAP_OCCLUSION_QUERY:
245 return is->debug.lie ? 1 : 0;
246
247 /* Texturing. */
248 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
249 return I915_MAX_TEXTURE_2D_LEVELS;
250 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
251 return I915_MAX_TEXTURE_3D_LEVELS;
252 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
253 return I915_MAX_TEXTURE_2D_LEVELS;
254 case PIPE_CAP_MIN_TEXEL_OFFSET:
255 case PIPE_CAP_MAX_TEXEL_OFFSET:
256 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
257 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
258 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
259 return 0;
260
261 /* Render targets. */
262 case PIPE_CAP_MAX_RENDER_TARGETS:
263 return 1;
264
265 /* Geometry shader output, unsupported. */
266 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
267 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
268 return 0;
269
270 /* Fragment coordinate conventions. */
271 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
272 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
273 return 1;
274 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
275 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
276 return 0;
277 case PIPE_CAP_ENDIANNESS:
278 return PIPE_ENDIAN_LITTLE;
279
280 default:
281 debug_printf("%s: Unknown cap %u.\n", __FUNCTION__, cap);
282 return 0;
283 }
284 }
285
286 static float
287 i915_get_paramf(struct pipe_screen *screen, enum pipe_capf cap)
288 {
289 switch(cap) {
290 case PIPE_CAPF_MAX_LINE_WIDTH:
291 /* fall-through */
292 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
293 return 7.5;
294
295 case PIPE_CAPF_MAX_POINT_WIDTH:
296 /* fall-through */
297 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
298 return 255.0;
299
300 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
301 return 4.0;
302
303 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
304 return 16.0;
305
306 default:
307 debug_printf("%s: Unknown cap %u.\n", __FUNCTION__, cap);
308 return 0;
309 }
310 }
311
312 boolean
313 i915_is_format_supported(struct pipe_screen *screen,
314 enum pipe_format format,
315 enum pipe_texture_target target,
316 unsigned sample_count,
317 unsigned tex_usage)
318 {
319 static const enum pipe_format tex_supported[] = {
320 PIPE_FORMAT_B8G8R8A8_UNORM,
321 PIPE_FORMAT_B8G8R8A8_SRGB,
322 PIPE_FORMAT_B8G8R8X8_UNORM,
323 PIPE_FORMAT_R8G8B8A8_UNORM,
324 PIPE_FORMAT_R8G8B8X8_UNORM,
325 PIPE_FORMAT_B5G6R5_UNORM,
326 PIPE_FORMAT_B10G10R10A2_UNORM,
327 PIPE_FORMAT_L8_UNORM,
328 PIPE_FORMAT_A8_UNORM,
329 PIPE_FORMAT_I8_UNORM,
330 PIPE_FORMAT_L8A8_UNORM,
331 PIPE_FORMAT_UYVY,
332 PIPE_FORMAT_YUYV,
333 /* XXX why not?
334 PIPE_FORMAT_Z16_UNORM, */
335 PIPE_FORMAT_DXT1_RGB,
336 PIPE_FORMAT_DXT1_RGBA,
337 PIPE_FORMAT_DXT3_RGBA,
338 PIPE_FORMAT_DXT5_RGBA,
339 PIPE_FORMAT_Z24X8_UNORM,
340 PIPE_FORMAT_Z24_UNORM_S8_UINT,
341 PIPE_FORMAT_NONE /* list terminator */
342 };
343 static const enum pipe_format render_supported[] = {
344 PIPE_FORMAT_B8G8R8A8_UNORM,
345 PIPE_FORMAT_B8G8R8X8_UNORM,
346 PIPE_FORMAT_R8G8B8A8_UNORM,
347 PIPE_FORMAT_R8G8B8X8_UNORM,
348 PIPE_FORMAT_B5G6R5_UNORM,
349 PIPE_FORMAT_B10G10R10A2_UNORM,
350 PIPE_FORMAT_L8_UNORM,
351 PIPE_FORMAT_A8_UNORM,
352 PIPE_FORMAT_I8_UNORM,
353 PIPE_FORMAT_NONE /* list terminator */
354 };
355 static const enum pipe_format depth_supported[] = {
356 /* XXX why not?
357 PIPE_FORMAT_Z16_UNORM, */
358 PIPE_FORMAT_Z24X8_UNORM,
359 PIPE_FORMAT_Z24_UNORM_S8_UINT,
360 PIPE_FORMAT_NONE /* list terminator */
361 };
362 const enum pipe_format *list;
363 uint i;
364
365 if (!util_format_is_supported(format, tex_usage))
366 return FALSE;
367
368 if (sample_count > 1)
369 return FALSE;
370
371 if(tex_usage & PIPE_BIND_DEPTH_STENCIL)
372 list = depth_supported;
373 else if (tex_usage & PIPE_BIND_RENDER_TARGET)
374 list = render_supported;
375 else if (tex_usage & PIPE_BIND_SAMPLER_VIEW)
376 list = tex_supported;
377 else
378 return TRUE; /* PIPE_BIND_{VERTEX,INDEX}_BUFFER */
379
380 for (i = 0; list[i] != PIPE_FORMAT_NONE; i++) {
381 if (list[i] == format)
382 return TRUE;
383 }
384
385 return FALSE;
386 }
387
388
389 /*
390 * Fence functions
391 */
392
393
394 static void
395 i915_fence_reference(struct pipe_screen *screen,
396 struct pipe_fence_handle **ptr,
397 struct pipe_fence_handle *fence)
398 {
399 struct i915_screen *is = i915_screen(screen);
400
401 is->iws->fence_reference(is->iws, ptr, fence);
402 }
403
404 static boolean
405 i915_fence_signalled(struct pipe_screen *screen,
406 struct pipe_fence_handle *fence)
407 {
408 struct i915_screen *is = i915_screen(screen);
409
410 return is->iws->fence_signalled(is->iws, fence) == 1;
411 }
412
413 static boolean
414 i915_fence_finish(struct pipe_screen *screen,
415 struct pipe_fence_handle *fence,
416 uint64_t timeout)
417 {
418 struct i915_screen *is = i915_screen(screen);
419
420 return is->iws->fence_finish(is->iws, fence) == 1;
421 }
422
423
424 /*
425 * Generic functions
426 */
427
428
429 static void
430 i915_flush_frontbuffer(struct pipe_screen *screen,
431 struct pipe_resource *resource,
432 unsigned level, unsigned layer,
433 void *winsys_drawable_handle,
434 struct pipe_box *sub_box)
435 {
436 /* XXX: Dummy right now. */
437 (void)screen;
438 (void)resource;
439 (void)level;
440 (void)layer;
441 (void)winsys_drawable_handle;
442 (void)sub_box;
443 }
444
445 static void
446 i915_destroy_screen(struct pipe_screen *screen)
447 {
448 struct i915_screen *is = i915_screen(screen);
449
450 if (is->iws)
451 is->iws->destroy(is->iws);
452
453 FREE(is);
454 }
455
456 /**
457 * Create a new i915_screen object
458 */
459 struct pipe_screen *
460 i915_screen_create(struct i915_winsys *iws)
461 {
462 struct i915_screen *is = CALLOC_STRUCT(i915_screen);
463
464 if (!is)
465 return NULL;
466
467 switch (iws->pci_id) {
468 case PCI_CHIP_I915_G:
469 case PCI_CHIP_I915_GM:
470 is->is_i945 = FALSE;
471 break;
472
473 case PCI_CHIP_I945_G:
474 case PCI_CHIP_I945_GM:
475 case PCI_CHIP_I945_GME:
476 case PCI_CHIP_G33_G:
477 case PCI_CHIP_Q33_G:
478 case PCI_CHIP_Q35_G:
479 case PCI_CHIP_PINEVIEW_G:
480 case PCI_CHIP_PINEVIEW_M:
481 is->is_i945 = TRUE;
482 break;
483
484 default:
485 debug_printf("%s: unknown pci id 0x%x, cannot create screen\n",
486 __FUNCTION__, iws->pci_id);
487 FREE(is);
488 return NULL;
489 }
490
491 is->iws = iws;
492
493 is->base.destroy = i915_destroy_screen;
494 is->base.flush_frontbuffer = i915_flush_frontbuffer;
495
496 is->base.get_name = i915_get_name;
497 is->base.get_vendor = i915_get_vendor;
498 is->base.get_param = i915_get_param;
499 is->base.get_shader_param = i915_get_shader_param;
500 is->base.get_paramf = i915_get_paramf;
501 is->base.is_format_supported = i915_is_format_supported;
502
503 is->base.context_create = i915_create_context;
504
505 is->base.fence_reference = i915_fence_reference;
506 is->base.fence_signalled = i915_fence_signalled;
507 is->base.fence_finish = i915_fence_finish;
508
509 i915_init_screen_resource_functions(is);
510
511 i915_debug_init(is);
512
513 util_format_s3tc_init();
514
515 return &is->base;
516 }