gallium: add PIPE_CAP_TGSI_VOTE for when the VOTE ops are allowed
[mesa.git] / src / gallium / drivers / ilo / ilo_screen.c
1 /*
2 * Mesa 3-D graphics library
3 *
4 * Copyright (C) 2012-2013 LunarG, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Chia-I Wu <olv@lunarg.com>
26 */
27
28 #include "pipe/p_state.h"
29 #include "os/os_misc.h"
30 #include "util/u_format_s3tc.h"
31 #include "vl/vl_decoder.h"
32 #include "vl/vl_video_buffer.h"
33 #include "genhw/genhw.h" /* for GEN6_REG_TIMESTAMP */
34 #include "core/intel_winsys.h"
35
36 #include "ilo_context.h"
37 #include "ilo_format.h"
38 #include "ilo_resource.h"
39 #include "ilo_transfer.h" /* for ILO_TRANSFER_MAP_BUFFER_ALIGNMENT */
40 #include "ilo_public.h"
41 #include "ilo_screen.h"
42
43 struct pipe_fence_handle {
44 struct pipe_reference reference;
45 struct intel_bo *seqno_bo;
46 };
47
48 static float
49 ilo_get_paramf(struct pipe_screen *screen, enum pipe_capf param)
50 {
51 switch (param) {
52 case PIPE_CAPF_MAX_LINE_WIDTH:
53 /* in U3.7, defined in 3DSTATE_SF */
54 return 7.0f;
55 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
56 /* line width minus one, which is reserved for AA region */
57 return 6.0f;
58 case PIPE_CAPF_MAX_POINT_WIDTH:
59 /* in U8.3, defined in 3DSTATE_SF */
60 return 255.0f;
61 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
62 /* same as point width, as we ignore rasterizer->point_smooth */
63 return 255.0f;
64 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
65 /* [2.0, 16.0], defined in SAMPLER_STATE */
66 return 16.0f;
67 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
68 /* [-16.0, 16.0), defined in SAMPLER_STATE */
69 return 15.0f;
70 case PIPE_CAPF_GUARD_BAND_LEFT:
71 case PIPE_CAPF_GUARD_BAND_TOP:
72 case PIPE_CAPF_GUARD_BAND_RIGHT:
73 case PIPE_CAPF_GUARD_BAND_BOTTOM:
74 /* what are these for? */
75 return 0.0f;
76
77 default:
78 return 0.0f;
79 }
80 }
81
82 static int
83 ilo_get_shader_param(struct pipe_screen *screen, unsigned shader,
84 enum pipe_shader_cap param)
85 {
86 switch (shader) {
87 case PIPE_SHADER_FRAGMENT:
88 case PIPE_SHADER_VERTEX:
89 case PIPE_SHADER_GEOMETRY:
90 break;
91 default:
92 return 0;
93 }
94
95 switch (param) {
96 /* the limits are copied from the classic driver */
97 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
98 return (shader == PIPE_SHADER_FRAGMENT) ? 1024 : 16384;
99 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
100 return (shader == PIPE_SHADER_FRAGMENT) ? 1024 : 0;
101 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
102 return (shader == PIPE_SHADER_FRAGMENT) ? 1024 : 0;
103 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
104 return (shader == PIPE_SHADER_FRAGMENT) ? 1024 : 0;
105 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
106 return UINT_MAX;
107 case PIPE_SHADER_CAP_MAX_INPUTS:
108 case PIPE_SHADER_CAP_MAX_OUTPUTS:
109 /* this is limited by how many attributes SF can remap */
110 return 16;
111 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
112 return 1024 * sizeof(float[4]);
113 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
114 return ILO_MAX_CONST_BUFFERS;
115 case PIPE_SHADER_CAP_MAX_TEMPS:
116 return 256;
117 case PIPE_SHADER_CAP_MAX_PREDS:
118 return 0;
119 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
120 return 1;
121 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
122 return 0;
123 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
124 return 0;
125 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
126 return (shader == PIPE_SHADER_FRAGMENT) ? 0 : 1;
127 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
128 return 1;
129 case PIPE_SHADER_CAP_SUBROUTINES:
130 return 0;
131 case PIPE_SHADER_CAP_INTEGERS:
132 return 1;
133 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
134 return ILO_MAX_SAMPLERS;
135 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
136 return ILO_MAX_SAMPLER_VIEWS;
137 case PIPE_SHADER_CAP_PREFERRED_IR:
138 return PIPE_SHADER_IR_TGSI;
139 case PIPE_SHADER_CAP_SUPPORTED_IRS:
140 return 0;
141 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
142 return 1;
143 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
144 return 32;
145
146 default:
147 return 0;
148 }
149 }
150
151 static int
152 ilo_get_video_param(struct pipe_screen *screen,
153 enum pipe_video_profile profile,
154 enum pipe_video_entrypoint entrypoint,
155 enum pipe_video_cap param)
156 {
157 switch (param) {
158 case PIPE_VIDEO_CAP_SUPPORTED:
159 return vl_profile_supported(screen, profile, entrypoint);
160 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
161 return 1;
162 case PIPE_VIDEO_CAP_MAX_WIDTH:
163 case PIPE_VIDEO_CAP_MAX_HEIGHT:
164 return vl_video_buffer_max_size(screen);
165 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
166 return PIPE_FORMAT_NV12;
167 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
168 return 1;
169 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
170 return 1;
171 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED:
172 return 0;
173 case PIPE_VIDEO_CAP_MAX_LEVEL:
174 return vl_level_supported(screen, profile);
175 default:
176 return 0;
177 }
178 }
179
180 static int
181 ilo_get_compute_param(struct pipe_screen *screen,
182 enum pipe_shader_ir ir_type,
183 enum pipe_compute_cap param,
184 void *ret)
185 {
186 struct ilo_screen *is = ilo_screen(screen);
187 union {
188 const char *ir_target;
189 uint64_t grid_dimension;
190 uint64_t max_grid_size[3];
191 uint64_t max_block_size[3];
192 uint64_t max_threads_per_block;
193 uint64_t max_global_size;
194 uint64_t max_local_size;
195 uint64_t max_private_size;
196 uint64_t max_input_size;
197 uint64_t max_mem_alloc_size;
198 uint32_t max_clock_frequency;
199 uint32_t max_compute_units;
200 uint32_t images_supported;
201 uint32_t subgroup_size;
202 } val;
203 const void *ptr;
204 int size;
205
206 switch (param) {
207 case PIPE_COMPUTE_CAP_IR_TARGET:
208 val.ir_target = "ilog";
209
210 ptr = val.ir_target;
211 size = strlen(val.ir_target) + 1;
212 break;
213 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
214 val.grid_dimension = ARRAY_SIZE(val.max_grid_size);
215
216 ptr = &val.grid_dimension;
217 size = sizeof(val.grid_dimension);
218 break;
219 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
220 val.max_grid_size[0] = 0xffffffffu;
221 val.max_grid_size[1] = 0xffffffffu;
222 val.max_grid_size[2] = 0xffffffffu;
223
224 ptr = &val.max_grid_size;
225 size = sizeof(val.max_grid_size);
226 break;
227 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
228 val.max_block_size[0] = 1024;
229 val.max_block_size[1] = 1024;
230 val.max_block_size[2] = 1024;
231
232 ptr = &val.max_block_size;
233 size = sizeof(val.max_block_size);
234 break;
235
236 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
237 val.max_threads_per_block = 1024;
238
239 ptr = &val.max_threads_per_block;
240 size = sizeof(val.max_threads_per_block);
241 break;
242 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE:
243 /* \see ilo_max_resource_size */
244 val.max_global_size = 1u << 31;
245
246 ptr = &val.max_global_size;
247 size = sizeof(val.max_global_size);
248 break;
249 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE:
250 /* Shared Local Memory Size of INTERFACE_DESCRIPTOR_DATA */
251 val.max_local_size = 64 * 1024;
252
253 ptr = &val.max_local_size;
254 size = sizeof(val.max_local_size);
255 break;
256 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE:
257 /* scratch size */
258 val.max_private_size = 12 * 1024;
259
260 ptr = &val.max_private_size;
261 size = sizeof(val.max_private_size);
262 break;
263 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE:
264 val.max_input_size = 1024;
265
266 ptr = &val.max_input_size;
267 size = sizeof(val.max_input_size);
268 break;
269 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
270 val.max_mem_alloc_size = 1u << 31;
271
272 ptr = &val.max_mem_alloc_size;
273 size = sizeof(val.max_mem_alloc_size);
274 break;
275 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
276 val.max_clock_frequency = 1000;
277
278 ptr = &val.max_clock_frequency;
279 size = sizeof(val.max_clock_frequency);
280 break;
281 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
282 val.max_compute_units = is->dev.eu_count;
283
284 ptr = &val.max_compute_units;
285 size = sizeof(val.max_compute_units);
286 break;
287 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
288 val.images_supported = 1;
289
290 ptr = &val.images_supported;
291 size = sizeof(val.images_supported);
292 break;
293 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE:
294 /* best case is actually SIMD32 */
295 val.subgroup_size = 16;
296
297 ptr = &val.subgroup_size;
298 size = sizeof(val.subgroup_size);
299 break;
300 default:
301 ptr = NULL;
302 size = 0;
303 break;
304 }
305
306 if (ret)
307 memcpy(ret, ptr, size);
308
309 return size;
310 }
311
312 static int
313 ilo_get_param(struct pipe_screen *screen, enum pipe_cap param)
314 {
315 struct ilo_screen *is = ilo_screen(screen);
316
317 switch (param) {
318 case PIPE_CAP_NPOT_TEXTURES:
319 case PIPE_CAP_TWO_SIDED_STENCIL:
320 return true;
321 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
322 return 0; /* TODO */
323 case PIPE_CAP_ANISOTROPIC_FILTER:
324 case PIPE_CAP_POINT_SPRITE:
325 return true;
326 case PIPE_CAP_MAX_RENDER_TARGETS:
327 return ILO_MAX_DRAW_BUFFERS;
328 case PIPE_CAP_OCCLUSION_QUERY:
329 case PIPE_CAP_QUERY_TIME_ELAPSED:
330 case PIPE_CAP_TEXTURE_SHADOW_MAP:
331 case PIPE_CAP_TEXTURE_SWIZZLE: /* must be supported for shadow map */
332 return true;
333 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
334 /*
335 * As defined in SURFACE_STATE, we have
336 *
337 * Max WxHxD for 2D and CUBE Max WxHxD for 3D
338 * GEN6 8192x8192x512 2048x2048x2048
339 * GEN7 16384x16384x2048 2048x2048x2048
340 */
341 return (ilo_dev_gen(&is->dev) >= ILO_GEN(7)) ? 15 : 14;
342 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
343 return 12;
344 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
345 return (ilo_dev_gen(&is->dev) >= ILO_GEN(7)) ? 15 : 14;
346 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
347 return false;
348 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
349 case PIPE_CAP_SM3:
350 return true;
351 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
352 if (ilo_dev_gen(&is->dev) >= ILO_GEN(7) && !is->dev.has_gen7_sol_reset)
353 return 0;
354 return ILO_MAX_SO_BUFFERS;
355 case PIPE_CAP_PRIMITIVE_RESTART:
356 return true;
357 case PIPE_CAP_INDEP_BLEND_ENABLE:
358 case PIPE_CAP_INDEP_BLEND_FUNC:
359 return true;
360 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
361 return (ilo_dev_gen(&is->dev) >= ILO_GEN(7.5)) ? 2048 : 512;
362 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
363 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
364 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
365 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
366 case PIPE_CAP_DEPTH_CLIP_DISABLE:
367 return true;
368 case PIPE_CAP_SHADER_STENCIL_EXPORT:
369 return false;
370 case PIPE_CAP_TGSI_INSTANCEID:
371 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
372 return true;
373 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
374 return false;
375 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
376 return true;
377 case PIPE_CAP_SEAMLESS_CUBE_MAP:
378 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
379 return true;
380 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
381 case PIPE_CAP_MIN_TEXEL_OFFSET:
382 return -8;
383 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
384 case PIPE_CAP_MAX_TEXEL_OFFSET:
385 return 7;
386 case PIPE_CAP_CONDITIONAL_RENDER:
387 case PIPE_CAP_TEXTURE_BARRIER:
388 return true;
389 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
390 return ILO_MAX_SO_BINDINGS / ILO_MAX_SO_BUFFERS;
391 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
392 return ILO_MAX_SO_BINDINGS;
393 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
394 if (ilo_dev_gen(&is->dev) >= ILO_GEN(7))
395 return is->dev.has_gen7_sol_reset;
396 else
397 return false; /* TODO */
398 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
399 return false;
400 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
401 return true;
402 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
403 return false;
404 case PIPE_CAP_GLSL_FEATURE_LEVEL:
405 return 140;
406 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
407 case PIPE_CAP_USER_VERTEX_BUFFERS:
408 return false;
409 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
410 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
411 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
412 return false;
413 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
414 return 2048;
415 case PIPE_CAP_COMPUTE:
416 return false; /* TODO */
417 case PIPE_CAP_USER_INDEX_BUFFERS:
418 case PIPE_CAP_USER_CONSTANT_BUFFERS:
419 return true;
420 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
421 /* imposed by OWord (Dual) Block Read */
422 return 16;
423 case PIPE_CAP_START_INSTANCE:
424 return true;
425 case PIPE_CAP_QUERY_TIMESTAMP:
426 return is->dev.has_timestamp;
427 case PIPE_CAP_TEXTURE_MULTISAMPLE:
428 return false; /* TODO */
429 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
430 return ILO_TRANSFER_MAP_BUFFER_ALIGNMENT;
431 case PIPE_CAP_CUBE_MAP_ARRAY:
432 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
433 return true;
434 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
435 return 0;
436 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
437 return 1;
438 case PIPE_CAP_TGSI_TEXCOORD:
439 return false;
440 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
441 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
442 return true;
443 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
444 return 0;
445 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
446 /* a GEN6_SURFTYPE_BUFFER can have up to 2^27 elements */
447 return 1 << 27;
448 case PIPE_CAP_MAX_VIEWPORTS:
449 return ILO_MAX_VIEWPORTS;
450 case PIPE_CAP_ENDIANNESS:
451 return PIPE_ENDIAN_LITTLE;
452 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
453 return true;
454 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
455 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
456 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
457 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
458 case PIPE_CAP_TEXTURE_GATHER_SM5:
459 return 0;
460 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
461 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
462 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
463 return true;
464 case PIPE_CAP_FAKE_SW_MSAA:
465 case PIPE_CAP_TEXTURE_QUERY_LOD:
466 case PIPE_CAP_SAMPLE_SHADING:
467 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
468 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
469 case PIPE_CAP_MAX_VERTEX_STREAMS:
470 case PIPE_CAP_DRAW_INDIRECT:
471 case PIPE_CAP_MULTI_DRAW_INDIRECT:
472 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
473 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
474 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
475 case PIPE_CAP_SAMPLER_VIEW_TARGET:
476 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
477 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
478 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
479 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
480 case PIPE_CAP_DEPTH_BOUNDS_TEST:
481 case PIPE_CAP_TGSI_TXQS:
482 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
483 case PIPE_CAP_SHAREABLE_SHADERS:
484 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
485 case PIPE_CAP_CLEAR_TEXTURE:
486 case PIPE_CAP_DRAW_PARAMETERS:
487 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
488 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
489 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
490 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
491 case PIPE_CAP_INVALIDATE_BUFFER:
492 case PIPE_CAP_GENERATE_MIPMAP:
493 case PIPE_CAP_STRING_MARKER:
494 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
495 case PIPE_CAP_QUERY_BUFFER_OBJECT:
496 case PIPE_CAP_QUERY_MEMORY_INFO:
497 case PIPE_CAP_PCI_GROUP:
498 case PIPE_CAP_PCI_BUS:
499 case PIPE_CAP_PCI_DEVICE:
500 case PIPE_CAP_PCI_FUNCTION:
501 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
502 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
503 case PIPE_CAP_CULL_DISTANCE:
504 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
505 case PIPE_CAP_TGSI_VOTE:
506 return 0;
507
508 case PIPE_CAP_VENDOR_ID:
509 return 0x8086;
510 case PIPE_CAP_DEVICE_ID:
511 return is->dev.devid;
512 case PIPE_CAP_ACCELERATED:
513 return true;
514 case PIPE_CAP_VIDEO_MEMORY: {
515 /* Once a batch uses more than 75% of the maximum mappable size, we
516 * assume that there's some fragmentation, and we start doing extra
517 * flushing, etc. That's the big cliff apps will care about.
518 */
519 const uint64_t gpu_memory = is->dev.aperture_total * 3 / 4;
520 uint64_t system_memory;
521
522 if (!os_get_total_physical_memory(&system_memory))
523 return 0;
524
525 return (int) (MIN2(gpu_memory, system_memory) >> 20);
526 }
527 case PIPE_CAP_UMA:
528 return true;
529 case PIPE_CAP_CLIP_HALFZ:
530 return true;
531 case PIPE_CAP_VERTEXID_NOBASE:
532 return false;
533 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
534 return true;
535
536 default:
537 return 0;
538 }
539 }
540
541 static const char *
542 ilo_get_vendor(struct pipe_screen *screen)
543 {
544 return "LunarG, Inc.";
545 }
546
547 static const char *
548 ilo_get_device_vendor(struct pipe_screen *screen)
549 {
550 return "Intel";
551 }
552
553 static const char *
554 ilo_get_name(struct pipe_screen *screen)
555 {
556 struct ilo_screen *is = ilo_screen(screen);
557 const char *chipset = NULL;
558
559 if (gen_is_chv(is->dev.devid)) {
560 chipset = "Intel(R) Cherryview";
561 } else if (gen_is_bdw(is->dev.devid)) {
562 /* this is likely wrong */
563 if (gen_is_desktop(is->dev.devid))
564 chipset = "Intel(R) Broadwell Desktop";
565 else if (gen_is_mobile(is->dev.devid))
566 chipset = "Intel(R) Broadwell Mobile";
567 else if (gen_is_server(is->dev.devid))
568 chipset = "Intel(R) Broadwell Server";
569 } else if (gen_is_vlv(is->dev.devid)) {
570 chipset = "Intel(R) Bay Trail";
571 } else if (gen_is_hsw(is->dev.devid)) {
572 if (gen_is_desktop(is->dev.devid))
573 chipset = "Intel(R) Haswell Desktop";
574 else if (gen_is_mobile(is->dev.devid))
575 chipset = "Intel(R) Haswell Mobile";
576 else if (gen_is_server(is->dev.devid))
577 chipset = "Intel(R) Haswell Server";
578 } else if (gen_is_ivb(is->dev.devid)) {
579 if (gen_is_desktop(is->dev.devid))
580 chipset = "Intel(R) Ivybridge Desktop";
581 else if (gen_is_mobile(is->dev.devid))
582 chipset = "Intel(R) Ivybridge Mobile";
583 else if (gen_is_server(is->dev.devid))
584 chipset = "Intel(R) Ivybridge Server";
585 } else if (gen_is_snb(is->dev.devid)) {
586 if (gen_is_desktop(is->dev.devid))
587 chipset = "Intel(R) Sandybridge Desktop";
588 else if (gen_is_mobile(is->dev.devid))
589 chipset = "Intel(R) Sandybridge Mobile";
590 else if (gen_is_server(is->dev.devid))
591 chipset = "Intel(R) Sandybridge Server";
592 }
593
594 if (!chipset)
595 chipset = "Unknown Intel Chipset";
596
597 return chipset;
598 }
599
600 static uint64_t
601 ilo_get_timestamp(struct pipe_screen *screen)
602 {
603 struct ilo_screen *is = ilo_screen(screen);
604 union {
605 uint64_t val;
606 uint32_t dw[2];
607 } timestamp;
608
609 intel_winsys_read_reg(is->dev.winsys, GEN6_REG_TIMESTAMP, &timestamp.val);
610
611 /*
612 * From the Ivy Bridge PRM, volume 1 part 3, page 107:
613 *
614 * "Note: This timestamp register reflects the value of the PCU TSC.
615 * The PCU TSC counts 10ns increments; this timestamp reflects bits
616 * 38:3 of the TSC (i.e. 80ns granularity, rolling over every 1.5
617 * hours)."
618 *
619 * However, it seems dw[0] is garbage and dw[1] contains the lower 32 bits
620 * of the timestamp. We will have to live with a timestamp that rolls over
621 * every ~343 seconds.
622 *
623 * See also brw_get_timestamp().
624 */
625 return (uint64_t) timestamp.dw[1] * 80;
626 }
627
628 static boolean
629 ilo_is_format_supported(struct pipe_screen *screen,
630 enum pipe_format format,
631 enum pipe_texture_target target,
632 unsigned sample_count,
633 unsigned bindings)
634 {
635 struct ilo_screen *is = ilo_screen(screen);
636 const struct ilo_dev *dev = &is->dev;
637
638 if (!util_format_is_supported(format, bindings))
639 return false;
640
641 /* no MSAA support yet */
642 if (sample_count > 1)
643 return false;
644
645 if ((bindings & PIPE_BIND_DEPTH_STENCIL) &&
646 !ilo_format_support_zs(dev, format))
647 return false;
648
649 if ((bindings & PIPE_BIND_RENDER_TARGET) &&
650 !ilo_format_support_rt(dev, format))
651 return false;
652
653 if ((bindings & PIPE_BIND_SAMPLER_VIEW) &&
654 !ilo_format_support_sampler(dev, format))
655 return false;
656
657 if ((bindings & PIPE_BIND_VERTEX_BUFFER) &&
658 !ilo_format_support_vb(dev, format))
659 return false;
660
661 return true;
662 }
663
664 static boolean
665 ilo_is_video_format_supported(struct pipe_screen *screen,
666 enum pipe_format format,
667 enum pipe_video_profile profile,
668 enum pipe_video_entrypoint entrypoint)
669 {
670 return vl_video_buffer_is_format_supported(screen, format, profile, entrypoint);
671 }
672
673 static void
674 ilo_screen_fence_reference(struct pipe_screen *screen,
675 struct pipe_fence_handle **ptr,
676 struct pipe_fence_handle *fence)
677 {
678 struct pipe_fence_handle *old;
679
680 if (likely(ptr)) {
681 old = *ptr;
682 *ptr = fence;
683 } else {
684 old = NULL;
685 }
686
687 STATIC_ASSERT(&((struct pipe_fence_handle *) NULL)->reference == NULL);
688 if (pipe_reference(&old->reference, &fence->reference)) {
689 intel_bo_unref(old->seqno_bo);
690 FREE(old);
691 }
692 }
693
694 static boolean
695 ilo_screen_fence_finish(struct pipe_screen *screen,
696 struct pipe_fence_handle *fence,
697 uint64_t timeout)
698 {
699 const int64_t wait_timeout = (timeout > INT64_MAX) ? -1 : timeout;
700 bool signaled;
701
702 signaled = (!fence->seqno_bo ||
703 intel_bo_wait(fence->seqno_bo, wait_timeout) == 0);
704
705 /* XXX not thread safe */
706 if (signaled && fence->seqno_bo) {
707 intel_bo_unref(fence->seqno_bo);
708 fence->seqno_bo = NULL;
709 }
710
711 return signaled;
712 }
713
714 /**
715 * Create a fence for \p bo. When \p bo is not NULL, it must be submitted
716 * before waited on or checked.
717 */
718 struct pipe_fence_handle *
719 ilo_screen_fence_create(struct pipe_screen *screen, struct intel_bo *bo)
720 {
721 struct pipe_fence_handle *fence;
722
723 fence = CALLOC_STRUCT(pipe_fence_handle);
724 if (!fence)
725 return NULL;
726
727 pipe_reference_init(&fence->reference, 1);
728
729 fence->seqno_bo = intel_bo_ref(bo);
730
731 return fence;
732 }
733
734 static void
735 ilo_screen_destroy(struct pipe_screen *screen)
736 {
737 struct ilo_screen *is = ilo_screen(screen);
738
739 intel_winsys_destroy(is->dev.winsys);
740
741 FREE(is);
742 }
743
744 struct pipe_screen *
745 ilo_screen_create(struct intel_winsys *ws)
746 {
747 struct ilo_screen *is;
748
749 ilo_debug_init("ILO_DEBUG");
750
751 is = CALLOC_STRUCT(ilo_screen);
752 if (!is)
753 return NULL;
754
755 if (!ilo_dev_init(&is->dev, ws)) {
756 FREE(is);
757 return NULL;
758 }
759
760 util_format_s3tc_init();
761
762 is->base.destroy = ilo_screen_destroy;
763 is->base.get_name = ilo_get_name;
764 is->base.get_vendor = ilo_get_vendor;
765 is->base.get_device_vendor = ilo_get_device_vendor;
766 is->base.get_param = ilo_get_param;
767 is->base.get_paramf = ilo_get_paramf;
768 is->base.get_shader_param = ilo_get_shader_param;
769 is->base.get_video_param = ilo_get_video_param;
770 is->base.get_compute_param = ilo_get_compute_param;
771
772 is->base.get_timestamp = ilo_get_timestamp;
773
774 is->base.is_format_supported = ilo_is_format_supported;
775 is->base.is_video_format_supported = ilo_is_video_format_supported;
776
777 is->base.flush_frontbuffer = NULL;
778
779 is->base.fence_reference = ilo_screen_fence_reference;
780 is->base.fence_finish = ilo_screen_fence_finish;
781
782 is->base.get_driver_query_info = NULL;
783
784 ilo_init_context_functions(is);
785 ilo_init_resource_functions(is);
786
787 return &is->base;
788 }