iris: Drop copy and pasted iris_timebase_scale
[mesa.git] / src / gallium / drivers / iris / iris_screen.c
1 /*
2 * Copyright © 2017 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included
12 * in all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
18 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
19 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
20 * DEALINGS IN THE SOFTWARE.
21 */
22
23 /**
24 * @file iris_screen.c
25 *
26 * Screen related driver hooks and capability lists.
27 *
28 * A program may use multiple rendering contexts (iris_context), but
29 * they all share a common screen (iris_screen). Global driver state
30 * can be stored in the screen; it may be accessed by multiple threads.
31 */
32
33 #include <stdio.h>
34 #include <errno.h>
35 #include <sys/ioctl.h>
36 #include "pipe/p_defines.h"
37 #include "pipe/p_state.h"
38 #include "pipe/p_context.h"
39 #include "pipe/p_screen.h"
40 #include "util/debug.h"
41 #include "util/u_inlines.h"
42 #include "util/u_format.h"
43 #include "util/u_transfer_helper.h"
44 #include "util/u_upload_mgr.h"
45 #include "util/ralloc.h"
46 #include "util/xmlconfig.h"
47 #include "drm-uapi/i915_drm.h"
48 #include "iris_context.h"
49 #include "iris_defines.h"
50 #include "iris_fence.h"
51 #include "iris_pipe.h"
52 #include "iris_resource.h"
53 #include "iris_screen.h"
54 #include "intel/compiler/brw_compiler.h"
55
56 static void
57 iris_flush_frontbuffer(struct pipe_screen *_screen,
58 struct pipe_resource *resource,
59 unsigned level, unsigned layer,
60 void *context_private, struct pipe_box *box)
61 {
62 }
63
64 static const char *
65 iris_get_vendor(struct pipe_screen *pscreen)
66 {
67 return "Intel";
68 }
69
70 static const char *
71 iris_get_device_vendor(struct pipe_screen *pscreen)
72 {
73 return "Intel";
74 }
75
76 static const char *
77 iris_get_name(struct pipe_screen *pscreen)
78 {
79 struct iris_screen *screen = (struct iris_screen *)pscreen;
80 static char buf[128];
81 const char *chipset;
82
83 switch (screen->pci_id) {
84 #undef CHIPSET
85 #define CHIPSET(id, symbol, str) case id: chipset = str; break;
86 #include "pci_ids/i965_pci_ids.h"
87 default:
88 chipset = "Unknown Intel Chipset";
89 break;
90 }
91
92 snprintf(buf, sizeof(buf), "Mesa %s", chipset);
93 return buf;
94 }
95
96 static uint64_t
97 get_aperture_size(int fd)
98 {
99 struct drm_i915_gem_get_aperture aperture = {};
100 drm_ioctl(fd, DRM_IOCTL_I915_GEM_GET_APERTURE, &aperture);
101 return aperture.aper_size;
102 }
103
104 static int
105 iris_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
106 {
107 struct iris_screen *screen = (struct iris_screen *)pscreen;
108 const struct gen_device_info *devinfo = &screen->devinfo;
109
110 switch (param) {
111 case PIPE_CAP_NPOT_TEXTURES:
112 case PIPE_CAP_ANISOTROPIC_FILTER:
113 case PIPE_CAP_POINT_SPRITE:
114 case PIPE_CAP_OCCLUSION_QUERY:
115 case PIPE_CAP_QUERY_TIME_ELAPSED:
116 case PIPE_CAP_TEXTURE_SWIZZLE:
117 case PIPE_CAP_TEXTURE_MIRROR_CLAMP_TO_EDGE:
118 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
119 case PIPE_CAP_FRAGMENT_SHADER_TEXTURE_LOD:
120 case PIPE_CAP_FRAGMENT_SHADER_DERIVATIVES:
121 case PIPE_CAP_VERTEX_SHADER_SATURATE:
122 case PIPE_CAP_PRIMITIVE_RESTART:
123 case PIPE_CAP_INDEP_BLEND_ENABLE:
124 case PIPE_CAP_INDEP_BLEND_FUNC:
125 case PIPE_CAP_RGB_OVERRIDE_DST_ALPHA_BLEND:
126 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
127 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
128 case PIPE_CAP_DEPTH_CLIP_DISABLE:
129 case PIPE_CAP_TGSI_INSTANCEID:
130 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
131 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
132 case PIPE_CAP_SEAMLESS_CUBE_MAP:
133 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
134 case PIPE_CAP_CONDITIONAL_RENDER:
135 case PIPE_CAP_TEXTURE_BARRIER:
136 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
137 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
138 case PIPE_CAP_COMPUTE:
139 case PIPE_CAP_START_INSTANCE:
140 case PIPE_CAP_QUERY_TIMESTAMP:
141 case PIPE_CAP_TEXTURE_MULTISAMPLE:
142 case PIPE_CAP_CUBE_MAP_ARRAY:
143 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
144 case PIPE_CAP_QUERY_PIPELINE_STATISTICS_SINGLE:
145 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
146 case PIPE_CAP_TEXTURE_QUERY_LOD:
147 case PIPE_CAP_SAMPLE_SHADING:
148 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
149 case PIPE_CAP_DRAW_INDIRECT:
150 case PIPE_CAP_MULTI_DRAW_INDIRECT:
151 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
152 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
153 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
154 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
155 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
156 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
157 case PIPE_CAP_ACCELERATED:
158 case PIPE_CAP_UMA:
159 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
160 case PIPE_CAP_CLIP_HALFZ:
161 case PIPE_CAP_TGSI_TEXCOORD:
162 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
163 case PIPE_CAP_DOUBLES:
164 case PIPE_CAP_INT64:
165 case PIPE_CAP_INT64_DIVMOD:
166 case PIPE_CAP_SAMPLER_VIEW_TARGET:
167 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
168 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
169 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
170 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
171 case PIPE_CAP_CULL_DISTANCE:
172 case PIPE_CAP_PACKED_UNIFORMS:
173 case PIPE_CAP_SIGNED_VERTEX_BUFFER_OFFSET:
174 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
175 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
176 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
177 case PIPE_CAP_QUERY_SO_OVERFLOW:
178 case PIPE_CAP_QUERY_BUFFER_OBJECT:
179 case PIPE_CAP_TGSI_TEX_TXF_LZ:
180 case PIPE_CAP_TGSI_TXQS:
181 case PIPE_CAP_TGSI_CLOCK:
182 case PIPE_CAP_TGSI_BALLOT:
183 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
184 case PIPE_CAP_CLEAR_TEXTURE:
185 case PIPE_CAP_TGSI_VOTE:
186 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
187 case PIPE_CAP_TEXTURE_GATHER_SM5:
188 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
189 case PIPE_CAP_GLSL_TESS_LEVELS_AS_INPUTS:
190 case PIPE_CAP_LOAD_CONSTBUF:
191 case PIPE_CAP_NIR_COMPACT_ARRAYS:
192 case PIPE_CAP_DRAW_PARAMETERS:
193 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
194 case PIPE_CAP_COMPUTE_SHADER_DERIVATIVES:
195 case PIPE_CAP_INVALIDATE_BUFFER:
196 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
197 case PIPE_CAP_CS_DERIVED_SYSTEM_VALUES_SUPPORTED:
198 return true;
199 case PIPE_CAP_FBFETCH:
200 /* TODO: Support non-coherent FB fetch on Broadwell */
201 return devinfo->gen >= 9 ? BRW_MAX_DRAW_BUFFERS : 0;
202 case PIPE_CAP_FBFETCH_COHERENT:
203 case PIPE_CAP_CONSERVATIVE_RASTER_INNER_COVERAGE:
204 case PIPE_CAP_POST_DEPTH_COVERAGE:
205 case PIPE_CAP_SHADER_STENCIL_EXPORT:
206 case PIPE_CAP_DEPTH_CLIP_DISABLE_SEPARATE:
207 case PIPE_CAP_FRAGMENT_SHADER_INTERLOCK:
208 case PIPE_CAP_ATOMIC_FLOAT_MINMAX:
209 return devinfo->gen >= 9;
210 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
211 return 1;
212 case PIPE_CAP_MAX_RENDER_TARGETS:
213 return BRW_MAX_DRAW_BUFFERS;
214 case PIPE_CAP_MAX_TEXTURE_2D_SIZE:
215 return 16384;
216 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
217 return IRIS_MAX_MIPLEVELS; /* 16384x16384 */
218 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
219 return 12; /* 2048x2048 */
220 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
221 return 4;
222 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
223 return 2048;
224 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
225 return BRW_MAX_SOL_BINDINGS / IRIS_MAX_SOL_BUFFERS;
226 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
227 return BRW_MAX_SOL_BINDINGS;
228 case PIPE_CAP_GLSL_FEATURE_LEVEL:
229 return 460;
230 case PIPE_CAP_GLSL_FEATURE_LEVEL_COMPATIBILITY:
231 return 140;
232 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
233 /* 3DSTATE_CONSTANT_XS requires the start of UBOs to be 32B aligned */
234 return 32;
235 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
236 return IRIS_MAP_BUFFER_ALIGNMENT;
237 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
238 /* Choose a cacheline (64 bytes) so that we can safely have the CPU and
239 * GPU writing the same SSBO on non-coherent systems (Atom CPUs). With
240 * UBOs, the GPU never writes, so there's no problem. For an SSBO, the
241 * GPU and the CPU can be updating disjoint regions of the buffer
242 * simultaneously and that will break if the regions overlap the same
243 * cacheline.
244 */
245 return 64;
246 case PIPE_CAP_MAX_SHADER_BUFFER_SIZE:
247 return 1 << 27;
248 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
249 return 16; // XXX: u_screen says 256 is the minimum value...
250 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
251 return true;
252 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
253 return IRIS_MAX_TEXTURE_BUFFER_SIZE;
254 case PIPE_CAP_MAX_VIEWPORTS:
255 return 16;
256 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
257 return 256;
258 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
259 return 1024;
260 case PIPE_CAP_MAX_GS_INVOCATIONS:
261 return 32;
262 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
263 return 4;
264 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
265 return -32;
266 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
267 return 31;
268 case PIPE_CAP_MAX_VERTEX_STREAMS:
269 return 4;
270 case PIPE_CAP_VENDOR_ID:
271 return 0x8086;
272 case PIPE_CAP_DEVICE_ID:
273 return screen->pci_id;
274 case PIPE_CAP_VIDEO_MEMORY: {
275 /* Once a batch uses more than 75% of the maximum mappable size, we
276 * assume that there's some fragmentation, and we start doing extra
277 * flushing, etc. That's the big cliff apps will care about.
278 */
279 const unsigned gpu_mappable_megabytes =
280 (screen->aperture_bytes * 3 / 4) / (1024 * 1024);
281
282 const long system_memory_pages = sysconf(_SC_PHYS_PAGES);
283 const long system_page_size = sysconf(_SC_PAGE_SIZE);
284
285 if (system_memory_pages <= 0 || system_page_size <= 0)
286 return -1;
287
288 const uint64_t system_memory_bytes =
289 (uint64_t) system_memory_pages * (uint64_t) system_page_size;
290
291 const unsigned system_memory_megabytes =
292 (unsigned) (system_memory_bytes / (1024 * 1024));
293
294 return MIN2(system_memory_megabytes, gpu_mappable_megabytes);
295 }
296 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
297 case PIPE_CAP_MAX_VARYINGS:
298 return 32;
299 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
300 /* AMD_pinned_memory assumes the flexibility of using client memory
301 * for any buffer (incl. vertex buffers) which rules out the prospect
302 * of using snooped buffers, as using snooped buffers without
303 * cogniscience is likely to be detrimental to performance and require
304 * extensive checking in the driver for correctness, e.g. to prevent
305 * illegal snoop <-> snoop transfers.
306 */
307 return devinfo->has_llc;
308
309 case PIPE_CAP_CONTEXT_PRIORITY_MASK:
310 return PIPE_CONTEXT_PRIORITY_LOW |
311 PIPE_CONTEXT_PRIORITY_MEDIUM |
312 PIPE_CONTEXT_PRIORITY_HIGH;
313
314 // XXX: don't hardcode 00:00:02.0 PCI here
315 case PIPE_CAP_PCI_GROUP:
316 return 0;
317 case PIPE_CAP_PCI_BUS:
318 return 0;
319 case PIPE_CAP_PCI_DEVICE:
320 return 2;
321 case PIPE_CAP_PCI_FUNCTION:
322 return 0;
323
324 default:
325 return u_pipe_screen_get_param_defaults(pscreen, param);
326 }
327 return 0;
328 }
329
330 static float
331 iris_get_paramf(struct pipe_screen *pscreen, enum pipe_capf param)
332 {
333 switch (param) {
334 case PIPE_CAPF_MAX_LINE_WIDTH:
335 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
336 return 7.375f;
337
338 case PIPE_CAPF_MAX_POINT_WIDTH:
339 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
340 return 255.0f;
341
342 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
343 return 16.0f;
344 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
345 return 15.0f;
346 case PIPE_CAPF_MIN_CONSERVATIVE_RASTER_DILATE:
347 case PIPE_CAPF_MAX_CONSERVATIVE_RASTER_DILATE:
348 case PIPE_CAPF_CONSERVATIVE_RASTER_DILATE_GRANULARITY:
349 return 0.0f;
350 default:
351 unreachable("unknown param");
352 }
353 }
354
355 static int
356 iris_get_shader_param(struct pipe_screen *pscreen,
357 enum pipe_shader_type p_stage,
358 enum pipe_shader_cap param)
359 {
360 gl_shader_stage stage = stage_from_pipe(p_stage);
361
362 /* this is probably not totally correct.. but it's a start: */
363 switch (param) {
364 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
365 return stage == MESA_SHADER_FRAGMENT ? 1024 : 16384;
366 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
367 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
368 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
369 return stage == MESA_SHADER_FRAGMENT ? 1024 : 0;
370
371 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
372 return UINT_MAX;
373
374 case PIPE_SHADER_CAP_MAX_INPUTS:
375 return stage == MESA_SHADER_VERTEX ? 16 : 32;
376 case PIPE_SHADER_CAP_MAX_OUTPUTS:
377 return 32;
378 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
379 return 16 * 1024 * sizeof(float);
380 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
381 return 16;
382 case PIPE_SHADER_CAP_MAX_TEMPS:
383 return 256; /* GL_MAX_PROGRAM_TEMPORARIES_ARB */
384 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
385 return 0;
386 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
387 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
388 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
389 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
390 /* Lie about these to avoid st/mesa's GLSL IR lowering of indirects,
391 * which we don't want. Our compiler backend will check brw_compiler's
392 * options and call nir_lower_indirect_derefs appropriately anyway.
393 */
394 return true;
395 case PIPE_SHADER_CAP_SUBROUTINES:
396 return 0;
397 case PIPE_SHADER_CAP_INTEGERS:
398 case PIPE_SHADER_CAP_SCALAR_ISA:
399 return 1;
400 case PIPE_SHADER_CAP_INT64_ATOMICS:
401 case PIPE_SHADER_CAP_FP16:
402 return 0;
403 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
404 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
405 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
406 return IRIS_MAX_TEXTURE_SAMPLERS;
407 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
408 return IRIS_MAX_ABOS + IRIS_MAX_SSBOS;
409 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
410 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
411 return 0;
412 case PIPE_SHADER_CAP_PREFERRED_IR:
413 return PIPE_SHADER_IR_NIR;
414 case PIPE_SHADER_CAP_SUPPORTED_IRS:
415 return 1 << PIPE_SHADER_IR_NIR;
416 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
417 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
418 return 1;
419 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
420 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
421 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
422 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
423 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
424 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
425 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
426 return 0;
427 default:
428 unreachable("unknown shader param");
429 }
430 }
431
432 static int
433 iris_get_compute_param(struct pipe_screen *pscreen,
434 enum pipe_shader_ir ir_type,
435 enum pipe_compute_cap param,
436 void *ret)
437 {
438 struct iris_screen *screen = (struct iris_screen *)pscreen;
439 const struct gen_device_info *devinfo = &screen->devinfo;
440
441 const unsigned max_threads = MIN2(64, devinfo->max_cs_threads);
442 const uint32_t max_invocations = 32 * max_threads;
443
444 #define RET(x) do { \
445 if (ret) \
446 memcpy(ret, x, sizeof(x)); \
447 return sizeof(x); \
448 } while (0)
449
450 switch (param) {
451 case PIPE_COMPUTE_CAP_ADDRESS_BITS:
452 RET((uint32_t []){ 32 });
453
454 case PIPE_COMPUTE_CAP_IR_TARGET:
455 if (ret)
456 strcpy(ret, "gen");
457 return 4;
458
459 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
460 RET((uint64_t []) { 3 });
461
462 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
463 RET(((uint64_t []) { 65535, 65535, 65535 }));
464
465 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
466 /* MaxComputeWorkGroupSize[0..2] */
467 RET(((uint64_t []) {max_invocations, max_invocations, max_invocations}));
468
469 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
470 /* MaxComputeWorkGroupInvocations */
471 RET((uint64_t []) { max_invocations });
472
473 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE:
474 /* MaxComputeSharedMemorySize */
475 RET((uint64_t []) { 64 * 1024 });
476
477 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
478 RET((uint32_t []) { 1 });
479
480 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE:
481 RET((uint32_t []) { BRW_SUBGROUP_SIZE });
482
483 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
484 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
485 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
486 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE:
487 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE:
488 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE:
489 case PIPE_COMPUTE_CAP_MAX_VARIABLE_THREADS_PER_BLOCK:
490 // XXX: I think these are for Clover...
491 return 0;
492
493 default:
494 unreachable("unknown compute param");
495 }
496 }
497
498 static uint64_t
499 iris_get_timestamp(struct pipe_screen *pscreen)
500 {
501 struct iris_screen *screen = (struct iris_screen *) pscreen;
502 const unsigned TIMESTAMP = 0x2358;
503 uint64_t result;
504
505 iris_reg_read(screen->bufmgr, TIMESTAMP | 1, &result);
506
507 result = gen_device_info_timebase_scale(&screen->devinfo, result);
508 result &= (1ull << TIMESTAMP_BITS) - 1;
509
510 return result;
511 }
512
513 static void
514 iris_destroy_screen(struct pipe_screen *pscreen)
515 {
516 struct iris_screen *screen = (struct iris_screen *) pscreen;
517 iris_bo_unreference(screen->workaround_bo);
518 u_transfer_helper_destroy(pscreen->transfer_helper);
519 iris_bufmgr_destroy(screen->bufmgr);
520 disk_cache_destroy(screen->disk_cache);
521 ralloc_free(screen);
522 }
523
524 static void
525 iris_query_memory_info(struct pipe_screen *pscreen,
526 struct pipe_memory_info *info)
527 {
528 }
529
530 static const void *
531 iris_get_compiler_options(struct pipe_screen *pscreen,
532 enum pipe_shader_ir ir,
533 enum pipe_shader_type pstage)
534 {
535 struct iris_screen *screen = (struct iris_screen *) pscreen;
536 gl_shader_stage stage = stage_from_pipe(pstage);
537 assert(ir == PIPE_SHADER_IR_NIR);
538
539 return screen->compiler->glsl_compiler_options[stage].NirOptions;
540 }
541
542 static struct disk_cache *
543 iris_get_disk_shader_cache(struct pipe_screen *pscreen)
544 {
545 struct iris_screen *screen = (struct iris_screen *) pscreen;
546 return screen->disk_cache;
547 }
548
549 static int
550 iris_getparam(struct iris_screen *screen, int param, int *value)
551 {
552 struct drm_i915_getparam gp = { .param = param, .value = value };
553
554 if (ioctl(screen->fd, DRM_IOCTL_I915_GETPARAM, &gp) == -1)
555 return -errno;
556
557 return 0;
558 }
559
560 static int
561 iris_getparam_integer(struct iris_screen *screen, int param)
562 {
563 int value = -1;
564
565 if (iris_getparam(screen, param, &value) == 0)
566 return value;
567
568 return -1;
569 }
570
571 static void
572 iris_shader_debug_log(void *data, const char *fmt, ...)
573 {
574 struct pipe_debug_callback *dbg = data;
575 unsigned id = 0;
576 va_list args;
577
578 if (!dbg->debug_message)
579 return;
580
581 va_start(args, fmt);
582 dbg->debug_message(dbg->data, &id, PIPE_DEBUG_TYPE_SHADER_INFO, fmt, args);
583 va_end(args);
584 }
585
586 static void
587 iris_shader_perf_log(void *data, const char *fmt, ...)
588 {
589 struct pipe_debug_callback *dbg = data;
590 unsigned id = 0;
591 va_list args;
592 va_start(args, fmt);
593
594 if (unlikely(INTEL_DEBUG & DEBUG_PERF)) {
595 va_list args_copy;
596 va_copy(args_copy, args);
597 vfprintf(stderr, fmt, args_copy);
598 va_end(args_copy);
599 }
600
601 if (dbg->debug_message) {
602 dbg->debug_message(dbg->data, &id, PIPE_DEBUG_TYPE_PERF_INFO, fmt, args);
603 }
604
605 va_end(args);
606 }
607
608 struct pipe_screen *
609 iris_screen_create(int fd, const struct pipe_screen_config *config)
610 {
611 struct iris_screen *screen = rzalloc(NULL, struct iris_screen);
612 if (!screen)
613 return NULL;
614
615 screen->fd = fd;
616 screen->pci_id = iris_getparam_integer(screen, I915_PARAM_CHIPSET_ID);
617
618 if (!gen_get_device_info(screen->pci_id, &screen->devinfo))
619 return NULL;
620
621 if (screen->devinfo.gen < 8 || screen->devinfo.is_cherryview)
622 return NULL;
623
624 screen->devinfo.timestamp_frequency =
625 iris_getparam_integer(screen, I915_PARAM_CS_TIMESTAMP_FREQUENCY);
626
627 screen->aperture_bytes = get_aperture_size(fd);
628
629 if (getenv("INTEL_NO_HW") != NULL)
630 screen->no_hw = true;
631
632 screen->bufmgr = iris_bufmgr_init(&screen->devinfo, fd);
633 if (!screen->bufmgr)
634 return NULL;
635
636 screen->workaround_bo =
637 iris_bo_alloc(screen->bufmgr, "workaround", 4096, IRIS_MEMZONE_OTHER);
638 if (!screen->workaround_bo)
639 return NULL;
640
641 brw_process_intel_debug_variable();
642
643 screen->driconf.dual_color_blend_by_location =
644 driQueryOptionb(config->options, "dual_color_blend_by_location");
645
646 screen->precompile = env_var_as_boolean("shader_precompile", true);
647
648 isl_device_init(&screen->isl_dev, &screen->devinfo, false);
649
650 screen->compiler = brw_compiler_create(screen, &screen->devinfo);
651 screen->compiler->shader_debug_log = iris_shader_debug_log;
652 screen->compiler->shader_perf_log = iris_shader_perf_log;
653 screen->compiler->supports_pull_constants = false;
654 screen->compiler->supports_shader_constants = true;
655
656 iris_disk_cache_init(screen);
657
658 slab_create_parent(&screen->transfer_pool,
659 sizeof(struct iris_transfer), 64);
660
661 screen->subslice_total =
662 iris_getparam_integer(screen, I915_PARAM_SUBSLICE_TOTAL);
663 assert(screen->subslice_total >= 1);
664
665 struct pipe_screen *pscreen = &screen->base;
666
667 iris_init_screen_fence_functions(pscreen);
668 iris_init_screen_resource_functions(pscreen);
669
670 pscreen->destroy = iris_destroy_screen;
671 pscreen->get_name = iris_get_name;
672 pscreen->get_vendor = iris_get_vendor;
673 pscreen->get_device_vendor = iris_get_device_vendor;
674 pscreen->get_param = iris_get_param;
675 pscreen->get_shader_param = iris_get_shader_param;
676 pscreen->get_compute_param = iris_get_compute_param;
677 pscreen->get_paramf = iris_get_paramf;
678 pscreen->get_compiler_options = iris_get_compiler_options;
679 pscreen->get_disk_shader_cache = iris_get_disk_shader_cache;
680 pscreen->is_format_supported = iris_is_format_supported;
681 pscreen->context_create = iris_create_context;
682 pscreen->flush_frontbuffer = iris_flush_frontbuffer;
683 pscreen->get_timestamp = iris_get_timestamp;
684 pscreen->query_memory_info = iris_query_memory_info;
685
686 return pscreen;
687 }