iris: Start wiring up on-disk shader cache
[mesa.git] / src / gallium / drivers / iris / iris_screen.c
1 /*
2 * Copyright © 2017 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included
12 * in all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
18 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
19 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
20 * DEALINGS IN THE SOFTWARE.
21 */
22
23 /**
24 * @file iris_screen.c
25 *
26 * Screen related driver hooks and capability lists.
27 *
28 * A program may use multiple rendering contexts (iris_context), but
29 * they all share a common screen (iris_screen). Global driver state
30 * can be stored in the screen; it may be accessed by multiple threads.
31 */
32
33 #include <stdio.h>
34 #include <errno.h>
35 #include <sys/ioctl.h>
36 #include "pipe/p_defines.h"
37 #include "pipe/p_state.h"
38 #include "pipe/p_context.h"
39 #include "pipe/p_screen.h"
40 #include "util/debug.h"
41 #include "util/u_inlines.h"
42 #include "util/u_format.h"
43 #include "util/u_transfer_helper.h"
44 #include "util/u_upload_mgr.h"
45 #include "util/ralloc.h"
46 #include "util/xmlconfig.h"
47 #include "drm-uapi/i915_drm.h"
48 #include "iris_context.h"
49 #include "iris_defines.h"
50 #include "iris_fence.h"
51 #include "iris_pipe.h"
52 #include "iris_resource.h"
53 #include "iris_screen.h"
54 #include "intel/compiler/brw_compiler.h"
55
56 static void
57 iris_flush_frontbuffer(struct pipe_screen *_screen,
58 struct pipe_resource *resource,
59 unsigned level, unsigned layer,
60 void *context_private, struct pipe_box *box)
61 {
62 }
63
64 static const char *
65 iris_get_vendor(struct pipe_screen *pscreen)
66 {
67 return "Intel";
68 }
69
70 static const char *
71 iris_get_device_vendor(struct pipe_screen *pscreen)
72 {
73 return "Intel";
74 }
75
76 static const char *
77 iris_get_name(struct pipe_screen *pscreen)
78 {
79 struct iris_screen *screen = (struct iris_screen *)pscreen;
80 static char buf[128];
81 const char *chipset;
82
83 switch (screen->pci_id) {
84 #undef CHIPSET
85 #define CHIPSET(id, symbol, str) case id: chipset = str; break;
86 #include "pci_ids/i965_pci_ids.h"
87 default:
88 chipset = "Unknown Intel Chipset";
89 break;
90 }
91
92 snprintf(buf, sizeof(buf), "Mesa %s", chipset);
93 return buf;
94 }
95
96 static uint64_t
97 get_aperture_size(int fd)
98 {
99 struct drm_i915_gem_get_aperture aperture = {};
100 drm_ioctl(fd, DRM_IOCTL_I915_GEM_GET_APERTURE, &aperture);
101 return aperture.aper_size;
102 }
103
104 static int
105 iris_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
106 {
107 struct iris_screen *screen = (struct iris_screen *)pscreen;
108 const struct gen_device_info *devinfo = &screen->devinfo;
109
110 switch (param) {
111 case PIPE_CAP_NPOT_TEXTURES:
112 case PIPE_CAP_ANISOTROPIC_FILTER:
113 case PIPE_CAP_POINT_SPRITE:
114 case PIPE_CAP_OCCLUSION_QUERY:
115 case PIPE_CAP_QUERY_TIME_ELAPSED:
116 case PIPE_CAP_TEXTURE_SWIZZLE:
117 case PIPE_CAP_TEXTURE_MIRROR_CLAMP_TO_EDGE:
118 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
119 case PIPE_CAP_SM3:
120 case PIPE_CAP_PRIMITIVE_RESTART:
121 case PIPE_CAP_INDEP_BLEND_ENABLE:
122 case PIPE_CAP_INDEP_BLEND_FUNC:
123 case PIPE_CAP_RGB_OVERRIDE_DST_ALPHA_BLEND:
124 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
125 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
126 case PIPE_CAP_DEPTH_CLIP_DISABLE:
127 case PIPE_CAP_TGSI_INSTANCEID:
128 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
129 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
130 case PIPE_CAP_SEAMLESS_CUBE_MAP:
131 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
132 case PIPE_CAP_CONDITIONAL_RENDER:
133 case PIPE_CAP_TEXTURE_BARRIER:
134 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
135 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
136 case PIPE_CAP_COMPUTE:
137 case PIPE_CAP_START_INSTANCE:
138 case PIPE_CAP_QUERY_TIMESTAMP:
139 case PIPE_CAP_TEXTURE_MULTISAMPLE:
140 case PIPE_CAP_CUBE_MAP_ARRAY:
141 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
142 case PIPE_CAP_QUERY_PIPELINE_STATISTICS_SINGLE:
143 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
144 case PIPE_CAP_TEXTURE_QUERY_LOD:
145 case PIPE_CAP_SAMPLE_SHADING:
146 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
147 case PIPE_CAP_DRAW_INDIRECT:
148 case PIPE_CAP_MULTI_DRAW_INDIRECT:
149 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
150 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
151 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
152 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
153 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
154 case PIPE_CAP_ACCELERATED:
155 case PIPE_CAP_UMA:
156 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
157 case PIPE_CAP_CLIP_HALFZ:
158 case PIPE_CAP_TGSI_TEXCOORD:
159 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
160 case PIPE_CAP_DOUBLES:
161 case PIPE_CAP_INT64:
162 case PIPE_CAP_INT64_DIVMOD:
163 case PIPE_CAP_SAMPLER_VIEW_TARGET:
164 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
165 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
166 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
167 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
168 case PIPE_CAP_CULL_DISTANCE:
169 case PIPE_CAP_PACKED_UNIFORMS:
170 case PIPE_CAP_SIGNED_VERTEX_BUFFER_OFFSET:
171 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
172 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
173 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
174 case PIPE_CAP_QUERY_SO_OVERFLOW:
175 case PIPE_CAP_QUERY_BUFFER_OBJECT:
176 case PIPE_CAP_TGSI_TEX_TXF_LZ:
177 case PIPE_CAP_TGSI_TXQS:
178 case PIPE_CAP_TGSI_CLOCK:
179 case PIPE_CAP_TGSI_BALLOT:
180 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
181 case PIPE_CAP_CLEAR_TEXTURE:
182 case PIPE_CAP_TGSI_VOTE:
183 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
184 case PIPE_CAP_TEXTURE_GATHER_SM5:
185 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
186 case PIPE_CAP_GLSL_TESS_LEVELS_AS_INPUTS:
187 case PIPE_CAP_LOAD_CONSTBUF:
188 case PIPE_CAP_NIR_COMPACT_ARRAYS:
189 case PIPE_CAP_DRAW_PARAMETERS:
190 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
191 case PIPE_CAP_COMPUTE_SHADER_DERIVATIVES:
192 case PIPE_CAP_INVALIDATE_BUFFER:
193 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
194 return true;
195 case PIPE_CAP_CONSERVATIVE_RASTER_INNER_COVERAGE:
196 case PIPE_CAP_TGSI_FS_FBFETCH:
197 case PIPE_CAP_POST_DEPTH_COVERAGE:
198 case PIPE_CAP_SHADER_STENCIL_EXPORT:
199 case PIPE_CAP_DEPTH_CLIP_DISABLE_SEPARATE:
200 case PIPE_CAP_FRAGMENT_SHADER_INTERLOCK:
201 return devinfo->gen >= 9;
202 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
203 return 1;
204 case PIPE_CAP_MAX_RENDER_TARGETS:
205 return BRW_MAX_DRAW_BUFFERS;
206 case PIPE_CAP_MAX_TEXTURE_2D_SIZE:
207 return 16384;
208 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
209 return IRIS_MAX_MIPLEVELS; /* 16384x16384 */
210 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
211 return 12; /* 2048x2048 */
212 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
213 return 4;
214 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
215 return 2048;
216 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
217 return BRW_MAX_SOL_BINDINGS / IRIS_MAX_SOL_BUFFERS;
218 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
219 return BRW_MAX_SOL_BINDINGS;
220 case PIPE_CAP_GLSL_FEATURE_LEVEL:
221 return 460;
222 case PIPE_CAP_GLSL_FEATURE_LEVEL_COMPATIBILITY:
223 return 140;
224 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
225 /* 3DSTATE_CONSTANT_XS requires the start of UBOs to be 32B aligned */
226 return 32;
227 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
228 return IRIS_MAP_BUFFER_ALIGNMENT;
229 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
230 /* Choose a cacheline (64 bytes) so that we can safely have the CPU and
231 * GPU writing the same SSBO on non-coherent systems (Atom CPUs). With
232 * UBOs, the GPU never writes, so there's no problem. For an SSBO, the
233 * GPU and the CPU can be updating disjoint regions of the buffer
234 * simultaneously and that will break if the regions overlap the same
235 * cacheline.
236 */
237 return 64;
238 case PIPE_CAP_MAX_SHADER_BUFFER_SIZE:
239 return 1 << 27;
240 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
241 return 16; // XXX: u_screen says 256 is the minimum value...
242 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
243 return true; // XXX: ?????
244 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
245 return IRIS_MAX_TEXTURE_BUFFER_SIZE;
246 case PIPE_CAP_MAX_VIEWPORTS:
247 return 16;
248 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
249 return 256;
250 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
251 return 1024;
252 case PIPE_CAP_MAX_GS_INVOCATIONS:
253 return 32;
254 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
255 return 4;
256 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
257 return -32;
258 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
259 return 31;
260 case PIPE_CAP_MAX_VERTEX_STREAMS:
261 return 4;
262 case PIPE_CAP_VENDOR_ID:
263 return 0x8086;
264 case PIPE_CAP_DEVICE_ID:
265 return screen->pci_id;
266 case PIPE_CAP_VIDEO_MEMORY: {
267 /* Once a batch uses more than 75% of the maximum mappable size, we
268 * assume that there's some fragmentation, and we start doing extra
269 * flushing, etc. That's the big cliff apps will care about.
270 */
271 const unsigned gpu_mappable_megabytes =
272 (screen->aperture_bytes * 3 / 4) / (1024 * 1024);
273
274 const long system_memory_pages = sysconf(_SC_PHYS_PAGES);
275 const long system_page_size = sysconf(_SC_PAGE_SIZE);
276
277 if (system_memory_pages <= 0 || system_page_size <= 0)
278 return -1;
279
280 const uint64_t system_memory_bytes =
281 (uint64_t) system_memory_pages * (uint64_t) system_page_size;
282
283 const unsigned system_memory_megabytes =
284 (unsigned) (system_memory_bytes / (1024 * 1024));
285
286 return MIN2(system_memory_megabytes, gpu_mappable_megabytes);
287 }
288 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
289 case PIPE_CAP_MAX_VARYINGS:
290 return 32;
291 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
292 /* AMD_pinned_memory assumes the flexibility of using client memory
293 * for any buffer (incl. vertex buffers) which rules out the prospect
294 * of using snooped buffers, as using snooped buffers without
295 * cogniscience is likely to be detrimental to performance and require
296 * extensive checking in the driver for correctness, e.g. to prevent
297 * illegal snoop <-> snoop transfers.
298 */
299 return devinfo->has_llc;
300
301 case PIPE_CAP_CONTEXT_PRIORITY_MASK:
302 return PIPE_CONTEXT_PRIORITY_LOW |
303 PIPE_CONTEXT_PRIORITY_MEDIUM |
304 PIPE_CONTEXT_PRIORITY_HIGH;
305
306 // XXX: don't hardcode 00:00:02.0 PCI here
307 case PIPE_CAP_PCI_GROUP:
308 return 0;
309 case PIPE_CAP_PCI_BUS:
310 return 0;
311 case PIPE_CAP_PCI_DEVICE:
312 return 2;
313 case PIPE_CAP_PCI_FUNCTION:
314 return 0;
315
316 default:
317 return u_pipe_screen_get_param_defaults(pscreen, param);
318 }
319 return 0;
320 }
321
322 static float
323 iris_get_paramf(struct pipe_screen *pscreen, enum pipe_capf param)
324 {
325 switch (param) {
326 case PIPE_CAPF_MAX_LINE_WIDTH:
327 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
328 return 7.375f;
329
330 case PIPE_CAPF_MAX_POINT_WIDTH:
331 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
332 return 255.0f;
333
334 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
335 return 16.0f;
336 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
337 return 15.0f;
338 case PIPE_CAPF_MIN_CONSERVATIVE_RASTER_DILATE:
339 case PIPE_CAPF_MAX_CONSERVATIVE_RASTER_DILATE:
340 case PIPE_CAPF_CONSERVATIVE_RASTER_DILATE_GRANULARITY:
341 return 0.0f;
342 default:
343 unreachable("unknown param");
344 }
345 }
346
347 static int
348 iris_get_shader_param(struct pipe_screen *pscreen,
349 enum pipe_shader_type p_stage,
350 enum pipe_shader_cap param)
351 {
352 gl_shader_stage stage = stage_from_pipe(p_stage);
353
354 /* this is probably not totally correct.. but it's a start: */
355 switch (param) {
356 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
357 return stage == MESA_SHADER_FRAGMENT ? 1024 : 16384;
358 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
359 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
360 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
361 return stage == MESA_SHADER_FRAGMENT ? 1024 : 0;
362
363 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
364 return UINT_MAX;
365
366 case PIPE_SHADER_CAP_MAX_INPUTS:
367 return stage == MESA_SHADER_VERTEX ? 16 : 32;
368 case PIPE_SHADER_CAP_MAX_OUTPUTS:
369 return 32;
370 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
371 return 16 * 1024 * sizeof(float);
372 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
373 return 16;
374 case PIPE_SHADER_CAP_MAX_TEMPS:
375 return 256; /* GL_MAX_PROGRAM_TEMPORARIES_ARB */
376 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
377 return 0;
378 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
379 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
380 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
381 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
382 /* Lie about these to avoid st/mesa's GLSL IR lowering of indirects,
383 * which we don't want. Our compiler backend will check brw_compiler's
384 * options and call nir_lower_indirect_derefs appropriately anyway.
385 */
386 return true;
387 case PIPE_SHADER_CAP_SUBROUTINES:
388 return 0;
389 case PIPE_SHADER_CAP_INTEGERS:
390 case PIPE_SHADER_CAP_SCALAR_ISA:
391 return 1;
392 case PIPE_SHADER_CAP_INT64_ATOMICS:
393 case PIPE_SHADER_CAP_FP16:
394 return 0;
395 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
396 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
397 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
398 return IRIS_MAX_TEXTURE_SAMPLERS;
399 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
400 return IRIS_MAX_ABOS + IRIS_MAX_SSBOS;
401 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
402 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
403 return 0;
404 case PIPE_SHADER_CAP_PREFERRED_IR:
405 return PIPE_SHADER_IR_NIR;
406 case PIPE_SHADER_CAP_SUPPORTED_IRS:
407 return 1 << PIPE_SHADER_IR_NIR;
408 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
409 return 32;
410 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
411 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
412 return 1;
413 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
414 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
415 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
416 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
417 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
418 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
419 return 0;
420 default:
421 unreachable("unknown shader param");
422 }
423 }
424
425 static int
426 iris_get_compute_param(struct pipe_screen *pscreen,
427 enum pipe_shader_ir ir_type,
428 enum pipe_compute_cap param,
429 void *ret)
430 {
431 struct iris_screen *screen = (struct iris_screen *)pscreen;
432 const struct gen_device_info *devinfo = &screen->devinfo;
433
434 const unsigned max_threads = MIN2(64, devinfo->max_cs_threads);
435 const uint32_t max_invocations = 32 * max_threads;
436
437 #define RET(x) do { \
438 if (ret) \
439 memcpy(ret, x, sizeof(x)); \
440 return sizeof(x); \
441 } while (0)
442
443 switch (param) {
444 case PIPE_COMPUTE_CAP_ADDRESS_BITS:
445 RET((uint32_t []){ 32 });
446
447 case PIPE_COMPUTE_CAP_IR_TARGET:
448 if (ret)
449 strcpy(ret, "gen");
450 return 4;
451
452 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
453 RET((uint64_t []) { 3 });
454
455 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
456 RET(((uint64_t []) { 65535, 65535, 65535 }));
457
458 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
459 /* MaxComputeWorkGroupSize[0..2] */
460 RET(((uint64_t []) {max_invocations, max_invocations, max_invocations}));
461
462 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
463 /* MaxComputeWorkGroupInvocations */
464 RET((uint64_t []) { max_invocations });
465
466 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE:
467 /* MaxComputeSharedMemorySize */
468 RET((uint64_t []) { 64 * 1024 });
469
470 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
471 RET((uint32_t []) { 1 });
472
473 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE:
474 RET((uint32_t []) { BRW_SUBGROUP_SIZE });
475
476 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
477 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
478 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
479 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE:
480 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE:
481 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE:
482 case PIPE_COMPUTE_CAP_MAX_VARIABLE_THREADS_PER_BLOCK:
483 // XXX: I think these are for Clover...
484 return 0;
485
486 default:
487 unreachable("unknown compute param");
488 }
489 }
490
491 static uint64_t
492 iris_get_timestamp(struct pipe_screen *pscreen)
493 {
494 struct iris_screen *screen = (struct iris_screen *) pscreen;
495 const unsigned TIMESTAMP = 0x2358;
496 uint64_t result;
497
498 iris_reg_read(screen->bufmgr, TIMESTAMP | 1, &result);
499
500 result = iris_timebase_scale(&screen->devinfo, result);
501 result &= (1ull << TIMESTAMP_BITS) - 1;
502
503 return result;
504 }
505
506 static void
507 iris_destroy_screen(struct pipe_screen *pscreen)
508 {
509 struct iris_screen *screen = (struct iris_screen *) pscreen;
510 iris_bo_unreference(screen->workaround_bo);
511 u_transfer_helper_destroy(pscreen->transfer_helper);
512 iris_bufmgr_destroy(screen->bufmgr);
513 disk_cache_destroy(screen->disk_cache);
514 ralloc_free(screen);
515 }
516
517 static void
518 iris_query_memory_info(struct pipe_screen *pscreen,
519 struct pipe_memory_info *info)
520 {
521 }
522
523 static const void *
524 iris_get_compiler_options(struct pipe_screen *pscreen,
525 enum pipe_shader_ir ir,
526 enum pipe_shader_type pstage)
527 {
528 struct iris_screen *screen = (struct iris_screen *) pscreen;
529 gl_shader_stage stage = stage_from_pipe(pstage);
530 assert(ir == PIPE_SHADER_IR_NIR);
531
532 return screen->compiler->glsl_compiler_options[stage].NirOptions;
533 }
534
535 static int
536 iris_getparam(struct iris_screen *screen, int param, int *value)
537 {
538 struct drm_i915_getparam gp = { .param = param, .value = value };
539
540 if (ioctl(screen->fd, DRM_IOCTL_I915_GETPARAM, &gp) == -1)
541 return -errno;
542
543 return 0;
544 }
545
546 static int
547 iris_getparam_integer(struct iris_screen *screen, int param)
548 {
549 int value = -1;
550
551 if (iris_getparam(screen, param, &value) == 0)
552 return value;
553
554 return -1;
555 }
556
557 static void
558 iris_shader_debug_log(void *data, const char *fmt, ...)
559 {
560 struct pipe_debug_callback *dbg = data;
561 unsigned id = 0;
562 va_list args;
563
564 if (!dbg->debug_message)
565 return;
566
567 va_start(args, fmt);
568 dbg->debug_message(dbg->data, &id, PIPE_DEBUG_TYPE_SHADER_INFO, fmt, args);
569 va_end(args);
570 }
571
572 static void
573 iris_shader_perf_log(void *data, const char *fmt, ...)
574 {
575 struct pipe_debug_callback *dbg = data;
576 unsigned id = 0;
577 va_list args;
578 va_start(args, fmt);
579
580 if (unlikely(INTEL_DEBUG & DEBUG_PERF)) {
581 va_list args_copy;
582 va_copy(args_copy, args);
583 vfprintf(stderr, fmt, args_copy);
584 va_end(args_copy);
585 }
586
587 if (dbg->debug_message) {
588 dbg->debug_message(dbg->data, &id, PIPE_DEBUG_TYPE_PERF_INFO, fmt, args);
589 }
590
591 va_end(args);
592 }
593
594 struct pipe_screen *
595 iris_screen_create(int fd, const struct pipe_screen_config *config)
596 {
597 struct iris_screen *screen = rzalloc(NULL, struct iris_screen);
598 if (!screen)
599 return NULL;
600
601 screen->fd = fd;
602 screen->pci_id = iris_getparam_integer(screen, I915_PARAM_CHIPSET_ID);
603
604 if (!gen_get_device_info(screen->pci_id, &screen->devinfo))
605 return NULL;
606
607 if (screen->devinfo.gen < 8 || screen->devinfo.is_cherryview)
608 return NULL;
609
610 screen->devinfo.timestamp_frequency =
611 iris_getparam_integer(screen, I915_PARAM_CS_TIMESTAMP_FREQUENCY);
612
613 screen->aperture_bytes = get_aperture_size(fd);
614
615 if (getenv("INTEL_NO_HW") != NULL)
616 screen->no_hw = true;
617
618 screen->bufmgr = iris_bufmgr_init(&screen->devinfo, fd);
619 if (!screen->bufmgr)
620 return NULL;
621
622 screen->workaround_bo =
623 iris_bo_alloc(screen->bufmgr, "workaround", 4096, IRIS_MEMZONE_OTHER);
624 if (!screen->workaround_bo)
625 return NULL;
626
627 brw_process_intel_debug_variable();
628
629 screen->driconf.dual_color_blend_by_location =
630 driQueryOptionb(config->options, "dual_color_blend_by_location");
631
632 screen->precompile = env_var_as_boolean("shader_precompile", true);
633
634 isl_device_init(&screen->isl_dev, &screen->devinfo, false);
635
636 screen->compiler = brw_compiler_create(screen, &screen->devinfo);
637 screen->compiler->shader_debug_log = iris_shader_debug_log;
638 screen->compiler->shader_perf_log = iris_shader_perf_log;
639 screen->compiler->supports_pull_constants = false;
640
641 iris_disk_cache_init(screen);
642
643 slab_create_parent(&screen->transfer_pool,
644 sizeof(struct iris_transfer), 64);
645
646 screen->subslice_total =
647 iris_getparam_integer(screen, I915_PARAM_SUBSLICE_TOTAL);
648 assert(screen->subslice_total >= 1);
649
650 struct pipe_screen *pscreen = &screen->base;
651
652 iris_init_screen_fence_functions(pscreen);
653 iris_init_screen_resource_functions(pscreen);
654
655 pscreen->destroy = iris_destroy_screen;
656 pscreen->get_name = iris_get_name;
657 pscreen->get_vendor = iris_get_vendor;
658 pscreen->get_device_vendor = iris_get_device_vendor;
659 pscreen->get_param = iris_get_param;
660 pscreen->get_shader_param = iris_get_shader_param;
661 pscreen->get_compute_param = iris_get_compute_param;
662 pscreen->get_paramf = iris_get_paramf;
663 pscreen->get_compiler_options = iris_get_compiler_options;
664 pscreen->is_format_supported = iris_is_format_supported;
665 pscreen->context_create = iris_create_context;
666 pscreen->flush_frontbuffer = iris_flush_frontbuffer;
667 pscreen->get_timestamp = iris_get_timestamp;
668 pscreen->query_memory_info = iris_query_memory_info;
669
670 return pscreen;
671 }