// See LICENSE for license details.
#include "sim.h"
+#include "mmu.h"
+#include "gdbserver.h"
#include "htif.h"
#include "cachesim.h"
#include "extension.h"
{
fprintf(stderr, "usage: spike [host options] <target program> [target options]\n");
fprintf(stderr, "Host Options:\n");
- fprintf(stderr, " -p <n> Simulate <n> processors [default 1]\n");
- fprintf(stderr, " -m <n> Provide <n> MiB of target memory [default 4096]\n");
- fprintf(stderr, " -d Interactive debug mode\n");
- fprintf(stderr, " -g Track histogram of PCs\n");
- fprintf(stderr, " -h Print this help message\n");
- fprintf(stderr, " --isa=<name> RISC-V ISA string [default RV64IMAFDC]\n");
- fprintf(stderr, " --ic=<S>:<W>:<B> Instantiate a cache model with S sets,\n");
- fprintf(stderr, " --dc=<S>:<W>:<B> W ways, and B-byte blocks (with S and\n");
- fprintf(stderr, " --l2=<S>:<W>:<B> B both powers of 2).\n");
- fprintf(stderr, " --extension=<name> Specify RoCC Extension\n");
- fprintf(stderr, " --extlib=<name> Shared library to load\n");
+ fprintf(stderr, " -p<n> Simulate <n> processors [default 1]\n");
+ fprintf(stderr, " -m<n> Provide <n> MiB of target memory [default 4096]\n");
+ fprintf(stderr, " -d Interactive debug mode\n");
+ fprintf(stderr, " -g Track histogram of PCs\n");
+ fprintf(stderr, " -l Generate a log of execution\n");
+ fprintf(stderr, " -h Print this help message\n");
+ fprintf(stderr, " --isa=<name> RISC-V ISA string [default %s]\n", DEFAULT_ISA);
+ fprintf(stderr, " --ic=<S>:<W>:<B> Instantiate a cache model with S sets,\n");
+ fprintf(stderr, " --dc=<S>:<W>:<B> W ways, and B-byte blocks (with S and\n");
+ fprintf(stderr, " --l2=<S>:<W>:<B> B both powers of 2).\n");
+ fprintf(stderr, " --extension=<name> Specify RoCC Extension\n");
+ fprintf(stderr, " --extlib=<name> Shared library to load\n");
+ fprintf(stderr, " --dump-config-string Print platform configuration string and exit\n");
exit(1);
}
{
bool debug = false;
bool histogram = false;
+ bool log = false;
+ bool dump_config_string = false;
size_t nprocs = 1;
size_t mem_mb = 0;
std::unique_ptr<icache_sim_t> ic;
std::unique_ptr<dcache_sim_t> dc;
std::unique_ptr<cache_sim_t> l2;
std::function<extension_t*()> extension;
- const char* isa = "RV64";
+ const char* isa = DEFAULT_ISA;
option_parser_t parser;
parser.help(&help);
parser.option('h', 0, 0, [&](const char* s){help();});
parser.option('d', 0, 0, [&](const char* s){debug = true;});
parser.option('g', 0, 0, [&](const char* s){histogram = true;});
+ parser.option('l', 0, 0, [&](const char* s){log = true;});
parser.option('p', 0, 1, [&](const char* s){nprocs = atoi(s);});
parser.option('m', 0, 1, [&](const char* s){mem_mb = atoi(s);});
parser.option(0, "ic", 1, [&](const char* s){ic.reset(new icache_sim_t(s));});
parser.option(0, "l2", 1, [&](const char* s){l2.reset(cache_sim_t::construct(s, "L2$"));});
parser.option(0, "isa", 1, [&](const char* s){isa = s;});
parser.option(0, "extension", 1, [&](const char* s){extension = find_extension(s);});
+ parser.option(0, "dump-config-string", 0, [&](const char *s){dump_config_string = true;});
parser.option(0, "extlib", 1, [&](const char *s){
void *lib = dlopen(s, RTLD_NOW | RTLD_GLOBAL);
if (lib == NULL) {
});
auto argv1 = parser.parse(argv);
- if (!*argv1)
- help();
std::vector<std::string> htif_args(argv1, (const char*const*)argv + argc);
sim_t s(isa, nprocs, mem_mb, htif_args);
+ gdbserver_t gdbserver(9824, &s);
+ s.set_gdbserver(&gdbserver);
+
+ if (dump_config_string) {
+ printf("%s", s.get_config_string());
+ return 0;
+ }
+
+ if (!*argv1)
+ help();
if (ic && l2) ic->set_miss_handler(&*l2);
if (dc && l2) dc->set_miss_handler(&*l2);
}
s.set_debug(debug);
+ s.set_log(log);
s.set_histogram(histogram);
return s.run();
}