increase (double) address width in TstL0CacheBuffer
authorLuke Kenneth Casson Leighton <lkcl@lkcl.net>
Sat, 27 Jun 2020 19:12:55 +0000 (20:12 +0100)
committerLuke Kenneth Casson Leighton <lkcl@lkcl.net>
Sat, 27 Jun 2020 19:12:55 +0000 (20:12 +0100)
src/soc/fu/compunits/test/test_compunit.py

index 37258ea35c02bce656a1392911675351fbe4c7c8..7b4c41cf0ca4e8280fc8300f3bce6fdffcefd20e 100644 (file)
@@ -160,7 +160,8 @@ class TestRunner(FHDLTestCase):
         if self.funit == Function.LDST:
             from soc.experiment.l0_cache import TstL0CacheBuffer
             m.submodules.l0 = l0 = TstL0CacheBuffer(n_units=1, regwid=64,
-                                                    addrwid=3)
+                                                    addrwid=3,
+                                                    ifacetype='test_bare_wb')
             pi = l0.l0.dports[0]
             m.submodules.cu = cu = self.fukls(pi, awid=3)
             m.d.comb += cu.ad.go.eq(cu.ad.rel) # link addr-go direct to rel