self.add_case(Program(lst, bigendian), initial_regs,
initial_svstate=svstate)
+ def case_4_sv_add_(self):
+ # adds:
+ # 1 = 5 + 9 => 0x5555 = 0x4321 + 0x1234
+ # 2 = 6 + 10 => 0x3334 = 0x2223 + 0x1111
+ isa = SVP64Asm(['sv.add. 1.v, 5.v, 9.v'])
+ lst = list(isa)
+ print("listing", lst)
+
+ # initial values in GPR regfile
+ initial_regs = [0] * 32
+ initial_regs[9] = 0xffffffffffffffff
+ initial_regs[10] = 0x1111
+ initial_regs[5] = 0x1
+ initial_regs[6] = 0x2223
+
+ # SVSTATE (in this case, VL=2)
+ svstate = SVP64State()
+ svstate.vl[0:7] = 2 # VL
+ svstate.maxvl[0:7] = 2 # MAXVL
+ print("SVSTATE", bin(svstate.spr.asint()))
+
+ self.add_case(Program(lst, bigendian), initial_regs,
+ initial_svstate=svstate)
+
@skip_case("VL hardware loop is not yet implemented")
def case_4_sv_check_vl_0(self):
# adds: