SE/FS: Make SE vs. FS mode a runtime parameter.
[gem5.git] / tests / quick / 02.insttest / ref / sparc / linux / o3-timing / stats.txt
1
2 ---------- Begin Simulation Statistics ----------
3 sim_seconds 0.000018 # Number of seconds simulated
4 sim_ticks 18114000 # Number of ticks simulated
5 final_tick 18114000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6 sim_freq 1000000000000 # Frequency of simulated ticks
7 host_inst_rate 74785 # Simulator instruction rate (inst/s)
8 host_tick_rate 93746300 # Simulator tick rate (ticks/s)
9 host_mem_usage 213808 # Number of bytes of host memory used
10 host_seconds 0.19 # Real time elapsed on the host
11 sim_insts 14449 # Number of instructions simulated
12 system.physmem.bytes_read 30464 # Number of bytes read from this memory
13 system.physmem.bytes_inst_read 21120 # Number of instructions bytes read from this memory
14 system.physmem.bytes_written 0 # Number of bytes written to this memory
15 system.physmem.num_reads 476 # Number of read requests responded to by this memory
16 system.physmem.num_writes 0 # Number of write requests responded to by this memory
17 system.physmem.num_other 0 # Number of other requests responded to by this memory
18 system.physmem.bw_read 1681793088 # Total read bandwidth from this memory (bytes/s)
19 system.physmem.bw_inst_read 1165948990 # Instruction read bandwidth from this memory (bytes/s)
20 system.physmem.bw_total 1681793088 # Total bandwidth to/from this memory (bytes/s)
21 system.cpu.workload.num_syscalls 18 # Number of system calls
22 system.cpu.numCycles 36229 # number of cpu cycles simulated
23 system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
24 system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
25 system.cpu.BPredUnit.lookups 5641 # Number of BP lookups
26 system.cpu.BPredUnit.condPredicted 3757 # Number of conditional branches predicted
27 system.cpu.BPredUnit.condIncorrect 847 # Number of conditional branches incorrect
28 system.cpu.BPredUnit.BTBLookups 5015 # Number of BTB lookups
29 system.cpu.BPredUnit.BTBHits 2638 # Number of BTB hits
30 system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
31 system.cpu.BPredUnit.usedRAS 357 # Number of times the RAS was used to get a target.
32 system.cpu.BPredUnit.RASInCorrect 168 # Number of incorrect RAS predictions.
33 system.cpu.fetch.icacheStallCycles 10704 # Number of cycles fetch is stalled on an Icache miss
34 system.cpu.fetch.Insts 25822 # Number of instructions fetch has processed
35 system.cpu.fetch.Branches 5641 # Number of branches that fetch encountered
36 system.cpu.fetch.predictedBranches 2995 # Number of branches that fetch has predicted taken
37 system.cpu.fetch.Cycles 8176 # Number of cycles fetch has run and was not squashing or blocked
38 system.cpu.fetch.SquashCycles 2307 # Number of cycles fetch has spent squashing
39 system.cpu.fetch.BlockedCycles 6717 # Number of cycles fetch has spent blocked
40 system.cpu.fetch.MiscStallCycles 4 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
41 system.cpu.fetch.PendingTrapStallCycles 641 # Number of stall cycles due to pending traps
42 system.cpu.fetch.CacheLines 4608 # Number of cache lines fetched
43 system.cpu.fetch.IcacheSquashes 368 # Number of outstanding Icache misses that were squashed
44 system.cpu.fetch.rateDist::samples 27606 # Number of instructions fetched each cycle (Total)
45 system.cpu.fetch.rateDist::mean 0.935376 # Number of instructions fetched each cycle (Total)
46 system.cpu.fetch.rateDist::stdev 2.035144 # Number of instructions fetched each cycle (Total)
47 system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
48 system.cpu.fetch.rateDist::0 19430 70.38% 70.38% # Number of instructions fetched each cycle (Total)
49 system.cpu.fetch.rateDist::1 4056 14.69% 85.08% # Number of instructions fetched each cycle (Total)
50 system.cpu.fetch.rateDist::2 538 1.95% 87.02% # Number of instructions fetched each cycle (Total)
51 system.cpu.fetch.rateDist::3 472 1.71% 88.73% # Number of instructions fetched each cycle (Total)
52 system.cpu.fetch.rateDist::4 725 2.63% 91.36% # Number of instructions fetched each cycle (Total)
53 system.cpu.fetch.rateDist::5 639 2.31% 93.68% # Number of instructions fetched each cycle (Total)
54 system.cpu.fetch.rateDist::6 274 0.99% 94.67% # Number of instructions fetched each cycle (Total)
55 system.cpu.fetch.rateDist::7 241 0.87% 95.54% # Number of instructions fetched each cycle (Total)
56 system.cpu.fetch.rateDist::8 1231 4.46% 100.00% # Number of instructions fetched each cycle (Total)
57 system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
58 system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
59 system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
60 system.cpu.fetch.rateDist::total 27606 # Number of instructions fetched each cycle (Total)
61 system.cpu.fetch.branchRate 0.155704 # Number of branch fetches per cycle
62 system.cpu.fetch.rate 0.712744 # Number of inst fetches per cycle
63 system.cpu.decode.IdleCycles 11125 # Number of cycles decode is idle
64 system.cpu.decode.BlockedCycles 7403 # Number of cycles decode is blocked
65 system.cpu.decode.RunCycles 7524 # Number of cycles decode is running
66 system.cpu.decode.UnblockCycles 190 # Number of cycles decode is unblocking
67 system.cpu.decode.SquashCycles 1364 # Number of cycles decode is squashing
68 system.cpu.decode.DecodedInsts 24270 # Number of instructions handled by decode
69 system.cpu.rename.SquashCycles 1364 # Number of cycles rename is squashing
70 system.cpu.rename.IdleCycles 11622 # Number of cycles rename is idle
71 system.cpu.rename.BlockCycles 225 # Number of cycles rename is blocking
72 system.cpu.rename.serializeStallCycles 6687 # count of cycles rename stalled for serializing inst
73 system.cpu.rename.RunCycles 7253 # Number of cycles rename is running
74 system.cpu.rename.UnblockCycles 455 # Number of cycles rename is unblocking
75 system.cpu.rename.RenamedInsts 22509 # Number of instructions processed by rename
76 system.cpu.rename.IQFullEvents 3 # Number of times rename has blocked due to IQ full
77 system.cpu.rename.LSQFullEvents 135 # Number of times rename has blocked due to LSQ full
78 system.cpu.rename.RenamedOperands 20189 # Number of destination operands rename has renamed
79 system.cpu.rename.RenameLookups 41765 # Number of register rename lookups that rename has made
80 system.cpu.rename.int_rename_lookups 41765 # Number of integer rename lookups
81 system.cpu.rename.CommittedMaps 13832 # Number of HB maps that are committed
82 system.cpu.rename.UndoneMaps 6357 # Number of HB maps that are undone due to squashing
83 system.cpu.rename.serializingInsts 639 # count of serializing insts renamed
84 system.cpu.rename.tempSerializingInsts 633 # count of temporary serializing insts renamed
85 system.cpu.rename.skidInsts 2443 # count of insts added to the skid buffer
86 system.cpu.memDep0.insertedLoads 3114 # Number of loads inserted to the mem dependence unit.
87 system.cpu.memDep0.insertedStores 1976 # Number of stores inserted to the mem dependence unit.
88 system.cpu.memDep0.conflictingLoads 4 # Number of conflicting loads.
89 system.cpu.memDep0.conflictingStores 0 # Number of conflicting stores.
90 system.cpu.iq.iqInstsAdded 19328 # Number of instructions added to the IQ (excludes non-spec)
91 system.cpu.iq.iqNonSpecInstsAdded 615 # Number of non-speculative instructions added to the IQ
92 system.cpu.iq.iqInstsIssued 18581 # Number of instructions issued
93 system.cpu.iq.iqSquashedInstsIssued 81 # Number of squashed instructions issued
94 system.cpu.iq.iqSquashedInstsExamined 4856 # Number of squashed instructions iterated over during squash; mainly for profiling
95 system.cpu.iq.iqSquashedOperandsExamined 3975 # Number of squashed operands that are examined and possibly removed from graph
96 system.cpu.iq.iqSquashedNonSpecRemoved 140 # Number of squashed non-spec instructions that were removed
97 system.cpu.iq.issued_per_cycle::samples 27606 # Number of insts issued each cycle
98 system.cpu.iq.issued_per_cycle::mean 0.673078 # Number of insts issued each cycle
99 system.cpu.iq.issued_per_cycle::stdev 1.254278 # Number of insts issued each cycle
100 system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
101 system.cpu.iq.issued_per_cycle::0 19117 69.25% 69.25% # Number of insts issued each cycle
102 system.cpu.iq.issued_per_cycle::1 3446 12.48% 81.73% # Number of insts issued each cycle
103 system.cpu.iq.issued_per_cycle::2 2219 8.04% 89.77% # Number of insts issued each cycle
104 system.cpu.iq.issued_per_cycle::3 1536 5.56% 95.33% # Number of insts issued each cycle
105 system.cpu.iq.issued_per_cycle::4 657 2.38% 97.71% # Number of insts issued each cycle
106 system.cpu.iq.issued_per_cycle::5 384 1.39% 99.11% # Number of insts issued each cycle
107 system.cpu.iq.issued_per_cycle::6 197 0.71% 99.82% # Number of insts issued each cycle
108 system.cpu.iq.issued_per_cycle::7 41 0.15% 99.97% # Number of insts issued each cycle
109 system.cpu.iq.issued_per_cycle::8 9 0.03% 100.00% # Number of insts issued each cycle
110 system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
111 system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
112 system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
113 system.cpu.iq.issued_per_cycle::total 27606 # Number of insts issued each cycle
114 system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
115 system.cpu.iq.fu_full::IntAlu 35 25.18% 25.18% # attempts to use FU when none available
116 system.cpu.iq.fu_full::IntMult 0 0.00% 25.18% # attempts to use FU when none available
117 system.cpu.iq.fu_full::IntDiv 0 0.00% 25.18% # attempts to use FU when none available
118 system.cpu.iq.fu_full::FloatAdd 0 0.00% 25.18% # attempts to use FU when none available
119 system.cpu.iq.fu_full::FloatCmp 0 0.00% 25.18% # attempts to use FU when none available
120 system.cpu.iq.fu_full::FloatCvt 0 0.00% 25.18% # attempts to use FU when none available
121 system.cpu.iq.fu_full::FloatMult 0 0.00% 25.18% # attempts to use FU when none available
122 system.cpu.iq.fu_full::FloatDiv 0 0.00% 25.18% # attempts to use FU when none available
123 system.cpu.iq.fu_full::FloatSqrt 0 0.00% 25.18% # attempts to use FU when none available
124 system.cpu.iq.fu_full::SimdAdd 0 0.00% 25.18% # attempts to use FU when none available
125 system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 25.18% # attempts to use FU when none available
126 system.cpu.iq.fu_full::SimdAlu 0 0.00% 25.18% # attempts to use FU when none available
127 system.cpu.iq.fu_full::SimdCmp 0 0.00% 25.18% # attempts to use FU when none available
128 system.cpu.iq.fu_full::SimdCvt 0 0.00% 25.18% # attempts to use FU when none available
129 system.cpu.iq.fu_full::SimdMisc 0 0.00% 25.18% # attempts to use FU when none available
130 system.cpu.iq.fu_full::SimdMult 0 0.00% 25.18% # attempts to use FU when none available
131 system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 25.18% # attempts to use FU when none available
132 system.cpu.iq.fu_full::SimdShift 0 0.00% 25.18% # attempts to use FU when none available
133 system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 25.18% # attempts to use FU when none available
134 system.cpu.iq.fu_full::SimdSqrt 0 0.00% 25.18% # attempts to use FU when none available
135 system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 25.18% # attempts to use FU when none available
136 system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 25.18% # attempts to use FU when none available
137 system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 25.18% # attempts to use FU when none available
138 system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 25.18% # attempts to use FU when none available
139 system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 25.18% # attempts to use FU when none available
140 system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 25.18% # attempts to use FU when none available
141 system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 25.18% # attempts to use FU when none available
142 system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 25.18% # attempts to use FU when none available
143 system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 25.18% # attempts to use FU when none available
144 system.cpu.iq.fu_full::MemRead 26 18.71% 43.88% # attempts to use FU when none available
145 system.cpu.iq.fu_full::MemWrite 78 56.12% 100.00% # attempts to use FU when none available
146 system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
147 system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
148 system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
149 system.cpu.iq.FU_type_0::IntAlu 13779 74.16% 74.16% # Type of FU issued
150 system.cpu.iq.FU_type_0::IntMult 0 0.00% 74.16% # Type of FU issued
151 system.cpu.iq.FU_type_0::IntDiv 0 0.00% 74.16% # Type of FU issued
152 system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 74.16% # Type of FU issued
153 system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 74.16% # Type of FU issued
154 system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 74.16% # Type of FU issued
155 system.cpu.iq.FU_type_0::FloatMult 0 0.00% 74.16% # Type of FU issued
156 system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 74.16% # Type of FU issued
157 system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 74.16% # Type of FU issued
158 system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 74.16% # Type of FU issued
159 system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 74.16% # Type of FU issued
160 system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 74.16% # Type of FU issued
161 system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 74.16% # Type of FU issued
162 system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 74.16% # Type of FU issued
163 system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 74.16% # Type of FU issued
164 system.cpu.iq.FU_type_0::SimdMult 0 0.00% 74.16% # Type of FU issued
165 system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 74.16% # Type of FU issued
166 system.cpu.iq.FU_type_0::SimdShift 0 0.00% 74.16% # Type of FU issued
167 system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 74.16% # Type of FU issued
168 system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 74.16% # Type of FU issued
169 system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 74.16% # Type of FU issued
170 system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 74.16% # Type of FU issued
171 system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 74.16% # Type of FU issued
172 system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 74.16% # Type of FU issued
173 system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 74.16% # Type of FU issued
174 system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 74.16% # Type of FU issued
175 system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 74.16% # Type of FU issued
176 system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 74.16% # Type of FU issued
177 system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 74.16% # Type of FU issued
178 system.cpu.iq.FU_type_0::MemRead 2952 15.89% 90.04% # Type of FU issued
179 system.cpu.iq.FU_type_0::MemWrite 1850 9.96% 100.00% # Type of FU issued
180 system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
181 system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
182 system.cpu.iq.FU_type_0::total 18581 # Type of FU issued
183 system.cpu.iq.rate 0.512876 # Inst issue rate
184 system.cpu.iq.fu_busy_cnt 139 # FU busy when requested
185 system.cpu.iq.fu_busy_rate 0.007481 # FU busy rate (busy events/executed inst)
186 system.cpu.iq.int_inst_queue_reads 64988 # Number of integer instruction queue reads
187 system.cpu.iq.int_inst_queue_writes 24825 # Number of integer instruction queue writes
188 system.cpu.iq.int_inst_queue_wakeup_accesses 17429 # Number of integer instruction queue wakeup accesses
189 system.cpu.iq.fp_inst_queue_reads 0 # Number of floating instruction queue reads
190 system.cpu.iq.fp_inst_queue_writes 0 # Number of floating instruction queue writes
191 system.cpu.iq.fp_inst_queue_wakeup_accesses 0 # Number of floating instruction queue wakeup accesses
192 system.cpu.iq.int_alu_accesses 18720 # Number of integer alu accesses
193 system.cpu.iq.fp_alu_accesses 0 # Number of floating point alu accesses
194 system.cpu.iew.lsq.thread0.forwLoads 26 # Number of loads that had data forwarded from stores
195 system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
196 system.cpu.iew.lsq.thread0.squashedLoads 888 # Number of loads squashed
197 system.cpu.iew.lsq.thread0.ignoredResponses 2 # Number of memory responses ignored because the instruction is squashed
198 system.cpu.iew.lsq.thread0.memOrderViolation 27 # Number of memory ordering violations
199 system.cpu.iew.lsq.thread0.squashedStores 528 # Number of stores squashed
200 system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
201 system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
202 system.cpu.iew.lsq.thread0.rescheduledLoads 1 # Number of loads that were rescheduled
203 system.cpu.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
204 system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
205 system.cpu.iew.iewSquashCycles 1364 # Number of cycles IEW is squashing
206 system.cpu.iew.iewBlockCycles 96 # Number of cycles IEW is blocking
207 system.cpu.iew.iewUnblockCycles 10 # Number of cycles IEW is unblocking
208 system.cpu.iew.iewDispatchedInsts 21045 # Number of instructions dispatched to IQ
209 system.cpu.iew.iewDispSquashedInsts 247 # Number of squashed instructions skipped by dispatch
210 system.cpu.iew.iewDispLoadInsts 3114 # Number of dispatched load instructions
211 system.cpu.iew.iewDispStoreInsts 1976 # Number of dispatched store instructions
212 system.cpu.iew.iewDispNonSpecInsts 615 # Number of dispatched non-speculative instructions
213 system.cpu.iew.iewIQFullEvents 2 # Number of times the IQ has become full, causing a stall
214 system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
215 system.cpu.iew.memOrderViolationEvents 27 # Number of memory order violations
216 system.cpu.iew.predictedTakenIncorrect 371 # Number of branches that were predicted taken incorrectly
217 system.cpu.iew.predictedNotTakenIncorrect 573 # Number of branches that were predicted not taken incorrectly
218 system.cpu.iew.branchMispredicts 944 # Number of branch mispredicts detected at execute
219 system.cpu.iew.iewExecutedInsts 17855 # Number of executed instructions
220 system.cpu.iew.iewExecLoadInsts 2862 # Number of load instructions executed
221 system.cpu.iew.iewExecSquashedInsts 726 # Number of squashed instructions skipped in execute
222 system.cpu.iew.exec_swp 0 # number of swp insts executed
223 system.cpu.iew.exec_nop 1102 # number of nop insts executed
224 system.cpu.iew.exec_refs 4620 # number of memory reference insts executed
225 system.cpu.iew.exec_branches 3963 # Number of branches executed
226 system.cpu.iew.exec_stores 1758 # Number of stores executed
227 system.cpu.iew.exec_rate 0.492837 # Inst execution rate
228 system.cpu.iew.wb_sent 17592 # cumulative count of insts sent to commit
229 system.cpu.iew.wb_count 17429 # cumulative count of insts written-back
230 system.cpu.iew.wb_producers 8123 # num instructions producing a value
231 system.cpu.iew.wb_consumers 9726 # num instructions consuming a value
232 system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
233 system.cpu.iew.wb_rate 0.481079 # insts written-back per cycle
234 system.cpu.iew.wb_fanout 0.835184 # average fanout of values written-back
235 system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
236 system.cpu.commit.commitCommittedInsts 15175 # The number of committed instructions
237 system.cpu.commit.commitSquashedInsts 5794 # The number of squashed insts skipped by commit
238 system.cpu.commit.commitNonSpecStalls 475 # The number of times commit has been forced to stall to communicate backwards
239 system.cpu.commit.branchMispredicts 847 # The number of times a branch was mispredicted
240 system.cpu.commit.committed_per_cycle::samples 26259 # Number of insts commited each cycle
241 system.cpu.commit.committed_per_cycle::mean 0.577897 # Number of insts commited each cycle
242 system.cpu.commit.committed_per_cycle::stdev 1.280480 # Number of insts commited each cycle
243 system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
244 system.cpu.commit.committed_per_cycle::0 19069 72.62% 72.62% # Number of insts commited each cycle
245 system.cpu.commit.committed_per_cycle::1 3994 15.21% 87.83% # Number of insts commited each cycle
246 system.cpu.commit.committed_per_cycle::2 1208 4.60% 92.43% # Number of insts commited each cycle
247 system.cpu.commit.committed_per_cycle::3 790 3.01% 95.44% # Number of insts commited each cycle
248 system.cpu.commit.committed_per_cycle::4 369 1.41% 96.84% # Number of insts commited each cycle
249 system.cpu.commit.committed_per_cycle::5 322 1.23% 98.07% # Number of insts commited each cycle
250 system.cpu.commit.committed_per_cycle::6 345 1.31% 99.38% # Number of insts commited each cycle
251 system.cpu.commit.committed_per_cycle::7 57 0.22% 99.60% # Number of insts commited each cycle
252 system.cpu.commit.committed_per_cycle::8 105 0.40% 100.00% # Number of insts commited each cycle
253 system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
254 system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
255 system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
256 system.cpu.commit.committed_per_cycle::total 26259 # Number of insts commited each cycle
257 system.cpu.commit.count 15175 # Number of instructions committed
258 system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
259 system.cpu.commit.refs 3674 # Number of memory references committed
260 system.cpu.commit.loads 2226 # Number of loads committed
261 system.cpu.commit.membars 0 # Number of memory barriers committed
262 system.cpu.commit.branches 3359 # Number of branches committed
263 system.cpu.commit.fp_insts 0 # Number of committed floating point instructions.
264 system.cpu.commit.int_insts 12186 # Number of committed integer instructions.
265 system.cpu.commit.function_calls 187 # Number of function calls committed.
266 system.cpu.commit.bw_lim_events 105 # number cycles where commit BW limit reached
267 system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
268 system.cpu.rob.rob_reads 46300 # The number of ROB reads
269 system.cpu.rob.rob_writes 43308 # The number of ROB writes
270 system.cpu.timesIdled 181 # Number of times that the entire CPU went into an idle state and unscheduled itself
271 system.cpu.idleCycles 8623 # Total number of cycles that the CPU has spent unscheduled due to idling
272 system.cpu.committedInsts 14449 # Number of Instructions Simulated
273 system.cpu.committedInsts_total 14449 # Number of Instructions Simulated
274 system.cpu.cpi 2.507371 # CPI: Cycles Per Instruction
275 system.cpu.cpi_total 2.507371 # CPI: Total CPI of All Threads
276 system.cpu.ipc 0.398824 # IPC: Instructions Per Cycle
277 system.cpu.ipc_total 0.398824 # IPC: Total IPC of All Threads
278 system.cpu.int_regfile_reads 28557 # number of integer regfile reads
279 system.cpu.int_regfile_writes 15938 # number of integer regfile writes
280 system.cpu.misc_regfile_reads 6251 # number of misc regfile reads
281 system.cpu.misc_regfile_writes 569 # number of misc regfile writes
282 system.cpu.icache.replacements 0 # number of replacements
283 system.cpu.icache.tagsinuse 193.216525 # Cycle average of tags in use
284 system.cpu.icache.total_refs 4151 # Total number of references to valid blocks.
285 system.cpu.icache.sampled_refs 332 # Sample count of references to valid blocks.
286 system.cpu.icache.avg_refs 12.503012 # Average number of references to valid blocks.
287 system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
288 system.cpu.icache.occ_blocks::0 193.216525 # Average occupied blocks per context
289 system.cpu.icache.occ_percent::0 0.094344 # Average percentage of cache occupancy
290 system.cpu.icache.ReadReq_hits 4151 # number of ReadReq hits
291 system.cpu.icache.demand_hits 4151 # number of demand (read+write) hits
292 system.cpu.icache.overall_hits 4151 # number of overall hits
293 system.cpu.icache.ReadReq_misses 457 # number of ReadReq misses
294 system.cpu.icache.demand_misses 457 # number of demand (read+write) misses
295 system.cpu.icache.overall_misses 457 # number of overall misses
296 system.cpu.icache.ReadReq_miss_latency 15956000 # number of ReadReq miss cycles
297 system.cpu.icache.demand_miss_latency 15956000 # number of demand (read+write) miss cycles
298 system.cpu.icache.overall_miss_latency 15956000 # number of overall miss cycles
299 system.cpu.icache.ReadReq_accesses 4608 # number of ReadReq accesses(hits+misses)
300 system.cpu.icache.demand_accesses 4608 # number of demand (read+write) accesses
301 system.cpu.icache.overall_accesses 4608 # number of overall (read+write) accesses
302 system.cpu.icache.ReadReq_miss_rate 0.099175 # miss rate for ReadReq accesses
303 system.cpu.icache.demand_miss_rate 0.099175 # miss rate for demand accesses
304 system.cpu.icache.overall_miss_rate 0.099175 # miss rate for overall accesses
305 system.cpu.icache.ReadReq_avg_miss_latency 34914.660832 # average ReadReq miss latency
306 system.cpu.icache.demand_avg_miss_latency 34914.660832 # average overall miss latency
307 system.cpu.icache.overall_avg_miss_latency 34914.660832 # average overall miss latency
308 system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
309 system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
310 system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
311 system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
312 system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
313 system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
314 system.cpu.icache.fast_writes 0 # number of fast writes performed
315 system.cpu.icache.cache_copies 0 # number of cache copies performed
316 system.cpu.icache.writebacks 0 # number of writebacks
317 system.cpu.icache.ReadReq_mshr_hits 125 # number of ReadReq MSHR hits
318 system.cpu.icache.demand_mshr_hits 125 # number of demand (read+write) MSHR hits
319 system.cpu.icache.overall_mshr_hits 125 # number of overall MSHR hits
320 system.cpu.icache.ReadReq_mshr_misses 332 # number of ReadReq MSHR misses
321 system.cpu.icache.demand_mshr_misses 332 # number of demand (read+write) MSHR misses
322 system.cpu.icache.overall_mshr_misses 332 # number of overall MSHR misses
323 system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
324 system.cpu.icache.ReadReq_mshr_miss_latency 11653500 # number of ReadReq MSHR miss cycles
325 system.cpu.icache.demand_mshr_miss_latency 11653500 # number of demand (read+write) MSHR miss cycles
326 system.cpu.icache.overall_mshr_miss_latency 11653500 # number of overall MSHR miss cycles
327 system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
328 system.cpu.icache.ReadReq_mshr_miss_rate 0.072049 # mshr miss rate for ReadReq accesses
329 system.cpu.icache.demand_mshr_miss_rate 0.072049 # mshr miss rate for demand accesses
330 system.cpu.icache.overall_mshr_miss_rate 0.072049 # mshr miss rate for overall accesses
331 system.cpu.icache.ReadReq_avg_mshr_miss_latency 35100.903614 # average ReadReq mshr miss latency
332 system.cpu.icache.demand_avg_mshr_miss_latency 35100.903614 # average overall mshr miss latency
333 system.cpu.icache.overall_avg_mshr_miss_latency 35100.903614 # average overall mshr miss latency
334 system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
335 system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
336 system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
337 system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
338 system.cpu.dcache.replacements 0 # number of replacements
339 system.cpu.dcache.tagsinuse 102.149831 # Cycle average of tags in use
340 system.cpu.dcache.total_refs 3712 # Total number of references to valid blocks.
341 system.cpu.dcache.sampled_refs 146 # Sample count of references to valid blocks.
342 system.cpu.dcache.avg_refs 25.424658 # Average number of references to valid blocks.
343 system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
344 system.cpu.dcache.occ_blocks::0 102.149831 # Average occupied blocks per context
345 system.cpu.dcache.occ_percent::0 0.024939 # Average percentage of cache occupancy
346 system.cpu.dcache.ReadReq_hits 2672 # number of ReadReq hits
347 system.cpu.dcache.WriteReq_hits 1034 # number of WriteReq hits
348 system.cpu.dcache.SwapReq_hits 6 # number of SwapReq hits
349 system.cpu.dcache.demand_hits 3706 # number of demand (read+write) hits
350 system.cpu.dcache.overall_hits 3706 # number of overall hits
351 system.cpu.dcache.ReadReq_misses 114 # number of ReadReq misses
352 system.cpu.dcache.WriteReq_misses 408 # number of WriteReq misses
353 system.cpu.dcache.demand_misses 522 # number of demand (read+write) misses
354 system.cpu.dcache.overall_misses 522 # number of overall misses
355 system.cpu.dcache.ReadReq_miss_latency 3994500 # number of ReadReq miss cycles
356 system.cpu.dcache.WriteReq_miss_latency 14649500 # number of WriteReq miss cycles
357 system.cpu.dcache.demand_miss_latency 18644000 # number of demand (read+write) miss cycles
358 system.cpu.dcache.overall_miss_latency 18644000 # number of overall miss cycles
359 system.cpu.dcache.ReadReq_accesses 2786 # number of ReadReq accesses(hits+misses)
360 system.cpu.dcache.WriteReq_accesses 1442 # number of WriteReq accesses(hits+misses)
361 system.cpu.dcache.SwapReq_accesses 6 # number of SwapReq accesses(hits+misses)
362 system.cpu.dcache.demand_accesses 4228 # number of demand (read+write) accesses
363 system.cpu.dcache.overall_accesses 4228 # number of overall (read+write) accesses
364 system.cpu.dcache.ReadReq_miss_rate 0.040919 # miss rate for ReadReq accesses
365 system.cpu.dcache.WriteReq_miss_rate 0.282940 # miss rate for WriteReq accesses
366 system.cpu.dcache.demand_miss_rate 0.123463 # miss rate for demand accesses
367 system.cpu.dcache.overall_miss_rate 0.123463 # miss rate for overall accesses
368 system.cpu.dcache.ReadReq_avg_miss_latency 35039.473684 # average ReadReq miss latency
369 system.cpu.dcache.WriteReq_avg_miss_latency 35905.637255 # average WriteReq miss latency
370 system.cpu.dcache.demand_avg_miss_latency 35716.475096 # average overall miss latency
371 system.cpu.dcache.overall_avg_miss_latency 35716.475096 # average overall miss latency
372 system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
373 system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
374 system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
375 system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
376 system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
377 system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
378 system.cpu.dcache.fast_writes 0 # number of fast writes performed
379 system.cpu.dcache.cache_copies 0 # number of cache copies performed
380 system.cpu.dcache.writebacks 0 # number of writebacks
381 system.cpu.dcache.ReadReq_mshr_hits 51 # number of ReadReq MSHR hits
382 system.cpu.dcache.WriteReq_mshr_hits 325 # number of WriteReq MSHR hits
383 system.cpu.dcache.demand_mshr_hits 376 # number of demand (read+write) MSHR hits
384 system.cpu.dcache.overall_mshr_hits 376 # number of overall MSHR hits
385 system.cpu.dcache.ReadReq_mshr_misses 63 # number of ReadReq MSHR misses
386 system.cpu.dcache.WriteReq_mshr_misses 83 # number of WriteReq MSHR misses
387 system.cpu.dcache.demand_mshr_misses 146 # number of demand (read+write) MSHR misses
388 system.cpu.dcache.overall_mshr_misses 146 # number of overall MSHR misses
389 system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
390 system.cpu.dcache.ReadReq_mshr_miss_latency 2241500 # number of ReadReq MSHR miss cycles
391 system.cpu.dcache.WriteReq_mshr_miss_latency 2985000 # number of WriteReq MSHR miss cycles
392 system.cpu.dcache.demand_mshr_miss_latency 5226500 # number of demand (read+write) MSHR miss cycles
393 system.cpu.dcache.overall_mshr_miss_latency 5226500 # number of overall MSHR miss cycles
394 system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
395 system.cpu.dcache.ReadReq_mshr_miss_rate 0.022613 # mshr miss rate for ReadReq accesses
396 system.cpu.dcache.WriteReq_mshr_miss_rate 0.057559 # mshr miss rate for WriteReq accesses
397 system.cpu.dcache.demand_mshr_miss_rate 0.034532 # mshr miss rate for demand accesses
398 system.cpu.dcache.overall_mshr_miss_rate 0.034532 # mshr miss rate for overall accesses
399 system.cpu.dcache.ReadReq_avg_mshr_miss_latency 35579.365079 # average ReadReq mshr miss latency
400 system.cpu.dcache.WriteReq_avg_mshr_miss_latency 35963.855422 # average WriteReq mshr miss latency
401 system.cpu.dcache.demand_avg_mshr_miss_latency 35797.945205 # average overall mshr miss latency
402 system.cpu.dcache.overall_avg_mshr_miss_latency 35797.945205 # average overall mshr miss latency
403 system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
404 system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
405 system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
406 system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
407 system.cpu.l2cache.replacements 0 # number of replacements
408 system.cpu.l2cache.tagsinuse 228.374360 # Cycle average of tags in use
409 system.cpu.l2cache.total_refs 2 # Total number of references to valid blocks.
410 system.cpu.l2cache.sampled_refs 393 # Sample count of references to valid blocks.
411 system.cpu.l2cache.avg_refs 0.005089 # Average number of references to valid blocks.
412 system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
413 system.cpu.l2cache.occ_blocks::0 228.374360 # Average occupied blocks per context
414 system.cpu.l2cache.occ_percent::0 0.006969 # Average percentage of cache occupancy
415 system.cpu.l2cache.ReadReq_hits 2 # number of ReadReq hits
416 system.cpu.l2cache.demand_hits 2 # number of demand (read+write) hits
417 system.cpu.l2cache.overall_hits 2 # number of overall hits
418 system.cpu.l2cache.ReadReq_misses 393 # number of ReadReq misses
419 system.cpu.l2cache.ReadExReq_misses 83 # number of ReadExReq misses
420 system.cpu.l2cache.demand_misses 476 # number of demand (read+write) misses
421 system.cpu.l2cache.overall_misses 476 # number of overall misses
422 system.cpu.l2cache.ReadReq_miss_latency 13475000 # number of ReadReq miss cycles
423 system.cpu.l2cache.ReadExReq_miss_latency 2872000 # number of ReadExReq miss cycles
424 system.cpu.l2cache.demand_miss_latency 16347000 # number of demand (read+write) miss cycles
425 system.cpu.l2cache.overall_miss_latency 16347000 # number of overall miss cycles
426 system.cpu.l2cache.ReadReq_accesses 395 # number of ReadReq accesses(hits+misses)
427 system.cpu.l2cache.ReadExReq_accesses 83 # number of ReadExReq accesses(hits+misses)
428 system.cpu.l2cache.demand_accesses 478 # number of demand (read+write) accesses
429 system.cpu.l2cache.overall_accesses 478 # number of overall (read+write) accesses
430 system.cpu.l2cache.ReadReq_miss_rate 0.994937 # miss rate for ReadReq accesses
431 system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
432 system.cpu.l2cache.demand_miss_rate 0.995816 # miss rate for demand accesses
433 system.cpu.l2cache.overall_miss_rate 0.995816 # miss rate for overall accesses
434 system.cpu.l2cache.ReadReq_avg_miss_latency 34287.531807 # average ReadReq miss latency
435 system.cpu.l2cache.ReadExReq_avg_miss_latency 34602.409639 # average ReadExReq miss latency
436 system.cpu.l2cache.demand_avg_miss_latency 34342.436975 # average overall miss latency
437 system.cpu.l2cache.overall_avg_miss_latency 34342.436975 # average overall miss latency
438 system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
439 system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
440 system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
441 system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
442 system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
443 system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
444 system.cpu.l2cache.fast_writes 0 # number of fast writes performed
445 system.cpu.l2cache.cache_copies 0 # number of cache copies performed
446 system.cpu.l2cache.writebacks 0 # number of writebacks
447 system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
448 system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
449 system.cpu.l2cache.ReadReq_mshr_misses 393 # number of ReadReq MSHR misses
450 system.cpu.l2cache.ReadExReq_mshr_misses 83 # number of ReadExReq MSHR misses
451 system.cpu.l2cache.demand_mshr_misses 476 # number of demand (read+write) MSHR misses
452 system.cpu.l2cache.overall_mshr_misses 476 # number of overall MSHR misses
453 system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
454 system.cpu.l2cache.ReadReq_mshr_miss_latency 12215000 # number of ReadReq MSHR miss cycles
455 system.cpu.l2cache.ReadExReq_mshr_miss_latency 2608500 # number of ReadExReq MSHR miss cycles
456 system.cpu.l2cache.demand_mshr_miss_latency 14823500 # number of demand (read+write) MSHR miss cycles
457 system.cpu.l2cache.overall_mshr_miss_latency 14823500 # number of overall MSHR miss cycles
458 system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
459 system.cpu.l2cache.ReadReq_mshr_miss_rate 0.994937 # mshr miss rate for ReadReq accesses
460 system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
461 system.cpu.l2cache.demand_mshr_miss_rate 0.995816 # mshr miss rate for demand accesses
462 system.cpu.l2cache.overall_mshr_miss_rate 0.995816 # mshr miss rate for overall accesses
463 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31081.424936 # average ReadReq mshr miss latency
464 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31427.710843 # average ReadExReq mshr miss latency
465 system.cpu.l2cache.demand_avg_mshr_miss_latency 31141.806723 # average overall mshr miss latency
466 system.cpu.l2cache.overall_avg_mshr_miss_latency 31141.806723 # average overall mshr miss latency
467 system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
468 system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
469 system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
470 system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
471
472 ---------- End Simulation Statistics ----------