intel/drm: Pull in the i915 fence array API
[mesa.git] / include / drm-uapi / i915_drm.h
1 /*
2 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial portions
15 * of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
18 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
20 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
21 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
22 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
23 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
25 */
26
27 #ifndef _I915_DRM_H_
28 #define _I915_DRM_H_
29
30 #include "drm.h"
31
32 #if defined(__cplusplus)
33 extern "C" {
34 #endif
35
36 /* Please note that modifications to all structs defined here are
37 * subject to backwards-compatibility constraints.
38 */
39
40 /**
41 * DOC: uevents generated by i915 on it's device node
42 *
43 * I915_L3_PARITY_UEVENT - Generated when the driver receives a parity mismatch
44 * event from the gpu l3 cache. Additional information supplied is ROW,
45 * BANK, SUBBANK, SLICE of the affected cacheline. Userspace should keep
46 * track of these events and if a specific cache-line seems to have a
47 * persistent error remap it with the l3 remapping tool supplied in
48 * intel-gpu-tools. The value supplied with the event is always 1.
49 *
50 * I915_ERROR_UEVENT - Generated upon error detection, currently only via
51 * hangcheck. The error detection event is a good indicator of when things
52 * began to go badly. The value supplied with the event is a 1 upon error
53 * detection, and a 0 upon reset completion, signifying no more error
54 * exists. NOTE: Disabling hangcheck or reset via module parameter will
55 * cause the related events to not be seen.
56 *
57 * I915_RESET_UEVENT - Event is generated just before an attempt to reset the
58 * the GPU. The value supplied with the event is always 1. NOTE: Disable
59 * reset via module parameter will cause this event to not be seen.
60 */
61 #define I915_L3_PARITY_UEVENT "L3_PARITY_ERROR"
62 #define I915_ERROR_UEVENT "ERROR"
63 #define I915_RESET_UEVENT "RESET"
64
65 /*
66 * MOCS indexes used for GPU surfaces, defining the cacheability of the
67 * surface data and the coherency for this data wrt. CPU vs. GPU accesses.
68 */
69 enum i915_mocs_table_index {
70 /*
71 * Not cached anywhere, coherency between CPU and GPU accesses is
72 * guaranteed.
73 */
74 I915_MOCS_UNCACHED,
75 /*
76 * Cacheability and coherency controlled by the kernel automatically
77 * based on the DRM_I915_GEM_SET_CACHING IOCTL setting and the current
78 * usage of the surface (used for display scanout or not).
79 */
80 I915_MOCS_PTE,
81 /*
82 * Cached in all GPU caches available on the platform.
83 * Coherency between CPU and GPU accesses to the surface is not
84 * guaranteed without extra synchronization.
85 */
86 I915_MOCS_CACHED,
87 };
88
89 /* Each region is a minimum of 16k, and there are at most 255 of them.
90 */
91 #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
92 * of chars for next/prev indices */
93 #define I915_LOG_MIN_TEX_REGION_SIZE 14
94
95 typedef struct _drm_i915_init {
96 enum {
97 I915_INIT_DMA = 0x01,
98 I915_CLEANUP_DMA = 0x02,
99 I915_RESUME_DMA = 0x03
100 } func;
101 unsigned int mmio_offset;
102 int sarea_priv_offset;
103 unsigned int ring_start;
104 unsigned int ring_end;
105 unsigned int ring_size;
106 unsigned int front_offset;
107 unsigned int back_offset;
108 unsigned int depth_offset;
109 unsigned int w;
110 unsigned int h;
111 unsigned int pitch;
112 unsigned int pitch_bits;
113 unsigned int back_pitch;
114 unsigned int depth_pitch;
115 unsigned int cpp;
116 unsigned int chipset;
117 } drm_i915_init_t;
118
119 typedef struct _drm_i915_sarea {
120 struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
121 int last_upload; /* last time texture was uploaded */
122 int last_enqueue; /* last time a buffer was enqueued */
123 int last_dispatch; /* age of the most recently dispatched buffer */
124 int ctxOwner; /* last context to upload state */
125 int texAge;
126 int pf_enabled; /* is pageflipping allowed? */
127 int pf_active;
128 int pf_current_page; /* which buffer is being displayed? */
129 int perf_boxes; /* performance boxes to be displayed */
130 int width, height; /* screen size in pixels */
131
132 drm_handle_t front_handle;
133 int front_offset;
134 int front_size;
135
136 drm_handle_t back_handle;
137 int back_offset;
138 int back_size;
139
140 drm_handle_t depth_handle;
141 int depth_offset;
142 int depth_size;
143
144 drm_handle_t tex_handle;
145 int tex_offset;
146 int tex_size;
147 int log_tex_granularity;
148 int pitch;
149 int rotation; /* 0, 90, 180 or 270 */
150 int rotated_offset;
151 int rotated_size;
152 int rotated_pitch;
153 int virtualX, virtualY;
154
155 unsigned int front_tiled;
156 unsigned int back_tiled;
157 unsigned int depth_tiled;
158 unsigned int rotated_tiled;
159 unsigned int rotated2_tiled;
160
161 int pipeA_x;
162 int pipeA_y;
163 int pipeA_w;
164 int pipeA_h;
165 int pipeB_x;
166 int pipeB_y;
167 int pipeB_w;
168 int pipeB_h;
169
170 /* fill out some space for old userspace triple buffer */
171 drm_handle_t unused_handle;
172 __u32 unused1, unused2, unused3;
173
174 /* buffer object handles for static buffers. May change
175 * over the lifetime of the client.
176 */
177 __u32 front_bo_handle;
178 __u32 back_bo_handle;
179 __u32 unused_bo_handle;
180 __u32 depth_bo_handle;
181
182 } drm_i915_sarea_t;
183
184 /* due to userspace building against these headers we need some compat here */
185 #define planeA_x pipeA_x
186 #define planeA_y pipeA_y
187 #define planeA_w pipeA_w
188 #define planeA_h pipeA_h
189 #define planeB_x pipeB_x
190 #define planeB_y pipeB_y
191 #define planeB_w pipeB_w
192 #define planeB_h pipeB_h
193
194 /* Flags for perf_boxes
195 */
196 #define I915_BOX_RING_EMPTY 0x1
197 #define I915_BOX_FLIP 0x2
198 #define I915_BOX_WAIT 0x4
199 #define I915_BOX_TEXTURE_LOAD 0x8
200 #define I915_BOX_LOST_CONTEXT 0x10
201
202 /*
203 * i915 specific ioctls.
204 *
205 * The device specific ioctl range is [DRM_COMMAND_BASE, DRM_COMMAND_END) ie
206 * [0x40, 0xa0) (a0 is excluded). The numbers below are defined as offset
207 * against DRM_COMMAND_BASE and should be between [0x0, 0x60).
208 */
209 #define DRM_I915_INIT 0x00
210 #define DRM_I915_FLUSH 0x01
211 #define DRM_I915_FLIP 0x02
212 #define DRM_I915_BATCHBUFFER 0x03
213 #define DRM_I915_IRQ_EMIT 0x04
214 #define DRM_I915_IRQ_WAIT 0x05
215 #define DRM_I915_GETPARAM 0x06
216 #define DRM_I915_SETPARAM 0x07
217 #define DRM_I915_ALLOC 0x08
218 #define DRM_I915_FREE 0x09
219 #define DRM_I915_INIT_HEAP 0x0a
220 #define DRM_I915_CMDBUFFER 0x0b
221 #define DRM_I915_DESTROY_HEAP 0x0c
222 #define DRM_I915_SET_VBLANK_PIPE 0x0d
223 #define DRM_I915_GET_VBLANK_PIPE 0x0e
224 #define DRM_I915_VBLANK_SWAP 0x0f
225 #define DRM_I915_HWS_ADDR 0x11
226 #define DRM_I915_GEM_INIT 0x13
227 #define DRM_I915_GEM_EXECBUFFER 0x14
228 #define DRM_I915_GEM_PIN 0x15
229 #define DRM_I915_GEM_UNPIN 0x16
230 #define DRM_I915_GEM_BUSY 0x17
231 #define DRM_I915_GEM_THROTTLE 0x18
232 #define DRM_I915_GEM_ENTERVT 0x19
233 #define DRM_I915_GEM_LEAVEVT 0x1a
234 #define DRM_I915_GEM_CREATE 0x1b
235 #define DRM_I915_GEM_PREAD 0x1c
236 #define DRM_I915_GEM_PWRITE 0x1d
237 #define DRM_I915_GEM_MMAP 0x1e
238 #define DRM_I915_GEM_SET_DOMAIN 0x1f
239 #define DRM_I915_GEM_SW_FINISH 0x20
240 #define DRM_I915_GEM_SET_TILING 0x21
241 #define DRM_I915_GEM_GET_TILING 0x22
242 #define DRM_I915_GEM_GET_APERTURE 0x23
243 #define DRM_I915_GEM_MMAP_GTT 0x24
244 #define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
245 #define DRM_I915_GEM_MADVISE 0x26
246 #define DRM_I915_OVERLAY_PUT_IMAGE 0x27
247 #define DRM_I915_OVERLAY_ATTRS 0x28
248 #define DRM_I915_GEM_EXECBUFFER2 0x29
249 #define DRM_I915_GEM_EXECBUFFER2_WR DRM_I915_GEM_EXECBUFFER2
250 #define DRM_I915_GET_SPRITE_COLORKEY 0x2a
251 #define DRM_I915_SET_SPRITE_COLORKEY 0x2b
252 #define DRM_I915_GEM_WAIT 0x2c
253 #define DRM_I915_GEM_CONTEXT_CREATE 0x2d
254 #define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
255 #define DRM_I915_GEM_SET_CACHING 0x2f
256 #define DRM_I915_GEM_GET_CACHING 0x30
257 #define DRM_I915_REG_READ 0x31
258 #define DRM_I915_GET_RESET_STATS 0x32
259 #define DRM_I915_GEM_USERPTR 0x33
260 #define DRM_I915_GEM_CONTEXT_GETPARAM 0x34
261 #define DRM_I915_GEM_CONTEXT_SETPARAM 0x35
262 #define DRM_I915_PERF_OPEN 0x36
263
264 #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
265 #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
266 #define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
267 #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
268 #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
269 #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
270 #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
271 #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
272 #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
273 #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
274 #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
275 #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
276 #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
277 #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
278 #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
279 #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
280 #define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
281 #define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
282 #define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
283 #define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
284 #define DRM_IOCTL_I915_GEM_EXECBUFFER2_WR DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2_WR, struct drm_i915_gem_execbuffer2)
285 #define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
286 #define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
287 #define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
288 #define DRM_IOCTL_I915_GEM_SET_CACHING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching)
289 #define DRM_IOCTL_I915_GEM_GET_CACHING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
290 #define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
291 #define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
292 #define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
293 #define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
294 #define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
295 #define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
296 #define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
297 #define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
298 #define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
299 #define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
300 #define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
301 #define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
302 #define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
303 #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
304 #define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
305 #define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
306 #define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
307 #define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
308 #define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
309 #define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
310 #define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
311 #define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
312 #define DRM_IOCTL_I915_REG_READ DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
313 #define DRM_IOCTL_I915_GET_RESET_STATS DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GET_RESET_STATS, struct drm_i915_reset_stats)
314 #define DRM_IOCTL_I915_GEM_USERPTR DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_USERPTR, struct drm_i915_gem_userptr)
315 #define DRM_IOCTL_I915_GEM_CONTEXT_GETPARAM DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_GETPARAM, struct drm_i915_gem_context_param)
316 #define DRM_IOCTL_I915_GEM_CONTEXT_SETPARAM DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_SETPARAM, struct drm_i915_gem_context_param)
317 #define DRM_IOCTL_I915_PERF_OPEN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_OPEN, struct drm_i915_perf_open_param)
318
319 /* Allow drivers to submit batchbuffers directly to hardware, relying
320 * on the security mechanisms provided by hardware.
321 */
322 typedef struct drm_i915_batchbuffer {
323 int start; /* agp offset */
324 int used; /* nr bytes in use */
325 int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
326 int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
327 int num_cliprects; /* mulitpass with multiple cliprects? */
328 struct drm_clip_rect *cliprects; /* pointer to userspace cliprects */
329 } drm_i915_batchbuffer_t;
330
331 /* As above, but pass a pointer to userspace buffer which can be
332 * validated by the kernel prior to sending to hardware.
333 */
334 typedef struct _drm_i915_cmdbuffer {
335 char *buf; /* pointer to userspace command buffer */
336 int sz; /* nr bytes in buf */
337 int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
338 int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
339 int num_cliprects; /* mulitpass with multiple cliprects? */
340 struct drm_clip_rect *cliprects; /* pointer to userspace cliprects */
341 } drm_i915_cmdbuffer_t;
342
343 /* Userspace can request & wait on irq's:
344 */
345 typedef struct drm_i915_irq_emit {
346 int *irq_seq;
347 } drm_i915_irq_emit_t;
348
349 typedef struct drm_i915_irq_wait {
350 int irq_seq;
351 } drm_i915_irq_wait_t;
352
353 /* Ioctl to query kernel params:
354 */
355 #define I915_PARAM_IRQ_ACTIVE 1
356 #define I915_PARAM_ALLOW_BATCHBUFFER 2
357 #define I915_PARAM_LAST_DISPATCH 3
358 #define I915_PARAM_CHIPSET_ID 4
359 #define I915_PARAM_HAS_GEM 5
360 #define I915_PARAM_NUM_FENCES_AVAIL 6
361 #define I915_PARAM_HAS_OVERLAY 7
362 #define I915_PARAM_HAS_PAGEFLIPPING 8
363 #define I915_PARAM_HAS_EXECBUF2 9
364 #define I915_PARAM_HAS_BSD 10
365 #define I915_PARAM_HAS_BLT 11
366 #define I915_PARAM_HAS_RELAXED_FENCING 12
367 #define I915_PARAM_HAS_COHERENT_RINGS 13
368 #define I915_PARAM_HAS_EXEC_CONSTANTS 14
369 #define I915_PARAM_HAS_RELAXED_DELTA 15
370 #define I915_PARAM_HAS_GEN7_SOL_RESET 16
371 #define I915_PARAM_HAS_LLC 17
372 #define I915_PARAM_HAS_ALIASING_PPGTT 18
373 #define I915_PARAM_HAS_WAIT_TIMEOUT 19
374 #define I915_PARAM_HAS_SEMAPHORES 20
375 #define I915_PARAM_HAS_PRIME_VMAP_FLUSH 21
376 #define I915_PARAM_HAS_VEBOX 22
377 #define I915_PARAM_HAS_SECURE_BATCHES 23
378 #define I915_PARAM_HAS_PINNED_BATCHES 24
379 #define I915_PARAM_HAS_EXEC_NO_RELOC 25
380 #define I915_PARAM_HAS_EXEC_HANDLE_LUT 26
381 #define I915_PARAM_HAS_WT 27
382 #define I915_PARAM_CMD_PARSER_VERSION 28
383 #define I915_PARAM_HAS_COHERENT_PHYS_GTT 29
384 #define I915_PARAM_MMAP_VERSION 30
385 #define I915_PARAM_HAS_BSD2 31
386 #define I915_PARAM_REVISION 32
387 #define I915_PARAM_SUBSLICE_TOTAL 33
388 #define I915_PARAM_EU_TOTAL 34
389 #define I915_PARAM_HAS_GPU_RESET 35
390 #define I915_PARAM_HAS_RESOURCE_STREAMER 36
391 #define I915_PARAM_HAS_EXEC_SOFTPIN 37
392 #define I915_PARAM_HAS_POOLED_EU 38
393 #define I915_PARAM_MIN_EU_IN_POOL 39
394 #define I915_PARAM_MMAP_GTT_VERSION 40
395
396 /* Query whether DRM_I915_GEM_EXECBUFFER2 supports user defined execution
397 * priorities and the driver will attempt to execute batches in priority order.
398 */
399 #define I915_PARAM_HAS_SCHEDULER 41
400 #define I915_PARAM_HUC_STATUS 42
401
402 /* Query whether DRM_I915_GEM_EXECBUFFER2 supports the ability to opt-out of
403 * synchronisation with implicit fencing on individual objects.
404 * See EXEC_OBJECT_ASYNC.
405 */
406 #define I915_PARAM_HAS_EXEC_ASYNC 43
407
408 /* Query whether DRM_I915_GEM_EXECBUFFER2 supports explicit fence support -
409 * both being able to pass in a sync_file fd to wait upon before executing,
410 * and being able to return a new sync_file fd that is signaled when the
411 * current request is complete. See I915_EXEC_FENCE_IN and I915_EXEC_FENCE_OUT.
412 */
413 #define I915_PARAM_HAS_EXEC_FENCE 44
414
415 /* Query whether DRM_I915_GEM_EXECBUFFER2 supports the ability to capture
416 * user specified bufffers for post-mortem debugging of GPU hangs. See
417 * EXEC_OBJECT_CAPTURE.
418 */
419 #define I915_PARAM_HAS_EXEC_CAPTURE 45
420
421 #define I915_PARAM_SLICE_MASK 46
422
423 /* Assuming it's uniform for each slice, this queries the mask of subslices
424 * per-slice for this system.
425 */
426 #define I915_PARAM_SUBSLICE_MASK 47
427
428 /*
429 * Query whether DRM_I915_GEM_EXECBUFFER2 supports supplying the batch buffer
430 * as the first execobject as opposed to the last. See I915_EXEC_BATCH_FIRST.
431 */
432 #define I915_PARAM_HAS_EXEC_BATCH_FIRST 48
433
434 /* Query whether DRM_I915_GEM_EXECBUFFER2 supports supplying an array of
435 * drm_i915_gem_exec_fence structures. See I915_EXEC_FENCE_ARRAY.
436 */
437 #define I915_PARAM_HAS_EXEC_FENCE_ARRAY 49
438
439 typedef struct drm_i915_getparam {
440 __s32 param;
441 /*
442 * WARNING: Using pointers instead of fixed-size u64 means we need to write
443 * compat32 code. Don't repeat this mistake.
444 */
445 int *value;
446 } drm_i915_getparam_t;
447
448 /* Ioctl to set kernel params:
449 */
450 #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
451 #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
452 #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
453 #define I915_SETPARAM_NUM_USED_FENCES 4
454
455 typedef struct drm_i915_setparam {
456 int param;
457 int value;
458 } drm_i915_setparam_t;
459
460 /* A memory manager for regions of shared memory:
461 */
462 #define I915_MEM_REGION_AGP 1
463
464 typedef struct drm_i915_mem_alloc {
465 int region;
466 int alignment;
467 int size;
468 int *region_offset; /* offset from start of fb or agp */
469 } drm_i915_mem_alloc_t;
470
471 typedef struct drm_i915_mem_free {
472 int region;
473 int region_offset;
474 } drm_i915_mem_free_t;
475
476 typedef struct drm_i915_mem_init_heap {
477 int region;
478 int size;
479 int start;
480 } drm_i915_mem_init_heap_t;
481
482 /* Allow memory manager to be torn down and re-initialized (eg on
483 * rotate):
484 */
485 typedef struct drm_i915_mem_destroy_heap {
486 int region;
487 } drm_i915_mem_destroy_heap_t;
488
489 /* Allow X server to configure which pipes to monitor for vblank signals
490 */
491 #define DRM_I915_VBLANK_PIPE_A 1
492 #define DRM_I915_VBLANK_PIPE_B 2
493
494 typedef struct drm_i915_vblank_pipe {
495 int pipe;
496 } drm_i915_vblank_pipe_t;
497
498 /* Schedule buffer swap at given vertical blank:
499 */
500 typedef struct drm_i915_vblank_swap {
501 drm_drawable_t drawable;
502 enum drm_vblank_seq_type seqtype;
503 unsigned int sequence;
504 } drm_i915_vblank_swap_t;
505
506 typedef struct drm_i915_hws_addr {
507 __u64 addr;
508 } drm_i915_hws_addr_t;
509
510 struct drm_i915_gem_init {
511 /**
512 * Beginning offset in the GTT to be managed by the DRM memory
513 * manager.
514 */
515 __u64 gtt_start;
516 /**
517 * Ending offset in the GTT to be managed by the DRM memory
518 * manager.
519 */
520 __u64 gtt_end;
521 };
522
523 struct drm_i915_gem_create {
524 /**
525 * Requested size for the object.
526 *
527 * The (page-aligned) allocated size for the object will be returned.
528 */
529 __u64 size;
530 /**
531 * Returned handle for the object.
532 *
533 * Object handles are nonzero.
534 */
535 __u32 handle;
536 __u32 pad;
537 };
538
539 struct drm_i915_gem_pread {
540 /** Handle for the object being read. */
541 __u32 handle;
542 __u32 pad;
543 /** Offset into the object to read from */
544 __u64 offset;
545 /** Length of data to read */
546 __u64 size;
547 /**
548 * Pointer to write the data into.
549 *
550 * This is a fixed-size type for 32/64 compatibility.
551 */
552 __u64 data_ptr;
553 };
554
555 struct drm_i915_gem_pwrite {
556 /** Handle for the object being written to. */
557 __u32 handle;
558 __u32 pad;
559 /** Offset into the object to write to */
560 __u64 offset;
561 /** Length of data to write */
562 __u64 size;
563 /**
564 * Pointer to read the data from.
565 *
566 * This is a fixed-size type for 32/64 compatibility.
567 */
568 __u64 data_ptr;
569 };
570
571 struct drm_i915_gem_mmap {
572 /** Handle for the object being mapped. */
573 __u32 handle;
574 __u32 pad;
575 /** Offset in the object to map. */
576 __u64 offset;
577 /**
578 * Length of data to map.
579 *
580 * The value will be page-aligned.
581 */
582 __u64 size;
583 /**
584 * Returned pointer the data was mapped at.
585 *
586 * This is a fixed-size type for 32/64 compatibility.
587 */
588 __u64 addr_ptr;
589
590 /**
591 * Flags for extended behaviour.
592 *
593 * Added in version 2.
594 */
595 __u64 flags;
596 #define I915_MMAP_WC 0x1
597 };
598
599 struct drm_i915_gem_mmap_gtt {
600 /** Handle for the object being mapped. */
601 __u32 handle;
602 __u32 pad;
603 /**
604 * Fake offset to use for subsequent mmap call
605 *
606 * This is a fixed-size type for 32/64 compatibility.
607 */
608 __u64 offset;
609 };
610
611 struct drm_i915_gem_set_domain {
612 /** Handle for the object */
613 __u32 handle;
614
615 /** New read domains */
616 __u32 read_domains;
617
618 /** New write domain */
619 __u32 write_domain;
620 };
621
622 struct drm_i915_gem_sw_finish {
623 /** Handle for the object */
624 __u32 handle;
625 };
626
627 struct drm_i915_gem_relocation_entry {
628 /**
629 * Handle of the buffer being pointed to by this relocation entry.
630 *
631 * It's appealing to make this be an index into the mm_validate_entry
632 * list to refer to the buffer, but this allows the driver to create
633 * a relocation list for state buffers and not re-write it per
634 * exec using the buffer.
635 */
636 __u32 target_handle;
637
638 /**
639 * Value to be added to the offset of the target buffer to make up
640 * the relocation entry.
641 */
642 __u32 delta;
643
644 /** Offset in the buffer the relocation entry will be written into */
645 __u64 offset;
646
647 /**
648 * Offset value of the target buffer that the relocation entry was last
649 * written as.
650 *
651 * If the buffer has the same offset as last time, we can skip syncing
652 * and writing the relocation. This value is written back out by
653 * the execbuffer ioctl when the relocation is written.
654 */
655 __u64 presumed_offset;
656
657 /**
658 * Target memory domains read by this operation.
659 */
660 __u32 read_domains;
661
662 /**
663 * Target memory domains written by this operation.
664 *
665 * Note that only one domain may be written by the whole
666 * execbuffer operation, so that where there are conflicts,
667 * the application will get -EINVAL back.
668 */
669 __u32 write_domain;
670 };
671
672 /** @{
673 * Intel memory domains
674 *
675 * Most of these just align with the various caches in
676 * the system and are used to flush and invalidate as
677 * objects end up cached in different domains.
678 */
679 /** CPU cache */
680 #define I915_GEM_DOMAIN_CPU 0x00000001
681 /** Render cache, used by 2D and 3D drawing */
682 #define I915_GEM_DOMAIN_RENDER 0x00000002
683 /** Sampler cache, used by texture engine */
684 #define I915_GEM_DOMAIN_SAMPLER 0x00000004
685 /** Command queue, used to load batch buffers */
686 #define I915_GEM_DOMAIN_COMMAND 0x00000008
687 /** Instruction cache, used by shader programs */
688 #define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
689 /** Vertex address cache */
690 #define I915_GEM_DOMAIN_VERTEX 0x00000020
691 /** GTT domain - aperture and scanout */
692 #define I915_GEM_DOMAIN_GTT 0x00000040
693 /** WC domain - uncached access */
694 #define I915_GEM_DOMAIN_WC 0x00000080
695 /** @} */
696
697 struct drm_i915_gem_exec_object {
698 /**
699 * User's handle for a buffer to be bound into the GTT for this
700 * operation.
701 */
702 __u32 handle;
703
704 /** Number of relocations to be performed on this buffer */
705 __u32 relocation_count;
706 /**
707 * Pointer to array of struct drm_i915_gem_relocation_entry containing
708 * the relocations to be performed in this buffer.
709 */
710 __u64 relocs_ptr;
711
712 /** Required alignment in graphics aperture */
713 __u64 alignment;
714
715 /**
716 * Returned value of the updated offset of the object, for future
717 * presumed_offset writes.
718 */
719 __u64 offset;
720 };
721
722 struct drm_i915_gem_execbuffer {
723 /**
724 * List of buffers to be validated with their relocations to be
725 * performend on them.
726 *
727 * This is a pointer to an array of struct drm_i915_gem_validate_entry.
728 *
729 * These buffers must be listed in an order such that all relocations
730 * a buffer is performing refer to buffers that have already appeared
731 * in the validate list.
732 */
733 __u64 buffers_ptr;
734 __u32 buffer_count;
735
736 /** Offset in the batchbuffer to start execution from. */
737 __u32 batch_start_offset;
738 /** Bytes used in batchbuffer from batch_start_offset */
739 __u32 batch_len;
740 __u32 DR1;
741 __u32 DR4;
742 __u32 num_cliprects;
743 /** This is a struct drm_clip_rect *cliprects */
744 __u64 cliprects_ptr;
745 };
746
747 struct drm_i915_gem_exec_object2 {
748 /**
749 * User's handle for a buffer to be bound into the GTT for this
750 * operation.
751 */
752 __u32 handle;
753
754 /** Number of relocations to be performed on this buffer */
755 __u32 relocation_count;
756 /**
757 * Pointer to array of struct drm_i915_gem_relocation_entry containing
758 * the relocations to be performed in this buffer.
759 */
760 __u64 relocs_ptr;
761
762 /** Required alignment in graphics aperture */
763 __u64 alignment;
764
765 /**
766 * When the EXEC_OBJECT_PINNED flag is specified this is populated by
767 * the user with the GTT offset at which this object will be pinned.
768 * When the I915_EXEC_NO_RELOC flag is specified this must contain the
769 * presumed_offset of the object.
770 * During execbuffer2 the kernel populates it with the value of the
771 * current GTT offset of the object, for future presumed_offset writes.
772 */
773 __u64 offset;
774
775 #define EXEC_OBJECT_NEEDS_FENCE (1<<0)
776 #define EXEC_OBJECT_NEEDS_GTT (1<<1)
777 #define EXEC_OBJECT_WRITE (1<<2)
778 #define EXEC_OBJECT_SUPPORTS_48B_ADDRESS (1<<3)
779 #define EXEC_OBJECT_PINNED (1<<4)
780 #define EXEC_OBJECT_PAD_TO_SIZE (1<<5)
781 /* The kernel implicitly tracks GPU activity on all GEM objects, and
782 * synchronises operations with outstanding rendering. This includes
783 * rendering on other devices if exported via dma-buf. However, sometimes
784 * this tracking is too coarse and the user knows better. For example,
785 * if the object is split into non-overlapping ranges shared between different
786 * clients or engines (i.e. suballocating objects), the implicit tracking
787 * by kernel assumes that each operation affects the whole object rather
788 * than an individual range, causing needless synchronisation between clients.
789 * The kernel will also forgo any CPU cache flushes prior to rendering from
790 * the object as the client is expected to be also handling such domain
791 * tracking.
792 *
793 * The kernel maintains the implicit tracking in order to manage resources
794 * used by the GPU - this flag only disables the synchronisation prior to
795 * rendering with this object in this execbuf.
796 *
797 * Opting out of implicit synhronisation requires the user to do its own
798 * explicit tracking to avoid rendering corruption. See, for example,
799 * I915_PARAM_HAS_EXEC_FENCE to order execbufs and execute them asynchronously.
800 */
801 #define EXEC_OBJECT_ASYNC (1<<6)
802 /* Request that the contents of this execobject be copied into the error
803 * state upon a GPU hang involving this batch for post-mortem debugging.
804 * These buffers are recorded in no particular order as "user" in
805 * /sys/class/drm/cardN/error. Query I915_PARAM_HAS_EXEC_CAPTURE to see
806 * if the kernel supports this flag.
807 */
808 #define EXEC_OBJECT_CAPTURE (1<<7)
809 /* All remaining bits are MBZ and RESERVED FOR FUTURE USE */
810 #define __EXEC_OBJECT_UNKNOWN_FLAGS -(EXEC_OBJECT_CAPTURE<<1)
811 __u64 flags;
812
813 union {
814 __u64 rsvd1;
815 __u64 pad_to_size;
816 };
817 __u64 rsvd2;
818 };
819
820 struct drm_i915_gem_exec_fence {
821 /**
822 * User's handle for a dma-fence to wait on or signal.
823 */
824 __u32 handle;
825
826 #define I915_EXEC_FENCE_WAIT (1<<0)
827 #define I915_EXEC_FENCE_SIGNAL (1<<1)
828 __u32 flags;
829 };
830
831 struct drm_i915_gem_execbuffer2 {
832 /**
833 * List of gem_exec_object2 structs
834 */
835 __u64 buffers_ptr;
836 __u32 buffer_count;
837
838 /** Offset in the batchbuffer to start execution from. */
839 __u32 batch_start_offset;
840 /** Bytes used in batchbuffer from batch_start_offset */
841 __u32 batch_len;
842 __u32 DR1;
843 __u32 DR4;
844 __u32 num_cliprects;
845 /** This is a struct drm_clip_rect *cliprects if I915_EXEC_FENCE_ARRAY
846 * is not set. If I915_EXEC_FENCE_ARRAY is set, then this is a
847 * struct drm_i915_gem_exec_fence *fences.
848 */
849 __u64 cliprects_ptr;
850 #define I915_EXEC_RING_MASK (7<<0)
851 #define I915_EXEC_DEFAULT (0<<0)
852 #define I915_EXEC_RENDER (1<<0)
853 #define I915_EXEC_BSD (2<<0)
854 #define I915_EXEC_BLT (3<<0)
855 #define I915_EXEC_VEBOX (4<<0)
856
857 /* Used for switching the constants addressing mode on gen4+ RENDER ring.
858 * Gen6+ only supports relative addressing to dynamic state (default) and
859 * absolute addressing.
860 *
861 * These flags are ignored for the BSD and BLT rings.
862 */
863 #define I915_EXEC_CONSTANTS_MASK (3<<6)
864 #define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
865 #define I915_EXEC_CONSTANTS_ABSOLUTE (1<<6)
866 #define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
867 __u64 flags;
868 __u64 rsvd1; /* now used for context info */
869 __u64 rsvd2;
870 };
871
872 /** Resets the SO write offset registers for transform feedback on gen7. */
873 #define I915_EXEC_GEN7_SOL_RESET (1<<8)
874
875 /** Request a privileged ("secure") batch buffer. Note only available for
876 * DRM_ROOT_ONLY | DRM_MASTER processes.
877 */
878 #define I915_EXEC_SECURE (1<<9)
879
880 /** Inform the kernel that the batch is and will always be pinned. This
881 * negates the requirement for a workaround to be performed to avoid
882 * an incoherent CS (such as can be found on 830/845). If this flag is
883 * not passed, the kernel will endeavour to make sure the batch is
884 * coherent with the CS before execution. If this flag is passed,
885 * userspace assumes the responsibility for ensuring the same.
886 */
887 #define I915_EXEC_IS_PINNED (1<<10)
888
889 /** Provide a hint to the kernel that the command stream and auxiliary
890 * state buffers already holds the correct presumed addresses and so the
891 * relocation process may be skipped if no buffers need to be moved in
892 * preparation for the execbuffer.
893 */
894 #define I915_EXEC_NO_RELOC (1<<11)
895
896 /** Use the reloc.handle as an index into the exec object array rather
897 * than as the per-file handle.
898 */
899 #define I915_EXEC_HANDLE_LUT (1<<12)
900
901 /** Used for switching BSD rings on the platforms with two BSD rings */
902 #define I915_EXEC_BSD_SHIFT (13)
903 #define I915_EXEC_BSD_MASK (3 << I915_EXEC_BSD_SHIFT)
904 /* default ping-pong mode */
905 #define I915_EXEC_BSD_DEFAULT (0 << I915_EXEC_BSD_SHIFT)
906 #define I915_EXEC_BSD_RING1 (1 << I915_EXEC_BSD_SHIFT)
907 #define I915_EXEC_BSD_RING2 (2 << I915_EXEC_BSD_SHIFT)
908
909 /** Tell the kernel that the batchbuffer is processed by
910 * the resource streamer.
911 */
912 #define I915_EXEC_RESOURCE_STREAMER (1<<15)
913
914 /* Setting I915_EXEC_FENCE_IN implies that lower_32_bits(rsvd2) represent
915 * a sync_file fd to wait upon (in a nonblocking manner) prior to executing
916 * the batch.
917 *
918 * Returns -EINVAL if the sync_file fd cannot be found.
919 */
920 #define I915_EXEC_FENCE_IN (1<<16)
921
922 /* Setting I915_EXEC_FENCE_OUT causes the ioctl to return a sync_file fd
923 * in the upper_32_bits(rsvd2) upon success. Ownership of the fd is given
924 * to the caller, and it should be close() after use. (The fd is a regular
925 * file descriptor and will be cleaned up on process termination. It holds
926 * a reference to the request, but nothing else.)
927 *
928 * The sync_file fd can be combined with other sync_file and passed either
929 * to execbuf using I915_EXEC_FENCE_IN, to atomic KMS ioctls (so that a flip
930 * will only occur after this request completes), or to other devices.
931 *
932 * Using I915_EXEC_FENCE_OUT requires use of
933 * DRM_IOCTL_I915_GEM_EXECBUFFER2_WR ioctl so that the result is written
934 * back to userspace. Failure to do so will cause the out-fence to always
935 * be reported as zero, and the real fence fd to be leaked.
936 */
937 #define I915_EXEC_FENCE_OUT (1<<17)
938
939 /*
940 * Traditionally the execbuf ioctl has only considered the final element in
941 * the execobject[] to be the executable batch. Often though, the client
942 * will known the batch object prior to construction and being able to place
943 * it into the execobject[] array first can simplify the relocation tracking.
944 * Setting I915_EXEC_BATCH_FIRST tells execbuf to use element 0 of the
945 * execobject[] as the * batch instead (the default is to use the last
946 * element).
947 */
948 #define I915_EXEC_BATCH_FIRST (1<<18)
949
950 /* Setting I915_FENCE_ARRAY implies that num_cliprects and cliprects_ptr
951 * define an array of i915_gem_exec_fence structures which specify a set of
952 * dma fences to wait upon or signal.
953 */
954 #define I915_EXEC_FENCE_ARRAY (1<<19)
955
956 #define __I915_EXEC_UNKNOWN_FLAGS (-(I915_EXEC_FENCE_ARRAY<<1))
957
958 #define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
959 #define i915_execbuffer2_set_context_id(eb2, context) \
960 (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
961 #define i915_execbuffer2_get_context_id(eb2) \
962 ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
963
964 struct drm_i915_gem_pin {
965 /** Handle of the buffer to be pinned. */
966 __u32 handle;
967 __u32 pad;
968
969 /** alignment required within the aperture */
970 __u64 alignment;
971
972 /** Returned GTT offset of the buffer. */
973 __u64 offset;
974 };
975
976 struct drm_i915_gem_unpin {
977 /** Handle of the buffer to be unpinned. */
978 __u32 handle;
979 __u32 pad;
980 };
981
982 struct drm_i915_gem_busy {
983 /** Handle of the buffer to check for busy */
984 __u32 handle;
985
986 /** Return busy status
987 *
988 * A return of 0 implies that the object is idle (after
989 * having flushed any pending activity), and a non-zero return that
990 * the object is still in-flight on the GPU. (The GPU has not yet
991 * signaled completion for all pending requests that reference the
992 * object.) An object is guaranteed to become idle eventually (so
993 * long as no new GPU commands are executed upon it). Due to the
994 * asynchronous nature of the hardware, an object reported
995 * as busy may become idle before the ioctl is completed.
996 *
997 * Furthermore, if the object is busy, which engine is busy is only
998 * provided as a guide. There are race conditions which prevent the
999 * report of which engines are busy from being always accurate.
1000 * However, the converse is not true. If the object is idle, the
1001 * result of the ioctl, that all engines are idle, is accurate.
1002 *
1003 * The returned dword is split into two fields to indicate both
1004 * the engines on which the object is being read, and the
1005 * engine on which it is currently being written (if any).
1006 *
1007 * The low word (bits 0:15) indicate if the object is being written
1008 * to by any engine (there can only be one, as the GEM implicit
1009 * synchronisation rules force writes to be serialised). Only the
1010 * engine for the last write is reported.
1011 *
1012 * The high word (bits 16:31) are a bitmask of which engines are
1013 * currently reading from the object. Multiple engines may be
1014 * reading from the object simultaneously.
1015 *
1016 * The value of each engine is the same as specified in the
1017 * EXECBUFFER2 ioctl, i.e. I915_EXEC_RENDER, I915_EXEC_BSD etc.
1018 * Note I915_EXEC_DEFAULT is a symbolic value and is mapped to
1019 * the I915_EXEC_RENDER engine for execution, and so it is never
1020 * reported as active itself. Some hardware may have parallel
1021 * execution engines, e.g. multiple media engines, which are
1022 * mapped to the same identifier in the EXECBUFFER2 ioctl and
1023 * so are not separately reported for busyness.
1024 *
1025 * Caveat emptor:
1026 * Only the boolean result of this query is reliable; that is whether
1027 * the object is idle or busy. The report of which engines are busy
1028 * should be only used as a heuristic.
1029 */
1030 __u32 busy;
1031 };
1032
1033 /**
1034 * I915_CACHING_NONE
1035 *
1036 * GPU access is not coherent with cpu caches. Default for machines without an
1037 * LLC.
1038 */
1039 #define I915_CACHING_NONE 0
1040 /**
1041 * I915_CACHING_CACHED
1042 *
1043 * GPU access is coherent with cpu caches and furthermore the data is cached in
1044 * last-level caches shared between cpu cores and the gpu GT. Default on
1045 * machines with HAS_LLC.
1046 */
1047 #define I915_CACHING_CACHED 1
1048 /**
1049 * I915_CACHING_DISPLAY
1050 *
1051 * Special GPU caching mode which is coherent with the scanout engines.
1052 * Transparently falls back to I915_CACHING_NONE on platforms where no special
1053 * cache mode (like write-through or gfdt flushing) is available. The kernel
1054 * automatically sets this mode when using a buffer as a scanout target.
1055 * Userspace can manually set this mode to avoid a costly stall and clflush in
1056 * the hotpath of drawing the first frame.
1057 */
1058 #define I915_CACHING_DISPLAY 2
1059
1060 struct drm_i915_gem_caching {
1061 /**
1062 * Handle of the buffer to set/get the caching level of. */
1063 __u32 handle;
1064
1065 /**
1066 * Cacheing level to apply or return value
1067 *
1068 * bits0-15 are for generic caching control (i.e. the above defined
1069 * values). bits16-31 are reserved for platform-specific variations
1070 * (e.g. l3$ caching on gen7). */
1071 __u32 caching;
1072 };
1073
1074 #define I915_TILING_NONE 0
1075 #define I915_TILING_X 1
1076 #define I915_TILING_Y 2
1077 #define I915_TILING_LAST I915_TILING_Y
1078
1079 #define I915_BIT_6_SWIZZLE_NONE 0
1080 #define I915_BIT_6_SWIZZLE_9 1
1081 #define I915_BIT_6_SWIZZLE_9_10 2
1082 #define I915_BIT_6_SWIZZLE_9_11 3
1083 #define I915_BIT_6_SWIZZLE_9_10_11 4
1084 /* Not seen by userland */
1085 #define I915_BIT_6_SWIZZLE_UNKNOWN 5
1086 /* Seen by userland. */
1087 #define I915_BIT_6_SWIZZLE_9_17 6
1088 #define I915_BIT_6_SWIZZLE_9_10_17 7
1089
1090 struct drm_i915_gem_set_tiling {
1091 /** Handle of the buffer to have its tiling state updated */
1092 __u32 handle;
1093
1094 /**
1095 * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
1096 * I915_TILING_Y).
1097 *
1098 * This value is to be set on request, and will be updated by the
1099 * kernel on successful return with the actual chosen tiling layout.
1100 *
1101 * The tiling mode may be demoted to I915_TILING_NONE when the system
1102 * has bit 6 swizzling that can't be managed correctly by GEM.
1103 *
1104 * Buffer contents become undefined when changing tiling_mode.
1105 */
1106 __u32 tiling_mode;
1107
1108 /**
1109 * Stride in bytes for the object when in I915_TILING_X or
1110 * I915_TILING_Y.
1111 */
1112 __u32 stride;
1113
1114 /**
1115 * Returned address bit 6 swizzling required for CPU access through
1116 * mmap mapping.
1117 */
1118 __u32 swizzle_mode;
1119 };
1120
1121 struct drm_i915_gem_get_tiling {
1122 /** Handle of the buffer to get tiling state for. */
1123 __u32 handle;
1124
1125 /**
1126 * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
1127 * I915_TILING_Y).
1128 */
1129 __u32 tiling_mode;
1130
1131 /**
1132 * Returned address bit 6 swizzling required for CPU access through
1133 * mmap mapping.
1134 */
1135 __u32 swizzle_mode;
1136
1137 /**
1138 * Returned address bit 6 swizzling required for CPU access through
1139 * mmap mapping whilst bound.
1140 */
1141 __u32 phys_swizzle_mode;
1142 };
1143
1144 struct drm_i915_gem_get_aperture {
1145 /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
1146 __u64 aper_size;
1147
1148 /**
1149 * Available space in the aperture used by i915_gem_execbuffer, in
1150 * bytes
1151 */
1152 __u64 aper_available_size;
1153 };
1154
1155 struct drm_i915_get_pipe_from_crtc_id {
1156 /** ID of CRTC being requested **/
1157 __u32 crtc_id;
1158
1159 /** pipe of requested CRTC **/
1160 __u32 pipe;
1161 };
1162
1163 #define I915_MADV_WILLNEED 0
1164 #define I915_MADV_DONTNEED 1
1165 #define __I915_MADV_PURGED 2 /* internal state */
1166
1167 struct drm_i915_gem_madvise {
1168 /** Handle of the buffer to change the backing store advice */
1169 __u32 handle;
1170
1171 /* Advice: either the buffer will be needed again in the near future,
1172 * or wont be and could be discarded under memory pressure.
1173 */
1174 __u32 madv;
1175
1176 /** Whether the backing store still exists. */
1177 __u32 retained;
1178 };
1179
1180 /* flags */
1181 #define I915_OVERLAY_TYPE_MASK 0xff
1182 #define I915_OVERLAY_YUV_PLANAR 0x01
1183 #define I915_OVERLAY_YUV_PACKED 0x02
1184 #define I915_OVERLAY_RGB 0x03
1185
1186 #define I915_OVERLAY_DEPTH_MASK 0xff00
1187 #define I915_OVERLAY_RGB24 0x1000
1188 #define I915_OVERLAY_RGB16 0x2000
1189 #define I915_OVERLAY_RGB15 0x3000
1190 #define I915_OVERLAY_YUV422 0x0100
1191 #define I915_OVERLAY_YUV411 0x0200
1192 #define I915_OVERLAY_YUV420 0x0300
1193 #define I915_OVERLAY_YUV410 0x0400
1194
1195 #define I915_OVERLAY_SWAP_MASK 0xff0000
1196 #define I915_OVERLAY_NO_SWAP 0x000000
1197 #define I915_OVERLAY_UV_SWAP 0x010000
1198 #define I915_OVERLAY_Y_SWAP 0x020000
1199 #define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
1200
1201 #define I915_OVERLAY_FLAGS_MASK 0xff000000
1202 #define I915_OVERLAY_ENABLE 0x01000000
1203
1204 struct drm_intel_overlay_put_image {
1205 /* various flags and src format description */
1206 __u32 flags;
1207 /* source picture description */
1208 __u32 bo_handle;
1209 /* stride values and offsets are in bytes, buffer relative */
1210 __u16 stride_Y; /* stride for packed formats */
1211 __u16 stride_UV;
1212 __u32 offset_Y; /* offset for packet formats */
1213 __u32 offset_U;
1214 __u32 offset_V;
1215 /* in pixels */
1216 __u16 src_width;
1217 __u16 src_height;
1218 /* to compensate the scaling factors for partially covered surfaces */
1219 __u16 src_scan_width;
1220 __u16 src_scan_height;
1221 /* output crtc description */
1222 __u32 crtc_id;
1223 __u16 dst_x;
1224 __u16 dst_y;
1225 __u16 dst_width;
1226 __u16 dst_height;
1227 };
1228
1229 /* flags */
1230 #define I915_OVERLAY_UPDATE_ATTRS (1<<0)
1231 #define I915_OVERLAY_UPDATE_GAMMA (1<<1)
1232 #define I915_OVERLAY_DISABLE_DEST_COLORKEY (1<<2)
1233 struct drm_intel_overlay_attrs {
1234 __u32 flags;
1235 __u32 color_key;
1236 __s32 brightness;
1237 __u32 contrast;
1238 __u32 saturation;
1239 __u32 gamma0;
1240 __u32 gamma1;
1241 __u32 gamma2;
1242 __u32 gamma3;
1243 __u32 gamma4;
1244 __u32 gamma5;
1245 };
1246
1247 /*
1248 * Intel sprite handling
1249 *
1250 * Color keying works with a min/mask/max tuple. Both source and destination
1251 * color keying is allowed.
1252 *
1253 * Source keying:
1254 * Sprite pixels within the min & max values, masked against the color channels
1255 * specified in the mask field, will be transparent. All other pixels will
1256 * be displayed on top of the primary plane. For RGB surfaces, only the min
1257 * and mask fields will be used; ranged compares are not allowed.
1258 *
1259 * Destination keying:
1260 * Primary plane pixels that match the min value, masked against the color
1261 * channels specified in the mask field, will be replaced by corresponding
1262 * pixels from the sprite plane.
1263 *
1264 * Note that source & destination keying are exclusive; only one can be
1265 * active on a given plane.
1266 */
1267
1268 #define I915_SET_COLORKEY_NONE (1<<0) /* disable color key matching */
1269 #define I915_SET_COLORKEY_DESTINATION (1<<1)
1270 #define I915_SET_COLORKEY_SOURCE (1<<2)
1271 struct drm_intel_sprite_colorkey {
1272 __u32 plane_id;
1273 __u32 min_value;
1274 __u32 channel_mask;
1275 __u32 max_value;
1276 __u32 flags;
1277 };
1278
1279 struct drm_i915_gem_wait {
1280 /** Handle of BO we shall wait on */
1281 __u32 bo_handle;
1282 __u32 flags;
1283 /** Number of nanoseconds to wait, Returns time remaining. */
1284 __s64 timeout_ns;
1285 };
1286
1287 struct drm_i915_gem_context_create {
1288 /* output: id of new context*/
1289 __u32 ctx_id;
1290 __u32 pad;
1291 };
1292
1293 struct drm_i915_gem_context_destroy {
1294 __u32 ctx_id;
1295 __u32 pad;
1296 };
1297
1298 struct drm_i915_reg_read {
1299 /*
1300 * Register offset.
1301 * For 64bit wide registers where the upper 32bits don't immediately
1302 * follow the lower 32bits, the offset of the lower 32bits must
1303 * be specified
1304 */
1305 __u64 offset;
1306 __u64 val; /* Return value */
1307 };
1308 /* Known registers:
1309 *
1310 * Render engine timestamp - 0x2358 + 64bit - gen7+
1311 * - Note this register returns an invalid value if using the default
1312 * single instruction 8byte read, in order to workaround that use
1313 * offset (0x2538 | 1) instead.
1314 *
1315 */
1316
1317 struct drm_i915_reset_stats {
1318 __u32 ctx_id;
1319 __u32 flags;
1320
1321 /* All resets since boot/module reload, for all contexts */
1322 __u32 reset_count;
1323
1324 /* Number of batches lost when active in GPU, for this context */
1325 __u32 batch_active;
1326
1327 /* Number of batches lost pending for execution, for this context */
1328 __u32 batch_pending;
1329
1330 __u32 pad;
1331 };
1332
1333 struct drm_i915_gem_userptr {
1334 __u64 user_ptr;
1335 __u64 user_size;
1336 __u32 flags;
1337 #define I915_USERPTR_READ_ONLY 0x1
1338 #define I915_USERPTR_UNSYNCHRONIZED 0x80000000
1339 /**
1340 * Returned handle for the object.
1341 *
1342 * Object handles are nonzero.
1343 */
1344 __u32 handle;
1345 };
1346
1347 struct drm_i915_gem_context_param {
1348 __u32 ctx_id;
1349 __u32 size;
1350 __u64 param;
1351 #define I915_CONTEXT_PARAM_BAN_PERIOD 0x1
1352 #define I915_CONTEXT_PARAM_NO_ZEROMAP 0x2
1353 #define I915_CONTEXT_PARAM_GTT_SIZE 0x3
1354 #define I915_CONTEXT_PARAM_NO_ERROR_CAPTURE 0x4
1355 #define I915_CONTEXT_PARAM_BANNABLE 0x5
1356 __u64 value;
1357 };
1358
1359 enum drm_i915_oa_format {
1360 I915_OA_FORMAT_A13 = 1, /* HSW only */
1361 I915_OA_FORMAT_A29, /* HSW only */
1362 I915_OA_FORMAT_A13_B8_C8, /* HSW only */
1363 I915_OA_FORMAT_B4_C8, /* HSW only */
1364 I915_OA_FORMAT_A45_B8_C8, /* HSW only */
1365 I915_OA_FORMAT_B4_C8_A16, /* HSW only */
1366 I915_OA_FORMAT_C4_B8, /* HSW+ */
1367
1368 /* Gen8+ */
1369 I915_OA_FORMAT_A12,
1370 I915_OA_FORMAT_A12_B8_C8,
1371 I915_OA_FORMAT_A32u40_A4u32_B8_C8,
1372
1373 I915_OA_FORMAT_MAX /* non-ABI */
1374 };
1375
1376 enum drm_i915_perf_property_id {
1377 /**
1378 * Open the stream for a specific context handle (as used with
1379 * execbuffer2). A stream opened for a specific context this way
1380 * won't typically require root privileges.
1381 */
1382 DRM_I915_PERF_PROP_CTX_HANDLE = 1,
1383
1384 /**
1385 * A value of 1 requests the inclusion of raw OA unit reports as
1386 * part of stream samples.
1387 */
1388 DRM_I915_PERF_PROP_SAMPLE_OA,
1389
1390 /**
1391 * The value specifies which set of OA unit metrics should be
1392 * be configured, defining the contents of any OA unit reports.
1393 */
1394 DRM_I915_PERF_PROP_OA_METRICS_SET,
1395
1396 /**
1397 * The value specifies the size and layout of OA unit reports.
1398 */
1399 DRM_I915_PERF_PROP_OA_FORMAT,
1400
1401 /**
1402 * Specifying this property implicitly requests periodic OA unit
1403 * sampling and (at least on Haswell) the sampling frequency is derived
1404 * from this exponent as follows:
1405 *
1406 * 80ns * 2^(period_exponent + 1)
1407 */
1408 DRM_I915_PERF_PROP_OA_EXPONENT,
1409
1410 DRM_I915_PERF_PROP_MAX /* non-ABI */
1411 };
1412
1413 struct drm_i915_perf_open_param {
1414 __u32 flags;
1415 #define I915_PERF_FLAG_FD_CLOEXEC (1<<0)
1416 #define I915_PERF_FLAG_FD_NONBLOCK (1<<1)
1417 #define I915_PERF_FLAG_DISABLED (1<<2)
1418
1419 /** The number of u64 (id, value) pairs */
1420 __u32 num_properties;
1421
1422 /**
1423 * Pointer to array of u64 (id, value) pairs configuring the stream
1424 * to open.
1425 */
1426 __u64 properties_ptr;
1427 };
1428
1429 /**
1430 * Enable data capture for a stream that was either opened in a disabled state
1431 * via I915_PERF_FLAG_DISABLED or was later disabled via
1432 * I915_PERF_IOCTL_DISABLE.
1433 *
1434 * It is intended to be cheaper to disable and enable a stream than it may be
1435 * to close and re-open a stream with the same configuration.
1436 *
1437 * It's undefined whether any pending data for the stream will be lost.
1438 */
1439 #define I915_PERF_IOCTL_ENABLE _IO('i', 0x0)
1440
1441 /**
1442 * Disable data capture for a stream.
1443 *
1444 * It is an error to try and read a stream that is disabled.
1445 */
1446 #define I915_PERF_IOCTL_DISABLE _IO('i', 0x1)
1447
1448 /**
1449 * Common to all i915 perf records
1450 */
1451 struct drm_i915_perf_record_header {
1452 __u32 type;
1453 __u16 pad;
1454 __u16 size;
1455 };
1456
1457 enum drm_i915_perf_record_type {
1458
1459 /**
1460 * Samples are the work horse record type whose contents are extensible
1461 * and defined when opening an i915 perf stream based on the given
1462 * properties.
1463 *
1464 * Boolean properties following the naming convention
1465 * DRM_I915_PERF_SAMPLE_xyz_PROP request the inclusion of 'xyz' data in
1466 * every sample.
1467 *
1468 * The order of these sample properties given by userspace has no
1469 * affect on the ordering of data within a sample. The order is
1470 * documented here.
1471 *
1472 * struct {
1473 * struct drm_i915_perf_record_header header;
1474 *
1475 * { u32 oa_report[]; } && DRM_I915_PERF_PROP_SAMPLE_OA
1476 * };
1477 */
1478 DRM_I915_PERF_RECORD_SAMPLE = 1,
1479
1480 /*
1481 * Indicates that one or more OA reports were not written by the
1482 * hardware. This can happen for example if an MI_REPORT_PERF_COUNT
1483 * command collides with periodic sampling - which would be more likely
1484 * at higher sampling frequencies.
1485 */
1486 DRM_I915_PERF_RECORD_OA_REPORT_LOST = 2,
1487
1488 /**
1489 * An error occurred that resulted in all pending OA reports being lost.
1490 */
1491 DRM_I915_PERF_RECORD_OA_BUFFER_LOST = 3,
1492
1493 DRM_I915_PERF_RECORD_MAX /* non-ABI */
1494 };
1495
1496 #if defined(__cplusplus)
1497 }
1498 #endif
1499
1500 #endif /* _I915_DRM_H_ */