radv/gfx10: allocate GDS/OA buffer objects for NGG streamout
[mesa.git] / src / amd / vulkan / radv_private.h
1 /*
2 * Copyright © 2016 Red Hat.
3 * Copyright © 2016 Bas Nieuwenhuizen
4 *
5 * based in part on anv driver which is:
6 * Copyright © 2015 Intel Corporation
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
24 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
25 * IN THE SOFTWARE.
26 */
27
28 #ifndef RADV_PRIVATE_H
29 #define RADV_PRIVATE_H
30
31 #include <stdlib.h>
32 #include <stdio.h>
33 #include <stdbool.h>
34 #include <pthread.h>
35 #include <assert.h>
36 #include <stdint.h>
37 #include <string.h>
38 #ifdef HAVE_VALGRIND
39 #include <valgrind.h>
40 #include <memcheck.h>
41 #define VG(x) x
42 #else
43 #define VG(x)
44 #endif
45
46 #include "c11/threads.h"
47 #include <amdgpu.h>
48 #include "compiler/shader_enums.h"
49 #include "util/macros.h"
50 #include "util/list.h"
51 #include "util/xmlconfig.h"
52 #include "main/macros.h"
53 #include "vk_alloc.h"
54 #include "vk_debug_report.h"
55
56 #include "radv_radeon_winsys.h"
57 #include "ac_binary.h"
58 #include "ac_nir_to_llvm.h"
59 #include "ac_gpu_info.h"
60 #include "ac_surface.h"
61 #include "ac_llvm_build.h"
62 #include "ac_llvm_util.h"
63 #include "radv_constants.h"
64 #include "radv_descriptor_set.h"
65 #include "radv_extensions.h"
66 #include "sid.h"
67
68 #include <llvm-c/TargetMachine.h>
69
70 /* Pre-declarations needed for WSI entrypoints */
71 struct wl_surface;
72 struct wl_display;
73 typedef struct xcb_connection_t xcb_connection_t;
74 typedef uint32_t xcb_visualid_t;
75 typedef uint32_t xcb_window_t;
76
77 #include <vulkan/vulkan.h>
78 #include <vulkan/vulkan_intel.h>
79 #include <vulkan/vk_icd.h>
80 #include <vulkan/vk_android_native_buffer.h>
81
82 #include "radv_entrypoints.h"
83
84 #include "wsi_common.h"
85 #include "wsi_common_display.h"
86
87 struct gfx10_format {
88 unsigned img_format:9;
89
90 /* Various formats are only supported with workarounds for vertex fetch,
91 * and some 32_32_32 formats are supported natively, but only for buffers
92 * (possibly with some image support, actually, but no filtering). */
93 bool buffers_only:1;
94 };
95
96 #include "gfx10_format_table.h"
97
98 enum radv_mem_heap {
99 RADV_MEM_HEAP_VRAM,
100 RADV_MEM_HEAP_VRAM_CPU_ACCESS,
101 RADV_MEM_HEAP_GTT,
102 RADV_MEM_HEAP_COUNT
103 };
104
105 enum radv_mem_type {
106 RADV_MEM_TYPE_VRAM,
107 RADV_MEM_TYPE_GTT_WRITE_COMBINE,
108 RADV_MEM_TYPE_VRAM_CPU_ACCESS,
109 RADV_MEM_TYPE_GTT_CACHED,
110 RADV_MEM_TYPE_COUNT
111 };
112
113 #define radv_printflike(a, b) __attribute__((__format__(__printf__, a, b)))
114
115 static inline uint32_t
116 align_u32(uint32_t v, uint32_t a)
117 {
118 assert(a != 0 && a == (a & -a));
119 return (v + a - 1) & ~(a - 1);
120 }
121
122 static inline uint32_t
123 align_u32_npot(uint32_t v, uint32_t a)
124 {
125 return (v + a - 1) / a * a;
126 }
127
128 static inline uint64_t
129 align_u64(uint64_t v, uint64_t a)
130 {
131 assert(a != 0 && a == (a & -a));
132 return (v + a - 1) & ~(a - 1);
133 }
134
135 static inline int32_t
136 align_i32(int32_t v, int32_t a)
137 {
138 assert(a != 0 && a == (a & -a));
139 return (v + a - 1) & ~(a - 1);
140 }
141
142 /** Alignment must be a power of 2. */
143 static inline bool
144 radv_is_aligned(uintmax_t n, uintmax_t a)
145 {
146 assert(a == (a & -a));
147 return (n & (a - 1)) == 0;
148 }
149
150 static inline uint32_t
151 round_up_u32(uint32_t v, uint32_t a)
152 {
153 return (v + a - 1) / a;
154 }
155
156 static inline uint64_t
157 round_up_u64(uint64_t v, uint64_t a)
158 {
159 return (v + a - 1) / a;
160 }
161
162 static inline uint32_t
163 radv_minify(uint32_t n, uint32_t levels)
164 {
165 if (unlikely(n == 0))
166 return 0;
167 else
168 return MAX2(n >> levels, 1);
169 }
170 static inline float
171 radv_clamp_f(float f, float min, float max)
172 {
173 assert(min < max);
174
175 if (f > max)
176 return max;
177 else if (f < min)
178 return min;
179 else
180 return f;
181 }
182
183 static inline bool
184 radv_clear_mask(uint32_t *inout_mask, uint32_t clear_mask)
185 {
186 if (*inout_mask & clear_mask) {
187 *inout_mask &= ~clear_mask;
188 return true;
189 } else {
190 return false;
191 }
192 }
193
194 #define for_each_bit(b, dword) \
195 for (uint32_t __dword = (dword); \
196 (b) = __builtin_ffs(__dword) - 1, __dword; \
197 __dword &= ~(1 << (b)))
198
199 #define typed_memcpy(dest, src, count) ({ \
200 STATIC_ASSERT(sizeof(*src) == sizeof(*dest)); \
201 memcpy((dest), (src), (count) * sizeof(*(src))); \
202 })
203
204 /* Whenever we generate an error, pass it through this function. Useful for
205 * debugging, where we can break on it. Only call at error site, not when
206 * propagating errors. Might be useful to plug in a stack trace here.
207 */
208
209 struct radv_image_view;
210 struct radv_instance;
211
212 VkResult __vk_errorf(struct radv_instance *instance, VkResult error, const char *file, int line, const char *format, ...);
213
214 #define vk_error(instance, error) __vk_errorf(instance, error, __FILE__, __LINE__, NULL);
215 #define vk_errorf(instance, error, format, ...) __vk_errorf(instance, error, __FILE__, __LINE__, format, ## __VA_ARGS__);
216
217 void __radv_finishme(const char *file, int line, const char *format, ...)
218 radv_printflike(3, 4);
219 void radv_loge(const char *format, ...) radv_printflike(1, 2);
220 void radv_loge_v(const char *format, va_list va);
221 void radv_logi(const char *format, ...) radv_printflike(1, 2);
222 void radv_logi_v(const char *format, va_list va);
223
224 /**
225 * Print a FINISHME message, including its source location.
226 */
227 #define radv_finishme(format, ...) \
228 do { \
229 static bool reported = false; \
230 if (!reported) { \
231 __radv_finishme(__FILE__, __LINE__, format, ##__VA_ARGS__); \
232 reported = true; \
233 } \
234 } while (0)
235
236 /* A non-fatal assert. Useful for debugging. */
237 #ifdef DEBUG
238 #define radv_assert(x) ({ \
239 if (unlikely(!(x))) \
240 fprintf(stderr, "%s:%d ASSERT: %s\n", __FILE__, __LINE__, #x); \
241 })
242 #else
243 #define radv_assert(x)
244 #endif
245
246 #define stub_return(v) \
247 do { \
248 radv_finishme("stub %s", __func__); \
249 return (v); \
250 } while (0)
251
252 #define stub() \
253 do { \
254 radv_finishme("stub %s", __func__); \
255 return; \
256 } while (0)
257
258 void *radv_lookup_entrypoint_unchecked(const char *name);
259 void *radv_lookup_entrypoint_checked(const char *name,
260 uint32_t core_version,
261 const struct radv_instance_extension_table *instance,
262 const struct radv_device_extension_table *device);
263 void *radv_lookup_physical_device_entrypoint_checked(const char *name,
264 uint32_t core_version,
265 const struct radv_instance_extension_table *instance);
266
267 struct radv_physical_device {
268 VK_LOADER_DATA _loader_data;
269
270 struct radv_instance * instance;
271
272 struct radeon_winsys *ws;
273 struct radeon_info rad_info;
274 char name[VK_MAX_PHYSICAL_DEVICE_NAME_SIZE];
275 uint8_t driver_uuid[VK_UUID_SIZE];
276 uint8_t device_uuid[VK_UUID_SIZE];
277 uint8_t cache_uuid[VK_UUID_SIZE];
278
279 int local_fd;
280 int master_fd;
281 struct wsi_device wsi_device;
282
283 bool out_of_order_rast_allowed;
284
285 /* Whether DCC should be enabled for MSAA textures. */
286 bool dcc_msaa_allowed;
287
288 /* Whether to enable the AMD_shader_ballot extension */
289 bool use_shader_ballot;
290
291 /* Whether to enable NGG streamout. */
292 bool use_ngg_streamout;
293
294 /* Number of threads per wave. */
295 uint8_t ps_wave_size;
296 uint8_t cs_wave_size;
297 uint8_t ge_wave_size;
298
299 /* This is the drivers on-disk cache used as a fallback as opposed to
300 * the pipeline cache defined by apps.
301 */
302 struct disk_cache * disk_cache;
303
304 VkPhysicalDeviceMemoryProperties memory_properties;
305 enum radv_mem_type mem_type_indices[RADV_MEM_TYPE_COUNT];
306
307 drmPciBusInfo bus_info;
308
309 struct radv_device_extension_table supported_extensions;
310 };
311
312 struct radv_instance {
313 VK_LOADER_DATA _loader_data;
314
315 VkAllocationCallbacks alloc;
316
317 uint32_t apiVersion;
318 int physicalDeviceCount;
319 struct radv_physical_device physicalDevices[RADV_MAX_DRM_DEVICES];
320
321 char * engineName;
322 uint32_t engineVersion;
323
324 uint64_t debug_flags;
325 uint64_t perftest_flags;
326
327 struct vk_debug_report_instance debug_report_callbacks;
328
329 struct radv_instance_extension_table enabled_extensions;
330
331 struct driOptionCache dri_options;
332 struct driOptionCache available_dri_options;
333 };
334
335 VkResult radv_init_wsi(struct radv_physical_device *physical_device);
336 void radv_finish_wsi(struct radv_physical_device *physical_device);
337
338 bool radv_instance_extension_supported(const char *name);
339 uint32_t radv_physical_device_api_version(struct radv_physical_device *dev);
340 bool radv_physical_device_extension_supported(struct radv_physical_device *dev,
341 const char *name);
342
343 struct cache_entry;
344
345 struct radv_pipeline_cache {
346 struct radv_device * device;
347 pthread_mutex_t mutex;
348
349 uint32_t total_size;
350 uint32_t table_size;
351 uint32_t kernel_count;
352 struct cache_entry ** hash_table;
353 bool modified;
354
355 VkAllocationCallbacks alloc;
356 };
357
358 struct radv_pipeline_key {
359 uint32_t instance_rate_inputs;
360 uint32_t instance_rate_divisors[MAX_VERTEX_ATTRIBS];
361 uint8_t vertex_attribute_formats[MAX_VERTEX_ATTRIBS];
362 uint32_t vertex_attribute_bindings[MAX_VERTEX_ATTRIBS];
363 uint32_t vertex_attribute_offsets[MAX_VERTEX_ATTRIBS];
364 uint32_t vertex_attribute_strides[MAX_VERTEX_ATTRIBS];
365 uint64_t vertex_alpha_adjust;
366 uint32_t vertex_post_shuffle;
367 unsigned tess_input_vertices;
368 uint32_t col_format;
369 uint32_t is_int8;
370 uint32_t is_int10;
371 uint8_t log2_ps_iter_samples;
372 uint8_t num_samples;
373 uint32_t has_multiview_view_index : 1;
374 uint32_t optimisations_disabled : 1;
375 };
376
377 struct radv_shader_binary;
378 struct radv_shader_variant;
379
380 void
381 radv_pipeline_cache_init(struct radv_pipeline_cache *cache,
382 struct radv_device *device);
383 void
384 radv_pipeline_cache_finish(struct radv_pipeline_cache *cache);
385 bool
386 radv_pipeline_cache_load(struct radv_pipeline_cache *cache,
387 const void *data, size_t size);
388
389 bool
390 radv_create_shader_variants_from_pipeline_cache(struct radv_device *device,
391 struct radv_pipeline_cache *cache,
392 const unsigned char *sha1,
393 struct radv_shader_variant **variants,
394 bool *found_in_application_cache);
395
396 void
397 radv_pipeline_cache_insert_shaders(struct radv_device *device,
398 struct radv_pipeline_cache *cache,
399 const unsigned char *sha1,
400 struct radv_shader_variant **variants,
401 struct radv_shader_binary *const *binaries);
402
403 enum radv_blit_ds_layout {
404 RADV_BLIT_DS_LAYOUT_TILE_ENABLE,
405 RADV_BLIT_DS_LAYOUT_TILE_DISABLE,
406 RADV_BLIT_DS_LAYOUT_COUNT,
407 };
408
409 static inline enum radv_blit_ds_layout radv_meta_blit_ds_to_type(VkImageLayout layout)
410 {
411 return (layout == VK_IMAGE_LAYOUT_GENERAL) ? RADV_BLIT_DS_LAYOUT_TILE_DISABLE : RADV_BLIT_DS_LAYOUT_TILE_ENABLE;
412 }
413
414 static inline VkImageLayout radv_meta_blit_ds_to_layout(enum radv_blit_ds_layout ds_layout)
415 {
416 return ds_layout == RADV_BLIT_DS_LAYOUT_TILE_ENABLE ? VK_IMAGE_LAYOUT_TRANSFER_DST_OPTIMAL : VK_IMAGE_LAYOUT_GENERAL;
417 }
418
419 enum radv_meta_dst_layout {
420 RADV_META_DST_LAYOUT_GENERAL,
421 RADV_META_DST_LAYOUT_OPTIMAL,
422 RADV_META_DST_LAYOUT_COUNT,
423 };
424
425 static inline enum radv_meta_dst_layout radv_meta_dst_layout_from_layout(VkImageLayout layout)
426 {
427 return (layout == VK_IMAGE_LAYOUT_GENERAL) ? RADV_META_DST_LAYOUT_GENERAL : RADV_META_DST_LAYOUT_OPTIMAL;
428 }
429
430 static inline VkImageLayout radv_meta_dst_layout_to_layout(enum radv_meta_dst_layout layout)
431 {
432 return layout == RADV_META_DST_LAYOUT_OPTIMAL ? VK_IMAGE_LAYOUT_TRANSFER_DST_OPTIMAL : VK_IMAGE_LAYOUT_GENERAL;
433 }
434
435 struct radv_meta_state {
436 VkAllocationCallbacks alloc;
437
438 struct radv_pipeline_cache cache;
439
440 /*
441 * For on-demand pipeline creation, makes sure that
442 * only one thread tries to build a pipeline at the same time.
443 */
444 mtx_t mtx;
445
446 /**
447 * Use array element `i` for images with `2^i` samples.
448 */
449 struct {
450 VkRenderPass render_pass[NUM_META_FS_KEYS];
451 VkPipeline color_pipelines[NUM_META_FS_KEYS];
452
453 VkRenderPass depthstencil_rp;
454 VkPipeline depth_only_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
455 VkPipeline stencil_only_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
456 VkPipeline depthstencil_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
457 } clear[1 + MAX_SAMPLES_LOG2];
458
459 VkPipelineLayout clear_color_p_layout;
460 VkPipelineLayout clear_depth_p_layout;
461
462 /* Optimized compute fast HTILE clear for stencil or depth only. */
463 VkPipeline clear_htile_mask_pipeline;
464 VkPipelineLayout clear_htile_mask_p_layout;
465 VkDescriptorSetLayout clear_htile_mask_ds_layout;
466
467 struct {
468 VkRenderPass render_pass[NUM_META_FS_KEYS][RADV_META_DST_LAYOUT_COUNT];
469
470 /** Pipeline that blits from a 1D image. */
471 VkPipeline pipeline_1d_src[NUM_META_FS_KEYS];
472
473 /** Pipeline that blits from a 2D image. */
474 VkPipeline pipeline_2d_src[NUM_META_FS_KEYS];
475
476 /** Pipeline that blits from a 3D image. */
477 VkPipeline pipeline_3d_src[NUM_META_FS_KEYS];
478
479 VkRenderPass depth_only_rp[RADV_BLIT_DS_LAYOUT_COUNT];
480 VkPipeline depth_only_1d_pipeline;
481 VkPipeline depth_only_2d_pipeline;
482 VkPipeline depth_only_3d_pipeline;
483
484 VkRenderPass stencil_only_rp[RADV_BLIT_DS_LAYOUT_COUNT];
485 VkPipeline stencil_only_1d_pipeline;
486 VkPipeline stencil_only_2d_pipeline;
487 VkPipeline stencil_only_3d_pipeline;
488 VkPipelineLayout pipeline_layout;
489 VkDescriptorSetLayout ds_layout;
490 } blit;
491
492 struct {
493 VkPipelineLayout p_layouts[5];
494 VkDescriptorSetLayout ds_layouts[5];
495 VkPipeline pipelines[5][NUM_META_FS_KEYS];
496
497 VkPipeline depth_only_pipeline[5];
498
499 VkPipeline stencil_only_pipeline[5];
500 } blit2d[1 + MAX_SAMPLES_LOG2];
501
502 VkRenderPass blit2d_render_passes[NUM_META_FS_KEYS][RADV_META_DST_LAYOUT_COUNT];
503 VkRenderPass blit2d_depth_only_rp[RADV_BLIT_DS_LAYOUT_COUNT];
504 VkRenderPass blit2d_stencil_only_rp[RADV_BLIT_DS_LAYOUT_COUNT];
505
506 struct {
507 VkPipelineLayout img_p_layout;
508 VkDescriptorSetLayout img_ds_layout;
509 VkPipeline pipeline;
510 VkPipeline pipeline_3d;
511 } itob;
512 struct {
513 VkPipelineLayout img_p_layout;
514 VkDescriptorSetLayout img_ds_layout;
515 VkPipeline pipeline;
516 VkPipeline pipeline_3d;
517 } btoi;
518 struct {
519 VkPipelineLayout img_p_layout;
520 VkDescriptorSetLayout img_ds_layout;
521 VkPipeline pipeline;
522 } btoi_r32g32b32;
523 struct {
524 VkPipelineLayout img_p_layout;
525 VkDescriptorSetLayout img_ds_layout;
526 VkPipeline pipeline;
527 VkPipeline pipeline_3d;
528 } itoi;
529 struct {
530 VkPipelineLayout img_p_layout;
531 VkDescriptorSetLayout img_ds_layout;
532 VkPipeline pipeline;
533 } itoi_r32g32b32;
534 struct {
535 VkPipelineLayout img_p_layout;
536 VkDescriptorSetLayout img_ds_layout;
537 VkPipeline pipeline;
538 VkPipeline pipeline_3d;
539 } cleari;
540 struct {
541 VkPipelineLayout img_p_layout;
542 VkDescriptorSetLayout img_ds_layout;
543 VkPipeline pipeline;
544 } cleari_r32g32b32;
545
546 struct {
547 VkPipelineLayout p_layout;
548 VkPipeline pipeline[NUM_META_FS_KEYS];
549 VkRenderPass pass[NUM_META_FS_KEYS];
550 } resolve;
551
552 struct {
553 VkDescriptorSetLayout ds_layout;
554 VkPipelineLayout p_layout;
555 struct {
556 VkPipeline pipeline;
557 VkPipeline i_pipeline;
558 VkPipeline srgb_pipeline;
559 } rc[MAX_SAMPLES_LOG2];
560
561 VkPipeline depth_zero_pipeline;
562 struct {
563 VkPipeline average_pipeline;
564 VkPipeline max_pipeline;
565 VkPipeline min_pipeline;
566 } depth[MAX_SAMPLES_LOG2];
567
568 VkPipeline stencil_zero_pipeline;
569 struct {
570 VkPipeline max_pipeline;
571 VkPipeline min_pipeline;
572 } stencil[MAX_SAMPLES_LOG2];
573 } resolve_compute;
574
575 struct {
576 VkDescriptorSetLayout ds_layout;
577 VkPipelineLayout p_layout;
578
579 struct {
580 VkRenderPass render_pass[NUM_META_FS_KEYS][RADV_META_DST_LAYOUT_COUNT];
581 VkPipeline pipeline[NUM_META_FS_KEYS];
582 } rc[MAX_SAMPLES_LOG2];
583
584 VkRenderPass depth_render_pass;
585 VkPipeline depth_zero_pipeline;
586 struct {
587 VkPipeline average_pipeline;
588 VkPipeline max_pipeline;
589 VkPipeline min_pipeline;
590 } depth[MAX_SAMPLES_LOG2];
591
592 VkRenderPass stencil_render_pass;
593 VkPipeline stencil_zero_pipeline;
594 struct {
595 VkPipeline max_pipeline;
596 VkPipeline min_pipeline;
597 } stencil[MAX_SAMPLES_LOG2];
598 } resolve_fragment;
599
600 struct {
601 VkPipelineLayout p_layout;
602 VkPipeline decompress_pipeline;
603 VkPipeline resummarize_pipeline;
604 VkRenderPass pass;
605 } depth_decomp[1 + MAX_SAMPLES_LOG2];
606
607 struct {
608 VkPipelineLayout p_layout;
609 VkPipeline cmask_eliminate_pipeline;
610 VkPipeline fmask_decompress_pipeline;
611 VkPipeline dcc_decompress_pipeline;
612 VkRenderPass pass;
613
614 VkDescriptorSetLayout dcc_decompress_compute_ds_layout;
615 VkPipelineLayout dcc_decompress_compute_p_layout;
616 VkPipeline dcc_decompress_compute_pipeline;
617 } fast_clear_flush;
618
619 struct {
620 VkPipelineLayout fill_p_layout;
621 VkPipelineLayout copy_p_layout;
622 VkDescriptorSetLayout fill_ds_layout;
623 VkDescriptorSetLayout copy_ds_layout;
624 VkPipeline fill_pipeline;
625 VkPipeline copy_pipeline;
626 } buffer;
627
628 struct {
629 VkDescriptorSetLayout ds_layout;
630 VkPipelineLayout p_layout;
631 VkPipeline occlusion_query_pipeline;
632 VkPipeline pipeline_statistics_query_pipeline;
633 VkPipeline tfb_query_pipeline;
634 } query;
635
636 struct {
637 VkDescriptorSetLayout ds_layout;
638 VkPipelineLayout p_layout;
639 VkPipeline pipeline[MAX_SAMPLES_LOG2];
640 } fmask_expand;
641 };
642
643 /* queue types */
644 #define RADV_QUEUE_GENERAL 0
645 #define RADV_QUEUE_COMPUTE 1
646 #define RADV_QUEUE_TRANSFER 2
647
648 #define RADV_MAX_QUEUE_FAMILIES 3
649
650 enum ring_type radv_queue_family_to_ring(int f);
651
652 struct radv_queue {
653 VK_LOADER_DATA _loader_data;
654 struct radv_device * device;
655 struct radeon_winsys_ctx *hw_ctx;
656 enum radeon_ctx_priority priority;
657 uint32_t queue_family_index;
658 int queue_idx;
659 VkDeviceQueueCreateFlags flags;
660
661 uint32_t scratch_size;
662 uint32_t compute_scratch_size;
663 uint32_t esgs_ring_size;
664 uint32_t gsvs_ring_size;
665 bool has_tess_rings;
666 bool has_gds;
667 bool has_sample_positions;
668
669 struct radeon_winsys_bo *scratch_bo;
670 struct radeon_winsys_bo *descriptor_bo;
671 struct radeon_winsys_bo *compute_scratch_bo;
672 struct radeon_winsys_bo *esgs_ring_bo;
673 struct radeon_winsys_bo *gsvs_ring_bo;
674 struct radeon_winsys_bo *tess_rings_bo;
675 struct radeon_winsys_bo *gds_bo;
676 struct radeon_winsys_bo *gds_oa_bo;
677 struct radeon_cmdbuf *initial_preamble_cs;
678 struct radeon_cmdbuf *initial_full_flush_preamble_cs;
679 struct radeon_cmdbuf *continue_preamble_cs;
680 };
681
682 struct radv_bo_list {
683 struct radv_winsys_bo_list list;
684 unsigned capacity;
685 pthread_mutex_t mutex;
686 };
687
688 struct radv_device {
689 VK_LOADER_DATA _loader_data;
690
691 VkAllocationCallbacks alloc;
692
693 struct radv_instance * instance;
694 struct radeon_winsys *ws;
695
696 struct radv_meta_state meta_state;
697
698 struct radv_queue *queues[RADV_MAX_QUEUE_FAMILIES];
699 int queue_count[RADV_MAX_QUEUE_FAMILIES];
700 struct radeon_cmdbuf *empty_cs[RADV_MAX_QUEUE_FAMILIES];
701
702 bool always_use_syncobj;
703 bool pbb_allowed;
704 bool dfsm_allowed;
705 uint32_t tess_offchip_block_dw_size;
706 uint32_t scratch_waves;
707 uint32_t dispatch_initiator;
708
709 uint32_t gs_table_depth;
710
711 /* MSAA sample locations.
712 * The first index is the sample index.
713 * The second index is the coordinate: X, Y. */
714 float sample_locations_1x[1][2];
715 float sample_locations_2x[2][2];
716 float sample_locations_4x[4][2];
717 float sample_locations_8x[8][2];
718
719 /* GFX7 and later */
720 uint32_t gfx_init_size_dw;
721 struct radeon_winsys_bo *gfx_init;
722
723 struct radeon_winsys_bo *trace_bo;
724 uint32_t *trace_id_ptr;
725
726 /* Whether to keep shader debug info, for tracing or VK_AMD_shader_info */
727 bool keep_shader_info;
728
729 struct radv_physical_device *physical_device;
730
731 /* Backup in-memory cache to be used if the app doesn't provide one */
732 struct radv_pipeline_cache * mem_cache;
733
734 /*
735 * use different counters so MSAA MRTs get consecutive surface indices,
736 * even if MASK is allocated in between.
737 */
738 uint32_t image_mrt_offset_counter;
739 uint32_t fmask_mrt_offset_counter;
740 struct list_head shader_slabs;
741 mtx_t shader_slab_mutex;
742
743 /* For detecting VM faults reported by dmesg. */
744 uint64_t dmesg_timestamp;
745
746 struct radv_device_extension_table enabled_extensions;
747
748 /* Whether the app has enabled the robustBufferAccess feature. */
749 bool robust_buffer_access;
750
751 /* Whether the driver uses a global BO list. */
752 bool use_global_bo_list;
753
754 struct radv_bo_list bo_list;
755
756 /* Whether anisotropy is forced with RADV_TEX_ANISO (-1 is disabled). */
757 int force_aniso;
758 };
759
760 struct radv_device_memory {
761 struct radeon_winsys_bo *bo;
762 /* for dedicated allocations */
763 struct radv_image *image;
764 struct radv_buffer *buffer;
765 uint32_t type_index;
766 VkDeviceSize map_size;
767 void * map;
768 void * user_ptr;
769 };
770
771
772 struct radv_descriptor_range {
773 uint64_t va;
774 uint32_t size;
775 };
776
777 struct radv_descriptor_set {
778 const struct radv_descriptor_set_layout *layout;
779 uint32_t size;
780
781 struct radeon_winsys_bo *bo;
782 uint64_t va;
783 uint32_t *mapped_ptr;
784 struct radv_descriptor_range *dynamic_descriptors;
785
786 struct radeon_winsys_bo *descriptors[0];
787 };
788
789 struct radv_push_descriptor_set
790 {
791 struct radv_descriptor_set set;
792 uint32_t capacity;
793 };
794
795 struct radv_descriptor_pool_entry {
796 uint32_t offset;
797 uint32_t size;
798 struct radv_descriptor_set *set;
799 };
800
801 struct radv_descriptor_pool {
802 struct radeon_winsys_bo *bo;
803 uint8_t *mapped_ptr;
804 uint64_t current_offset;
805 uint64_t size;
806
807 uint8_t *host_memory_base;
808 uint8_t *host_memory_ptr;
809 uint8_t *host_memory_end;
810
811 uint32_t entry_count;
812 uint32_t max_entry_count;
813 struct radv_descriptor_pool_entry entries[0];
814 };
815
816 struct radv_descriptor_update_template_entry {
817 VkDescriptorType descriptor_type;
818
819 /* The number of descriptors to update */
820 uint32_t descriptor_count;
821
822 /* Into mapped_ptr or dynamic_descriptors, in units of the respective array */
823 uint32_t dst_offset;
824
825 /* In dwords. Not valid/used for dynamic descriptors */
826 uint32_t dst_stride;
827
828 uint32_t buffer_offset;
829
830 /* Only valid for combined image samplers and samplers */
831 uint8_t has_sampler;
832 uint8_t sampler_offset;
833
834 /* In bytes */
835 size_t src_offset;
836 size_t src_stride;
837
838 /* For push descriptors */
839 const uint32_t *immutable_samplers;
840 };
841
842 struct radv_descriptor_update_template {
843 uint32_t entry_count;
844 VkPipelineBindPoint bind_point;
845 struct radv_descriptor_update_template_entry entry[0];
846 };
847
848 struct radv_buffer {
849 VkDeviceSize size;
850
851 VkBufferUsageFlags usage;
852 VkBufferCreateFlags flags;
853
854 /* Set when bound */
855 struct radeon_winsys_bo * bo;
856 VkDeviceSize offset;
857
858 bool shareable;
859 };
860
861 enum radv_dynamic_state_bits {
862 RADV_DYNAMIC_VIEWPORT = 1 << 0,
863 RADV_DYNAMIC_SCISSOR = 1 << 1,
864 RADV_DYNAMIC_LINE_WIDTH = 1 << 2,
865 RADV_DYNAMIC_DEPTH_BIAS = 1 << 3,
866 RADV_DYNAMIC_BLEND_CONSTANTS = 1 << 4,
867 RADV_DYNAMIC_DEPTH_BOUNDS = 1 << 5,
868 RADV_DYNAMIC_STENCIL_COMPARE_MASK = 1 << 6,
869 RADV_DYNAMIC_STENCIL_WRITE_MASK = 1 << 7,
870 RADV_DYNAMIC_STENCIL_REFERENCE = 1 << 8,
871 RADV_DYNAMIC_DISCARD_RECTANGLE = 1 << 9,
872 RADV_DYNAMIC_SAMPLE_LOCATIONS = 1 << 10,
873 RADV_DYNAMIC_ALL = (1 << 11) - 1,
874 };
875
876 enum radv_cmd_dirty_bits {
877 /* Keep the dynamic state dirty bits in sync with
878 * enum radv_dynamic_state_bits */
879 RADV_CMD_DIRTY_DYNAMIC_VIEWPORT = 1 << 0,
880 RADV_CMD_DIRTY_DYNAMIC_SCISSOR = 1 << 1,
881 RADV_CMD_DIRTY_DYNAMIC_LINE_WIDTH = 1 << 2,
882 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS = 1 << 3,
883 RADV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS = 1 << 4,
884 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS = 1 << 5,
885 RADV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK = 1 << 6,
886 RADV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK = 1 << 7,
887 RADV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE = 1 << 8,
888 RADV_CMD_DIRTY_DYNAMIC_DISCARD_RECTANGLE = 1 << 9,
889 RADV_CMD_DIRTY_DYNAMIC_SAMPLE_LOCATIONS = 1 << 10,
890 RADV_CMD_DIRTY_DYNAMIC_ALL = (1 << 11) - 1,
891 RADV_CMD_DIRTY_PIPELINE = 1 << 11,
892 RADV_CMD_DIRTY_INDEX_BUFFER = 1 << 12,
893 RADV_CMD_DIRTY_FRAMEBUFFER = 1 << 13,
894 RADV_CMD_DIRTY_VERTEX_BUFFER = 1 << 14,
895 RADV_CMD_DIRTY_STREAMOUT_BUFFER = 1 << 15,
896 };
897
898 enum radv_cmd_flush_bits {
899 /* Instruction cache. */
900 RADV_CMD_FLAG_INV_ICACHE = 1 << 0,
901 /* Scalar L1 cache. */
902 RADV_CMD_FLAG_INV_SCACHE = 1 << 1,
903 /* Vector L1 cache. */
904 RADV_CMD_FLAG_INV_VCACHE = 1 << 2,
905 /* L2 cache + L2 metadata cache writeback & invalidate.
906 * GFX6-8: Used by shaders only. GFX9-10: Used by everything. */
907 RADV_CMD_FLAG_INV_L2 = 1 << 3,
908 /* L2 writeback (write dirty L2 lines to memory for non-L2 clients).
909 * Only used for coherency with non-L2 clients like CB, DB, CP on GFX6-8.
910 * GFX6-7 will do complete invalidation, because the writeback is unsupported. */
911 RADV_CMD_FLAG_WB_L2 = 1 << 4,
912 /* Framebuffer caches */
913 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META = 1 << 5,
914 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META = 1 << 6,
915 RADV_CMD_FLAG_FLUSH_AND_INV_DB = 1 << 7,
916 RADV_CMD_FLAG_FLUSH_AND_INV_CB = 1 << 8,
917 /* Engine synchronization. */
918 RADV_CMD_FLAG_VS_PARTIAL_FLUSH = 1 << 9,
919 RADV_CMD_FLAG_PS_PARTIAL_FLUSH = 1 << 10,
920 RADV_CMD_FLAG_CS_PARTIAL_FLUSH = 1 << 11,
921 RADV_CMD_FLAG_VGT_FLUSH = 1 << 12,
922 /* Pipeline query controls. */
923 RADV_CMD_FLAG_START_PIPELINE_STATS = 1 << 13,
924 RADV_CMD_FLAG_STOP_PIPELINE_STATS = 1 << 14,
925 RADV_CMD_FLAG_VGT_STREAMOUT_SYNC = 1 << 15,
926
927 RADV_CMD_FLUSH_AND_INV_FRAMEBUFFER = (RADV_CMD_FLAG_FLUSH_AND_INV_CB |
928 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META |
929 RADV_CMD_FLAG_FLUSH_AND_INV_DB |
930 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META)
931 };
932
933 struct radv_vertex_binding {
934 struct radv_buffer * buffer;
935 VkDeviceSize offset;
936 };
937
938 struct radv_streamout_binding {
939 struct radv_buffer *buffer;
940 VkDeviceSize offset;
941 VkDeviceSize size;
942 };
943
944 struct radv_streamout_state {
945 /* Mask of bound streamout buffers. */
946 uint8_t enabled_mask;
947
948 /* External state that comes from the last vertex stage, it must be
949 * set explicitely when binding a new graphics pipeline.
950 */
951 uint16_t stride_in_dw[MAX_SO_BUFFERS];
952 uint32_t enabled_stream_buffers_mask; /* stream0 buffers0-3 in 4 LSB */
953
954 /* State of VGT_STRMOUT_BUFFER_(CONFIG|END) */
955 uint32_t hw_enabled_mask;
956
957 /* State of VGT_STRMOUT_(CONFIG|EN) */
958 bool streamout_enabled;
959 };
960
961 struct radv_viewport_state {
962 uint32_t count;
963 VkViewport viewports[MAX_VIEWPORTS];
964 };
965
966 struct radv_scissor_state {
967 uint32_t count;
968 VkRect2D scissors[MAX_SCISSORS];
969 };
970
971 struct radv_discard_rectangle_state {
972 uint32_t count;
973 VkRect2D rectangles[MAX_DISCARD_RECTANGLES];
974 };
975
976 struct radv_sample_locations_state {
977 VkSampleCountFlagBits per_pixel;
978 VkExtent2D grid_size;
979 uint32_t count;
980 VkSampleLocationEXT locations[MAX_SAMPLE_LOCATIONS];
981 };
982
983 struct radv_dynamic_state {
984 /**
985 * Bitmask of (1 << VK_DYNAMIC_STATE_*).
986 * Defines the set of saved dynamic state.
987 */
988 uint32_t mask;
989
990 struct radv_viewport_state viewport;
991
992 struct radv_scissor_state scissor;
993
994 float line_width;
995
996 struct {
997 float bias;
998 float clamp;
999 float slope;
1000 } depth_bias;
1001
1002 float blend_constants[4];
1003
1004 struct {
1005 float min;
1006 float max;
1007 } depth_bounds;
1008
1009 struct {
1010 uint32_t front;
1011 uint32_t back;
1012 } stencil_compare_mask;
1013
1014 struct {
1015 uint32_t front;
1016 uint32_t back;
1017 } stencil_write_mask;
1018
1019 struct {
1020 uint32_t front;
1021 uint32_t back;
1022 } stencil_reference;
1023
1024 struct radv_discard_rectangle_state discard_rectangle;
1025
1026 struct radv_sample_locations_state sample_location;
1027 };
1028
1029 extern const struct radv_dynamic_state default_dynamic_state;
1030
1031 const char *
1032 radv_get_debug_option_name(int id);
1033
1034 const char *
1035 radv_get_perftest_option_name(int id);
1036
1037 struct radv_color_buffer_info {
1038 uint64_t cb_color_base;
1039 uint64_t cb_color_cmask;
1040 uint64_t cb_color_fmask;
1041 uint64_t cb_dcc_base;
1042 uint32_t cb_color_slice;
1043 uint32_t cb_color_view;
1044 uint32_t cb_color_info;
1045 uint32_t cb_color_attrib;
1046 uint32_t cb_color_attrib2; /* GFX9 and later */
1047 uint32_t cb_color_attrib3; /* GFX10 and later */
1048 uint32_t cb_dcc_control;
1049 uint32_t cb_color_cmask_slice;
1050 uint32_t cb_color_fmask_slice;
1051 union {
1052 uint32_t cb_color_pitch; // GFX6-GFX8
1053 uint32_t cb_mrt_epitch; // GFX9+
1054 };
1055 };
1056
1057 struct radv_ds_buffer_info {
1058 uint64_t db_z_read_base;
1059 uint64_t db_stencil_read_base;
1060 uint64_t db_z_write_base;
1061 uint64_t db_stencil_write_base;
1062 uint64_t db_htile_data_base;
1063 uint32_t db_depth_info;
1064 uint32_t db_z_info;
1065 uint32_t db_stencil_info;
1066 uint32_t db_depth_view;
1067 uint32_t db_depth_size;
1068 uint32_t db_depth_slice;
1069 uint32_t db_htile_surface;
1070 uint32_t pa_su_poly_offset_db_fmt_cntl;
1071 uint32_t db_z_info2; /* GFX9 only */
1072 uint32_t db_stencil_info2; /* GFX9 only */
1073 float offset_scale;
1074 };
1075
1076 void
1077 radv_initialise_color_surface(struct radv_device *device,
1078 struct radv_color_buffer_info *cb,
1079 struct radv_image_view *iview);
1080 void
1081 radv_initialise_ds_surface(struct radv_device *device,
1082 struct radv_ds_buffer_info *ds,
1083 struct radv_image_view *iview);
1084
1085 /**
1086 * Attachment state when recording a renderpass instance.
1087 *
1088 * The clear value is valid only if there exists a pending clear.
1089 */
1090 struct radv_attachment_state {
1091 VkImageAspectFlags pending_clear_aspects;
1092 uint32_t cleared_views;
1093 VkClearValue clear_value;
1094 VkImageLayout current_layout;
1095 bool current_in_render_loop;
1096 struct radv_sample_locations_state sample_location;
1097
1098 union {
1099 struct radv_color_buffer_info cb;
1100 struct radv_ds_buffer_info ds;
1101 };
1102 struct radv_image_view *iview;
1103 };
1104
1105 struct radv_descriptor_state {
1106 struct radv_descriptor_set *sets[MAX_SETS];
1107 uint32_t dirty;
1108 uint32_t valid;
1109 struct radv_push_descriptor_set push_set;
1110 bool push_dirty;
1111 uint32_t dynamic_buffers[4 * MAX_DYNAMIC_BUFFERS];
1112 };
1113
1114 struct radv_subpass_sample_locs_state {
1115 uint32_t subpass_idx;
1116 struct radv_sample_locations_state sample_location;
1117 };
1118
1119 struct radv_cmd_state {
1120 /* Vertex descriptors */
1121 uint64_t vb_va;
1122 unsigned vb_size;
1123
1124 bool predicating;
1125 uint32_t dirty;
1126
1127 uint32_t prefetch_L2_mask;
1128
1129 struct radv_pipeline * pipeline;
1130 struct radv_pipeline * emitted_pipeline;
1131 struct radv_pipeline * compute_pipeline;
1132 struct radv_pipeline * emitted_compute_pipeline;
1133 struct radv_framebuffer * framebuffer;
1134 struct radv_render_pass * pass;
1135 const struct radv_subpass * subpass;
1136 struct radv_dynamic_state dynamic;
1137 struct radv_attachment_state * attachments;
1138 struct radv_streamout_state streamout;
1139 VkRect2D render_area;
1140
1141 uint32_t num_subpass_sample_locs;
1142 struct radv_subpass_sample_locs_state * subpass_sample_locs;
1143
1144 /* Index buffer */
1145 struct radv_buffer *index_buffer;
1146 uint64_t index_offset;
1147 uint32_t index_type;
1148 uint32_t max_index_count;
1149 uint64_t index_va;
1150 int32_t last_index_type;
1151
1152 int32_t last_primitive_reset_en;
1153 uint32_t last_primitive_reset_index;
1154 enum radv_cmd_flush_bits flush_bits;
1155 unsigned active_occlusion_queries;
1156 bool perfect_occlusion_queries_enabled;
1157 unsigned active_pipeline_queries;
1158 float offset_scale;
1159 uint32_t trace_id;
1160 uint32_t last_ia_multi_vgt_param;
1161
1162 uint32_t last_num_instances;
1163 uint32_t last_first_instance;
1164 uint32_t last_vertex_offset;
1165
1166 /* Whether CP DMA is busy/idle. */
1167 bool dma_is_busy;
1168
1169 /* Conditional rendering info. */
1170 int predication_type; /* -1: disabled, 0: normal, 1: inverted */
1171 uint64_t predication_va;
1172
1173 bool context_roll_without_scissor_emitted;
1174 };
1175
1176 struct radv_cmd_pool {
1177 VkAllocationCallbacks alloc;
1178 struct list_head cmd_buffers;
1179 struct list_head free_cmd_buffers;
1180 uint32_t queue_family_index;
1181 };
1182
1183 struct radv_cmd_buffer_upload {
1184 uint8_t *map;
1185 unsigned offset;
1186 uint64_t size;
1187 struct radeon_winsys_bo *upload_bo;
1188 struct list_head list;
1189 };
1190
1191 enum radv_cmd_buffer_status {
1192 RADV_CMD_BUFFER_STATUS_INVALID,
1193 RADV_CMD_BUFFER_STATUS_INITIAL,
1194 RADV_CMD_BUFFER_STATUS_RECORDING,
1195 RADV_CMD_BUFFER_STATUS_EXECUTABLE,
1196 RADV_CMD_BUFFER_STATUS_PENDING,
1197 };
1198
1199 struct radv_cmd_buffer {
1200 VK_LOADER_DATA _loader_data;
1201
1202 struct radv_device * device;
1203
1204 struct radv_cmd_pool * pool;
1205 struct list_head pool_link;
1206
1207 VkCommandBufferUsageFlags usage_flags;
1208 VkCommandBufferLevel level;
1209 enum radv_cmd_buffer_status status;
1210 struct radeon_cmdbuf *cs;
1211 struct radv_cmd_state state;
1212 struct radv_vertex_binding vertex_bindings[MAX_VBS];
1213 struct radv_streamout_binding streamout_bindings[MAX_SO_BUFFERS];
1214 uint32_t queue_family_index;
1215
1216 uint8_t push_constants[MAX_PUSH_CONSTANTS_SIZE];
1217 VkShaderStageFlags push_constant_stages;
1218 struct radv_descriptor_set meta_push_descriptors;
1219
1220 struct radv_descriptor_state descriptors[VK_PIPELINE_BIND_POINT_RANGE_SIZE];
1221
1222 struct radv_cmd_buffer_upload upload;
1223
1224 uint32_t scratch_size_needed;
1225 uint32_t compute_scratch_size_needed;
1226 uint32_t esgs_ring_size_needed;
1227 uint32_t gsvs_ring_size_needed;
1228 bool tess_rings_needed;
1229 bool gds_needed; /* for GFX10 streamout */
1230 bool sample_positions_needed;
1231
1232 VkResult record_result;
1233
1234 uint64_t gfx9_fence_va;
1235 uint32_t gfx9_fence_idx;
1236 uint64_t gfx9_eop_bug_va;
1237
1238 /**
1239 * Whether a query pool has been resetted and we have to flush caches.
1240 */
1241 bool pending_reset_query;
1242
1243 /**
1244 * Bitmask of pending active query flushes.
1245 */
1246 enum radv_cmd_flush_bits active_query_flush_bits;
1247 };
1248
1249 struct radv_image;
1250 struct radv_image_view;
1251
1252 bool radv_cmd_buffer_uses_mec(struct radv_cmd_buffer *cmd_buffer);
1253
1254 void si_emit_graphics(struct radv_physical_device *physical_device,
1255 struct radeon_cmdbuf *cs);
1256 void si_emit_compute(struct radv_physical_device *physical_device,
1257 struct radeon_cmdbuf *cs);
1258
1259 void cik_create_gfx_config(struct radv_device *device);
1260
1261 void si_write_viewport(struct radeon_cmdbuf *cs, int first_vp,
1262 int count, const VkViewport *viewports);
1263 void si_write_scissors(struct radeon_cmdbuf *cs, int first,
1264 int count, const VkRect2D *scissors,
1265 const VkViewport *viewports, bool can_use_guardband);
1266 uint32_t si_get_ia_multi_vgt_param(struct radv_cmd_buffer *cmd_buffer,
1267 bool instanced_draw, bool indirect_draw,
1268 bool count_from_stream_output,
1269 uint32_t draw_vertex_count);
1270 void si_cs_emit_write_event_eop(struct radeon_cmdbuf *cs,
1271 enum chip_class chip_class,
1272 bool is_mec,
1273 unsigned event, unsigned event_flags,
1274 unsigned dst_sel, unsigned data_sel,
1275 uint64_t va,
1276 uint32_t new_fence,
1277 uint64_t gfx9_eop_bug_va);
1278
1279 void radv_cp_wait_mem(struct radeon_cmdbuf *cs, uint32_t op, uint64_t va,
1280 uint32_t ref, uint32_t mask);
1281 void si_cs_emit_cache_flush(struct radeon_cmdbuf *cs,
1282 enum chip_class chip_class,
1283 uint32_t *fence_ptr, uint64_t va,
1284 bool is_mec,
1285 enum radv_cmd_flush_bits flush_bits,
1286 uint64_t gfx9_eop_bug_va);
1287 void si_emit_cache_flush(struct radv_cmd_buffer *cmd_buffer);
1288 void si_emit_set_predication_state(struct radv_cmd_buffer *cmd_buffer,
1289 bool inverted, uint64_t va);
1290 void si_cp_dma_buffer_copy(struct radv_cmd_buffer *cmd_buffer,
1291 uint64_t src_va, uint64_t dest_va,
1292 uint64_t size);
1293 void si_cp_dma_prefetch(struct radv_cmd_buffer *cmd_buffer, uint64_t va,
1294 unsigned size);
1295 void si_cp_dma_clear_buffer(struct radv_cmd_buffer *cmd_buffer, uint64_t va,
1296 uint64_t size, unsigned value);
1297 void si_cp_dma_wait_for_idle(struct radv_cmd_buffer *cmd_buffer);
1298
1299 void radv_set_db_count_control(struct radv_cmd_buffer *cmd_buffer);
1300 bool
1301 radv_cmd_buffer_upload_alloc(struct radv_cmd_buffer *cmd_buffer,
1302 unsigned size,
1303 unsigned alignment,
1304 unsigned *out_offset,
1305 void **ptr);
1306 void
1307 radv_cmd_buffer_set_subpass(struct radv_cmd_buffer *cmd_buffer,
1308 const struct radv_subpass *subpass);
1309 bool
1310 radv_cmd_buffer_upload_data(struct radv_cmd_buffer *cmd_buffer,
1311 unsigned size, unsigned alignmnet,
1312 const void *data, unsigned *out_offset);
1313
1314 void radv_cmd_buffer_clear_subpass(struct radv_cmd_buffer *cmd_buffer);
1315 void radv_cmd_buffer_resolve_subpass(struct radv_cmd_buffer *cmd_buffer);
1316 void radv_cmd_buffer_resolve_subpass_cs(struct radv_cmd_buffer *cmd_buffer);
1317 void radv_depth_stencil_resolve_subpass_cs(struct radv_cmd_buffer *cmd_buffer,
1318 VkImageAspectFlags aspects,
1319 VkResolveModeFlagBitsKHR resolve_mode);
1320 void radv_cmd_buffer_resolve_subpass_fs(struct radv_cmd_buffer *cmd_buffer);
1321 void radv_depth_stencil_resolve_subpass_fs(struct radv_cmd_buffer *cmd_buffer,
1322 VkImageAspectFlags aspects,
1323 VkResolveModeFlagBitsKHR resolve_mode);
1324 void radv_emit_default_sample_locations(struct radeon_cmdbuf *cs, int nr_samples);
1325 unsigned radv_get_default_max_sample_dist(int log_samples);
1326 void radv_device_init_msaa(struct radv_device *device);
1327
1328 void radv_update_ds_clear_metadata(struct radv_cmd_buffer *cmd_buffer,
1329 const struct radv_image_view *iview,
1330 VkClearDepthStencilValue ds_clear_value,
1331 VkImageAspectFlags aspects);
1332
1333 void radv_update_color_clear_metadata(struct radv_cmd_buffer *cmd_buffer,
1334 const struct radv_image_view *iview,
1335 int cb_idx,
1336 uint32_t color_values[2]);
1337
1338 void radv_update_fce_metadata(struct radv_cmd_buffer *cmd_buffer,
1339 struct radv_image *image,
1340 const VkImageSubresourceRange *range, bool value);
1341
1342 void radv_update_dcc_metadata(struct radv_cmd_buffer *cmd_buffer,
1343 struct radv_image *image,
1344 const VkImageSubresourceRange *range, bool value);
1345
1346 uint32_t radv_fill_buffer(struct radv_cmd_buffer *cmd_buffer,
1347 struct radeon_winsys_bo *bo,
1348 uint64_t offset, uint64_t size, uint32_t value);
1349 void radv_cmd_buffer_trace_emit(struct radv_cmd_buffer *cmd_buffer);
1350 bool radv_get_memory_fd(struct radv_device *device,
1351 struct radv_device_memory *memory,
1352 int *pFD);
1353
1354 static inline void
1355 radv_emit_shader_pointer_head(struct radeon_cmdbuf *cs,
1356 unsigned sh_offset, unsigned pointer_count,
1357 bool use_32bit_pointers)
1358 {
1359 radeon_emit(cs, PKT3(PKT3_SET_SH_REG, pointer_count * (use_32bit_pointers ? 1 : 2), 0));
1360 radeon_emit(cs, (sh_offset - SI_SH_REG_OFFSET) >> 2);
1361 }
1362
1363 static inline void
1364 radv_emit_shader_pointer_body(struct radv_device *device,
1365 struct radeon_cmdbuf *cs,
1366 uint64_t va, bool use_32bit_pointers)
1367 {
1368 radeon_emit(cs, va);
1369
1370 if (use_32bit_pointers) {
1371 assert(va == 0 ||
1372 (va >> 32) == device->physical_device->rad_info.address32_hi);
1373 } else {
1374 radeon_emit(cs, va >> 32);
1375 }
1376 }
1377
1378 static inline void
1379 radv_emit_shader_pointer(struct radv_device *device,
1380 struct radeon_cmdbuf *cs,
1381 uint32_t sh_offset, uint64_t va, bool global)
1382 {
1383 bool use_32bit_pointers = !global;
1384
1385 radv_emit_shader_pointer_head(cs, sh_offset, 1, use_32bit_pointers);
1386 radv_emit_shader_pointer_body(device, cs, va, use_32bit_pointers);
1387 }
1388
1389 static inline struct radv_descriptor_state *
1390 radv_get_descriptors_state(struct radv_cmd_buffer *cmd_buffer,
1391 VkPipelineBindPoint bind_point)
1392 {
1393 assert(bind_point == VK_PIPELINE_BIND_POINT_GRAPHICS ||
1394 bind_point == VK_PIPELINE_BIND_POINT_COMPUTE);
1395 return &cmd_buffer->descriptors[bind_point];
1396 }
1397
1398 /*
1399 * Takes x,y,z as exact numbers of invocations, instead of blocks.
1400 *
1401 * Limitations: Can't call normal dispatch functions without binding or rebinding
1402 * the compute pipeline.
1403 */
1404 void radv_unaligned_dispatch(
1405 struct radv_cmd_buffer *cmd_buffer,
1406 uint32_t x,
1407 uint32_t y,
1408 uint32_t z);
1409
1410 struct radv_event {
1411 struct radeon_winsys_bo *bo;
1412 uint64_t *map;
1413 };
1414
1415 struct radv_shader_module;
1416
1417 #define RADV_HASH_SHADER_IS_GEOM_COPY_SHADER (1 << 0)
1418 #define RADV_HASH_SHADER_SISCHED (1 << 1)
1419 #define RADV_HASH_SHADER_UNSAFE_MATH (1 << 2)
1420 #define RADV_HASH_SHADER_NO_NGG (1 << 3)
1421 #define RADV_HASH_SHADER_CS_WAVE32 (1 << 4)
1422 #define RADV_HASH_SHADER_PS_WAVE32 (1 << 5)
1423 #define RADV_HASH_SHADER_GE_WAVE32 (1 << 6)
1424
1425 void
1426 radv_hash_shaders(unsigned char *hash,
1427 const VkPipelineShaderStageCreateInfo **stages,
1428 const struct radv_pipeline_layout *layout,
1429 const struct radv_pipeline_key *key,
1430 uint32_t flags);
1431
1432 static inline gl_shader_stage
1433 vk_to_mesa_shader_stage(VkShaderStageFlagBits vk_stage)
1434 {
1435 assert(__builtin_popcount(vk_stage) == 1);
1436 return ffs(vk_stage) - 1;
1437 }
1438
1439 static inline VkShaderStageFlagBits
1440 mesa_to_vk_shader_stage(gl_shader_stage mesa_stage)
1441 {
1442 return (1 << mesa_stage);
1443 }
1444
1445 #define RADV_STAGE_MASK ((1 << MESA_SHADER_STAGES) - 1)
1446
1447 #define radv_foreach_stage(stage, stage_bits) \
1448 for (gl_shader_stage stage, \
1449 __tmp = (gl_shader_stage)((stage_bits) & RADV_STAGE_MASK); \
1450 stage = __builtin_ffs(__tmp) - 1, __tmp; \
1451 __tmp &= ~(1 << (stage)))
1452
1453 extern const VkFormat radv_fs_key_format_exemplars[NUM_META_FS_KEYS];
1454 unsigned radv_format_meta_fs_key(VkFormat format);
1455
1456 struct radv_multisample_state {
1457 uint32_t db_eqaa;
1458 uint32_t pa_sc_line_cntl;
1459 uint32_t pa_sc_mode_cntl_0;
1460 uint32_t pa_sc_mode_cntl_1;
1461 uint32_t pa_sc_aa_config;
1462 uint32_t pa_sc_aa_mask[2];
1463 unsigned num_samples;
1464 };
1465
1466 struct radv_prim_vertex_count {
1467 uint8_t min;
1468 uint8_t incr;
1469 };
1470
1471 struct radv_vertex_elements_info {
1472 uint32_t format_size[MAX_VERTEX_ATTRIBS];
1473 };
1474
1475 struct radv_ia_multi_vgt_param_helpers {
1476 uint32_t base;
1477 bool partial_es_wave;
1478 uint8_t primgroup_size;
1479 bool wd_switch_on_eop;
1480 bool ia_switch_on_eoi;
1481 bool partial_vs_wave;
1482 };
1483
1484 struct radv_binning_state {
1485 uint32_t pa_sc_binner_cntl_0;
1486 uint32_t db_dfsm_control;
1487 };
1488
1489 #define SI_GS_PER_ES 128
1490
1491 struct radv_pipeline {
1492 struct radv_device * device;
1493 struct radv_dynamic_state dynamic_state;
1494
1495 struct radv_pipeline_layout * layout;
1496
1497 bool need_indirect_descriptor_sets;
1498 struct radv_shader_variant * shaders[MESA_SHADER_STAGES];
1499 struct radv_shader_variant *gs_copy_shader;
1500 VkShaderStageFlags active_stages;
1501
1502 struct radeon_cmdbuf cs;
1503 uint32_t ctx_cs_hash;
1504 struct radeon_cmdbuf ctx_cs;
1505
1506 struct radv_vertex_elements_info vertex_elements;
1507
1508 uint32_t binding_stride[MAX_VBS];
1509 uint8_t num_vertex_bindings;
1510
1511 uint32_t user_data_0[MESA_SHADER_STAGES];
1512 union {
1513 struct {
1514 struct radv_multisample_state ms;
1515 struct radv_binning_state binning;
1516 uint32_t spi_baryc_cntl;
1517 bool prim_restart_enable;
1518 unsigned esgs_ring_size;
1519 unsigned gsvs_ring_size;
1520 uint32_t vtx_base_sgpr;
1521 struct radv_ia_multi_vgt_param_helpers ia_multi_vgt_param;
1522 uint8_t vtx_emit_num;
1523 struct radv_prim_vertex_count prim_vertex_count;
1524 bool can_use_guardband;
1525 uint32_t needed_dynamic_state;
1526 bool disable_out_of_order_rast_for_occlusion;
1527
1528 /* Used for rbplus */
1529 uint32_t col_format;
1530 uint32_t cb_target_mask;
1531 } graphics;
1532 };
1533
1534 unsigned max_waves;
1535 unsigned scratch_bytes_per_wave;
1536
1537 /* Not NULL if graphics pipeline uses streamout. */
1538 struct radv_shader_variant *streamout_shader;
1539 };
1540
1541 static inline bool radv_pipeline_has_gs(const struct radv_pipeline *pipeline)
1542 {
1543 return pipeline->shaders[MESA_SHADER_GEOMETRY] ? true : false;
1544 }
1545
1546 static inline bool radv_pipeline_has_tess(const struct radv_pipeline *pipeline)
1547 {
1548 return pipeline->shaders[MESA_SHADER_TESS_CTRL] ? true : false;
1549 }
1550
1551 bool radv_pipeline_has_ngg(const struct radv_pipeline *pipeline);
1552
1553 bool radv_pipeline_has_gs_copy_shader(const struct radv_pipeline *pipeline);
1554
1555 struct radv_userdata_info *radv_lookup_user_sgpr(struct radv_pipeline *pipeline,
1556 gl_shader_stage stage,
1557 int idx);
1558
1559 struct radv_shader_variant *radv_get_shader(struct radv_pipeline *pipeline,
1560 gl_shader_stage stage);
1561
1562 struct radv_graphics_pipeline_create_info {
1563 bool use_rectlist;
1564 bool db_depth_clear;
1565 bool db_stencil_clear;
1566 bool db_depth_disable_expclear;
1567 bool db_stencil_disable_expclear;
1568 bool db_flush_depth_inplace;
1569 bool db_flush_stencil_inplace;
1570 bool db_resummarize;
1571 uint32_t custom_blend_mode;
1572 };
1573
1574 VkResult
1575 radv_graphics_pipeline_create(VkDevice device,
1576 VkPipelineCache cache,
1577 const VkGraphicsPipelineCreateInfo *pCreateInfo,
1578 const struct radv_graphics_pipeline_create_info *extra,
1579 const VkAllocationCallbacks *alloc,
1580 VkPipeline *pPipeline);
1581
1582 struct vk_format_description;
1583 uint32_t radv_translate_buffer_dataformat(const struct vk_format_description *desc,
1584 int first_non_void);
1585 uint32_t radv_translate_buffer_numformat(const struct vk_format_description *desc,
1586 int first_non_void);
1587 bool radv_is_buffer_format_supported(VkFormat format, bool *scaled);
1588 uint32_t radv_translate_colorformat(VkFormat format);
1589 uint32_t radv_translate_color_numformat(VkFormat format,
1590 const struct vk_format_description *desc,
1591 int first_non_void);
1592 uint32_t radv_colorformat_endian_swap(uint32_t colorformat);
1593 unsigned radv_translate_colorswap(VkFormat format, bool do_endian_swap);
1594 uint32_t radv_translate_dbformat(VkFormat format);
1595 uint32_t radv_translate_tex_dataformat(VkFormat format,
1596 const struct vk_format_description *desc,
1597 int first_non_void);
1598 uint32_t radv_translate_tex_numformat(VkFormat format,
1599 const struct vk_format_description *desc,
1600 int first_non_void);
1601 bool radv_format_pack_clear_color(VkFormat format,
1602 uint32_t clear_vals[2],
1603 VkClearColorValue *value);
1604 bool radv_is_colorbuffer_format_supported(VkFormat format, bool *blendable);
1605 bool radv_dcc_formats_compatible(VkFormat format1,
1606 VkFormat format2);
1607 bool radv_device_supports_etc(struct radv_physical_device *physical_device);
1608
1609 struct radv_image_plane {
1610 VkFormat format;
1611 struct radeon_surf surface;
1612 uint64_t offset;
1613 };
1614
1615 struct radv_image {
1616 VkImageType type;
1617 /* The original VkFormat provided by the client. This may not match any
1618 * of the actual surface formats.
1619 */
1620 VkFormat vk_format;
1621 VkImageAspectFlags aspects;
1622 VkImageUsageFlags usage; /**< Superset of VkImageCreateInfo::usage. */
1623 struct ac_surf_info info;
1624 VkImageTiling tiling; /** VkImageCreateInfo::tiling */
1625 VkImageCreateFlags flags; /** VkImageCreateInfo::flags */
1626
1627 VkDeviceSize size;
1628 uint32_t alignment;
1629
1630 unsigned queue_family_mask;
1631 bool exclusive;
1632 bool shareable;
1633
1634 /* Set when bound */
1635 struct radeon_winsys_bo *bo;
1636 VkDeviceSize offset;
1637 uint64_t dcc_offset;
1638 uint64_t htile_offset;
1639 bool tc_compatible_htile;
1640 bool tc_compatible_cmask;
1641
1642 uint64_t cmask_offset;
1643 uint64_t fmask_offset;
1644 uint64_t clear_value_offset;
1645 uint64_t fce_pred_offset;
1646 uint64_t dcc_pred_offset;
1647
1648 /*
1649 * Metadata for the TC-compat zrange workaround. If the 32-bit value
1650 * stored at this offset is UINT_MAX, the driver will emit
1651 * DB_Z_INFO.ZRANGE_PRECISION=0, otherwise it will skip the
1652 * SET_CONTEXT_REG packet.
1653 */
1654 uint64_t tc_compat_zrange_offset;
1655
1656 /* For VK_ANDROID_native_buffer, the WSI image owns the memory, */
1657 VkDeviceMemory owned_memory;
1658
1659 unsigned plane_count;
1660 struct radv_image_plane planes[0];
1661 };
1662
1663 /* Whether the image has a htile that is known consistent with the contents of
1664 * the image. */
1665 bool radv_layout_has_htile(const struct radv_image *image,
1666 VkImageLayout layout,
1667 bool in_render_loop,
1668 unsigned queue_mask);
1669
1670 /* Whether the image has a htile that is known consistent with the contents of
1671 * the image and is allowed to be in compressed form.
1672 *
1673 * If this is false reads that don't use the htile should be able to return
1674 * correct results.
1675 */
1676 bool radv_layout_is_htile_compressed(const struct radv_image *image,
1677 VkImageLayout layout,
1678 bool in_render_loop,
1679 unsigned queue_mask);
1680
1681 bool radv_layout_can_fast_clear(const struct radv_image *image,
1682 VkImageLayout layout,
1683 bool in_render_loop,
1684 unsigned queue_mask);
1685
1686 bool radv_layout_dcc_compressed(const struct radv_device *device,
1687 const struct radv_image *image,
1688 VkImageLayout layout,
1689 bool in_render_loop,
1690 unsigned queue_mask);
1691
1692 /**
1693 * Return whether the image has CMASK metadata for color surfaces.
1694 */
1695 static inline bool
1696 radv_image_has_cmask(const struct radv_image *image)
1697 {
1698 return image->cmask_offset;
1699 }
1700
1701 /**
1702 * Return whether the image has FMASK metadata for color surfaces.
1703 */
1704 static inline bool
1705 radv_image_has_fmask(const struct radv_image *image)
1706 {
1707 return image->fmask_offset;
1708 }
1709
1710 /**
1711 * Return whether the image has DCC metadata for color surfaces.
1712 */
1713 static inline bool
1714 radv_image_has_dcc(const struct radv_image *image)
1715 {
1716 return image->planes[0].surface.dcc_size;
1717 }
1718
1719 /**
1720 * Return whether the image is TC-compatible CMASK.
1721 */
1722 static inline bool
1723 radv_image_is_tc_compat_cmask(const struct radv_image *image)
1724 {
1725 return radv_image_has_fmask(image) && image->tc_compatible_cmask;
1726 }
1727
1728 /**
1729 * Return whether DCC metadata is enabled for a level.
1730 */
1731 static inline bool
1732 radv_dcc_enabled(const struct radv_image *image, unsigned level)
1733 {
1734 return radv_image_has_dcc(image) &&
1735 level < image->planes[0].surface.num_dcc_levels;
1736 }
1737
1738 /**
1739 * Return whether the image has CB metadata.
1740 */
1741 static inline bool
1742 radv_image_has_CB_metadata(const struct radv_image *image)
1743 {
1744 return radv_image_has_cmask(image) ||
1745 radv_image_has_fmask(image) ||
1746 radv_image_has_dcc(image);
1747 }
1748
1749 /**
1750 * Return whether the image has HTILE metadata for depth surfaces.
1751 */
1752 static inline bool
1753 radv_image_has_htile(const struct radv_image *image)
1754 {
1755 return image->planes[0].surface.htile_size;
1756 }
1757
1758 /**
1759 * Return whether HTILE metadata is enabled for a level.
1760 */
1761 static inline bool
1762 radv_htile_enabled(const struct radv_image *image, unsigned level)
1763 {
1764 return radv_image_has_htile(image) && level == 0;
1765 }
1766
1767 /**
1768 * Return whether the image is TC-compatible HTILE.
1769 */
1770 static inline bool
1771 radv_image_is_tc_compat_htile(const struct radv_image *image)
1772 {
1773 return radv_image_has_htile(image) && image->tc_compatible_htile;
1774 }
1775
1776 static inline uint64_t
1777 radv_image_get_fast_clear_va(const struct radv_image *image,
1778 uint32_t base_level)
1779 {
1780 uint64_t va = radv_buffer_get_va(image->bo);
1781 va += image->offset + image->clear_value_offset + base_level * 8;
1782 return va;
1783 }
1784
1785 static inline uint64_t
1786 radv_image_get_fce_pred_va(const struct radv_image *image,
1787 uint32_t base_level)
1788 {
1789 uint64_t va = radv_buffer_get_va(image->bo);
1790 va += image->offset + image->fce_pred_offset + base_level * 8;
1791 return va;
1792 }
1793
1794 static inline uint64_t
1795 radv_image_get_dcc_pred_va(const struct radv_image *image,
1796 uint32_t base_level)
1797 {
1798 uint64_t va = radv_buffer_get_va(image->bo);
1799 va += image->offset + image->dcc_pred_offset + base_level * 8;
1800 return va;
1801 }
1802
1803 static inline uint64_t
1804 radv_get_tc_compat_zrange_va(const struct radv_image *image,
1805 uint32_t base_level)
1806 {
1807 uint64_t va = radv_buffer_get_va(image->bo);
1808 va += image->offset + image->tc_compat_zrange_offset + base_level * 4;
1809 return va;
1810 }
1811
1812 static inline uint64_t
1813 radv_get_ds_clear_value_va(const struct radv_image *image,
1814 uint32_t base_level)
1815 {
1816 uint64_t va = radv_buffer_get_va(image->bo);
1817 va += image->offset + image->clear_value_offset + base_level * 8;
1818 return va;
1819 }
1820
1821 unsigned radv_image_queue_family_mask(const struct radv_image *image, uint32_t family, uint32_t queue_family);
1822
1823 static inline uint32_t
1824 radv_get_layerCount(const struct radv_image *image,
1825 const VkImageSubresourceRange *range)
1826 {
1827 return range->layerCount == VK_REMAINING_ARRAY_LAYERS ?
1828 image->info.array_size - range->baseArrayLayer : range->layerCount;
1829 }
1830
1831 static inline uint32_t
1832 radv_get_levelCount(const struct radv_image *image,
1833 const VkImageSubresourceRange *range)
1834 {
1835 return range->levelCount == VK_REMAINING_MIP_LEVELS ?
1836 image->info.levels - range->baseMipLevel : range->levelCount;
1837 }
1838
1839 struct radeon_bo_metadata;
1840 void
1841 radv_init_metadata(struct radv_device *device,
1842 struct radv_image *image,
1843 struct radeon_bo_metadata *metadata);
1844
1845 void
1846 radv_image_override_offset_stride(struct radv_device *device,
1847 struct radv_image *image,
1848 uint64_t offset, uint32_t stride);
1849
1850 union radv_descriptor {
1851 struct {
1852 uint32_t plane0_descriptor[8];
1853 uint32_t fmask_descriptor[8];
1854 };
1855 struct {
1856 uint32_t plane_descriptors[3][8];
1857 };
1858 };
1859
1860 struct radv_image_view {
1861 struct radv_image *image; /**< VkImageViewCreateInfo::image */
1862 struct radeon_winsys_bo *bo;
1863
1864 VkImageViewType type;
1865 VkImageAspectFlags aspect_mask;
1866 VkFormat vk_format;
1867 unsigned plane_id;
1868 bool multiple_planes;
1869 uint32_t base_layer;
1870 uint32_t layer_count;
1871 uint32_t base_mip;
1872 uint32_t level_count;
1873 VkExtent3D extent; /**< Extent of VkImageViewCreateInfo::baseMipLevel. */
1874
1875 union radv_descriptor descriptor;
1876
1877 /* Descriptor for use as a storage image as opposed to a sampled image.
1878 * This has a few differences for cube maps (e.g. type).
1879 */
1880 union radv_descriptor storage_descriptor;
1881 };
1882
1883 struct radv_image_create_info {
1884 const VkImageCreateInfo *vk_info;
1885 bool scanout;
1886 bool no_metadata_planes;
1887 const struct radeon_bo_metadata *bo_metadata;
1888 };
1889
1890 VkResult radv_image_create(VkDevice _device,
1891 const struct radv_image_create_info *info,
1892 const VkAllocationCallbacks* alloc,
1893 VkImage *pImage);
1894
1895 VkResult
1896 radv_image_from_gralloc(VkDevice device_h,
1897 const VkImageCreateInfo *base_info,
1898 const VkNativeBufferANDROID *gralloc_info,
1899 const VkAllocationCallbacks *alloc,
1900 VkImage *out_image_h);
1901
1902 struct radv_image_view_extra_create_info {
1903 bool disable_compression;
1904 };
1905
1906 void radv_image_view_init(struct radv_image_view *view,
1907 struct radv_device *device,
1908 const VkImageViewCreateInfo *pCreateInfo,
1909 const struct radv_image_view_extra_create_info* extra_create_info);
1910
1911 VkFormat radv_get_aspect_format(struct radv_image *image, VkImageAspectFlags mask);
1912
1913 struct radv_sampler_ycbcr_conversion {
1914 VkFormat format;
1915 VkSamplerYcbcrModelConversion ycbcr_model;
1916 VkSamplerYcbcrRange ycbcr_range;
1917 VkComponentMapping components;
1918 VkChromaLocation chroma_offsets[2];
1919 VkFilter chroma_filter;
1920 };
1921
1922 struct radv_buffer_view {
1923 struct radeon_winsys_bo *bo;
1924 VkFormat vk_format;
1925 uint64_t range; /**< VkBufferViewCreateInfo::range */
1926 uint32_t state[4];
1927 };
1928 void radv_buffer_view_init(struct radv_buffer_view *view,
1929 struct radv_device *device,
1930 const VkBufferViewCreateInfo* pCreateInfo);
1931
1932 static inline struct VkExtent3D
1933 radv_sanitize_image_extent(const VkImageType imageType,
1934 const struct VkExtent3D imageExtent)
1935 {
1936 switch (imageType) {
1937 case VK_IMAGE_TYPE_1D:
1938 return (VkExtent3D) { imageExtent.width, 1, 1 };
1939 case VK_IMAGE_TYPE_2D:
1940 return (VkExtent3D) { imageExtent.width, imageExtent.height, 1 };
1941 case VK_IMAGE_TYPE_3D:
1942 return imageExtent;
1943 default:
1944 unreachable("invalid image type");
1945 }
1946 }
1947
1948 static inline struct VkOffset3D
1949 radv_sanitize_image_offset(const VkImageType imageType,
1950 const struct VkOffset3D imageOffset)
1951 {
1952 switch (imageType) {
1953 case VK_IMAGE_TYPE_1D:
1954 return (VkOffset3D) { imageOffset.x, 0, 0 };
1955 case VK_IMAGE_TYPE_2D:
1956 return (VkOffset3D) { imageOffset.x, imageOffset.y, 0 };
1957 case VK_IMAGE_TYPE_3D:
1958 return imageOffset;
1959 default:
1960 unreachable("invalid image type");
1961 }
1962 }
1963
1964 static inline bool
1965 radv_image_extent_compare(const struct radv_image *image,
1966 const VkExtent3D *extent)
1967 {
1968 if (extent->width != image->info.width ||
1969 extent->height != image->info.height ||
1970 extent->depth != image->info.depth)
1971 return false;
1972 return true;
1973 }
1974
1975 struct radv_sampler {
1976 uint32_t state[4];
1977 struct radv_sampler_ycbcr_conversion *ycbcr_sampler;
1978 };
1979
1980 struct radv_framebuffer {
1981 uint32_t width;
1982 uint32_t height;
1983 uint32_t layers;
1984
1985 uint32_t attachment_count;
1986 struct radv_image_view *attachments[0];
1987 };
1988
1989 struct radv_subpass_barrier {
1990 VkPipelineStageFlags src_stage_mask;
1991 VkAccessFlags src_access_mask;
1992 VkAccessFlags dst_access_mask;
1993 };
1994
1995 void radv_subpass_barrier(struct radv_cmd_buffer *cmd_buffer,
1996 const struct radv_subpass_barrier *barrier);
1997
1998 struct radv_subpass_attachment {
1999 uint32_t attachment;
2000 VkImageLayout layout;
2001 bool in_render_loop;
2002 };
2003
2004 struct radv_subpass {
2005 uint32_t attachment_count;
2006 struct radv_subpass_attachment * attachments;
2007
2008 uint32_t input_count;
2009 uint32_t color_count;
2010 struct radv_subpass_attachment * input_attachments;
2011 struct radv_subpass_attachment * color_attachments;
2012 struct radv_subpass_attachment * resolve_attachments;
2013 struct radv_subpass_attachment * depth_stencil_attachment;
2014 struct radv_subpass_attachment * ds_resolve_attachment;
2015 VkResolveModeFlagBitsKHR depth_resolve_mode;
2016 VkResolveModeFlagBitsKHR stencil_resolve_mode;
2017
2018 /** Subpass has at least one color resolve attachment */
2019 bool has_color_resolve;
2020
2021 /** Subpass has at least one color attachment */
2022 bool has_color_att;
2023
2024 struct radv_subpass_barrier start_barrier;
2025
2026 uint32_t view_mask;
2027 VkSampleCountFlagBits max_sample_count;
2028 };
2029
2030 uint32_t
2031 radv_get_subpass_id(struct radv_cmd_buffer *cmd_buffer);
2032
2033 struct radv_render_pass_attachment {
2034 VkFormat format;
2035 uint32_t samples;
2036 VkAttachmentLoadOp load_op;
2037 VkAttachmentLoadOp stencil_load_op;
2038 VkImageLayout initial_layout;
2039 VkImageLayout final_layout;
2040
2041 /* The subpass id in which the attachment will be used first/last. */
2042 uint32_t first_subpass_idx;
2043 uint32_t last_subpass_idx;
2044 };
2045
2046 struct radv_render_pass {
2047 uint32_t attachment_count;
2048 uint32_t subpass_count;
2049 struct radv_subpass_attachment * subpass_attachments;
2050 struct radv_render_pass_attachment * attachments;
2051 struct radv_subpass_barrier end_barrier;
2052 struct radv_subpass subpasses[0];
2053 };
2054
2055 VkResult radv_device_init_meta(struct radv_device *device);
2056 void radv_device_finish_meta(struct radv_device *device);
2057
2058 struct radv_query_pool {
2059 struct radeon_winsys_bo *bo;
2060 uint32_t stride;
2061 uint32_t availability_offset;
2062 uint64_t size;
2063 char *ptr;
2064 VkQueryType type;
2065 uint32_t pipeline_stats_mask;
2066 };
2067
2068 struct radv_semaphore {
2069 /* use a winsys sem for non-exportable */
2070 struct radeon_winsys_sem *sem;
2071 uint32_t syncobj;
2072 uint32_t temp_syncobj;
2073 };
2074
2075 void radv_set_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
2076 VkPipelineBindPoint bind_point,
2077 struct radv_descriptor_set *set,
2078 unsigned idx);
2079
2080 void
2081 radv_update_descriptor_sets(struct radv_device *device,
2082 struct radv_cmd_buffer *cmd_buffer,
2083 VkDescriptorSet overrideSet,
2084 uint32_t descriptorWriteCount,
2085 const VkWriteDescriptorSet *pDescriptorWrites,
2086 uint32_t descriptorCopyCount,
2087 const VkCopyDescriptorSet *pDescriptorCopies);
2088
2089 void
2090 radv_update_descriptor_set_with_template(struct radv_device *device,
2091 struct radv_cmd_buffer *cmd_buffer,
2092 struct radv_descriptor_set *set,
2093 VkDescriptorUpdateTemplate descriptorUpdateTemplate,
2094 const void *pData);
2095
2096 void radv_meta_push_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
2097 VkPipelineBindPoint pipelineBindPoint,
2098 VkPipelineLayout _layout,
2099 uint32_t set,
2100 uint32_t descriptorWriteCount,
2101 const VkWriteDescriptorSet *pDescriptorWrites);
2102
2103 void radv_initialize_dcc(struct radv_cmd_buffer *cmd_buffer,
2104 struct radv_image *image,
2105 const VkImageSubresourceRange *range, uint32_t value);
2106
2107 void radv_initialize_fmask(struct radv_cmd_buffer *cmd_buffer,
2108 struct radv_image *image,
2109 const VkImageSubresourceRange *range);
2110
2111 struct radv_fence {
2112 struct radeon_winsys_fence *fence;
2113 struct wsi_fence *fence_wsi;
2114
2115 uint32_t syncobj;
2116 uint32_t temp_syncobj;
2117 };
2118
2119 /* radv_nir_to_llvm.c */
2120 struct radv_shader_info;
2121 struct radv_nir_compiler_options;
2122
2123 void radv_compile_gs_copy_shader(struct ac_llvm_compiler *ac_llvm,
2124 struct nir_shader *geom_shader,
2125 struct radv_shader_binary **rbinary,
2126 struct radv_shader_info *info,
2127 const struct radv_nir_compiler_options *option);
2128
2129 void radv_compile_nir_shader(struct ac_llvm_compiler *ac_llvm,
2130 struct radv_shader_binary **rbinary,
2131 struct radv_shader_info *info,
2132 struct nir_shader *const *nir,
2133 int nir_count,
2134 const struct radv_nir_compiler_options *options);
2135
2136 unsigned radv_nir_get_max_workgroup_size(enum chip_class chip_class,
2137 gl_shader_stage stage,
2138 const struct nir_shader *nir);
2139
2140 /* radv_shader_info.h */
2141 struct radv_shader_info;
2142 struct radv_shader_variant_key;
2143
2144 void radv_nir_shader_info_pass(const struct nir_shader *nir,
2145 const struct radv_pipeline_layout *layout,
2146 const struct radv_shader_variant_key *key,
2147 struct radv_shader_info *info);
2148
2149 void radv_nir_shader_info_init(struct radv_shader_info *info);
2150
2151 struct radeon_winsys_sem;
2152
2153 uint64_t radv_get_current_time(void);
2154
2155 static inline uint32_t
2156 si_conv_gl_prim_to_vertices(unsigned gl_prim)
2157 {
2158 switch (gl_prim) {
2159 case 0: /* GL_POINTS */
2160 return 1;
2161 case 1: /* GL_LINES */
2162 case 3: /* GL_LINE_STRIP */
2163 return 2;
2164 case 4: /* GL_TRIANGLES */
2165 case 5: /* GL_TRIANGLE_STRIP */
2166 return 3;
2167 case 0xA: /* GL_LINE_STRIP_ADJACENCY_ARB */
2168 return 4;
2169 case 0xc: /* GL_TRIANGLES_ADJACENCY_ARB */
2170 return 6;
2171 case 7: /* GL_QUADS */
2172 return V_028A6C_OUTPRIM_TYPE_TRISTRIP;
2173 default:
2174 assert(0);
2175 return 0;
2176 }
2177 }
2178
2179 #define RADV_DEFINE_HANDLE_CASTS(__radv_type, __VkType) \
2180 \
2181 static inline struct __radv_type * \
2182 __radv_type ## _from_handle(__VkType _handle) \
2183 { \
2184 return (struct __radv_type *) _handle; \
2185 } \
2186 \
2187 static inline __VkType \
2188 __radv_type ## _to_handle(struct __radv_type *_obj) \
2189 { \
2190 return (__VkType) _obj; \
2191 }
2192
2193 #define RADV_DEFINE_NONDISP_HANDLE_CASTS(__radv_type, __VkType) \
2194 \
2195 static inline struct __radv_type * \
2196 __radv_type ## _from_handle(__VkType _handle) \
2197 { \
2198 return (struct __radv_type *)(uintptr_t) _handle; \
2199 } \
2200 \
2201 static inline __VkType \
2202 __radv_type ## _to_handle(struct __radv_type *_obj) \
2203 { \
2204 return (__VkType)(uintptr_t) _obj; \
2205 }
2206
2207 #define RADV_FROM_HANDLE(__radv_type, __name, __handle) \
2208 struct __radv_type *__name = __radv_type ## _from_handle(__handle)
2209
2210 RADV_DEFINE_HANDLE_CASTS(radv_cmd_buffer, VkCommandBuffer)
2211 RADV_DEFINE_HANDLE_CASTS(radv_device, VkDevice)
2212 RADV_DEFINE_HANDLE_CASTS(radv_instance, VkInstance)
2213 RADV_DEFINE_HANDLE_CASTS(radv_physical_device, VkPhysicalDevice)
2214 RADV_DEFINE_HANDLE_CASTS(radv_queue, VkQueue)
2215
2216 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_cmd_pool, VkCommandPool)
2217 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer, VkBuffer)
2218 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer_view, VkBufferView)
2219 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_pool, VkDescriptorPool)
2220 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set, VkDescriptorSet)
2221 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set_layout, VkDescriptorSetLayout)
2222 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_update_template, VkDescriptorUpdateTemplate)
2223 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_device_memory, VkDeviceMemory)
2224 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_fence, VkFence)
2225 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_event, VkEvent)
2226 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_framebuffer, VkFramebuffer)
2227 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image, VkImage)
2228 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image_view, VkImageView);
2229 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_cache, VkPipelineCache)
2230 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline, VkPipeline)
2231 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_layout, VkPipelineLayout)
2232 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_query_pool, VkQueryPool)
2233 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_render_pass, VkRenderPass)
2234 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_sampler, VkSampler)
2235 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_sampler_ycbcr_conversion, VkSamplerYcbcrConversion)
2236 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_shader_module, VkShaderModule)
2237 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_semaphore, VkSemaphore)
2238
2239 #endif /* RADV_PRIVATE_H */