2 * Copyright © 2016 Broadcom
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
24 #ifndef V3D_COMPILER_H
25 #define V3D_COMPILER_H
34 #include "util/macros.h"
35 #include "common/v3d_debug.h"
36 #include "common/v3d_device_info.h"
37 #include "common/v3d_limits.h"
38 #include "compiler/nir/nir.h"
39 #include "util/list.h"
40 #include "util/u_math.h"
42 #include "qpu/qpu_instr.h"
43 #include "pipe/p_state.h"
47 struct v3d_fs_inputs
{
49 * Array of the meanings of the VPM inputs this shader needs.
51 * It doesn't include those that aren't part of the VPM, like
52 * point/line coordinates.
54 struct v3d_varying_slot
*input_slots
;
59 /** An unused source or destination register. */
62 /** A physical register, such as the W coordinate payload. */
64 /** One of the regsiters for fixed function interactions. */
68 * A virtual register, that will be allocated to actual accumulator
69 * or physical registers later.
74 * VPM reads use this with an index value to say what part of the VPM
80 * Stores an immediate value in the index field that will be used
81 * directly by qpu_load_imm().
86 * Stores an immediate value in the index field that can be turned
87 * into a small immediate field by qpu_encode_small_immediate().
93 * A reference to a QPU register or a virtual temp register.
100 static inline struct qreg
vir_reg(enum qfile file
, uint32_t index
)
102 return (struct qreg
){file
, index
};
105 static inline struct qreg
vir_magic_reg(uint32_t index
)
107 return (struct qreg
){QFILE_MAGIC
, index
};
110 static inline struct qreg
vir_nop_reg(void)
112 return (struct qreg
){QFILE_NULL
, 0};
116 * A reference to an actual register at the QPU level, for register
126 /** Entry in qblock->instructions */
127 struct list_head link
;
130 * The instruction being wrapped. Its condition codes, pack flags,
131 * signals, etc. will all be used, with just the register references
132 * being replaced by the contents of qinst->dst and qinst->src[].
134 struct v3d_qpu_instr qpu
;
136 /* Pre-register-allocation references to src/dst registers */
141 /* If the instruction reads a uniform (other than through src[i].file
142 * == QFILE_UNIF), that uniform's index in c->uniform_contents. ~0
148 enum quniform_contents
{
150 * Indicates that a constant 32-bit value is copied from the program's
155 * Indicates that the program's uniform contents are used as an index
156 * into the GL uniform storage.
161 * Scaling factors from clip coordinates to relative to the viewport
164 * This is used by the coordinate and vertex shaders to produce the
165 * 32-bit entry consisting of 2 16-bit fields with 12.4 signed fixed
166 * point offsets from the viewport ccenter.
168 QUNIFORM_VIEWPORT_X_SCALE
,
169 QUNIFORM_VIEWPORT_Y_SCALE
,
172 QUNIFORM_VIEWPORT_Z_OFFSET
,
173 QUNIFORM_VIEWPORT_Z_SCALE
,
175 QUNIFORM_USER_CLIP_PLANE
,
178 * A reference to a V3D 3.x texture config parameter 0 uniform.
180 * This is a uniform implicitly loaded with a QPU_W_TMU* write, which
181 * defines texture type, miplevels, and such. It will be found as a
182 * parameter to the first QOP_TEX_[STRB] instruction in a sequence.
184 QUNIFORM_TEXTURE_CONFIG_P0_0
,
185 QUNIFORM_TEXTURE_CONFIG_P0_1
,
186 QUNIFORM_TEXTURE_CONFIG_P0_2
,
187 QUNIFORM_TEXTURE_CONFIG_P0_3
,
188 QUNIFORM_TEXTURE_CONFIG_P0_4
,
189 QUNIFORM_TEXTURE_CONFIG_P0_5
,
190 QUNIFORM_TEXTURE_CONFIG_P0_6
,
191 QUNIFORM_TEXTURE_CONFIG_P0_7
,
192 QUNIFORM_TEXTURE_CONFIG_P0_8
,
193 QUNIFORM_TEXTURE_CONFIG_P0_9
,
194 QUNIFORM_TEXTURE_CONFIG_P0_10
,
195 QUNIFORM_TEXTURE_CONFIG_P0_11
,
196 QUNIFORM_TEXTURE_CONFIG_P0_12
,
197 QUNIFORM_TEXTURE_CONFIG_P0_13
,
198 QUNIFORM_TEXTURE_CONFIG_P0_14
,
199 QUNIFORM_TEXTURE_CONFIG_P0_15
,
200 QUNIFORM_TEXTURE_CONFIG_P0_16
,
201 QUNIFORM_TEXTURE_CONFIG_P0_17
,
202 QUNIFORM_TEXTURE_CONFIG_P0_18
,
203 QUNIFORM_TEXTURE_CONFIG_P0_19
,
204 QUNIFORM_TEXTURE_CONFIG_P0_20
,
205 QUNIFORM_TEXTURE_CONFIG_P0_21
,
206 QUNIFORM_TEXTURE_CONFIG_P0_22
,
207 QUNIFORM_TEXTURE_CONFIG_P0_23
,
208 QUNIFORM_TEXTURE_CONFIG_P0_24
,
209 QUNIFORM_TEXTURE_CONFIG_P0_25
,
210 QUNIFORM_TEXTURE_CONFIG_P0_26
,
211 QUNIFORM_TEXTURE_CONFIG_P0_27
,
212 QUNIFORM_TEXTURE_CONFIG_P0_28
,
213 QUNIFORM_TEXTURE_CONFIG_P0_29
,
214 QUNIFORM_TEXTURE_CONFIG_P0_30
,
215 QUNIFORM_TEXTURE_CONFIG_P0_31
,
216 QUNIFORM_TEXTURE_CONFIG_P0_32
,
219 * A reference to a V3D 3.x texture config parameter 1 uniform.
221 * This is a uniform implicitly loaded with a QPU_W_TMU* write, which
222 * has the pointer to the indirect texture state. Our data[] field
223 * will have a packed p1 value, but the address field will be just
224 * which texture unit's texture should be referenced.
226 QUNIFORM_TEXTURE_CONFIG_P1
,
228 /* A V3D 4.x texture config parameter. The high 8 bits will be
229 * which texture or sampler is being sampled, and the driver must
230 * replace the address field with the appropriate address.
232 QUNIFORM_TMU_CONFIG_P0
,
233 QUNIFORM_TMU_CONFIG_P1
,
235 QUNIFORM_IMAGE_TMU_CONFIG_P0
,
237 QUNIFORM_TEXTURE_FIRST_LEVEL
,
239 QUNIFORM_TEXTURE_WIDTH
,
240 QUNIFORM_TEXTURE_HEIGHT
,
241 QUNIFORM_TEXTURE_DEPTH
,
242 QUNIFORM_TEXTURE_ARRAY_SIZE
,
243 QUNIFORM_TEXTURE_LEVELS
,
247 QUNIFORM_TEXRECT_SCALE_X
,
248 QUNIFORM_TEXRECT_SCALE_Y
,
250 /* Returns the base offset of the SSBO given by the data value. */
251 QUNIFORM_SSBO_OFFSET
,
253 /* Returns the size of the SSBO given by the data value. */
254 QUNIFORM_GET_BUFFER_SIZE
,
256 /* Sizes (in pixels) of a shader image given by the data value. */
257 QUNIFORM_IMAGE_WIDTH
,
258 QUNIFORM_IMAGE_HEIGHT
,
259 QUNIFORM_IMAGE_DEPTH
,
260 QUNIFORM_IMAGE_ARRAY_SIZE
,
264 /* Number of workgroups passed to glDispatchCompute in the dimension
265 * selected by the data value.
267 QUNIFORM_NUM_WORK_GROUPS
,
270 * Returns the the offset of the scratch buffer for register spilling.
272 QUNIFORM_SPILL_OFFSET
,
273 QUNIFORM_SPILL_SIZE_PER_THREAD
,
276 * Returns the offset of the shared memory for compute shaders.
278 * This will be accessed using TMU general memory operations, so the
279 * L2T cache will effectively be the shared memory area.
281 QUNIFORM_SHARED_OFFSET
,
284 static inline uint32_t v3d_unit_data_create(uint32_t unit
, uint32_t value
)
286 assert(value
< (1 << 24));
287 return unit
<< 24 | value
;
290 static inline uint32_t v3d_unit_data_get_unit(uint32_t data
)
295 static inline uint32_t v3d_unit_data_get_offset(uint32_t data
)
297 return data
& 0xffffff;
300 struct v3d_varying_slot
{
301 uint8_t slot_and_component
;
304 static inline struct v3d_varying_slot
305 v3d_slot_from_slot_and_component(uint8_t slot
, uint8_t component
)
307 assert(slot
< 255 / 4);
308 return (struct v3d_varying_slot
){ (slot
<< 2) + component
};
311 static inline uint8_t v3d_slot_get_slot(struct v3d_varying_slot slot
)
313 return slot
.slot_and_component
>> 2;
316 static inline uint8_t v3d_slot_get_component(struct v3d_varying_slot slot
)
318 return slot
.slot_and_component
& 3;
326 uint8_t return_channels
;
330 } tex
[V3D_MAX_TEXTURE_SAMPLERS
];
340 bool point_coord_upper_left
;
343 bool sample_coverage
;
344 bool sample_alpha_to_coverage
;
345 bool sample_alpha_to_one
;
347 bool shade_model_flat
;
348 /* Mask of which color render targets are present. */
350 uint8_t swap_color_rb
;
351 /* Mask of which render targets need to be written as 32-bit floats */
352 uint8_t f32_color_rb
;
353 /* Masks of which render targets need to be written as ints/uints.
354 * Used by gallium to work around lost information in TGSI.
356 uint8_t int_color_rb
;
357 uint8_t uint_color_rb
;
358 uint8_t alpha_test_func
;
359 uint8_t logicop_func
;
360 uint32_t point_sprite_mask
;
362 struct pipe_rt_blend_state blend
;
368 struct v3d_varying_slot fs_inputs
[V3D_MAX_FS_INPUTS
];
369 uint8_t num_fs_inputs
;
372 bool per_vertex_point_size
;
376 /** A basic block of VIR intructions. */
378 struct list_head link
;
380 struct list_head instructions
;
382 struct set
*predecessors
;
383 struct qblock
*successors
[2];
387 /* Instruction IPs for the first and last instruction of the block.
388 * Set by qpu_schedule.c.
390 uint32_t start_qpu_ip
;
393 /* Instruction IP for the branch instruction of the block. Set by
396 uint32_t branch_qpu_ip
;
398 /** Offset within the uniform stream at the start of the block. */
399 uint32_t start_uniform
;
400 /** Offset within the uniform stream of the branch instruction */
401 uint32_t branch_uniform
;
403 /** @{ used by v3d_vir_live_variables.c */
408 BITSET_WORD
*live_in
;
409 BITSET_WORD
*live_out
;
410 int start_ip
, end_ip
;
414 /** Which util/list.h add mode we should use when inserting an instruction. */
415 enum vir_cursor_mode
{
421 * Tracking structure for where new instructions should be inserted. Create
422 * with one of the vir_after_inst()-style helper functions.
424 * This does not protect against removal of the block or instruction, so we
425 * have an assert in instruction removal to try to catch it.
428 enum vir_cursor_mode mode
;
429 struct list_head
*link
;
432 static inline struct vir_cursor
433 vir_before_inst(struct qinst
*inst
)
435 return (struct vir_cursor
){ vir_cursor_addtail
, &inst
->link
};
438 static inline struct vir_cursor
439 vir_after_inst(struct qinst
*inst
)
441 return (struct vir_cursor
){ vir_cursor_add
, &inst
->link
};
444 static inline struct vir_cursor
445 vir_before_block(struct qblock
*block
)
447 return (struct vir_cursor
){ vir_cursor_add
, &block
->instructions
};
450 static inline struct vir_cursor
451 vir_after_block(struct qblock
*block
)
453 return (struct vir_cursor
){ vir_cursor_addtail
, &block
->instructions
};
457 * Compiler state saved across compiler invocations, for any expensive global
460 struct v3d_compiler
{
461 const struct v3d_device_info
*devinfo
;
462 struct ra_regs
*regs
;
463 unsigned int reg_class_any
[3];
464 unsigned int reg_class_r5
[3];
465 unsigned int reg_class_phys
[3];
466 unsigned int reg_class_phys_or_acc
[3];
470 const struct v3d_device_info
*devinfo
;
472 nir_function_impl
*impl
;
473 struct exec_list
*cf_node_list
;
474 const struct v3d_compiler
*compiler
;
476 void (*debug_output
)(const char *msg
,
477 void *debug_output_data
);
478 void *debug_output_data
;
481 * Mapping from nir_register * or nir_ssa_def * to array of struct
482 * qreg for the values.
484 struct hash_table
*def_ht
;
486 /* For each temp, the instruction generating its value. */
488 uint32_t defs_array_size
;
491 * Inputs to the shader, arranged by TGSI declaration order.
493 * Not all fragment shader QFILE_VARY reads are present in this array.
496 struct qreg
*outputs
;
497 bool msaa_per_sample_output
;
498 struct qreg color_reads
[V3D_MAX_SAMPLES
];
499 struct qreg sample_colors
[V3D_MAX_SAMPLES
];
500 uint32_t inputs_array_size
;
501 uint32_t outputs_array_size
;
502 uint32_t uniforms_array_size
;
504 /* Booleans for whether the corresponding QFILE_VARY[i] is
505 * flat-shaded. This includes gl_FragColor flat-shading, which is
506 * customized based on the shademodel_flat shader key.
508 uint32_t flat_shade_flags
[BITSET_WORDS(V3D_MAX_FS_INPUTS
)];
510 uint32_t noperspective_flags
[BITSET_WORDS(V3D_MAX_FS_INPUTS
)];
512 uint32_t centroid_flags
[BITSET_WORDS(V3D_MAX_FS_INPUTS
)];
517 /* State for whether we're executing on each channel currently. 0 if
518 * yes, otherwise a block number + 1 that the channel jumped to.
521 bool in_control_flow
;
523 struct qreg line_x
, point_x
, point_y
;
526 * Instance ID, which comes in before the vertex attribute payload if
527 * the shader record requests it.
532 * Vertex ID, which comes in before the vertex attribute payload
533 * (after Instance ID) if the shader record requests it.
537 /* Fragment shader payload regs. */
538 struct qreg payload_w
, payload_w_centroid
, payload_z
;
540 struct qreg cs_payload
[2];
541 struct qreg cs_shared_offset
;
542 int local_invocation_index_bits
;
544 uint8_t vattr_sizes
[V3D_MAX_VS_INPUTS
/ 4];
545 uint32_t vpm_output_size
;
547 /* Size in bytes of registers that have been spilled. This is how much
548 * space needs to be available in the spill BO per thread per QPU.
551 /* Shader-db stats */
552 uint32_t spills
, fills
, loops
;
554 * Register spilling's per-thread base address, shared between each
555 * spill/fill's addressing calculations.
557 struct qreg spill_base
;
558 /* Bit vector of which temps may be spilled */
559 BITSET_WORD
*spillable
;
562 * Array of the VARYING_SLOT_* of all FS QFILE_VARY reads.
564 * This includes those that aren't part of the VPM varyings, like
565 * point/line coordinates.
567 struct v3d_varying_slot input_slots
[V3D_MAX_FS_INPUTS
];
570 * An entry per outputs[] in the VS indicating what the VARYING_SLOT_*
571 * of the output is. Used to emit from the VS in the order that the
574 struct v3d_varying_slot
*output_slots
;
576 struct pipe_shader_state
*shader_state
;
578 struct v3d_fs_key
*fs_key
;
579 struct v3d_vs_key
*vs_key
;
581 /* Live ranges of temps. */
582 int *temp_start
, *temp_end
;
583 bool live_intervals_valid
;
585 uint32_t *uniform_data
;
586 enum quniform_contents
*uniform_contents
;
587 uint32_t uniform_array_size
;
588 uint32_t num_uniforms
;
589 uint32_t output_position_index
;
590 nir_variable
*output_color_var
[4];
591 uint32_t output_sample_mask_index
;
596 struct vir_cursor cursor
;
597 struct list_head blocks
;
598 int next_block_index
;
599 struct qblock
*cur_block
;
600 struct qblock
*loop_cont_block
;
601 struct qblock
*loop_break_block
;
604 uint32_t qpu_inst_count
;
605 uint32_t qpu_inst_size
;
607 /* For the FS, the number of varying inputs not counting the
608 * point/line varyings payload
613 * Number of inputs from num_inputs remaining to be queued to the read
616 uint32_t num_inputs_remaining
;
618 /* Number of inputs currently in the read FIFO for the VS/CS */
619 uint32_t num_inputs_in_fifo
;
621 /** Next offset in the VPM to read from in the VS/CS */
622 uint32_t vpm_read_offset
;
627 /* Set to compile program in in 1x, 2x, or 4x threaded mode, where
628 * SIG_THREAD_SWITCH is used to hide texturing latency at the cost of
629 * limiting ourselves to the part of the physical reg space.
631 * On V3D 3.x, 2x or 4x divide the physical reg space by 2x or 4x. On
632 * V3D 4.x, all shaders are 2x threaded, and 4x only divides the
633 * physical reg space in half.
636 struct qinst
*last_thrsw
;
637 bool last_thrsw_at_top_level
;
642 struct v3d_uniform_list
{
643 enum quniform_contents
*contents
;
648 struct v3d_prog_data
{
649 struct v3d_uniform_list uniforms
;
655 /* For threads > 1, whether the program should be dispatched in the
656 * after-final-THRSW state.
661 struct v3d_vs_prog_data
{
662 struct v3d_prog_data base
;
664 bool uses_iid
, uses_vid
;
666 /* Number of components read from each vertex attribute. */
667 uint8_t vattr_sizes
[V3D_MAX_VS_INPUTS
/ 4];
669 /* Total number of components read, for the shader state record. */
670 uint32_t vpm_input_size
;
672 /* Total number of components written, for the shader state record. */
673 uint32_t vpm_output_size
;
675 /* Set if there should be separate VPM segments for input and output.
676 * If unset, vpm_input_size will be 0.
678 bool separate_segments
;
680 /* Value to be programmed in VCM_CACHE_SIZE. */
681 uint8_t vcm_cache_size
;
684 struct v3d_fs_prog_data
{
685 struct v3d_prog_data base
;
687 struct v3d_varying_slot input_slots
[V3D_MAX_FS_INPUTS
];
689 /* Array of flat shade flags.
691 * Each entry is only 24 bits (high 8 bits 0), to match the hardware
694 uint32_t flat_shade_flags
[((V3D_MAX_FS_INPUTS
- 1) / 24) + 1];
696 uint32_t noperspective_flags
[((V3D_MAX_FS_INPUTS
- 1) / 24) + 1];
698 uint32_t centroid_flags
[((V3D_MAX_FS_INPUTS
- 1) / 24) + 1];
707 vir_has_uniform(struct qinst
*inst
)
709 return inst
->uniform
!= ~0;
712 /* Special nir_load_input intrinsic index for loading the current TLB
715 #define V3D_NIR_TLB_COLOR_READ_INPUT 2000000000
717 #define V3D_NIR_MS_MASK_OUTPUT 2000000000
719 extern const nir_shader_compiler_options v3d_nir_options
;
721 const struct v3d_compiler
*v3d_compiler_init(const struct v3d_device_info
*devinfo
);
722 void v3d_compiler_free(const struct v3d_compiler
*compiler
);
723 void v3d_optimize_nir(struct nir_shader
*s
);
725 uint64_t *v3d_compile(const struct v3d_compiler
*compiler
,
727 struct v3d_prog_data
**prog_data
,
729 void (*debug_output
)(const char *msg
,
730 void *debug_output_data
),
731 void *debug_output_data
,
732 int program_id
, int variant_id
,
733 uint32_t *final_assembly_size
);
735 void v3d_nir_to_vir(struct v3d_compile
*c
);
737 void vir_compile_destroy(struct v3d_compile
*c
);
738 const char *vir_get_stage_name(struct v3d_compile
*c
);
739 struct qblock
*vir_new_block(struct v3d_compile
*c
);
740 void vir_set_emit_block(struct v3d_compile
*c
, struct qblock
*block
);
741 void vir_link_blocks(struct qblock
*predecessor
, struct qblock
*successor
);
742 struct qblock
*vir_entry_block(struct v3d_compile
*c
);
743 struct qblock
*vir_exit_block(struct v3d_compile
*c
);
744 struct qinst
*vir_add_inst(enum v3d_qpu_add_op op
, struct qreg dst
,
745 struct qreg src0
, struct qreg src1
);
746 struct qinst
*vir_mul_inst(enum v3d_qpu_mul_op op
, struct qreg dst
,
747 struct qreg src0
, struct qreg src1
);
748 struct qinst
*vir_branch_inst(struct v3d_compile
*c
,
749 enum v3d_qpu_branch_cond cond
);
750 void vir_remove_instruction(struct v3d_compile
*c
, struct qinst
*qinst
);
751 uint32_t vir_get_uniform_index(struct v3d_compile
*c
,
752 enum quniform_contents contents
,
754 struct qreg
vir_uniform(struct v3d_compile
*c
,
755 enum quniform_contents contents
,
757 void vir_schedule_instructions(struct v3d_compile
*c
);
758 struct v3d_qpu_instr
v3d_qpu_nop(void);
760 struct qreg
vir_emit_def(struct v3d_compile
*c
, struct qinst
*inst
);
761 struct qinst
*vir_emit_nondef(struct v3d_compile
*c
, struct qinst
*inst
);
762 void vir_set_cond(struct qinst
*inst
, enum v3d_qpu_cond cond
);
763 void vir_set_pf(struct qinst
*inst
, enum v3d_qpu_pf pf
);
764 void vir_set_uf(struct qinst
*inst
, enum v3d_qpu_uf uf
);
765 void vir_set_unpack(struct qinst
*inst
, int src
,
766 enum v3d_qpu_input_unpack unpack
);
768 struct qreg
vir_get_temp(struct v3d_compile
*c
);
769 void vir_emit_last_thrsw(struct v3d_compile
*c
);
770 void vir_calculate_live_intervals(struct v3d_compile
*c
);
771 int vir_get_nsrc(struct qinst
*inst
);
772 bool vir_has_side_effects(struct v3d_compile
*c
, struct qinst
*inst
);
773 bool vir_get_add_op(struct qinst
*inst
, enum v3d_qpu_add_op
*op
);
774 bool vir_get_mul_op(struct qinst
*inst
, enum v3d_qpu_mul_op
*op
);
775 bool vir_is_raw_mov(struct qinst
*inst
);
776 bool vir_is_tex(struct qinst
*inst
);
777 bool vir_is_add(struct qinst
*inst
);
778 bool vir_is_mul(struct qinst
*inst
);
779 bool vir_writes_r3(const struct v3d_device_info
*devinfo
, struct qinst
*inst
);
780 bool vir_writes_r4(const struct v3d_device_info
*devinfo
, struct qinst
*inst
);
781 struct qreg
vir_follow_movs(struct v3d_compile
*c
, struct qreg reg
);
782 uint8_t vir_channels_written(struct qinst
*inst
);
783 struct qreg
ntq_get_src(struct v3d_compile
*c
, nir_src src
, int i
);
784 void ntq_store_dest(struct v3d_compile
*c
, nir_dest
*dest
, int chan
,
786 void vir_emit_thrsw(struct v3d_compile
*c
);
788 void vir_dump(struct v3d_compile
*c
);
789 void vir_dump_inst(struct v3d_compile
*c
, struct qinst
*inst
);
790 void vir_dump_uniform(enum quniform_contents contents
, uint32_t data
);
792 void vir_validate(struct v3d_compile
*c
);
794 void vir_optimize(struct v3d_compile
*c
);
795 bool vir_opt_algebraic(struct v3d_compile
*c
);
796 bool vir_opt_constant_folding(struct v3d_compile
*c
);
797 bool vir_opt_copy_propagate(struct v3d_compile
*c
);
798 bool vir_opt_dead_code(struct v3d_compile
*c
);
799 bool vir_opt_peephole_sf(struct v3d_compile
*c
);
800 bool vir_opt_small_immediates(struct v3d_compile
*c
);
801 bool vir_opt_vpm(struct v3d_compile
*c
);
802 void v3d_nir_lower_blend(nir_shader
*s
, struct v3d_compile
*c
);
803 void v3d_nir_lower_io(nir_shader
*s
, struct v3d_compile
*c
);
804 void v3d_nir_lower_txf_ms(nir_shader
*s
, struct v3d_compile
*c
);
805 void v3d_nir_lower_image_load_store(nir_shader
*s
);
806 void vir_lower_uniforms(struct v3d_compile
*c
);
808 void v3d33_vir_vpm_read_setup(struct v3d_compile
*c
, int num_components
);
809 void v3d33_vir_vpm_write_setup(struct v3d_compile
*c
);
810 void v3d33_vir_emit_tex(struct v3d_compile
*c
, nir_tex_instr
*instr
);
811 void v3d40_vir_emit_tex(struct v3d_compile
*c
, nir_tex_instr
*instr
);
812 void v3d40_vir_emit_image_load_store(struct v3d_compile
*c
,
813 nir_intrinsic_instr
*instr
);
815 void v3d_vir_to_qpu(struct v3d_compile
*c
, struct qpu_reg
*temp_registers
);
816 uint32_t v3d_qpu_schedule_instructions(struct v3d_compile
*c
);
817 void qpu_validate(struct v3d_compile
*c
);
818 struct qpu_reg
*v3d_register_allocate(struct v3d_compile
*c
, bool *spilled
);
819 bool vir_init_reg_sets(struct v3d_compiler
*compiler
);
821 bool v3d_gl_format_is_return_32(GLenum format
);
824 quniform_contents_is_texture_p0(enum quniform_contents contents
)
826 return (contents
>= QUNIFORM_TEXTURE_CONFIG_P0_0
&&
827 contents
< (QUNIFORM_TEXTURE_CONFIG_P0_0
+
828 V3D_MAX_TEXTURE_SAMPLERS
));
832 vir_in_nonuniform_control_flow(struct v3d_compile
*c
)
834 return c
->execute
.file
!= QFILE_NULL
;
837 static inline struct qreg
838 vir_uniform_ui(struct v3d_compile
*c
, uint32_t ui
)
840 return vir_uniform(c
, QUNIFORM_CONSTANT
, ui
);
843 static inline struct qreg
844 vir_uniform_f(struct v3d_compile
*c
, float f
)
846 return vir_uniform(c
, QUNIFORM_CONSTANT
, fui(f
));
849 #define VIR_ALU0(name, vir_inst, op) \
850 static inline struct qreg \
851 vir_##name(struct v3d_compile *c) \
853 return vir_emit_def(c, vir_inst(op, c->undef, \
854 c->undef, c->undef)); \
856 static inline struct qinst * \
857 vir_##name##_dest(struct v3d_compile *c, struct qreg dest) \
859 return vir_emit_nondef(c, vir_inst(op, dest, \
860 c->undef, c->undef)); \
863 #define VIR_ALU1(name, vir_inst, op) \
864 static inline struct qreg \
865 vir_##name(struct v3d_compile *c, struct qreg a) \
867 return vir_emit_def(c, vir_inst(op, c->undef, \
870 static inline struct qinst * \
871 vir_##name##_dest(struct v3d_compile *c, struct qreg dest, \
874 return vir_emit_nondef(c, vir_inst(op, dest, a, \
878 #define VIR_ALU2(name, vir_inst, op) \
879 static inline struct qreg \
880 vir_##name(struct v3d_compile *c, struct qreg a, struct qreg b) \
882 return vir_emit_def(c, vir_inst(op, c->undef, a, b)); \
884 static inline struct qinst * \
885 vir_##name##_dest(struct v3d_compile *c, struct qreg dest, \
886 struct qreg a, struct qreg b) \
888 return vir_emit_nondef(c, vir_inst(op, dest, a, b)); \
891 #define VIR_NODST_0(name, vir_inst, op) \
892 static inline struct qinst * \
893 vir_##name(struct v3d_compile *c) \
895 return vir_emit_nondef(c, vir_inst(op, c->undef, \
896 c->undef, c->undef)); \
899 #define VIR_NODST_1(name, vir_inst, op) \
900 static inline struct qinst * \
901 vir_##name(struct v3d_compile *c, struct qreg a) \
903 return vir_emit_nondef(c, vir_inst(op, c->undef, \
907 #define VIR_NODST_2(name, vir_inst, op) \
908 static inline struct qinst * \
909 vir_##name(struct v3d_compile *c, struct qreg a, struct qreg b) \
911 return vir_emit_nondef(c, vir_inst(op, c->undef, \
915 #define VIR_SFU(name) \
916 static inline struct qreg \
917 vir_##name(struct v3d_compile *c, struct qreg a) \
919 if (c->devinfo->ver >= 41) { \
920 return vir_emit_def(c, vir_add_inst(V3D_QPU_A_##name, \
924 vir_FMOV_dest(c, vir_reg(QFILE_MAGIC, V3D_QPU_WADDR_##name), a); \
925 return vir_FMOV(c, vir_reg(QFILE_MAGIC, V3D_QPU_WADDR_R4)); \
928 static inline struct qinst * \
929 vir_##name##_dest(struct v3d_compile *c, struct qreg dest, \
932 if (c->devinfo->ver >= 41) { \
933 return vir_emit_nondef(c, vir_add_inst(V3D_QPU_A_##name, \
937 vir_FMOV_dest(c, vir_reg(QFILE_MAGIC, V3D_QPU_WADDR_##name), a); \
938 return vir_FMOV_dest(c, dest, vir_reg(QFILE_MAGIC, V3D_QPU_WADDR_R4)); \
942 #define VIR_A_ALU2(name) VIR_ALU2(name, vir_add_inst, V3D_QPU_A_##name)
943 #define VIR_M_ALU2(name) VIR_ALU2(name, vir_mul_inst, V3D_QPU_M_##name)
944 #define VIR_A_ALU1(name) VIR_ALU1(name, vir_add_inst, V3D_QPU_A_##name)
945 #define VIR_M_ALU1(name) VIR_ALU1(name, vir_mul_inst, V3D_QPU_M_##name)
946 #define VIR_A_ALU0(name) VIR_ALU0(name, vir_add_inst, V3D_QPU_A_##name)
947 #define VIR_M_ALU0(name) VIR_ALU0(name, vir_mul_inst, V3D_QPU_M_##name)
948 #define VIR_A_NODST_2(name) VIR_NODST_2(name, vir_add_inst, V3D_QPU_A_##name)
949 #define VIR_M_NODST_2(name) VIR_NODST_2(name, vir_mul_inst, V3D_QPU_M_##name)
950 #define VIR_A_NODST_1(name) VIR_NODST_1(name, vir_add_inst, V3D_QPU_A_##name)
951 #define VIR_M_NODST_1(name) VIR_NODST_1(name, vir_mul_inst, V3D_QPU_M_##name)
952 #define VIR_A_NODST_0(name) VIR_NODST_0(name, vir_add_inst, V3D_QPU_A_##name)
975 VIR_A_NODST_2(STVPMV
)
985 VIR_A_ALU1(LDVPMV_IN
)
986 VIR_A_ALU1(LDVPMV_OUT
)
995 VIR_A_ALU0(BARRIERID
)
996 VIR_A_NODST_1(VPMSETUP
)
1020 VIR_M_NODST_2(MULTOP
)
1032 static inline struct qinst
*
1033 vir_MOV_cond(struct v3d_compile
*c
, enum v3d_qpu_cond cond
,
1034 struct qreg dest
, struct qreg src
)
1036 struct qinst
*mov
= vir_MOV_dest(c
, dest
, src
);
1037 vir_set_cond(mov
, cond
);
1041 static inline struct qreg
1042 vir_SEL(struct v3d_compile
*c
, enum v3d_qpu_cond cond
,
1043 struct qreg src0
, struct qreg src1
)
1045 struct qreg t
= vir_get_temp(c
);
1046 vir_MOV_dest(c
, t
, src1
);
1047 vir_MOV_cond(c
, cond
, t
, src0
);
1051 static inline struct qinst
*
1052 vir_NOP(struct v3d_compile
*c
)
1054 return vir_emit_nondef(c
, vir_add_inst(V3D_QPU_A_NOP
,
1055 c
->undef
, c
->undef
, c
->undef
));
1058 static inline struct qreg
1059 vir_LDTMU(struct v3d_compile
*c
)
1061 if (c
->devinfo
->ver
>= 41) {
1062 struct qinst
*ldtmu
= vir_add_inst(V3D_QPU_A_NOP
, c
->undef
,
1063 c
->undef
, c
->undef
);
1064 ldtmu
->qpu
.sig
.ldtmu
= true;
1066 return vir_emit_def(c
, ldtmu
);
1068 vir_NOP(c
)->qpu
.sig
.ldtmu
= true;
1069 return vir_MOV(c
, vir_reg(QFILE_MAGIC
, V3D_QPU_WADDR_R4
));
1073 static inline struct qreg
1074 vir_UMUL(struct v3d_compile
*c
, struct qreg src0
, struct qreg src1
)
1076 vir_MULTOP(c
, src0
, src1
);
1077 return vir_UMUL24(c
, src0
, src1
);
1081 static inline struct qreg
1082 vir_LOAD_IMM(struct v3d_compile *c, uint32_t val)
1084 return vir_emit_def(c, vir_inst(QOP_LOAD_IMM, c->undef,
1085 vir_reg(QFILE_LOAD_IMM, val), c->undef));
1088 static inline struct qreg
1089 vir_LOAD_IMM_U2(struct v3d_compile *c, uint32_t val)
1091 return vir_emit_def(c, vir_inst(QOP_LOAD_IMM_U2, c->undef,
1092 vir_reg(QFILE_LOAD_IMM, val),
1095 static inline struct qreg
1096 vir_LOAD_IMM_I2(struct v3d_compile *c, uint32_t val)
1098 return vir_emit_def(c, vir_inst(QOP_LOAD_IMM_I2, c->undef,
1099 vir_reg(QFILE_LOAD_IMM, val),
1104 static inline struct qinst
*
1105 vir_BRANCH(struct v3d_compile
*c
, enum v3d_qpu_branch_cond cond
)
1107 /* The actual uniform_data value will be set at scheduling time */
1108 return vir_emit_nondef(c
, vir_branch_inst(c
, cond
));
1111 #define vir_for_each_block(block, c) \
1112 list_for_each_entry(struct qblock, block, &c->blocks, link)
1114 #define vir_for_each_block_rev(block, c) \
1115 list_for_each_entry_rev(struct qblock, block, &c->blocks, link)
1117 /* Loop over the non-NULL members of the successors array. */
1118 #define vir_for_each_successor(succ, block) \
1119 for (struct qblock *succ = block->successors[0]; \
1121 succ = (succ == block->successors[1] ? NULL : \
1122 block->successors[1]))
1124 #define vir_for_each_inst(inst, block) \
1125 list_for_each_entry(struct qinst, inst, &block->instructions, link)
1127 #define vir_for_each_inst_rev(inst, block) \
1128 list_for_each_entry_rev(struct qinst, inst, &block->instructions, link)
1130 #define vir_for_each_inst_safe(inst, block) \
1131 list_for_each_entry_safe(struct qinst, inst, &block->instructions, link)
1133 #define vir_for_each_inst_inorder(inst, c) \
1134 vir_for_each_block(_block, c) \
1135 vir_for_each_inst(inst, _block)
1137 #define vir_for_each_inst_inorder_safe(inst, c) \
1138 vir_for_each_block(_block, c) \
1139 vir_for_each_inst_safe(inst, _block)
1141 #endif /* V3D_COMPILER_H */