16b58d3f03f87607ce0862917f08b9b0fa25f838
[mesa.git] / src / gallium / drivers / etnaviv / etnaviv_screen.c
1 /*
2 * Copyright (c) 2012-2015 Etnaviv Project
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sub license,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the
12 * next paragraph) shall be included in all copies or substantial portions
13 * of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Wladimir J. van der Laan <laanwj@gmail.com>
25 * Christian Gmeiner <christian.gmeiner@gmail.com>
26 */
27
28 #include "etnaviv_screen.h"
29
30 #include "hw/common.xml.h"
31
32 #include "etnaviv_compiler.h"
33 #include "etnaviv_context.h"
34 #include "etnaviv_debug.h"
35 #include "etnaviv_fence.h"
36 #include "etnaviv_format.h"
37 #include "etnaviv_query.h"
38 #include "etnaviv_resource.h"
39 #include "etnaviv_translate.h"
40
41 #include "util/os_time.h"
42 #include "util/u_math.h"
43 #include "util/u_memory.h"
44 #include "util/u_string.h"
45
46 #include "state_tracker/drm_driver.h"
47
48 #include <drm_fourcc.h>
49
50 #define ETNA_DRM_VERSION(major, minor) ((major) << 16 | (minor))
51 #define ETNA_DRM_VERSION_FENCE_FD ETNA_DRM_VERSION(1, 1)
52
53 static const struct debug_named_value debug_options[] = {
54 {"dbg_msgs", ETNA_DBG_MSGS, "Print debug messages"},
55 {"frame_msgs", ETNA_DBG_FRAME_MSGS, "Print frame messages"},
56 {"resource_msgs", ETNA_DBG_RESOURCE_MSGS, "Print resource messages"},
57 {"compiler_msgs", ETNA_DBG_COMPILER_MSGS, "Print compiler messages"},
58 {"linker_msgs", ETNA_DBG_LINKER_MSGS, "Print linker messages"},
59 {"dump_shaders", ETNA_DBG_DUMP_SHADERS, "Dump shaders"},
60 {"no_ts", ETNA_DBG_NO_TS, "Disable TS"},
61 {"no_autodisable", ETNA_DBG_NO_AUTODISABLE, "Disable autodisable"},
62 {"no_supertile", ETNA_DBG_NO_SUPERTILE, "Disable supertiles"},
63 {"no_early_z", ETNA_DBG_NO_EARLY_Z, "Disable early z"},
64 {"cflush_all", ETNA_DBG_CFLUSH_ALL, "Flush every cash before state update"},
65 {"msaa2x", ETNA_DBG_MSAA_2X, "Force 2x msaa"},
66 {"msaa4x", ETNA_DBG_MSAA_4X, "Force 4x msaa"},
67 {"flush_all", ETNA_DBG_FLUSH_ALL, "Flush after every rendered primitive"},
68 {"zero", ETNA_DBG_ZERO, "Zero all resources after allocation"},
69 {"draw_stall", ETNA_DBG_DRAW_STALL, "Stall FE/PE after each rendered primitive"},
70 {"shaderdb", ETNA_DBG_SHADERDB, "Enable shaderdb output"},
71 DEBUG_NAMED_VALUE_END
72 };
73
74 DEBUG_GET_ONCE_FLAGS_OPTION(etna_mesa_debug, "ETNA_MESA_DEBUG", debug_options, 0)
75 int etna_mesa_debug = 0;
76
77 static void
78 etna_screen_destroy(struct pipe_screen *pscreen)
79 {
80 struct etna_screen *screen = etna_screen(pscreen);
81
82 if (screen->pipe)
83 etna_pipe_del(screen->pipe);
84
85 if (screen->gpu)
86 etna_gpu_del(screen->gpu);
87
88 if (screen->ro)
89 FREE(screen->ro);
90
91 if (screen->dev)
92 etna_device_del(screen->dev);
93
94 FREE(screen);
95 }
96
97 static const char *
98 etna_screen_get_name(struct pipe_screen *pscreen)
99 {
100 struct etna_screen *priv = etna_screen(pscreen);
101 static char buffer[128];
102
103 util_snprintf(buffer, sizeof(buffer), "Vivante GC%x rev %04x", priv->model,
104 priv->revision);
105
106 return buffer;
107 }
108
109 static const char *
110 etna_screen_get_vendor(struct pipe_screen *pscreen)
111 {
112 return "etnaviv";
113 }
114
115 static const char *
116 etna_screen_get_device_vendor(struct pipe_screen *pscreen)
117 {
118 return "Vivante";
119 }
120
121 static int
122 etna_screen_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
123 {
124 struct etna_screen *screen = etna_screen(pscreen);
125
126 switch (param) {
127 /* Supported features (boolean caps). */
128 case PIPE_CAP_ANISOTROPIC_FILTER:
129 case PIPE_CAP_POINT_SPRITE:
130 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
131 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
132 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
133 case PIPE_CAP_SM3:
134 case PIPE_CAP_TEXTURE_BARRIER:
135 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
136 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
137 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
138 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
139 case PIPE_CAP_TGSI_TEXCOORD:
140 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
141 return 1;
142 case PIPE_CAP_NATIVE_FENCE_FD:
143 return screen->drm_version >= ETNA_DRM_VERSION_FENCE_FD;
144
145 /* Memory */
146 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
147 return 256;
148 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
149 return 4; /* XXX could easily be supported */
150 case PIPE_CAP_GLSL_FEATURE_LEVEL:
151 return 120;
152
153 case PIPE_CAP_NPOT_TEXTURES:
154 return true; /* VIV_FEATURE(priv->dev, chipMinorFeatures1,
155 NON_POWER_OF_TWO); */
156
157 case PIPE_CAP_TEXTURE_SWIZZLE:
158 case PIPE_CAP_PRIMITIVE_RESTART:
159 return VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
160
161 case PIPE_CAP_ENDIANNESS:
162 return PIPE_ENDIAN_LITTLE; /* on most Viv hw this is configurable (feature
163 ENDIANNESS_CONFIG) */
164
165 /* Unsupported features. */
166 case PIPE_CAP_SEAMLESS_CUBE_MAP:
167 case PIPE_CAP_COMPUTE: /* XXX supported on gc2000 */
168 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS: /* only one colorbuffer supported, so mixing makes no sense */
169 case PIPE_CAP_CONDITIONAL_RENDER: /* no occlusion queries */
170 case PIPE_CAP_TGSI_INSTANCEID: /* no idea, really */
171 case PIPE_CAP_START_INSTANCE: /* instancing not supported AFAIK */
172 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR: /* instancing not supported AFAIK */
173 case PIPE_CAP_SHADER_STENCIL_EXPORT: /* Fragment shader cannot export stencil value */
174 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS: /* no dual-source supported */
175 case PIPE_CAP_TEXTURE_MULTISAMPLE: /* no texture multisample */
176 case PIPE_CAP_TEXTURE_MIRROR_CLAMP: /* only mirrored repeat */
177 case PIPE_CAP_INDEP_BLEND_ENABLE:
178 case PIPE_CAP_INDEP_BLEND_FUNC:
179 case PIPE_CAP_DEPTH_CLIP_DISABLE:
180 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
181 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
182 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
183 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS: /* Don't skip strict max uniform limit check */
184 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
185 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
186 case PIPE_CAP_USER_VERTEX_BUFFERS:
187 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
188 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
189 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
190 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES: /* TODO: test me out with piglit */
191 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
192 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
193 case PIPE_CAP_TEXTURE_GATHER_SM5:
194 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
195 case PIPE_CAP_FAKE_SW_MSAA:
196 case PIPE_CAP_TEXTURE_QUERY_LOD:
197 case PIPE_CAP_SAMPLE_SHADING:
198 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
199 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
200 case PIPE_CAP_DRAW_INDIRECT:
201 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
202 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
203 case PIPE_CAP_SAMPLER_VIEW_TARGET:
204 case PIPE_CAP_CLIP_HALFZ:
205 case PIPE_CAP_VERTEXID_NOBASE:
206 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
207 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
208 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
209 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
210 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
211 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
212 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
213 case PIPE_CAP_DEPTH_BOUNDS_TEST:
214 case PIPE_CAP_TGSI_TXQS:
215 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
216 case PIPE_CAP_SHAREABLE_SHADERS:
217 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
218 case PIPE_CAP_CLEAR_TEXTURE:
219 case PIPE_CAP_DRAW_PARAMETERS:
220 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
221 case PIPE_CAP_MULTI_DRAW_INDIRECT:
222 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
223 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
224 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
225 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
226 case PIPE_CAP_INVALIDATE_BUFFER:
227 case PIPE_CAP_GENERATE_MIPMAP:
228 case PIPE_CAP_STRING_MARKER:
229 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
230 case PIPE_CAP_QUERY_BUFFER_OBJECT:
231 case PIPE_CAP_QUERY_MEMORY_INFO:
232 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
233 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
234 case PIPE_CAP_CULL_DISTANCE:
235 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
236 case PIPE_CAP_TGSI_VOTE:
237 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
238 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
239 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
240 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
241 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
242 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
243 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
244 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
245 case PIPE_CAP_TGSI_FS_FBFETCH:
246 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
247 case PIPE_CAP_DOUBLES:
248 case PIPE_CAP_INT64:
249 case PIPE_CAP_INT64_DIVMOD:
250 case PIPE_CAP_TGSI_TEX_TXF_LZ:
251 case PIPE_CAP_TGSI_CLOCK:
252 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE:
253 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE:
254 case PIPE_CAP_TGSI_BALLOT:
255 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
256 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX:
257 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
258 case PIPE_CAP_POST_DEPTH_COVERAGE:
259 case PIPE_CAP_BINDLESS_TEXTURE:
260 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF:
261 case PIPE_CAP_QUERY_SO_OVERFLOW:
262 case PIPE_CAP_MEMOBJ:
263 case PIPE_CAP_LOAD_CONSTBUF:
264 case PIPE_CAP_TGSI_ANY_REG_AS_ADDRESS:
265 case PIPE_CAP_TILE_RASTER_ORDER:
266 case PIPE_CAP_MAX_COMBINED_SHADER_OUTPUT_RESOURCES:
267 case PIPE_CAP_SIGNED_VERTEX_BUFFER_OFFSET:
268 case PIPE_CAP_CONTEXT_PRIORITY_MASK:
269 case PIPE_CAP_FENCE_SIGNAL:
270 return 0;
271
272 /* Stream output. */
273 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
274 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
275 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
276 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
277 return 0;
278
279 /* Geometry shader output, unsupported. */
280 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
281 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
282 case PIPE_CAP_MAX_VERTEX_STREAMS:
283 return 0;
284
285 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
286 return 128;
287
288 /* Texturing. */
289 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
290 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
291 {
292 int log2_max_tex_size = util_last_bit(screen->specs.max_texture_size);
293 assert(log2_max_tex_size > 0);
294 return log2_max_tex_size;
295 }
296 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS: /* 3D textures not supported - fake it */
297 return 5;
298 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
299 return 0;
300 case PIPE_CAP_CUBE_MAP_ARRAY:
301 return 0;
302 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
303 case PIPE_CAP_MIN_TEXEL_OFFSET:
304 return -8;
305 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
306 case PIPE_CAP_MAX_TEXEL_OFFSET:
307 return 7;
308 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
309 return 0;
310 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
311 return 65536;
312
313 /* Render targets. */
314 case PIPE_CAP_MAX_RENDER_TARGETS:
315 return 1;
316
317 /* Viewports and scissors. */
318 case PIPE_CAP_MAX_VIEWPORTS:
319 return 1;
320
321 /* Timer queries. */
322 case PIPE_CAP_QUERY_TIME_ELAPSED:
323 return 0;
324 case PIPE_CAP_OCCLUSION_QUERY:
325 return VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
326 case PIPE_CAP_QUERY_TIMESTAMP:
327 return 1;
328 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
329 return 0;
330
331 /* Preferences */
332 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
333 return 0;
334
335 case PIPE_CAP_PCI_GROUP:
336 case PIPE_CAP_PCI_BUS:
337 case PIPE_CAP_PCI_DEVICE:
338 case PIPE_CAP_PCI_FUNCTION:
339 return 0;
340 case PIPE_CAP_VENDOR_ID:
341 case PIPE_CAP_DEVICE_ID:
342 return 0xFFFFFFFF;
343 case PIPE_CAP_ACCELERATED:
344 return 1;
345 case PIPE_CAP_VIDEO_MEMORY:
346 return 0;
347 case PIPE_CAP_UMA:
348 return 1;
349 }
350
351 debug_printf("unknown param %d", param);
352 return 0;
353 }
354
355 static float
356 etna_screen_get_paramf(struct pipe_screen *pscreen, enum pipe_capf param)
357 {
358 struct etna_screen *screen = etna_screen(pscreen);
359
360 switch (param) {
361 case PIPE_CAPF_MAX_LINE_WIDTH:
362 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
363 case PIPE_CAPF_MAX_POINT_WIDTH:
364 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
365 return 8192.0f;
366 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
367 return 16.0f;
368 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
369 return util_last_bit(screen->specs.max_texture_size);
370 }
371
372 debug_printf("unknown paramf %d", param);
373 return 0;
374 }
375
376 static int
377 etna_screen_get_shader_param(struct pipe_screen *pscreen,
378 enum pipe_shader_type shader,
379 enum pipe_shader_cap param)
380 {
381 struct etna_screen *screen = etna_screen(pscreen);
382
383 switch (shader) {
384 case PIPE_SHADER_FRAGMENT:
385 case PIPE_SHADER_VERTEX:
386 break;
387 case PIPE_SHADER_COMPUTE:
388 case PIPE_SHADER_GEOMETRY:
389 case PIPE_SHADER_TESS_CTRL:
390 case PIPE_SHADER_TESS_EVAL:
391 return 0;
392 default:
393 DBG("unknown shader type %d", shader);
394 return 0;
395 }
396
397 switch (param) {
398 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
399 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
400 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
401 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
402 return ETNA_MAX_TOKENS;
403 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
404 return ETNA_MAX_DEPTH; /* XXX */
405 case PIPE_SHADER_CAP_MAX_INPUTS:
406 /* Maximum number of inputs for the vertex shader is the number
407 * of vertex elements - each element defines one vertex shader
408 * input register. For the fragment shader, this is the number
409 * of varyings. */
410 return shader == PIPE_SHADER_FRAGMENT ? screen->specs.max_varyings
411 : screen->specs.vertex_max_elements;
412 case PIPE_SHADER_CAP_MAX_OUTPUTS:
413 return 16; /* see VIVS_VS_OUTPUT */
414 case PIPE_SHADER_CAP_MAX_TEMPS:
415 return 64; /* Max native temporaries. */
416 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
417 return 1;
418 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
419 return 1;
420 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
421 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
422 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
423 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
424 return 1;
425 case PIPE_SHADER_CAP_SUBROUTINES:
426 return 0;
427 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
428 return VIV_FEATURE(screen, chipMinorFeatures0, HAS_SQRT_TRIG);
429 case PIPE_SHADER_CAP_INTEGERS:
430 case PIPE_SHADER_CAP_INT64_ATOMICS:
431 case PIPE_SHADER_CAP_FP16:
432 return 0;
433 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
434 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
435 return shader == PIPE_SHADER_FRAGMENT
436 ? screen->specs.fragment_sampler_count
437 : screen->specs.vertex_sampler_count;
438 case PIPE_SHADER_CAP_PREFERRED_IR:
439 return PIPE_SHADER_IR_TGSI;
440 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
441 return 4096;
442 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
443 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
444 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
445 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
446 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
447 return false;
448 case PIPE_SHADER_CAP_SUPPORTED_IRS:
449 return 0;
450 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
451 return 32;
452 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
453 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
454 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
455 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
456 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
457 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
458 return 0;
459 }
460
461 debug_printf("unknown shader param %d", param);
462 return 0;
463 }
464
465 static uint64_t
466 etna_screen_get_timestamp(struct pipe_screen *pscreen)
467 {
468 return os_time_get_nano();
469 }
470
471 static bool
472 gpu_supports_texure_format(struct etna_screen *screen, uint32_t fmt,
473 enum pipe_format format)
474 {
475 bool supported = true;
476
477 if (fmt == TEXTURE_FORMAT_ETC1)
478 supported = VIV_FEATURE(screen, chipFeatures, ETC1_TEXTURE_COMPRESSION);
479
480 if (fmt >= TEXTURE_FORMAT_DXT1 && fmt <= TEXTURE_FORMAT_DXT4_DXT5)
481 supported = VIV_FEATURE(screen, chipFeatures, DXT_TEXTURE_COMPRESSION);
482
483 if (util_format_is_srgb(format))
484 supported = VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
485
486 if (fmt & EXT_FORMAT) {
487 supported = VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
488
489 /* ETC1 is checked above, as it has its own feature bit. ETC2 is
490 * supported with HALTI0, however that implementation is buggy in hardware.
491 * The blob driver does per-block patching to work around this. As this
492 * is currently not implemented by etnaviv, enable it for HALTI1 (GC3000)
493 * only.
494 */
495 if (util_format_is_etc(format))
496 supported = VIV_FEATURE(screen, chipMinorFeatures2, HALTI1);
497 }
498
499 if (fmt & ASTC_FORMAT) {
500 supported = screen->specs.tex_astc;
501 }
502
503 if (!supported)
504 return false;
505
506 if (texture_format_needs_swiz(format))
507 return VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
508
509 return true;
510 }
511
512 static boolean
513 etna_screen_is_format_supported(struct pipe_screen *pscreen,
514 enum pipe_format format,
515 enum pipe_texture_target target,
516 unsigned sample_count, unsigned usage)
517 {
518 struct etna_screen *screen = etna_screen(pscreen);
519 unsigned allowed = 0;
520
521 if (target != PIPE_BUFFER &&
522 target != PIPE_TEXTURE_1D &&
523 target != PIPE_TEXTURE_2D &&
524 target != PIPE_TEXTURE_3D &&
525 target != PIPE_TEXTURE_CUBE &&
526 target != PIPE_TEXTURE_RECT)
527 return FALSE;
528
529 if (usage & PIPE_BIND_RENDER_TARGET) {
530 /* if render target, must be RS-supported format */
531 if (translate_rs_format(format) != ETNA_NO_MATCH) {
532 /* Validate MSAA; number of samples must be allowed, and render target
533 * must have MSAA'able format. */
534 if (sample_count > 1) {
535 if (translate_samples_to_xyscale(sample_count, NULL, NULL, NULL) &&
536 translate_msaa_format(format) != ETNA_NO_MATCH) {
537 allowed |= PIPE_BIND_RENDER_TARGET;
538 }
539 } else {
540 allowed |= PIPE_BIND_RENDER_TARGET;
541 }
542 }
543 }
544
545 if (usage & PIPE_BIND_DEPTH_STENCIL) {
546 if (translate_depth_format(format) != ETNA_NO_MATCH)
547 allowed |= PIPE_BIND_DEPTH_STENCIL;
548 }
549
550 if (usage & PIPE_BIND_SAMPLER_VIEW) {
551 uint32_t fmt = translate_texture_format(format);
552
553 if (!gpu_supports_texure_format(screen, fmt, format))
554 fmt = ETNA_NO_MATCH;
555
556 if (sample_count < 2 && fmt != ETNA_NO_MATCH)
557 allowed |= PIPE_BIND_SAMPLER_VIEW;
558 }
559
560 if (usage & PIPE_BIND_VERTEX_BUFFER) {
561 if (translate_vertex_format_type(format) != ETNA_NO_MATCH)
562 allowed |= PIPE_BIND_VERTEX_BUFFER;
563 }
564
565 if (usage & PIPE_BIND_INDEX_BUFFER) {
566 /* must be supported index format */
567 if (format == PIPE_FORMAT_I8_UINT || format == PIPE_FORMAT_I16_UINT ||
568 (format == PIPE_FORMAT_I32_UINT &&
569 VIV_FEATURE(screen, chipFeatures, 32_BIT_INDICES))) {
570 allowed |= PIPE_BIND_INDEX_BUFFER;
571 }
572 }
573
574 /* Always allowed */
575 allowed |=
576 usage & (PIPE_BIND_DISPLAY_TARGET | PIPE_BIND_SCANOUT | PIPE_BIND_SHARED);
577
578 if (usage != allowed) {
579 DBG("not supported: format=%s, target=%d, sample_count=%d, "
580 "usage=%x, allowed=%x",
581 util_format_name(format), target, sample_count, usage, allowed);
582 }
583
584 return usage == allowed;
585 }
586
587 const uint64_t supported_modifiers[] = {
588 DRM_FORMAT_MOD_LINEAR,
589 DRM_FORMAT_MOD_VIVANTE_TILED,
590 DRM_FORMAT_MOD_VIVANTE_SUPER_TILED,
591 DRM_FORMAT_MOD_VIVANTE_SPLIT_TILED,
592 DRM_FORMAT_MOD_VIVANTE_SPLIT_SUPER_TILED,
593 };
594
595 static void
596 etna_screen_query_dmabuf_modifiers(struct pipe_screen *pscreen,
597 enum pipe_format format, int max,
598 uint64_t *modifiers,
599 unsigned int *external_only, int *count)
600 {
601 struct etna_screen *screen = etna_screen(pscreen);
602 int i, num_modifiers = 0;
603
604 if (max > ARRAY_SIZE(supported_modifiers))
605 max = ARRAY_SIZE(supported_modifiers);
606
607 if (!max) {
608 modifiers = NULL;
609 max = ARRAY_SIZE(supported_modifiers);
610 }
611
612 for (i = 0; num_modifiers < max; i++) {
613 /* don't advertise split tiled formats on single pipe/buffer GPUs */
614 if ((screen->specs.pixel_pipes == 1 || screen->specs.single_buffer) &&
615 i >= 3)
616 break;
617
618 if (modifiers)
619 modifiers[num_modifiers] = supported_modifiers[i];
620 if (external_only)
621 external_only[num_modifiers] = 0;
622 num_modifiers++;
623 }
624
625 *count = num_modifiers;
626 }
627
628 static boolean
629 etna_get_specs(struct etna_screen *screen)
630 {
631 uint64_t val;
632 uint32_t instruction_count;
633
634 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_INSTRUCTION_COUNT, &val)) {
635 DBG("could not get ETNA_GPU_INSTRUCTION_COUNT");
636 goto fail;
637 }
638 instruction_count = val;
639
640 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_VERTEX_OUTPUT_BUFFER_SIZE,
641 &val)) {
642 DBG("could not get ETNA_GPU_VERTEX_OUTPUT_BUFFER_SIZE");
643 goto fail;
644 }
645 screen->specs.vertex_output_buffer_size = val;
646
647 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_VERTEX_CACHE_SIZE, &val)) {
648 DBG("could not get ETNA_GPU_VERTEX_CACHE_SIZE");
649 goto fail;
650 }
651 screen->specs.vertex_cache_size = val;
652
653 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_SHADER_CORE_COUNT, &val)) {
654 DBG("could not get ETNA_GPU_SHADER_CORE_COUNT");
655 goto fail;
656 }
657 screen->specs.shader_core_count = val;
658
659 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_STREAM_COUNT, &val)) {
660 DBG("could not get ETNA_GPU_STREAM_COUNT");
661 goto fail;
662 }
663 screen->specs.stream_count = val;
664
665 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_REGISTER_MAX, &val)) {
666 DBG("could not get ETNA_GPU_REGISTER_MAX");
667 goto fail;
668 }
669 screen->specs.max_registers = val;
670
671 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_PIXEL_PIPES, &val)) {
672 DBG("could not get ETNA_GPU_PIXEL_PIPES");
673 goto fail;
674 }
675 screen->specs.pixel_pipes = val;
676
677 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_NUM_CONSTANTS, &val)) {
678 DBG("could not get %s", "ETNA_GPU_NUM_CONSTANTS");
679 goto fail;
680 }
681 if (val == 0) {
682 fprintf(stderr, "Warning: zero num constants (update kernel?)\n");
683 val = 168;
684 }
685 screen->specs.num_constants = val;
686
687 /* Figure out gross GPU architecture. See rnndb/common.xml for a specific
688 * description of the differences. */
689 if (VIV_FEATURE(screen, chipMinorFeatures5, HALTI5))
690 screen->specs.halti = 5; /* New GC7000/GC8x00 */
691 else if (VIV_FEATURE(screen, chipMinorFeatures5, HALTI4))
692 screen->specs.halti = 4; /* Old GC7000/GC7400 */
693 else if (VIV_FEATURE(screen, chipMinorFeatures5, HALTI3))
694 screen->specs.halti = 3; /* None? */
695 else if (VIV_FEATURE(screen, chipMinorFeatures4, HALTI2))
696 screen->specs.halti = 2; /* GC2500/GC3000/GC5000/GC6400 */
697 else if (VIV_FEATURE(screen, chipMinorFeatures2, HALTI1))
698 screen->specs.halti = 1; /* GC900/GC4000/GC7000UL */
699 else if (VIV_FEATURE(screen, chipMinorFeatures1, HALTI0))
700 screen->specs.halti = 0; /* GC880/GC2000/GC7000TM */
701 else
702 screen->specs.halti = -1; /* GC7000nanolite / pre-GC2000 except GC880 */
703 if (screen->specs.halti >= 0)
704 DBG("etnaviv: GPU arch: HALTI%d\n", screen->specs.halti);
705 else
706 DBG("etnaviv: GPU arch: pre-HALTI\n");
707
708 screen->specs.can_supertile =
709 VIV_FEATURE(screen, chipMinorFeatures0, SUPER_TILED);
710 screen->specs.bits_per_tile =
711 VIV_FEATURE(screen, chipMinorFeatures0, 2BITPERTILE) ? 2 : 4;
712 screen->specs.ts_clear_value =
713 VIV_FEATURE(screen, chipMinorFeatures0, 2BITPERTILE) ? 0x55555555
714 : 0x11111111;
715
716 /* vertex and fragment samplers live in one address space */
717 screen->specs.vertex_sampler_offset = 8;
718 screen->specs.fragment_sampler_count = 8;
719 screen->specs.vertex_sampler_count = 4;
720 screen->specs.vs_need_z_div =
721 screen->model < 0x1000 && screen->model != 0x880;
722 screen->specs.has_sin_cos_sqrt =
723 VIV_FEATURE(screen, chipMinorFeatures0, HAS_SQRT_TRIG);
724 screen->specs.has_sign_floor_ceil =
725 VIV_FEATURE(screen, chipMinorFeatures0, HAS_SIGN_FLOOR_CEIL);
726 screen->specs.has_shader_range_registers =
727 screen->model >= 0x1000 || screen->model == 0x880;
728 screen->specs.npot_tex_any_wrap =
729 VIV_FEATURE(screen, chipMinorFeatures1, NON_POWER_OF_TWO);
730 screen->specs.has_new_transcendentals =
731 VIV_FEATURE(screen, chipMinorFeatures3, HAS_FAST_TRANSCENDENTALS);
732 screen->specs.has_halti2_instructions =
733 VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
734
735 if (screen->specs.halti >= 5) {
736 /* GC7000 - this core must load shaders from memory. */
737 screen->specs.vs_offset = 0;
738 screen->specs.ps_offset = 0;
739 screen->specs.max_instructions = 0; /* Do not program shaders manually */
740 screen->specs.has_icache = true;
741 } else if (VIV_FEATURE(screen, chipMinorFeatures3, INSTRUCTION_CACHE)) {
742 /* GC3000 - this core is capable of loading shaders from
743 * memory. It can also run shaders from registers, as a fallback, but
744 * "max_instructions" does not have the correct value. It has place for
745 * 2*256 instructions just like GC2000, but the offsets are slightly
746 * different.
747 */
748 screen->specs.vs_offset = 0xC000;
749 /* State 08000-0C000 mirrors 0C000-0E000, and the Vivante driver uses
750 * this mirror for writing PS instructions, probably safest to do the
751 * same.
752 */
753 screen->specs.ps_offset = 0x8000 + 0x1000;
754 screen->specs.max_instructions = 256; /* maximum number instructions for non-icache use */
755 screen->specs.has_icache = true;
756 } else {
757 if (instruction_count > 256) { /* unified instruction memory? */
758 screen->specs.vs_offset = 0xC000;
759 screen->specs.ps_offset = 0xD000; /* like vivante driver */
760 screen->specs.max_instructions = 256;
761 } else {
762 screen->specs.vs_offset = 0x4000;
763 screen->specs.ps_offset = 0x6000;
764 screen->specs.max_instructions = instruction_count / 2;
765 }
766 screen->specs.has_icache = false;
767 }
768
769 if (VIV_FEATURE(screen, chipMinorFeatures1, HALTI0)) {
770 screen->specs.max_varyings = 12;
771 screen->specs.vertex_max_elements = 16;
772 } else {
773 screen->specs.max_varyings = 8;
774 /* Etna_viv documentation seems confused over the correct value
775 * here so choose the lower to be safe: HALTI0 says 16 i.s.o.
776 * 10, but VERTEX_ELEMENT_CONFIG register says 16 i.s.o. 12. */
777 screen->specs.vertex_max_elements = 10;
778 }
779
780 /* Etna_viv documentation does not indicate where varyings above 8 are
781 * stored. Moreover, if we are passed more than 8 varyings, we will
782 * walk off the end of some arrays. Limit the maximum number of varyings. */
783 if (screen->specs.max_varyings > ETNA_NUM_VARYINGS)
784 screen->specs.max_varyings = ETNA_NUM_VARYINGS;
785
786 /* from QueryShaderCaps in kernel driver */
787 if (screen->model < chipModel_GC4000) {
788 screen->specs.max_vs_uniforms = 168;
789 screen->specs.max_ps_uniforms = 64;
790 } else {
791 screen->specs.max_vs_uniforms = 256;
792 screen->specs.max_ps_uniforms = 256;
793 }
794
795 if (screen->specs.halti >= 5) {
796 screen->specs.has_unified_uniforms = true;
797 screen->specs.vs_uniforms_offset = VIVS_SH_HALTI5_UNIFORMS_MIRROR(0);
798 screen->specs.ps_uniforms_offset = VIVS_SH_HALTI5_UNIFORMS(screen->specs.max_vs_uniforms*4);
799 } else if (screen->specs.halti >= 1) {
800 /* unified uniform memory on GC3000 - HALTI1 feature bit is just a guess
801 */
802 screen->specs.has_unified_uniforms = true;
803 screen->specs.vs_uniforms_offset = VIVS_SH_UNIFORMS(0);
804 /* hardcode PS uniforms to start after end of VS uniforms -
805 * for more flexibility this offset could be variable based on the
806 * shader.
807 */
808 screen->specs.ps_uniforms_offset = VIVS_SH_UNIFORMS(screen->specs.max_vs_uniforms*4);
809 } else {
810 screen->specs.has_unified_uniforms = false;
811 screen->specs.vs_uniforms_offset = VIVS_VS_UNIFORMS(0);
812 screen->specs.ps_uniforms_offset = VIVS_PS_UNIFORMS(0);
813 }
814
815 screen->specs.max_texture_size =
816 VIV_FEATURE(screen, chipMinorFeatures0, TEXTURE_8K) ? 8192 : 2048;
817 screen->specs.max_rendertarget_size =
818 VIV_FEATURE(screen, chipMinorFeatures0, RENDERTARGET_8K) ? 8192 : 2048;
819
820 screen->specs.single_buffer = VIV_FEATURE(screen, chipMinorFeatures4, SINGLE_BUFFER);
821 if (screen->specs.single_buffer)
822 DBG("etnaviv: Single buffer mode enabled with %d pixel pipes\n", screen->specs.pixel_pipes);
823
824 screen->specs.tex_astc = VIV_FEATURE(screen, chipMinorFeatures4, TEXTURE_ASTC);
825
826 screen->specs.use_blt = VIV_FEATURE(screen, chipMinorFeatures5, BLT_ENGINE);
827
828 return true;
829
830 fail:
831 return false;
832 }
833
834 struct etna_bo *
835 etna_screen_bo_from_handle(struct pipe_screen *pscreen,
836 struct winsys_handle *whandle, unsigned *out_stride)
837 {
838 struct etna_screen *screen = etna_screen(pscreen);
839 struct etna_bo *bo;
840
841 if (whandle->type == DRM_API_HANDLE_TYPE_SHARED) {
842 bo = etna_bo_from_name(screen->dev, whandle->handle);
843 } else if (whandle->type == DRM_API_HANDLE_TYPE_FD) {
844 bo = etna_bo_from_dmabuf(screen->dev, whandle->handle);
845 } else {
846 DBG("Attempt to import unsupported handle type %d", whandle->type);
847 return NULL;
848 }
849
850 if (!bo) {
851 DBG("ref name 0x%08x failed", whandle->handle);
852 return NULL;
853 }
854
855 *out_stride = whandle->stride;
856
857 return bo;
858 }
859
860 struct pipe_screen *
861 etna_screen_create(struct etna_device *dev, struct etna_gpu *gpu,
862 struct renderonly *ro)
863 {
864 struct etna_screen *screen = CALLOC_STRUCT(etna_screen);
865 struct pipe_screen *pscreen;
866 drmVersionPtr version;
867 uint64_t val;
868
869 if (!screen)
870 return NULL;
871
872 pscreen = &screen->base;
873 screen->dev = dev;
874 screen->gpu = gpu;
875 screen->ro = renderonly_dup(ro);
876 screen->refcnt = 1;
877
878 if (!screen->ro) {
879 DBG("could not create renderonly object");
880 goto fail;
881 }
882
883 version = drmGetVersion(screen->ro->gpu_fd);
884 screen->drm_version = ETNA_DRM_VERSION(version->version_major,
885 version->version_minor);
886 drmFreeVersion(version);
887
888 etna_mesa_debug = debug_get_option_etna_mesa_debug();
889
890 /* Disable autodisable for correct rendering with TS */
891 etna_mesa_debug |= ETNA_DBG_NO_AUTODISABLE;
892
893 screen->pipe = etna_pipe_new(gpu, ETNA_PIPE_3D);
894 if (!screen->pipe) {
895 DBG("could not create 3d pipe");
896 goto fail;
897 }
898
899 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_MODEL, &val)) {
900 DBG("could not get ETNA_GPU_MODEL");
901 goto fail;
902 }
903 screen->model = val;
904
905 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_REVISION, &val)) {
906 DBG("could not get ETNA_GPU_REVISION");
907 goto fail;
908 }
909 screen->revision = val;
910
911 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_0, &val)) {
912 DBG("could not get ETNA_GPU_FEATURES_0");
913 goto fail;
914 }
915 screen->features[0] = val;
916
917 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_1, &val)) {
918 DBG("could not get ETNA_GPU_FEATURES_1");
919 goto fail;
920 }
921 screen->features[1] = val;
922
923 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_2, &val)) {
924 DBG("could not get ETNA_GPU_FEATURES_2");
925 goto fail;
926 }
927 screen->features[2] = val;
928
929 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_3, &val)) {
930 DBG("could not get ETNA_GPU_FEATURES_3");
931 goto fail;
932 }
933 screen->features[3] = val;
934
935 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_4, &val)) {
936 DBG("could not get ETNA_GPU_FEATURES_4");
937 goto fail;
938 }
939 screen->features[4] = val;
940
941 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_5, &val)) {
942 DBG("could not get ETNA_GPU_FEATURES_5");
943 goto fail;
944 }
945 screen->features[5] = val;
946
947 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_6, &val)) {
948 DBG("could not get ETNA_GPU_FEATURES_6");
949 goto fail;
950 }
951 screen->features[6] = val;
952
953 if (!etna_get_specs(screen))
954 goto fail;
955
956 /* apply debug options that disable individual features */
957 if (DBG_ENABLED(ETNA_DBG_NO_EARLY_Z))
958 screen->features[viv_chipFeatures] |= chipFeatures_NO_EARLY_Z;
959 if (DBG_ENABLED(ETNA_DBG_NO_TS))
960 screen->features[viv_chipFeatures] &= ~chipFeatures_FAST_CLEAR;
961 if (DBG_ENABLED(ETNA_DBG_NO_AUTODISABLE))
962 screen->features[viv_chipMinorFeatures1] &= ~chipMinorFeatures1_AUTO_DISABLE;
963 if (DBG_ENABLED(ETNA_DBG_NO_SUPERTILE))
964 screen->specs.can_supertile = 0;
965
966 pscreen->destroy = etna_screen_destroy;
967 pscreen->get_param = etna_screen_get_param;
968 pscreen->get_paramf = etna_screen_get_paramf;
969 pscreen->get_shader_param = etna_screen_get_shader_param;
970
971 pscreen->get_name = etna_screen_get_name;
972 pscreen->get_vendor = etna_screen_get_vendor;
973 pscreen->get_device_vendor = etna_screen_get_device_vendor;
974
975 pscreen->get_timestamp = etna_screen_get_timestamp;
976 pscreen->context_create = etna_context_create;
977 pscreen->is_format_supported = etna_screen_is_format_supported;
978 pscreen->query_dmabuf_modifiers = etna_screen_query_dmabuf_modifiers;
979
980 etna_fence_screen_init(pscreen);
981 etna_query_screen_init(pscreen);
982 etna_resource_screen_init(pscreen);
983
984 slab_create_parent(&screen->transfer_pool, sizeof(struct etna_transfer), 16);
985
986 return pscreen;
987
988 fail:
989 etna_screen_destroy(pscreen);
990 return NULL;
991 }