Merge branch 'gallium-newclear'
[mesa.git] / src / gallium / drivers / i965 / brw_screen.c
1 /**************************************************************************
2 *
3 * Copyright 2008 Tungsten Graphics, Inc., Cedar Park, Texas.
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
22 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
27
28
29 #include "util/u_inlines.h"
30 #include "util/u_memory.h"
31 #include "util/u_string.h"
32
33 #include "brw_reg.h"
34 #include "brw_context.h"
35 #include "brw_screen.h"
36 #include "brw_winsys.h"
37 #include "brw_debug.h"
38 #include "brw_resource.h"
39
40 #ifdef DEBUG
41 static const struct debug_named_value debug_names[] = {
42 { "tex", DEBUG_TEXTURE, NULL },
43 { "state", DEBUG_STATE, NULL },
44 { "ioctl", DEBUG_IOCTL, NULL },
45 { "blit", DEBUG_BLIT, NULL },
46 { "curbe", DEBUG_CURBE, NULL },
47 { "fall", DEBUG_FALLBACKS, NULL },
48 { "verb", DEBUG_VERBOSE, NULL },
49 { "bat", DEBUG_BATCH, NULL },
50 { "pix", DEBUG_PIXEL, NULL },
51 { "wins", DEBUG_WINSYS, NULL },
52 { "min", DEBUG_MIN_URB, NULL },
53 { "dis", DEBUG_DISASSEM, NULL },
54 { "sync", DEBUG_SYNC, NULL },
55 { "prim", DEBUG_PRIMS, NULL },
56 { "vert", DEBUG_VERTS, NULL },
57 { "dma", DEBUG_DMA, NULL },
58 { "san", DEBUG_SANITY, NULL },
59 { "sleep", DEBUG_SLEEP, NULL },
60 { "stats", DEBUG_STATS, NULL },
61 { "sing", DEBUG_SINGLE_THREAD, NULL },
62 { "thre", DEBUG_SINGLE_THREAD, NULL },
63 { "wm", DEBUG_WM, NULL },
64 { "urb", DEBUG_URB, NULL },
65 { "vs", DEBUG_VS, NULL },
66 DEBUG_NAMED_VALUE_END
67 };
68
69 static const struct debug_named_value dump_names[] = {
70 { "asm", DUMP_ASM, NULL },
71 { "state", DUMP_STATE, NULL },
72 { "batch", DUMP_BATCH, NULL },
73 DEBUG_NAMED_VALUE_END
74 };
75
76 int BRW_DEBUG = 0;
77 int BRW_DUMP = 0;
78
79 #endif
80
81
82 /*
83 * Probe functions
84 */
85
86
87 static const char *
88 brw_get_vendor(struct pipe_screen *screen)
89 {
90 return "VMware, Inc.";
91 }
92
93 static const char *
94 brw_get_name(struct pipe_screen *screen)
95 {
96 static char buffer[128];
97 const char *chipset;
98
99 switch (brw_screen(screen)->chipset.pci_id) {
100 case PCI_CHIP_I965_G:
101 chipset = "I965_G";
102 break;
103 case PCI_CHIP_I965_Q:
104 chipset = "I965_Q";
105 break;
106 case PCI_CHIP_I965_G_1:
107 chipset = "I965_G_1";
108 break;
109 case PCI_CHIP_I946_GZ:
110 chipset = "I946_GZ";
111 break;
112 case PCI_CHIP_I965_GM:
113 chipset = "I965_GM";
114 break;
115 case PCI_CHIP_I965_GME:
116 chipset = "I965_GME";
117 break;
118 case PCI_CHIP_GM45_GM:
119 chipset = "GM45_GM";
120 break;
121 case PCI_CHIP_IGD_E_G:
122 chipset = "IGD_E_G";
123 break;
124 case PCI_CHIP_Q45_G:
125 chipset = "Q45_G";
126 break;
127 case PCI_CHIP_G45_G:
128 chipset = "G45_G";
129 break;
130 case PCI_CHIP_G41_G:
131 chipset = "G41_G";
132 break;
133 case PCI_CHIP_B43_G:
134 chipset = "B43_G";
135 break;
136 case PCI_CHIP_ILD_G:
137 chipset = "ILD_G";
138 break;
139 case PCI_CHIP_ILM_G:
140 chipset = "ILM_G";
141 break;
142 default:
143 chipset = "unknown";
144 break;
145 }
146
147 util_snprintf(buffer, sizeof(buffer), "i965 (chipset: %s)", chipset);
148 return buffer;
149 }
150
151 static int
152 brw_get_param(struct pipe_screen *screen, enum pipe_cap param)
153 {
154 switch (param) {
155 case PIPE_CAP_MAX_TEXTURE_IMAGE_UNITS:
156 return 8;
157 case PIPE_CAP_MAX_VERTEX_TEXTURE_UNITS:
158 return 8;
159 case PIPE_CAP_MAX_COMBINED_SAMPLERS:
160 return 16; /* XXX correct? */
161 case PIPE_CAP_NPOT_TEXTURES:
162 return 1;
163 case PIPE_CAP_TWO_SIDED_STENCIL:
164 return 1;
165 case PIPE_CAP_GLSL:
166 return 0;
167 case PIPE_CAP_ANISOTROPIC_FILTER:
168 return 0;
169 case PIPE_CAP_POINT_SPRITE:
170 return 0;
171 case PIPE_CAP_MAX_RENDER_TARGETS:
172 return 1;
173 case PIPE_CAP_OCCLUSION_QUERY:
174 return 0;
175 case PIPE_CAP_TIMER_QUERY:
176 return 0;
177 case PIPE_CAP_TEXTURE_SHADOW_MAP:
178 return 1;
179 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
180 return BRW_MAX_TEXTURE_2D_LEVELS;
181 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
182 return BRW_MAX_TEXTURE_3D_LEVELS;
183 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
184 return BRW_MAX_TEXTURE_2D_LEVELS;
185 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
186 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
187 return 1;
188 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
189 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
190 return 0;
191 case PIPE_CAP_DEPTHSTENCIL_CLEAR_SEPARATE:
192 /* disable for now */
193 return 0;
194 default:
195 return 0;
196 }
197 }
198
199 static float
200 brw_get_paramf(struct pipe_screen *screen, enum pipe_cap param)
201 {
202 switch (param) {
203 case PIPE_CAP_MAX_LINE_WIDTH:
204 /* fall-through */
205 case PIPE_CAP_MAX_LINE_WIDTH_AA:
206 return 7.5;
207
208 case PIPE_CAP_MAX_POINT_WIDTH:
209 /* fall-through */
210 case PIPE_CAP_MAX_POINT_WIDTH_AA:
211 return 255.0;
212
213 case PIPE_CAP_MAX_TEXTURE_ANISOTROPY:
214 return 4.0;
215
216 case PIPE_CAP_MAX_TEXTURE_LOD_BIAS:
217 return 16.0;
218
219 default:
220 return 0;
221 }
222 }
223
224 static boolean
225 brw_is_format_supported(struct pipe_screen *screen,
226 enum pipe_format format,
227 enum pipe_texture_target target,
228 unsigned sample_count,
229 unsigned tex_usage,
230 unsigned geom_flags)
231 {
232 static const enum pipe_format tex_supported[] = {
233 PIPE_FORMAT_L8_UNORM,
234 PIPE_FORMAT_I8_UNORM,
235 PIPE_FORMAT_A8_UNORM,
236 PIPE_FORMAT_L16_UNORM,
237 /*PIPE_FORMAT_I16_UNORM,*/
238 /*PIPE_FORMAT_A16_UNORM,*/
239 PIPE_FORMAT_L8A8_UNORM,
240 PIPE_FORMAT_B5G6R5_UNORM,
241 PIPE_FORMAT_B5G5R5A1_UNORM,
242 PIPE_FORMAT_B4G4R4A4_UNORM,
243 PIPE_FORMAT_B8G8R8X8_UNORM,
244 PIPE_FORMAT_B8G8R8A8_UNORM,
245 /* video */
246 PIPE_FORMAT_UYVY,
247 PIPE_FORMAT_YUYV,
248 /* compressed */
249 /*PIPE_FORMAT_FXT1_RGBA,*/
250 PIPE_FORMAT_DXT1_RGB,
251 PIPE_FORMAT_DXT1_RGBA,
252 PIPE_FORMAT_DXT3_RGBA,
253 PIPE_FORMAT_DXT5_RGBA,
254 /* sRGB */
255 PIPE_FORMAT_A8B8G8R8_SRGB,
256 PIPE_FORMAT_L8A8_SRGB,
257 PIPE_FORMAT_L8_SRGB,
258 PIPE_FORMAT_DXT1_SRGB,
259 /* depth */
260 PIPE_FORMAT_Z32_FLOAT,
261 PIPE_FORMAT_Z24X8_UNORM,
262 PIPE_FORMAT_Z24_UNORM_S8_USCALED,
263 PIPE_FORMAT_Z16_UNORM,
264 /* signed */
265 PIPE_FORMAT_R8G8_SNORM,
266 PIPE_FORMAT_R8G8B8A8_SNORM,
267 PIPE_FORMAT_NONE /* list terminator */
268 };
269 static const enum pipe_format render_supported[] = {
270 PIPE_FORMAT_B8G8R8X8_UNORM,
271 PIPE_FORMAT_B8G8R8A8_UNORM,
272 PIPE_FORMAT_B5G6R5_UNORM,
273 PIPE_FORMAT_NONE /* list terminator */
274 };
275 static const enum pipe_format depth_supported[] = {
276 PIPE_FORMAT_Z32_FLOAT,
277 PIPE_FORMAT_Z24X8_UNORM,
278 PIPE_FORMAT_Z24_UNORM_S8_USCALED,
279 PIPE_FORMAT_Z16_UNORM,
280 PIPE_FORMAT_NONE /* list terminator */
281 };
282 const enum pipe_format *list;
283 uint i;
284
285 if (sample_count > 1)
286 return FALSE;
287
288 if (tex_usage & PIPE_BIND_DEPTH_STENCIL)
289 list = depth_supported;
290 else if (tex_usage & PIPE_BIND_RENDER_TARGET)
291 list = render_supported;
292 else
293 list = tex_supported;
294
295 for (i = 0; list[i] != PIPE_FORMAT_NONE; i++) {
296 if (list[i] == format)
297 return TRUE;
298 }
299
300 return FALSE;
301 }
302
303
304 /*
305 * Fence functions
306 */
307
308
309 static void
310 brw_fence_reference(struct pipe_screen *screen,
311 struct pipe_fence_handle **ptr,
312 struct pipe_fence_handle *fence)
313 {
314 }
315
316 static int
317 brw_fence_signalled(struct pipe_screen *screen,
318 struct pipe_fence_handle *fence,
319 unsigned flags)
320 {
321 return 0; /* XXX shouldn't this be a boolean? */
322 }
323
324 static int
325 brw_fence_finish(struct pipe_screen *screen,
326 struct pipe_fence_handle *fence,
327 unsigned flags)
328 {
329 return 0;
330 }
331
332
333 /*
334 * Generic functions
335 */
336
337
338 static void
339 brw_destroy_screen(struct pipe_screen *screen)
340 {
341 struct brw_screen *bscreen = brw_screen(screen);
342
343 if (bscreen->sws)
344 bscreen->sws->destroy(bscreen->sws);
345
346 FREE(bscreen);
347 }
348
349 /**
350 * Create a new brw_screen object
351 */
352 struct pipe_screen *
353 brw_create_screen(struct brw_winsys_screen *sws, uint pci_id)
354 {
355 struct brw_screen *bscreen;
356 struct brw_chipset chipset;
357
358 #ifdef DEBUG
359 BRW_DEBUG = debug_get_flags_option("BRW_DEBUG", debug_names, 0);
360 BRW_DEBUG |= debug_get_flags_option("INTEL_DEBUG", debug_names, 0);
361 BRW_DEBUG |= DEBUG_STATS | DEBUG_MIN_URB | DEBUG_WM;
362
363 BRW_DUMP = debug_get_flags_option("BRW_DUMP", dump_names, 0);
364 #endif
365
366 memset(&chipset, 0, sizeof chipset);
367
368 chipset.pci_id = pci_id;
369
370 switch (pci_id) {
371 case PCI_CHIP_I965_G:
372 case PCI_CHIP_I965_Q:
373 case PCI_CHIP_I965_G_1:
374 case PCI_CHIP_I946_GZ:
375 case PCI_CHIP_I965_GM:
376 case PCI_CHIP_I965_GME:
377 chipset.is_965 = TRUE;
378 break;
379
380 case PCI_CHIP_GM45_GM:
381 case PCI_CHIP_IGD_E_G:
382 case PCI_CHIP_Q45_G:
383 case PCI_CHIP_G45_G:
384 case PCI_CHIP_G41_G:
385 case PCI_CHIP_B43_G:
386 chipset.is_g4x = TRUE;
387 break;
388
389 case PCI_CHIP_ILD_G:
390 case PCI_CHIP_ILM_G:
391 chipset.is_igdng = TRUE;
392 break;
393
394 default:
395 debug_printf("%s: unknown pci id 0x%x, cannot create screen\n",
396 __FUNCTION__, pci_id);
397 return NULL;
398 }
399
400
401 bscreen = CALLOC_STRUCT(brw_screen);
402 if (!bscreen)
403 return NULL;
404
405 bscreen->chipset = chipset;
406 bscreen->sws = sws;
407 bscreen->base.winsys = NULL;
408 bscreen->base.destroy = brw_destroy_screen;
409 bscreen->base.get_name = brw_get_name;
410 bscreen->base.get_vendor = brw_get_vendor;
411 bscreen->base.get_param = brw_get_param;
412 bscreen->base.get_paramf = brw_get_paramf;
413 bscreen->base.is_format_supported = brw_is_format_supported;
414 bscreen->base.context_create = brw_create_context;
415 bscreen->base.fence_reference = brw_fence_reference;
416 bscreen->base.fence_signalled = brw_fence_signalled;
417 bscreen->base.fence_finish = brw_fence_finish;
418
419 brw_init_screen_resource_functions(bscreen);
420 brw_screen_tex_surface_init(bscreen);
421
422 bscreen->no_tiling = debug_get_option("BRW_NO_TILING", FALSE) != NULL;
423
424
425 return &bscreen->base;
426 }