iris: Drop can_fast_clear_color's format parameter
[mesa.git] / src / gallium / drivers / iris / iris_blit.c
1 /*
2 * Copyright © 2017 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included
12 * in all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
18 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
19 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
20 * DEALINGS IN THE SOFTWARE.
21 */
22
23 #include <stdio.h>
24 #include "pipe/p_defines.h"
25 #include "pipe/p_state.h"
26 #include "pipe/p_context.h"
27 #include "pipe/p_screen.h"
28 #include "util/format/u_format.h"
29 #include "util/u_inlines.h"
30 #include "util/ralloc.h"
31 #include "intel/blorp/blorp.h"
32 #include "iris_context.h"
33 #include "iris_resource.h"
34 #include "iris_screen.h"
35
36 /**
37 * Helper function for handling mirror image blits.
38 *
39 * If coord0 > coord1, swap them and return "true" (mirrored).
40 */
41 static bool
42 apply_mirror(float *coord0, float *coord1)
43 {
44 if (*coord0 > *coord1) {
45 float tmp = *coord0;
46 *coord0 = *coord1;
47 *coord1 = tmp;
48 return true;
49 }
50 return false;
51 }
52
53 /**
54 * Compute the number of pixels to clip for each side of a rect
55 *
56 * \param x0 The rect's left coordinate
57 * \param y0 The rect's bottom coordinate
58 * \param x1 The rect's right coordinate
59 * \param y1 The rect's top coordinate
60 * \param min_x The clipping region's left coordinate
61 * \param min_y The clipping region's bottom coordinate
62 * \param max_x The clipping region's right coordinate
63 * \param max_y The clipping region's top coordinate
64 * \param clipped_x0 The number of pixels to clip from the left side
65 * \param clipped_y0 The number of pixels to clip from the bottom side
66 * \param clipped_x1 The number of pixels to clip from the right side
67 * \param clipped_y1 The number of pixels to clip from the top side
68 *
69 * \return false if we clip everything away, true otherwise
70 */
71 static inline bool
72 compute_pixels_clipped(float x0, float y0, float x1, float y1,
73 float min_x, float min_y, float max_x, float max_y,
74 float *clipped_x0, float *clipped_y0,
75 float *clipped_x1, float *clipped_y1)
76 {
77 /* If we are going to clip everything away, stop. */
78 if (!(min_x <= max_x &&
79 min_y <= max_y &&
80 x0 <= max_x &&
81 y0 <= max_y &&
82 min_x <= x1 &&
83 min_y <= y1 &&
84 x0 <= x1 &&
85 y0 <= y1)) {
86 return false;
87 }
88
89 if (x0 < min_x)
90 *clipped_x0 = min_x - x0;
91 else
92 *clipped_x0 = 0;
93 if (max_x < x1)
94 *clipped_x1 = x1 - max_x;
95 else
96 *clipped_x1 = 0;
97
98 if (y0 < min_y)
99 *clipped_y0 = min_y - y0;
100 else
101 *clipped_y0 = 0;
102 if (max_y < y1)
103 *clipped_y1 = y1 - max_y;
104 else
105 *clipped_y1 = 0;
106
107 return true;
108 }
109
110 /**
111 * Clips a coordinate (left, right, top or bottom) for the src or dst rect
112 * (whichever requires the largest clip) and adjusts the coordinate
113 * for the other rect accordingly.
114 *
115 * \param mirror true if mirroring is required
116 * \param src the source rect coordinate (for example src_x0)
117 * \param dst0 the dst rect coordinate (for example dst_x0)
118 * \param dst1 the opposite dst rect coordinate (for example dst_x1)
119 * \param clipped_dst0 number of pixels to clip from the dst coordinate
120 * \param clipped_dst1 number of pixels to clip from the opposite dst coordinate
121 * \param scale the src vs dst scale involved for that coordinate
122 * \param is_left_or_bottom true if we are clipping the left or bottom sides
123 * of the rect.
124 */
125 static void
126 clip_coordinates(bool mirror,
127 float *src, float *dst0, float *dst1,
128 float clipped_dst0,
129 float clipped_dst1,
130 float scale,
131 bool is_left_or_bottom)
132 {
133 /* When clipping we need to add or subtract pixels from the original
134 * coordinates depending on whether we are acting on the left/bottom
135 * or right/top sides of the rect respectively. We assume we have to
136 * add them in the code below, and multiply by -1 when we should
137 * subtract.
138 */
139 int mult = is_left_or_bottom ? 1 : -1;
140
141 if (!mirror) {
142 *dst0 += clipped_dst0 * mult;
143 *src += clipped_dst0 * scale * mult;
144 } else {
145 *dst1 -= clipped_dst1 * mult;
146 *src += clipped_dst1 * scale * mult;
147 }
148 }
149
150 /**
151 * Apply a scissor rectangle to blit coordinates.
152 *
153 * Returns true if the blit was entirely scissored away.
154 */
155 static bool
156 apply_blit_scissor(const struct pipe_scissor_state *scissor,
157 float *src_x0, float *src_y0,
158 float *src_x1, float *src_y1,
159 float *dst_x0, float *dst_y0,
160 float *dst_x1, float *dst_y1,
161 bool mirror_x, bool mirror_y)
162 {
163 float clip_dst_x0, clip_dst_x1, clip_dst_y0, clip_dst_y1;
164
165 /* Compute number of pixels to scissor away. */
166 if (!compute_pixels_clipped(*dst_x0, *dst_y0, *dst_x1, *dst_y1,
167 scissor->minx, scissor->miny,
168 scissor->maxx, scissor->maxy,
169 &clip_dst_x0, &clip_dst_y0,
170 &clip_dst_x1, &clip_dst_y1))
171 return true;
172
173 // XXX: comments assume source clipping, which we don't do
174
175 /* When clipping any of the two rects we need to adjust the coordinates
176 * in the other rect considering the scaling factor involved. To obtain
177 * the best precision we want to make sure that we only clip once per
178 * side to avoid accumulating errors due to the scaling adjustment.
179 *
180 * For example, if src_x0 and dst_x0 need both to be clipped we want to
181 * avoid the situation where we clip src_x0 first, then adjust dst_x0
182 * accordingly but then we realize that the resulting dst_x0 still needs
183 * to be clipped, so we clip dst_x0 and adjust src_x0 again. Because we are
184 * applying scaling factors to adjust the coordinates in each clipping
185 * pass we lose some precision and that can affect the results of the
186 * blorp blit operation slightly. What we want to do here is detect the
187 * rect that we should clip first for each side so that when we adjust
188 * the other rect we ensure the resulting coordinate does not need to be
189 * clipped again.
190 *
191 * The code below implements this by comparing the number of pixels that
192 * we need to clip for each side of both rects considering the scales
193 * involved. For example, clip_src_x0 represents the number of pixels
194 * to be clipped for the src rect's left side, so if clip_src_x0 = 5,
195 * clip_dst_x0 = 4 and scale_x = 2 it means that we are clipping more
196 * from the dst rect so we should clip dst_x0 only and adjust src_x0.
197 * This is because clipping 4 pixels in the dst is equivalent to
198 * clipping 4 * 2 = 8 > 5 in the src.
199 */
200
201 if (*src_x0 == *src_x1 || *src_y0 == *src_y1
202 || *dst_x0 == *dst_x1 || *dst_y0 == *dst_y1)
203 return true;
204
205 float scale_x = (float) (*src_x1 - *src_x0) / (*dst_x1 - *dst_x0);
206 float scale_y = (float) (*src_y1 - *src_y0) / (*dst_y1 - *dst_y0);
207
208 /* Clip left side */
209 clip_coordinates(mirror_x, src_x0, dst_x0, dst_x1,
210 clip_dst_x0, clip_dst_x1, scale_x, true);
211
212 /* Clip right side */
213 clip_coordinates(mirror_x, src_x1, dst_x1, dst_x0,
214 clip_dst_x1, clip_dst_x0, scale_x, false);
215
216 /* Clip bottom side */
217 clip_coordinates(mirror_y, src_y0, dst_y0, dst_y1,
218 clip_dst_y0, clip_dst_y1, scale_y, true);
219
220 /* Clip top side */
221 clip_coordinates(mirror_y, src_y1, dst_y1, dst_y0,
222 clip_dst_y1, clip_dst_y0, scale_y, false);
223
224 /* Check for invalid bounds
225 * Can't blit for 0-dimensions
226 */
227 return *src_x0 == *src_x1 || *src_y0 == *src_y1
228 || *dst_x0 == *dst_x1 || *dst_y0 == *dst_y1;
229 }
230
231 void
232 iris_blorp_surf_for_resource(struct isl_device *isl_dev,
233 struct blorp_surf *surf,
234 struct pipe_resource *p_res,
235 enum isl_aux_usage aux_usage,
236 unsigned level,
237 bool is_render_target)
238 {
239 struct iris_resource *res = (void *) p_res;
240
241 assert(!iris_resource_unfinished_aux_import(res));
242
243 if (isl_aux_usage_has_hiz(aux_usage) &&
244 !iris_resource_level_has_hiz(res, level))
245 aux_usage = ISL_AUX_USAGE_NONE;
246
247 *surf = (struct blorp_surf) {
248 .surf = &res->surf,
249 .addr = (struct blorp_address) {
250 .buffer = res->bo,
251 .offset = res->offset,
252 .reloc_flags = is_render_target ? EXEC_OBJECT_WRITE : 0,
253 .mocs = iris_mocs(res->bo, isl_dev),
254 },
255 .aux_usage = aux_usage,
256 };
257
258 if (aux_usage != ISL_AUX_USAGE_NONE) {
259 surf->aux_surf = &res->aux.surf;
260 surf->aux_addr = (struct blorp_address) {
261 .buffer = res->aux.bo,
262 .offset = res->aux.offset,
263 .reloc_flags = is_render_target ? EXEC_OBJECT_WRITE : 0,
264 .mocs = iris_mocs(res->bo, isl_dev),
265 };
266 surf->clear_color =
267 iris_resource_get_clear_color(res, NULL, NULL);
268 surf->clear_color_addr = (struct blorp_address) {
269 .buffer = res->aux.clear_color_bo,
270 .offset = res->aux.clear_color_offset,
271 .reloc_flags = 0,
272 .mocs = iris_mocs(res->aux.clear_color_bo, isl_dev),
273 };
274 }
275 }
276
277 static bool
278 is_astc(enum isl_format format)
279 {
280 return format != ISL_FORMAT_UNSUPPORTED &&
281 isl_format_get_layout(format)->txc == ISL_TXC_ASTC;
282 }
283
284 static void
285 tex_cache_flush_hack(struct iris_batch *batch,
286 enum isl_format view_format,
287 enum isl_format surf_format)
288 {
289 const struct gen_device_info *devinfo = &batch->screen->devinfo;
290
291 /* The WaSamplerCacheFlushBetweenRedescribedSurfaceReads workaround says:
292 *
293 * "Currently Sampler assumes that a surface would not have two
294 * different format associate with it. It will not properly cache
295 * the different views in the MT cache, causing a data corruption."
296 *
297 * We may need to handle this for texture views in general someday, but
298 * for now we handle it here, as it hurts copies and blits particularly
299 * badly because they ofter reinterpret formats.
300 *
301 * If the BO hasn't been referenced yet this batch, we assume that the
302 * texture cache doesn't contain any relevant data nor need flushing.
303 *
304 * Icelake (Gen11+) claims to fix this issue, but seems to still have
305 * issues with ASTC formats.
306 */
307 bool need_flush = devinfo->gen >= 11 ?
308 is_astc(surf_format) != is_astc(view_format) :
309 view_format != surf_format;
310 if (!need_flush)
311 return;
312
313 const char *reason =
314 "workaround: WaSamplerCacheFlushBetweenRedescribedSurfaceReads";
315
316 iris_emit_pipe_control_flush(batch, reason, PIPE_CONTROL_CS_STALL);
317 iris_emit_pipe_control_flush(batch, reason,
318 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
319 }
320
321 static enum isl_aux_usage
322 iris_resource_blorp_write_aux_usage(struct iris_context *ice,
323 struct iris_resource *res,
324 enum isl_format render_format)
325 {
326 if (res->surf.usage & (ISL_SURF_USAGE_DEPTH_BIT |
327 ISL_SURF_USAGE_STENCIL_BIT)) {
328 assert(render_format == res->surf.format);
329 return res->aux.usage;
330 } else {
331 return iris_resource_render_aux_usage(ice, res, render_format,
332 false, false);
333 }
334 }
335
336 /**
337 * The pipe->blit() driver hook.
338 *
339 * This performs a blit between two surfaces, which copies data but may
340 * also perform format conversion, scaling, flipping, and so on.
341 */
342 static void
343 iris_blit(struct pipe_context *ctx, const struct pipe_blit_info *info)
344 {
345 struct iris_context *ice = (void *) ctx;
346 struct iris_screen *screen = (struct iris_screen *)ctx->screen;
347 const struct gen_device_info *devinfo = &screen->devinfo;
348 struct iris_batch *batch = &ice->batches[IRIS_BATCH_RENDER];
349 enum blorp_batch_flags blorp_flags = 0;
350 struct iris_resource *src_res = (void *) info->src.resource;
351 struct iris_resource *dst_res = (void *) info->dst.resource;
352
353 /* We don't support color masking. */
354 assert((info->mask & PIPE_MASK_RGBA) == PIPE_MASK_RGBA ||
355 (info->mask & PIPE_MASK_RGBA) == 0);
356
357 if (info->render_condition_enable) {
358 if (ice->state.predicate == IRIS_PREDICATE_STATE_DONT_RENDER)
359 return;
360
361 if (ice->state.predicate == IRIS_PREDICATE_STATE_USE_BIT)
362 blorp_flags |= BLORP_BATCH_PREDICATE_ENABLE;
363 }
364
365 if (iris_resource_unfinished_aux_import(src_res))
366 iris_resource_finish_aux_import(ctx->screen, src_res);
367 if (iris_resource_unfinished_aux_import(dst_res))
368 iris_resource_finish_aux_import(ctx->screen, dst_res);
369
370 struct iris_format_info src_fmt =
371 iris_format_for_usage(devinfo, info->src.format,
372 ISL_SURF_USAGE_TEXTURE_BIT);
373 enum isl_aux_usage src_aux_usage =
374 iris_resource_texture_aux_usage(ice, src_res, src_fmt.fmt);
375
376 if (iris_resource_level_has_hiz(src_res, info->src.level))
377 assert(src_res->surf.format == src_fmt.fmt);
378
379 bool src_clear_supported = isl_aux_usage_has_fast_clears(src_aux_usage) &&
380 src_res->surf.format == src_fmt.fmt;
381
382 iris_resource_prepare_access(ice, src_res, info->src.level, 1,
383 info->src.box.z, info->src.box.depth,
384 src_aux_usage, src_clear_supported);
385 iris_emit_buffer_barrier_for(batch, src_res->bo, IRIS_DOMAIN_OTHER_READ);
386
387 struct iris_format_info dst_fmt =
388 iris_format_for_usage(devinfo, info->dst.format,
389 ISL_SURF_USAGE_RENDER_TARGET_BIT);
390 enum isl_aux_usage dst_aux_usage =
391 iris_resource_blorp_write_aux_usage(ice, dst_res, dst_fmt.fmt);
392 bool dst_clear_supported = isl_aux_usage_has_fast_clears(dst_aux_usage);
393
394 struct blorp_surf src_surf, dst_surf;
395 iris_blorp_surf_for_resource(&screen->isl_dev, &src_surf,
396 info->src.resource, src_aux_usage,
397 info->src.level, false);
398 iris_blorp_surf_for_resource(&screen->isl_dev, &dst_surf,
399 info->dst.resource, dst_aux_usage,
400 info->dst.level, true);
401
402 iris_resource_prepare_access(ice, dst_res, info->dst.level, 1,
403 info->dst.box.z, info->dst.box.depth,
404 dst_aux_usage, dst_clear_supported);
405 iris_emit_buffer_barrier_for(batch, dst_res->bo, IRIS_DOMAIN_RENDER_WRITE);
406
407 float src_x0 = info->src.box.x;
408 float src_x1 = info->src.box.x + info->src.box.width;
409 float src_y0 = info->src.box.y;
410 float src_y1 = info->src.box.y + info->src.box.height;
411 float dst_x0 = info->dst.box.x;
412 float dst_x1 = info->dst.box.x + info->dst.box.width;
413 float dst_y0 = info->dst.box.y;
414 float dst_y1 = info->dst.box.y + info->dst.box.height;
415 bool mirror_x = apply_mirror(&src_x0, &src_x1);
416 bool mirror_y = apply_mirror(&src_y0, &src_y1);
417 enum blorp_filter filter;
418
419 if (info->scissor_enable) {
420 bool noop = apply_blit_scissor(&info->scissor,
421 &src_x0, &src_y0, &src_x1, &src_y1,
422 &dst_x0, &dst_y0, &dst_x1, &dst_y1,
423 mirror_x, mirror_y);
424 if (noop)
425 return;
426 }
427
428 if (abs(info->dst.box.width) == abs(info->src.box.width) &&
429 abs(info->dst.box.height) == abs(info->src.box.height)) {
430 if (src_surf.surf->samples > 1 && dst_surf.surf->samples <= 1) {
431 /* The OpenGL ES 3.2 specification, section 16.2.1, says:
432 *
433 * "If the read framebuffer is multisampled (its effective
434 * value of SAMPLE_BUFFERS is one) and the draw framebuffer
435 * is not (its value of SAMPLE_BUFFERS is zero), the samples
436 * corresponding to each pixel location in the source are
437 * converted to a single sample before being written to the
438 * destination. The filter parameter is ignored. If the
439 * source formats are integer types or stencil values, a
440 * single sample’s value is selected for each pixel. If the
441 * source formats are floating-point or normalized types,
442 * the sample values for each pixel are resolved in an
443 * implementation-dependent manner. If the source formats
444 * are depth values, sample values are resolved in an
445 * implementation-dependent manner where the result will be
446 * between the minimum and maximum depth values in the pixel."
447 *
448 * When selecting a single sample, we always choose sample 0.
449 */
450 if (util_format_is_depth_or_stencil(info->src.format) ||
451 util_format_is_pure_integer(info->src.format)) {
452 filter = BLORP_FILTER_SAMPLE_0;
453 } else {
454 filter = BLORP_FILTER_AVERAGE;
455 }
456 } else {
457 /* The OpenGL 4.6 specification, section 18.3.1, says:
458 *
459 * "If the source and destination dimensions are identical,
460 * no filtering is applied."
461 *
462 * Using BLORP_FILTER_NONE will also handle the upsample case by
463 * replicating the one value in the source to all values in the
464 * destination.
465 */
466 filter = BLORP_FILTER_NONE;
467 }
468 } else if (info->filter == PIPE_TEX_FILTER_LINEAR) {
469 filter = BLORP_FILTER_BILINEAR;
470 } else {
471 filter = BLORP_FILTER_NEAREST;
472 }
473
474 if (iris_batch_references(batch, src_res->bo))
475 tex_cache_flush_hack(batch, src_fmt.fmt, src_res->surf.format);
476
477 if (dst_res->base.target == PIPE_BUFFER)
478 util_range_add(&dst_res->base, &dst_res->valid_buffer_range, dst_x0, dst_x1);
479
480 struct blorp_batch blorp_batch;
481 blorp_batch_init(&ice->blorp, &blorp_batch, batch, blorp_flags);
482
483 unsigned main_mask;
484 if (util_format_is_depth_or_stencil(info->dst.format))
485 main_mask = PIPE_MASK_Z;
486 else
487 main_mask = PIPE_MASK_RGBA;
488
489 if (info->mask & main_mask) {
490 for (int slice = 0; slice < info->dst.box.depth; slice++) {
491 iris_batch_maybe_flush(batch, 1500);
492 iris_batch_sync_region_start(batch);
493
494 blorp_blit(&blorp_batch,
495 &src_surf, info->src.level, info->src.box.z + slice,
496 src_fmt.fmt, src_fmt.swizzle,
497 &dst_surf, info->dst.level, info->dst.box.z + slice,
498 dst_fmt.fmt, dst_fmt.swizzle,
499 src_x0, src_y0, src_x1, src_y1,
500 dst_x0, dst_y0, dst_x1, dst_y1,
501 filter, mirror_x, mirror_y);
502
503 iris_batch_sync_region_end(batch);
504 }
505 }
506
507 struct iris_resource *stc_dst = NULL;
508 enum isl_aux_usage stc_src_aux_usage, stc_dst_aux_usage;
509 if ((info->mask & PIPE_MASK_S) &&
510 util_format_has_stencil(util_format_description(info->dst.format)) &&
511 util_format_has_stencil(util_format_description(info->src.format))) {
512 struct iris_resource *src_res, *junk;
513 struct blorp_surf src_surf, dst_surf;
514 iris_get_depth_stencil_resources(info->src.resource, &junk, &src_res);
515 iris_get_depth_stencil_resources(info->dst.resource, &junk, &stc_dst);
516
517 struct iris_format_info src_fmt =
518 iris_format_for_usage(devinfo, src_res->base.format,
519 ISL_SURF_USAGE_TEXTURE_BIT);
520 stc_src_aux_usage =
521 iris_resource_texture_aux_usage(ice, src_res, src_fmt.fmt);
522
523 struct iris_format_info dst_fmt =
524 iris_format_for_usage(devinfo, stc_dst->base.format,
525 ISL_SURF_USAGE_RENDER_TARGET_BIT);
526 stc_dst_aux_usage =
527 iris_resource_blorp_write_aux_usage(ice, stc_dst, dst_fmt.fmt);
528
529 iris_resource_prepare_access(ice, src_res, info->src.level, 1,
530 info->src.box.z, info->src.box.depth,
531 stc_src_aux_usage, false);
532 iris_emit_buffer_barrier_for(batch, src_res->bo, IRIS_DOMAIN_OTHER_READ);
533 iris_resource_prepare_access(ice, stc_dst, info->dst.level, 1,
534 info->dst.box.z, info->dst.box.depth,
535 stc_dst_aux_usage, false);
536 iris_emit_buffer_barrier_for(batch, stc_dst->bo, IRIS_DOMAIN_RENDER_WRITE);
537 iris_blorp_surf_for_resource(&screen->isl_dev, &src_surf,
538 &src_res->base, stc_src_aux_usage,
539 info->src.level, false);
540 iris_blorp_surf_for_resource(&screen->isl_dev, &dst_surf,
541 &stc_dst->base, stc_dst_aux_usage,
542 info->dst.level, true);
543
544 for (int slice = 0; slice < info->dst.box.depth; slice++) {
545 iris_batch_maybe_flush(batch, 1500);
546 iris_batch_sync_region_start(batch);
547
548 blorp_blit(&blorp_batch,
549 &src_surf, info->src.level, info->src.box.z + slice,
550 ISL_FORMAT_R8_UINT, ISL_SWIZZLE_IDENTITY,
551 &dst_surf, info->dst.level, info->dst.box.z + slice,
552 ISL_FORMAT_R8_UINT, ISL_SWIZZLE_IDENTITY,
553 src_x0, src_y0, src_x1, src_y1,
554 dst_x0, dst_y0, dst_x1, dst_y1,
555 filter, mirror_x, mirror_y);
556
557 iris_batch_sync_region_end(batch);
558 }
559 }
560
561 blorp_batch_finish(&blorp_batch);
562
563 tex_cache_flush_hack(batch, src_fmt.fmt, src_res->surf.format);
564
565 if (info->mask & main_mask) {
566 iris_resource_finish_write(ice, dst_res, info->dst.level, info->dst.box.z,
567 info->dst.box.depth, dst_aux_usage);
568 }
569
570 if (stc_dst) {
571 iris_resource_finish_write(ice, stc_dst, info->dst.level, info->dst.box.z,
572 info->dst.box.depth, stc_dst_aux_usage);
573 }
574
575 iris_flush_and_dirty_for_history(ice, batch, (struct iris_resource *)
576 info->dst.resource,
577 PIPE_CONTROL_RENDER_TARGET_FLUSH,
578 "cache history: post-blit");
579 }
580
581 static void
582 get_copy_region_aux_settings(struct iris_context *ice,
583 struct iris_resource *res,
584 enum isl_aux_usage *out_aux_usage,
585 bool *out_clear_supported,
586 bool is_render_target)
587 {
588 struct iris_screen *screen = (void *) ice->ctx.screen;
589 const struct gen_device_info *devinfo = &screen->devinfo;
590
591 switch (res->aux.usage) {
592 case ISL_AUX_USAGE_HIZ:
593 case ISL_AUX_USAGE_HIZ_CCS:
594 case ISL_AUX_USAGE_HIZ_CCS_WT:
595 if (is_render_target) {
596 *out_aux_usage = res->aux.usage;
597 } else {
598 *out_aux_usage = iris_resource_texture_aux_usage(ice, res,
599 res->surf.format);
600 }
601 *out_clear_supported = (*out_aux_usage != ISL_AUX_USAGE_NONE);
602 break;
603 case ISL_AUX_USAGE_MCS:
604 case ISL_AUX_USAGE_MCS_CCS:
605 case ISL_AUX_USAGE_CCS_E:
606 *out_aux_usage = res->aux.usage;
607 /* Prior to Gen9, fast-clear only supported 0/1 clear colors. Since
608 * we're going to re-interpret the format as an integer format possibly
609 * with a different number of components, we can't handle clear colors
610 * until Gen9.
611 */
612 *out_clear_supported = devinfo->gen >= 9;
613 break;
614 case ISL_AUX_USAGE_STC_CCS:
615 *out_aux_usage = res->aux.usage;
616 *out_clear_supported = false;
617 break;
618 default:
619 *out_aux_usage = ISL_AUX_USAGE_NONE;
620 *out_clear_supported = false;
621 break;
622 }
623 }
624
625 /**
626 * Perform a GPU-based raw memory copy between compatible view classes.
627 *
628 * Does not perform any flushing - the new data may still be left in the
629 * render cache, and old data may remain in other caches.
630 *
631 * Wraps blorp_copy() and blorp_buffer_copy().
632 */
633 void
634 iris_copy_region(struct blorp_context *blorp,
635 struct iris_batch *batch,
636 struct pipe_resource *dst,
637 unsigned dst_level,
638 unsigned dstx, unsigned dsty, unsigned dstz,
639 struct pipe_resource *src,
640 unsigned src_level,
641 const struct pipe_box *src_box)
642 {
643 struct blorp_batch blorp_batch;
644 struct iris_context *ice = blorp->driver_ctx;
645 struct iris_screen *screen = (void *) ice->ctx.screen;
646 struct iris_resource *src_res = (void *) src;
647 struct iris_resource *dst_res = (void *) dst;
648
649 enum isl_aux_usage src_aux_usage, dst_aux_usage;
650 bool src_clear_supported, dst_clear_supported;
651 get_copy_region_aux_settings(ice, src_res, &src_aux_usage,
652 &src_clear_supported, false);
653 get_copy_region_aux_settings(ice, dst_res, &dst_aux_usage,
654 &dst_clear_supported, true);
655
656 if (iris_batch_references(batch, src_res->bo))
657 tex_cache_flush_hack(batch, ISL_FORMAT_UNSUPPORTED, src_res->surf.format);
658
659 if (dst->target == PIPE_BUFFER)
660 util_range_add(&dst_res->base, &dst_res->valid_buffer_range, dstx, dstx + src_box->width);
661
662 if (dst->target == PIPE_BUFFER && src->target == PIPE_BUFFER) {
663 struct blorp_address src_addr = {
664 .buffer = iris_resource_bo(src), .offset = src_box->x,
665 };
666 struct blorp_address dst_addr = {
667 .buffer = iris_resource_bo(dst), .offset = dstx,
668 .reloc_flags = EXEC_OBJECT_WRITE,
669 };
670
671 iris_emit_buffer_barrier_for(batch, iris_resource_bo(src),
672 IRIS_DOMAIN_OTHER_READ);
673 iris_emit_buffer_barrier_for(batch, iris_resource_bo(dst),
674 IRIS_DOMAIN_RENDER_WRITE);
675
676 iris_batch_maybe_flush(batch, 1500);
677
678 iris_batch_sync_region_start(batch);
679 blorp_batch_init(&ice->blorp, &blorp_batch, batch, 0);
680 blorp_buffer_copy(&blorp_batch, src_addr, dst_addr, src_box->width);
681 blorp_batch_finish(&blorp_batch);
682 iris_batch_sync_region_end(batch);
683 } else {
684 // XXX: what about one surface being a buffer and not the other?
685
686 struct blorp_surf src_surf, dst_surf;
687 iris_blorp_surf_for_resource(&screen->isl_dev, &src_surf,
688 src, src_aux_usage, src_level, false);
689 iris_blorp_surf_for_resource(&screen->isl_dev, &dst_surf,
690 dst, dst_aux_usage, dst_level, true);
691
692 iris_resource_prepare_access(ice, src_res, src_level, 1,
693 src_box->z, src_box->depth,
694 src_aux_usage, src_clear_supported);
695 iris_resource_prepare_access(ice, dst_res, dst_level, 1,
696 dstz, src_box->depth,
697 dst_aux_usage, dst_clear_supported);
698
699 iris_emit_buffer_barrier_for(batch, iris_resource_bo(src),
700 IRIS_DOMAIN_OTHER_READ);
701 iris_emit_buffer_barrier_for(batch, iris_resource_bo(dst),
702 IRIS_DOMAIN_RENDER_WRITE);
703
704 blorp_batch_init(&ice->blorp, &blorp_batch, batch, 0);
705
706 for (int slice = 0; slice < src_box->depth; slice++) {
707 iris_batch_maybe_flush(batch, 1500);
708
709 iris_batch_sync_region_start(batch);
710 blorp_copy(&blorp_batch, &src_surf, src_level, src_box->z + slice,
711 &dst_surf, dst_level, dstz + slice,
712 src_box->x, src_box->y, dstx, dsty,
713 src_box->width, src_box->height);
714 iris_batch_sync_region_end(batch);
715 }
716 blorp_batch_finish(&blorp_batch);
717
718 iris_resource_finish_write(ice, dst_res, dst_level, dstz,
719 src_box->depth, dst_aux_usage);
720 }
721
722 tex_cache_flush_hack(batch, ISL_FORMAT_UNSUPPORTED, src_res->surf.format);
723 }
724
725 static struct iris_batch *
726 get_preferred_batch(struct iris_context *ice, struct iris_bo *bo)
727 {
728 /* If the compute batch is already using this buffer, we'd prefer to
729 * continue queueing in the compute batch.
730 */
731 if (iris_batch_references(&ice->batches[IRIS_BATCH_COMPUTE], bo))
732 return &ice->batches[IRIS_BATCH_COMPUTE];
733
734 /* Otherwise default to the render batch. */
735 return &ice->batches[IRIS_BATCH_RENDER];
736 }
737
738
739 /**
740 * The pipe->resource_copy_region() driver hook.
741 *
742 * This implements ARB_copy_image semantics - a raw memory copy between
743 * compatible view classes.
744 */
745 static void
746 iris_resource_copy_region(struct pipe_context *ctx,
747 struct pipe_resource *p_dst,
748 unsigned dst_level,
749 unsigned dstx, unsigned dsty, unsigned dstz,
750 struct pipe_resource *p_src,
751 unsigned src_level,
752 const struct pipe_box *src_box)
753 {
754 struct iris_context *ice = (void *) ctx;
755 struct iris_screen *screen = (void *) ctx->screen;
756 struct iris_batch *batch = &ice->batches[IRIS_BATCH_RENDER];
757 struct iris_resource *src = (void *) p_src;
758 struct iris_resource *dst = (void *) p_dst;
759
760 if (iris_resource_unfinished_aux_import(src))
761 iris_resource_finish_aux_import(ctx->screen, src);
762 if (iris_resource_unfinished_aux_import(dst))
763 iris_resource_finish_aux_import(ctx->screen, dst);
764
765 /* Use MI_COPY_MEM_MEM for tiny (<= 16 byte, % 4) buffer copies. */
766 if (p_src->target == PIPE_BUFFER && p_dst->target == PIPE_BUFFER &&
767 (src_box->width % 4 == 0) && src_box->width <= 16) {
768 struct iris_bo *dst_bo = iris_resource_bo(p_dst);
769 batch = get_preferred_batch(ice, dst_bo);
770 iris_batch_maybe_flush(batch, 24 + 5 * (src_box->width / 4));
771 iris_emit_pipe_control_flush(batch,
772 "stall for MI_COPY_MEM_MEM copy_region",
773 PIPE_CONTROL_CS_STALL);
774 screen->vtbl.copy_mem_mem(batch, dst_bo, dstx, iris_resource_bo(p_src),
775 src_box->x, src_box->width);
776 return;
777 }
778
779 iris_copy_region(&ice->blorp, batch, p_dst, dst_level, dstx, dsty, dstz,
780 p_src, src_level, src_box);
781
782 if (util_format_is_depth_and_stencil(p_dst->format) &&
783 util_format_has_stencil(util_format_description(p_src->format))) {
784 struct iris_resource *junk, *s_src_res, *s_dst_res;
785 iris_get_depth_stencil_resources(p_src, &junk, &s_src_res);
786 iris_get_depth_stencil_resources(p_dst, &junk, &s_dst_res);
787
788 iris_copy_region(&ice->blorp, batch, &s_dst_res->base, dst_level, dstx,
789 dsty, dstz, &s_src_res->base, src_level, src_box);
790 }
791
792 iris_flush_and_dirty_for_history(ice, batch, dst,
793 PIPE_CONTROL_RENDER_TARGET_FLUSH,
794 "cache history: post copy_region");
795 }
796
797 void
798 iris_init_blit_functions(struct pipe_context *ctx)
799 {
800 ctx->blit = iris_blit;
801 ctx->resource_copy_region = iris_resource_copy_region;
802 }