iris: Align fast clear color state buffer to a page.
[mesa.git] / src / gallium / drivers / iris / iris_resource.c
1 /*
2 * Copyright © 2017 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included
12 * in all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
18 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
19 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
20 * DEALINGS IN THE SOFTWARE.
21 */
22
23 /**
24 * @file iris_resource.c
25 *
26 * Resources are images, buffers, and other objects used by the GPU.
27 *
28 * XXX: explain resources
29 */
30
31 #include <stdio.h>
32 #include <errno.h>
33 #include "pipe/p_defines.h"
34 #include "pipe/p_state.h"
35 #include "pipe/p_context.h"
36 #include "pipe/p_screen.h"
37 #include "util/os_memory.h"
38 #include "util/u_cpu_detect.h"
39 #include "util/u_inlines.h"
40 #include "util/u_format.h"
41 #include "util/u_threaded_context.h"
42 #include "util/u_transfer.h"
43 #include "util/u_transfer_helper.h"
44 #include "util/u_upload_mgr.h"
45 #include "util/ralloc.h"
46 #include "iris_batch.h"
47 #include "iris_context.h"
48 #include "iris_resource.h"
49 #include "iris_screen.h"
50 #include "intel/common/gen_aux_map.h"
51 #include "intel/dev/gen_debug.h"
52 #include "isl/isl.h"
53 #include "drm-uapi/drm_fourcc.h"
54 #include "drm-uapi/i915_drm.h"
55
56 enum modifier_priority {
57 MODIFIER_PRIORITY_INVALID = 0,
58 MODIFIER_PRIORITY_LINEAR,
59 MODIFIER_PRIORITY_X,
60 MODIFIER_PRIORITY_Y,
61 MODIFIER_PRIORITY_Y_CCS,
62 };
63
64 static const uint64_t priority_to_modifier[] = {
65 [MODIFIER_PRIORITY_INVALID] = DRM_FORMAT_MOD_INVALID,
66 [MODIFIER_PRIORITY_LINEAR] = DRM_FORMAT_MOD_LINEAR,
67 [MODIFIER_PRIORITY_X] = I915_FORMAT_MOD_X_TILED,
68 [MODIFIER_PRIORITY_Y] = I915_FORMAT_MOD_Y_TILED,
69 [MODIFIER_PRIORITY_Y_CCS] = I915_FORMAT_MOD_Y_TILED_CCS,
70 };
71
72 static bool
73 modifier_is_supported(const struct gen_device_info *devinfo,
74 enum pipe_format pfmt, uint64_t modifier)
75 {
76 /* XXX: do something real */
77 switch (modifier) {
78 case I915_FORMAT_MOD_Y_TILED_CCS: {
79 if (unlikely(INTEL_DEBUG & DEBUG_NO_RBC))
80 return false;
81
82 enum isl_format rt_format =
83 iris_format_for_usage(devinfo, pfmt,
84 ISL_SURF_USAGE_RENDER_TARGET_BIT).fmt;
85
86 enum isl_format linear_format = isl_format_srgb_to_linear(rt_format);
87
88 if (!isl_format_supports_ccs_e(devinfo, linear_format))
89 return false;
90
91 return devinfo->gen >= 9 && devinfo->gen <= 11;
92 }
93 case I915_FORMAT_MOD_Y_TILED:
94 case I915_FORMAT_MOD_X_TILED:
95 case DRM_FORMAT_MOD_LINEAR:
96 return true;
97 case DRM_FORMAT_MOD_INVALID:
98 default:
99 return false;
100 }
101 }
102
103 static uint64_t
104 select_best_modifier(struct gen_device_info *devinfo, enum pipe_format pfmt,
105 const uint64_t *modifiers,
106 int count)
107 {
108 enum modifier_priority prio = MODIFIER_PRIORITY_INVALID;
109
110 for (int i = 0; i < count; i++) {
111 if (!modifier_is_supported(devinfo, pfmt, modifiers[i]))
112 continue;
113
114 switch (modifiers[i]) {
115 case I915_FORMAT_MOD_Y_TILED_CCS:
116 prio = MAX2(prio, MODIFIER_PRIORITY_Y_CCS);
117 break;
118 case I915_FORMAT_MOD_Y_TILED:
119 prio = MAX2(prio, MODIFIER_PRIORITY_Y);
120 break;
121 case I915_FORMAT_MOD_X_TILED:
122 prio = MAX2(prio, MODIFIER_PRIORITY_X);
123 break;
124 case DRM_FORMAT_MOD_LINEAR:
125 prio = MAX2(prio, MODIFIER_PRIORITY_LINEAR);
126 break;
127 case DRM_FORMAT_MOD_INVALID:
128 default:
129 break;
130 }
131 }
132
133 return priority_to_modifier[prio];
134 }
135
136 enum isl_surf_dim
137 target_to_isl_surf_dim(enum pipe_texture_target target)
138 {
139 switch (target) {
140 case PIPE_BUFFER:
141 case PIPE_TEXTURE_1D:
142 case PIPE_TEXTURE_1D_ARRAY:
143 return ISL_SURF_DIM_1D;
144 case PIPE_TEXTURE_2D:
145 case PIPE_TEXTURE_CUBE:
146 case PIPE_TEXTURE_RECT:
147 case PIPE_TEXTURE_2D_ARRAY:
148 case PIPE_TEXTURE_CUBE_ARRAY:
149 return ISL_SURF_DIM_2D;
150 case PIPE_TEXTURE_3D:
151 return ISL_SURF_DIM_3D;
152 case PIPE_MAX_TEXTURE_TYPES:
153 break;
154 }
155 unreachable("invalid texture type");
156 }
157
158 static void
159 iris_query_dmabuf_modifiers(struct pipe_screen *pscreen,
160 enum pipe_format pfmt,
161 int max,
162 uint64_t *modifiers,
163 unsigned int *external_only,
164 int *count)
165 {
166 struct iris_screen *screen = (void *) pscreen;
167 const struct gen_device_info *devinfo = &screen->devinfo;
168
169 uint64_t all_modifiers[] = {
170 DRM_FORMAT_MOD_LINEAR,
171 I915_FORMAT_MOD_X_TILED,
172 I915_FORMAT_MOD_Y_TILED,
173 I915_FORMAT_MOD_Y_TILED_CCS,
174 };
175
176 int supported_mods = 0;
177
178 for (int i = 0; i < ARRAY_SIZE(all_modifiers); i++) {
179 if (!modifier_is_supported(devinfo, pfmt, all_modifiers[i]))
180 continue;
181
182 if (supported_mods < max) {
183 if (modifiers)
184 modifiers[supported_mods] = all_modifiers[i];
185
186 if (external_only)
187 external_only[supported_mods] = util_format_is_yuv(pfmt);
188 }
189
190 supported_mods++;
191 }
192
193 *count = supported_mods;
194 }
195
196 static isl_surf_usage_flags_t
197 pipe_bind_to_isl_usage(unsigned bindings)
198 {
199 isl_surf_usage_flags_t usage = 0;
200
201 if (bindings & PIPE_BIND_RENDER_TARGET)
202 usage |= ISL_SURF_USAGE_RENDER_TARGET_BIT;
203
204 if (bindings & PIPE_BIND_SAMPLER_VIEW)
205 usage |= ISL_SURF_USAGE_TEXTURE_BIT;
206
207 if (bindings & (PIPE_BIND_SHADER_IMAGE | PIPE_BIND_SHADER_BUFFER))
208 usage |= ISL_SURF_USAGE_STORAGE_BIT;
209
210 if (bindings & PIPE_BIND_DISPLAY_TARGET)
211 usage |= ISL_SURF_USAGE_DISPLAY_BIT;
212
213 return usage;
214 }
215
216 struct pipe_resource *
217 iris_resource_get_separate_stencil(struct pipe_resource *p_res)
218 {
219 /* For packed depth-stencil, we treat depth as the primary resource
220 * and store S8 as the "second plane" resource.
221 */
222 if (p_res->next && p_res->next->format == PIPE_FORMAT_S8_UINT)
223 return p_res->next;
224
225 return NULL;
226
227 }
228
229 static void
230 iris_resource_set_separate_stencil(struct pipe_resource *p_res,
231 struct pipe_resource *stencil)
232 {
233 assert(util_format_has_depth(util_format_description(p_res->format)));
234 pipe_resource_reference(&p_res->next, stencil);
235 }
236
237 void
238 iris_get_depth_stencil_resources(struct pipe_resource *res,
239 struct iris_resource **out_z,
240 struct iris_resource **out_s)
241 {
242 if (!res) {
243 *out_z = NULL;
244 *out_s = NULL;
245 return;
246 }
247
248 if (res->format != PIPE_FORMAT_S8_UINT) {
249 *out_z = (void *) res;
250 *out_s = (void *) iris_resource_get_separate_stencil(res);
251 } else {
252 *out_z = NULL;
253 *out_s = (void *) res;
254 }
255 }
256
257 enum isl_dim_layout
258 iris_get_isl_dim_layout(const struct gen_device_info *devinfo,
259 enum isl_tiling tiling,
260 enum pipe_texture_target target)
261 {
262 switch (target) {
263 case PIPE_TEXTURE_1D:
264 case PIPE_TEXTURE_1D_ARRAY:
265 return (devinfo->gen >= 9 && tiling == ISL_TILING_LINEAR ?
266 ISL_DIM_LAYOUT_GEN9_1D : ISL_DIM_LAYOUT_GEN4_2D);
267
268 case PIPE_TEXTURE_2D:
269 case PIPE_TEXTURE_2D_ARRAY:
270 case PIPE_TEXTURE_RECT:
271 case PIPE_TEXTURE_CUBE:
272 case PIPE_TEXTURE_CUBE_ARRAY:
273 return ISL_DIM_LAYOUT_GEN4_2D;
274
275 case PIPE_TEXTURE_3D:
276 return (devinfo->gen >= 9 ?
277 ISL_DIM_LAYOUT_GEN4_2D : ISL_DIM_LAYOUT_GEN4_3D);
278
279 case PIPE_MAX_TEXTURE_TYPES:
280 case PIPE_BUFFER:
281 break;
282 }
283 unreachable("invalid texture type");
284 }
285
286 void
287 iris_resource_disable_aux(struct iris_resource *res)
288 {
289 iris_bo_unreference(res->aux.bo);
290 iris_bo_unreference(res->aux.clear_color_bo);
291 free(res->aux.state);
292
293 res->aux.usage = ISL_AUX_USAGE_NONE;
294 res->aux.possible_usages = 1 << ISL_AUX_USAGE_NONE;
295 res->aux.sampler_usages = 1 << ISL_AUX_USAGE_NONE;
296 res->aux.has_hiz = 0;
297 res->aux.surf.size_B = 0;
298 res->aux.bo = NULL;
299 res->aux.extra_aux.surf.size_B = 0;
300 res->aux.clear_color_bo = NULL;
301 res->aux.state = NULL;
302 }
303
304 static void
305 iris_resource_destroy(struct pipe_screen *screen,
306 struct pipe_resource *resource)
307 {
308 struct iris_resource *res = (struct iris_resource *)resource;
309
310 if (resource->target == PIPE_BUFFER)
311 util_range_destroy(&res->valid_buffer_range);
312
313 iris_resource_disable_aux(res);
314
315 iris_bo_unreference(res->bo);
316 free(res);
317 }
318
319 static struct iris_resource *
320 iris_alloc_resource(struct pipe_screen *pscreen,
321 const struct pipe_resource *templ)
322 {
323 struct iris_resource *res = calloc(1, sizeof(struct iris_resource));
324 if (!res)
325 return NULL;
326
327 res->base = *templ;
328 res->base.screen = pscreen;
329 pipe_reference_init(&res->base.reference, 1);
330
331 res->aux.possible_usages = 1 << ISL_AUX_USAGE_NONE;
332 res->aux.sampler_usages = 1 << ISL_AUX_USAGE_NONE;
333
334 if (templ->target == PIPE_BUFFER)
335 util_range_init(&res->valid_buffer_range);
336
337 return res;
338 }
339
340 unsigned
341 iris_get_num_logical_layers(const struct iris_resource *res, unsigned level)
342 {
343 if (res->surf.dim == ISL_SURF_DIM_3D)
344 return minify(res->surf.logical_level0_px.depth, level);
345 else
346 return res->surf.logical_level0_px.array_len;
347 }
348
349 static enum isl_aux_state **
350 create_aux_state_map(struct iris_resource *res, enum isl_aux_state initial)
351 {
352 assert(res->aux.state == NULL);
353
354 uint32_t total_slices = 0;
355 for (uint32_t level = 0; level < res->surf.levels; level++)
356 total_slices += iris_get_num_logical_layers(res, level);
357
358 const size_t per_level_array_size =
359 res->surf.levels * sizeof(enum isl_aux_state *);
360
361 /* We're going to allocate a single chunk of data for both the per-level
362 * reference array and the arrays of aux_state. This makes cleanup
363 * significantly easier.
364 */
365 const size_t total_size =
366 per_level_array_size + total_slices * sizeof(enum isl_aux_state);
367
368 void *data = malloc(total_size);
369 if (!data)
370 return NULL;
371
372 enum isl_aux_state **per_level_arr = data;
373 enum isl_aux_state *s = data + per_level_array_size;
374 for (uint32_t level = 0; level < res->surf.levels; level++) {
375 per_level_arr[level] = s;
376 const unsigned level_layers = iris_get_num_logical_layers(res, level);
377 for (uint32_t a = 0; a < level_layers; a++)
378 *(s++) = initial;
379 }
380 assert((void *)s == data + total_size);
381
382 return per_level_arr;
383 }
384
385 static unsigned
386 iris_get_aux_clear_color_state_size(struct iris_screen *screen)
387 {
388 const struct gen_device_info *devinfo = &screen->devinfo;
389 return devinfo->gen >= 10 ? screen->isl_dev.ss.clear_color_state_size : 0;
390 }
391
392 static void
393 map_aux_addresses(struct iris_screen *screen, struct iris_resource *res)
394 {
395 const struct gen_device_info *devinfo = &screen->devinfo;
396 if (devinfo->gen >= 12 && isl_aux_usage_has_ccs(res->aux.usage)) {
397 void *aux_map_ctx = iris_bufmgr_get_aux_map_context(screen->bufmgr);
398 assert(aux_map_ctx);
399 const unsigned aux_offset = res->aux.extra_aux.surf.size_B > 0 ?
400 res->aux.extra_aux.offset : res->aux.offset;
401 gen_aux_map_add_image(aux_map_ctx, &res->surf, res->bo->gtt_offset,
402 res->aux.bo->gtt_offset + aux_offset);
403 res->bo->aux_map_address = res->aux.bo->gtt_offset;
404 }
405 }
406
407 static bool
408 want_ccs_e_for_format(const struct gen_device_info *devinfo,
409 enum isl_format format)
410 {
411 if (!isl_format_supports_ccs_e(devinfo, format))
412 return false;
413
414 const struct isl_format_layout *fmtl = isl_format_get_layout(format);
415
416 /* CCS_E seems to significantly hurt performance with 32-bit floating
417 * point formats. For example, Paraview's "Wavelet Volume" case uses
418 * both R32_FLOAT and R32G32B32A32_FLOAT, and enabling CCS_E for those
419 * formats causes a 62% FPS drop.
420 *
421 * However, many benchmarks seem to use 16-bit float with no issues.
422 */
423 if (fmtl->channels.r.bits == 32 && fmtl->channels.r.type == ISL_SFLOAT)
424 return false;
425
426 return true;
427 }
428
429 /**
430 * Configure aux for the resource, but don't allocate it. For images which
431 * might be shared with modifiers, we must allocate the image and aux data in
432 * a single bo.
433 *
434 * Returns false on unexpected error (e.g. allocation failed, or invalid
435 * configuration result).
436 */
437 static bool
438 iris_resource_configure_aux(struct iris_screen *screen,
439 struct iris_resource *res, bool imported,
440 uint64_t *aux_size_B,
441 uint32_t *alloc_flags)
442 {
443 const struct gen_device_info *devinfo = &screen->devinfo;
444
445 /* Try to create the auxiliary surfaces allowed by the modifier or by
446 * the user if no modifier is specified.
447 */
448 assert(!res->mod_info || res->mod_info->aux_usage == ISL_AUX_USAGE_NONE ||
449 res->mod_info->aux_usage == ISL_AUX_USAGE_CCS_E);
450
451 const bool has_mcs = !res->mod_info &&
452 isl_surf_get_mcs_surf(&screen->isl_dev, &res->surf, &res->aux.surf);
453
454 const bool has_hiz = !res->mod_info && !(INTEL_DEBUG & DEBUG_NO_HIZ) &&
455 isl_surf_get_hiz_surf(&screen->isl_dev, &res->surf, &res->aux.surf);
456
457 const bool has_ccs =
458 ((!res->mod_info && !(INTEL_DEBUG & DEBUG_NO_RBC)) ||
459 (res->mod_info && res->mod_info->aux_usage != ISL_AUX_USAGE_NONE)) &&
460 isl_surf_get_ccs_surf(&screen->isl_dev, &res->surf, &res->aux.surf,
461 &res->aux.extra_aux.surf, 0);
462
463 /* Having both HIZ and MCS is impossible. */
464 assert(!has_mcs || !has_hiz);
465
466 /* Ensure aux surface creation for MCS_CCS and HIZ_CCS is correct. */
467 if (has_ccs && (has_mcs || has_hiz)) {
468 assert(res->aux.extra_aux.surf.size_B > 0 &&
469 res->aux.extra_aux.surf.usage & ISL_SURF_USAGE_CCS_BIT);
470 assert(res->aux.surf.size_B > 0 &&
471 res->aux.surf.usage &
472 (ISL_SURF_USAGE_HIZ_BIT | ISL_SURF_USAGE_MCS_BIT));
473 }
474
475 if (res->mod_info && has_ccs) {
476 /* Only allow a CCS modifier if the aux was created successfully. */
477 res->aux.possible_usages |= 1 << res->mod_info->aux_usage;
478 } else if (has_mcs) {
479 res->aux.possible_usages |=
480 1 << (has_ccs ? ISL_AUX_USAGE_MCS_CCS : ISL_AUX_USAGE_MCS);
481 } else if (has_hiz) {
482 res->aux.possible_usages |=
483 1 << (has_ccs ? ISL_AUX_USAGE_HIZ_CCS : ISL_AUX_USAGE_HIZ);
484 } else if (has_ccs) {
485 if (want_ccs_e_for_format(devinfo, res->surf.format))
486 res->aux.possible_usages |= 1 << ISL_AUX_USAGE_CCS_E;
487
488 if (isl_format_supports_ccs_d(devinfo, res->surf.format))
489 res->aux.possible_usages |= 1 << ISL_AUX_USAGE_CCS_D;
490 }
491
492 res->aux.usage = util_last_bit(res->aux.possible_usages) - 1;
493
494 res->aux.sampler_usages = res->aux.possible_usages;
495
496 /* We don't always support sampling with hiz. But when we do, it must be
497 * single sampled.
498 */
499 if (!devinfo->has_sample_with_hiz || res->surf.samples > 1)
500 res->aux.sampler_usages &= ~(1 << ISL_AUX_USAGE_HIZ);
501
502 /* We don't always support sampling with HIZ_CCS. But when we do, treat it
503 * as CCS_E.*/
504 res->aux.sampler_usages &= ~(1 << ISL_AUX_USAGE_HIZ_CCS);
505 if (isl_surf_supports_hiz_ccs_wt(devinfo, &res->surf, res->aux.usage))
506 res->aux.sampler_usages |= 1 << ISL_AUX_USAGE_CCS_E;
507
508 enum isl_aux_state initial_state;
509 *aux_size_B = 0;
510 *alloc_flags = 0;
511 assert(!res->aux.bo);
512
513 switch (res->aux.usage) {
514 case ISL_AUX_USAGE_NONE:
515 /* Having no aux buffer is only okay if there's no modifier with aux. */
516 return !res->mod_info || res->mod_info->aux_usage == ISL_AUX_USAGE_NONE;
517 case ISL_AUX_USAGE_HIZ:
518 case ISL_AUX_USAGE_HIZ_CCS:
519 initial_state = ISL_AUX_STATE_AUX_INVALID;
520 break;
521 case ISL_AUX_USAGE_MCS:
522 case ISL_AUX_USAGE_MCS_CCS:
523 /* The Ivybridge PRM, Vol 2 Part 1 p326 says:
524 *
525 * "When MCS buffer is enabled and bound to MSRT, it is required
526 * that it is cleared prior to any rendering."
527 *
528 * Since we only use the MCS buffer for rendering, we just clear it
529 * immediately on allocation. The clear value for MCS buffers is all
530 * 1's, so we simply memset it to 0xff.
531 */
532 initial_state = ISL_AUX_STATE_CLEAR;
533 break;
534 case ISL_AUX_USAGE_CCS_D:
535 case ISL_AUX_USAGE_CCS_E:
536 /* When CCS_E is used, we need to ensure that the CCS starts off in
537 * a valid state. From the Sky Lake PRM, "MCS Buffer for Render
538 * Target(s)":
539 *
540 * "If Software wants to enable Color Compression without Fast
541 * clear, Software needs to initialize MCS with zeros."
542 *
543 * A CCS value of 0 indicates that the corresponding block is in the
544 * pass-through state which is what we want.
545 *
546 * For CCS_D, do the same thing. On Gen9+, this avoids having any
547 * undefined bits in the aux buffer.
548 */
549 if (imported)
550 initial_state =
551 isl_drm_modifier_get_default_aux_state(res->mod_info->modifier);
552 else
553 initial_state = ISL_AUX_STATE_PASS_THROUGH;
554 *alloc_flags |= BO_ALLOC_ZEROED;
555 break;
556 }
557
558 /* Create the aux_state for the auxiliary buffer. */
559 res->aux.state = create_aux_state_map(res, initial_state);
560 if (!res->aux.state)
561 return false;
562
563 /* Increase the aux offset if the main and aux surfaces will share a BO. */
564 res->aux.offset =
565 !res->mod_info || res->mod_info->aux_usage == res->aux.usage ?
566 ALIGN(res->surf.size_B, res->aux.surf.alignment_B) : 0;
567 uint64_t size = res->aux.surf.size_B;
568
569 /* Allocate space in the buffer for storing the CCS. */
570 if (res->aux.extra_aux.surf.size_B > 0) {
571 const uint64_t padded_aux_size =
572 ALIGN(size, res->aux.extra_aux.surf.alignment_B);
573 res->aux.extra_aux.offset = res->aux.offset + padded_aux_size;
574 size = padded_aux_size + res->aux.extra_aux.surf.size_B;
575 }
576
577 /* Allocate space in the buffer for storing the clear color. On modern
578 * platforms (gen > 9), we can read it directly from such buffer.
579 *
580 * On gen <= 9, we are going to store the clear color on the buffer
581 * anyways, and copy it back to the surface state during state emission.
582 *
583 * Also add some padding to make sure the fast clear color state buffer
584 * starts at a 4K alignment. We believe that 256B might be enough, but due
585 * to lack of testing we will leave this as 4K for now.
586 */
587 size = ALIGN(size, 4096);
588 res->aux.clear_color_offset = res->aux.offset + size;
589 size += iris_get_aux_clear_color_state_size(screen);
590 *aux_size_B = size;
591
592 if (isl_aux_usage_has_hiz(res->aux.usage)) {
593 for (unsigned level = 0; level < res->surf.levels; ++level) {
594 uint32_t width = u_minify(res->surf.phys_level0_sa.width, level);
595 uint32_t height = u_minify(res->surf.phys_level0_sa.height, level);
596
597 /* Disable HiZ for LOD > 0 unless the width/height are 8x4 aligned.
598 * For LOD == 0, we can grow the dimensions to make it work.
599 */
600 if (level == 0 || ((width & 7) == 0 && (height & 3) == 0))
601 res->aux.has_hiz |= 1 << level;
602 }
603 }
604
605 return true;
606 }
607
608 /**
609 * Initialize the aux buffer contents.
610 *
611 * Returns false on unexpected error (e.g. mapping a BO failed).
612 */
613 static bool
614 iris_resource_init_aux_buf(struct iris_resource *res, uint32_t alloc_flags,
615 unsigned clear_color_state_size)
616 {
617 if (!(alloc_flags & BO_ALLOC_ZEROED)) {
618 void *map = iris_bo_map(NULL, res->aux.bo, MAP_WRITE | MAP_RAW);
619
620 if (!map)
621 return false;
622
623 if (iris_resource_get_aux_state(res, 0, 0) != ISL_AUX_STATE_AUX_INVALID) {
624 uint8_t memset_value = isl_aux_usage_has_mcs(res->aux.usage) ? 0xFF : 0;
625 memset((char*)map + res->aux.offset, memset_value,
626 res->aux.surf.size_B);
627 }
628
629 /* Bspec section titled : MCS/CCS Buffers for Render Target(s) states:
630 * - If Software wants to enable Color Compression without Fast clear,
631 * Software needs to initialize MCS with zeros.
632 * - Lossless compression and CCS initialized to all F (using HW Fast
633 * Clear or SW direct Clear)
634 *
635 * We think, the first bullet point above is referring to CCS aux
636 * surface. Since we initialize the MCS in the clear state, we also
637 * initialize the CCS in the clear state (via SW direct clear) to keep
638 * the two in sync.
639 */
640 memset((char*)map + res->aux.extra_aux.offset,
641 isl_aux_usage_has_mcs(res->aux.usage) ? 0xFF : 0,
642 res->aux.extra_aux.surf.size_B);
643
644 /* Zero the indirect clear color to match ::fast_clear_color. */
645 memset((char *)map + res->aux.clear_color_offset, 0,
646 clear_color_state_size);
647
648 iris_bo_unmap(res->aux.bo);
649 }
650
651 if (clear_color_state_size > 0) {
652 res->aux.clear_color_bo = res->aux.bo;
653 iris_bo_reference(res->aux.clear_color_bo);
654 }
655
656 return true;
657 }
658
659 /**
660 * Allocate the initial aux surface for a resource based on aux.usage
661 *
662 * Returns false on unexpected error (e.g. allocation failed, or invalid
663 * configuration result).
664 */
665 static bool
666 iris_resource_alloc_separate_aux(struct iris_screen *screen,
667 struct iris_resource *res)
668 {
669 uint32_t alloc_flags;
670 uint64_t size;
671 if (!iris_resource_configure_aux(screen, res, false, &size, &alloc_flags))
672 return false;
673
674 if (size == 0)
675 return true;
676
677 /* Allocate the auxiliary buffer. ISL has stricter set of alignment rules
678 * the drm allocator. Therefore, one can pass the ISL dimensions in terms
679 * of bytes instead of trying to recalculate based on different format
680 * block sizes.
681 */
682 res->aux.bo = iris_bo_alloc_tiled(screen->bufmgr, "aux buffer", size, 4096,
683 IRIS_MEMZONE_OTHER,
684 isl_tiling_to_i915_tiling(res->aux.surf.tiling),
685 res->aux.surf.row_pitch_B, alloc_flags);
686 if (!res->aux.bo) {
687 return false;
688 }
689
690 if (!iris_resource_init_aux_buf(res, alloc_flags,
691 iris_get_aux_clear_color_state_size(screen)))
692 return false;
693
694 map_aux_addresses(screen, res);
695
696 return true;
697 }
698
699 void
700 iris_resource_finish_aux_import(struct pipe_screen *pscreen,
701 struct iris_resource *res)
702 {
703 struct iris_screen *screen = (struct iris_screen *)pscreen;
704 assert(iris_resource_unfinished_aux_import(res));
705 assert(!res->mod_info->supports_clear_color);
706
707 struct iris_resource *aux_res = (void *) res->base.next;
708 assert(aux_res->aux.surf.row_pitch_B && aux_res->aux.offset &&
709 aux_res->aux.bo);
710
711 assert(res->bo == aux_res->aux.bo);
712 iris_bo_reference(aux_res->aux.bo);
713 res->aux.bo = aux_res->aux.bo;
714
715 res->aux.offset = aux_res->aux.offset;
716
717 assert(res->bo->size >= (res->aux.offset + res->aux.surf.size_B));
718 assert(res->aux.clear_color_bo == NULL);
719 res->aux.clear_color_offset = 0;
720
721 assert(aux_res->aux.surf.row_pitch_B == res->aux.surf.row_pitch_B);
722
723 unsigned clear_color_state_size =
724 iris_get_aux_clear_color_state_size(screen);
725
726 if (clear_color_state_size > 0) {
727 res->aux.clear_color_bo =
728 iris_bo_alloc(screen->bufmgr, "clear color buffer",
729 clear_color_state_size, IRIS_MEMZONE_OTHER);
730 res->aux.clear_color_offset = 0;
731 }
732
733 iris_resource_destroy(&screen->base, res->base.next);
734 res->base.next = NULL;
735 }
736
737 static struct pipe_resource *
738 iris_resource_create_for_buffer(struct pipe_screen *pscreen,
739 const struct pipe_resource *templ)
740 {
741 struct iris_screen *screen = (struct iris_screen *)pscreen;
742 struct iris_resource *res = iris_alloc_resource(pscreen, templ);
743
744 assert(templ->target == PIPE_BUFFER);
745 assert(templ->height0 <= 1);
746 assert(templ->depth0 <= 1);
747 assert(templ->format == PIPE_FORMAT_NONE ||
748 util_format_get_blocksize(templ->format) == 1);
749
750 res->internal_format = templ->format;
751 res->surf.tiling = ISL_TILING_LINEAR;
752
753 enum iris_memory_zone memzone = IRIS_MEMZONE_OTHER;
754 const char *name = templ->target == PIPE_BUFFER ? "buffer" : "miptree";
755 if (templ->flags & IRIS_RESOURCE_FLAG_SHADER_MEMZONE) {
756 memzone = IRIS_MEMZONE_SHADER;
757 name = "shader kernels";
758 } else if (templ->flags & IRIS_RESOURCE_FLAG_SURFACE_MEMZONE) {
759 memzone = IRIS_MEMZONE_SURFACE;
760 name = "surface state";
761 } else if (templ->flags & IRIS_RESOURCE_FLAG_DYNAMIC_MEMZONE) {
762 memzone = IRIS_MEMZONE_DYNAMIC;
763 name = "dynamic state";
764 }
765
766 res->bo = iris_bo_alloc(screen->bufmgr, name, templ->width0, memzone);
767 if (!res->bo) {
768 iris_resource_destroy(pscreen, &res->base);
769 return NULL;
770 }
771
772 return &res->base;
773 }
774
775 static struct pipe_resource *
776 iris_resource_create_with_modifiers(struct pipe_screen *pscreen,
777 const struct pipe_resource *templ,
778 const uint64_t *modifiers,
779 int modifiers_count)
780 {
781 struct iris_screen *screen = (struct iris_screen *)pscreen;
782 struct gen_device_info *devinfo = &screen->devinfo;
783 struct iris_resource *res = iris_alloc_resource(pscreen, templ);
784
785 if (!res)
786 return NULL;
787
788 const struct util_format_description *format_desc =
789 util_format_description(templ->format);
790 const bool has_depth = util_format_has_depth(format_desc);
791 uint64_t modifier =
792 select_best_modifier(devinfo, templ->format, modifiers, modifiers_count);
793
794 isl_tiling_flags_t tiling_flags = ISL_TILING_ANY_MASK;
795
796 if (modifier != DRM_FORMAT_MOD_INVALID) {
797 res->mod_info = isl_drm_modifier_get_info(modifier);
798
799 tiling_flags = 1 << res->mod_info->tiling;
800 } else {
801 if (modifiers_count > 0) {
802 fprintf(stderr, "Unsupported modifier, resource creation failed.\n");
803 goto fail;
804 }
805
806 /* Use linear for staging buffers */
807 if (templ->usage == PIPE_USAGE_STAGING ||
808 templ->bind & (PIPE_BIND_LINEAR | PIPE_BIND_CURSOR) )
809 tiling_flags = ISL_TILING_LINEAR_BIT;
810 }
811
812 isl_surf_usage_flags_t usage = pipe_bind_to_isl_usage(templ->bind);
813
814 if (templ->target == PIPE_TEXTURE_CUBE ||
815 templ->target == PIPE_TEXTURE_CUBE_ARRAY)
816 usage |= ISL_SURF_USAGE_CUBE_BIT;
817
818 if (templ->usage != PIPE_USAGE_STAGING) {
819 if (templ->format == PIPE_FORMAT_S8_UINT)
820 usage |= ISL_SURF_USAGE_STENCIL_BIT;
821 else if (has_depth)
822 usage |= ISL_SURF_USAGE_DEPTH_BIT;
823 }
824
825 enum pipe_format pfmt = templ->format;
826 res->internal_format = pfmt;
827
828 /* Should be handled by u_transfer_helper */
829 assert(!util_format_is_depth_and_stencil(pfmt));
830
831 struct iris_format_info fmt = iris_format_for_usage(devinfo, pfmt, usage);
832 assert(fmt.fmt != ISL_FORMAT_UNSUPPORTED);
833
834 UNUSED const bool isl_surf_created_successfully =
835 isl_surf_init(&screen->isl_dev, &res->surf,
836 .dim = target_to_isl_surf_dim(templ->target),
837 .format = fmt.fmt,
838 .width = templ->width0,
839 .height = templ->height0,
840 .depth = templ->depth0,
841 .levels = templ->last_level + 1,
842 .array_len = templ->array_size,
843 .samples = MAX2(templ->nr_samples, 1),
844 .min_alignment_B = 0,
845 .row_pitch_B = 0,
846 .usage = usage,
847 .tiling_flags = tiling_flags);
848 assert(isl_surf_created_successfully);
849
850 const char *name = "miptree";
851 enum iris_memory_zone memzone = IRIS_MEMZONE_OTHER;
852
853 unsigned int flags = 0;
854 if (templ->usage == PIPE_USAGE_STAGING)
855 flags |= BO_ALLOC_COHERENT;
856
857 /* These are for u_upload_mgr buffers only */
858 assert(!(templ->flags & (IRIS_RESOURCE_FLAG_SHADER_MEMZONE |
859 IRIS_RESOURCE_FLAG_SURFACE_MEMZONE |
860 IRIS_RESOURCE_FLAG_DYNAMIC_MEMZONE)));
861
862 uint32_t aux_preferred_alloc_flags;
863 uint64_t aux_size = 0;
864 if (!iris_resource_configure_aux(screen, res, false, &aux_size,
865 &aux_preferred_alloc_flags)) {
866 goto fail;
867 }
868
869 /* Modifiers require the aux data to be in the same buffer as the main
870 * surface, but we combine them even when a modifiers is not being used.
871 */
872 const uint64_t bo_size =
873 MAX2(res->surf.size_B, res->aux.offset + aux_size);
874 uint32_t alignment = MAX2(4096, res->surf.alignment_B);
875 res->bo = iris_bo_alloc_tiled(screen->bufmgr, name, bo_size, alignment,
876 memzone,
877 isl_tiling_to_i915_tiling(res->surf.tiling),
878 res->surf.row_pitch_B, flags);
879
880 if (!res->bo)
881 goto fail;
882
883 if (aux_size > 0) {
884 res->aux.bo = res->bo;
885 iris_bo_reference(res->aux.bo);
886 unsigned clear_color_state_size =
887 iris_get_aux_clear_color_state_size(screen);
888 if (!iris_resource_init_aux_buf(res, flags, clear_color_state_size))
889 goto fail;
890 map_aux_addresses(screen, res);
891 }
892
893 return &res->base;
894
895 fail:
896 fprintf(stderr, "XXX: resource creation failed\n");
897 iris_resource_destroy(pscreen, &res->base);
898 return NULL;
899
900 }
901
902 static struct pipe_resource *
903 iris_resource_create(struct pipe_screen *pscreen,
904 const struct pipe_resource *templ)
905 {
906 if (templ->target == PIPE_BUFFER)
907 return iris_resource_create_for_buffer(pscreen, templ);
908 else
909 return iris_resource_create_with_modifiers(pscreen, templ, NULL, 0);
910 }
911
912 static uint64_t
913 tiling_to_modifier(uint32_t tiling)
914 {
915 static const uint64_t map[] = {
916 [I915_TILING_NONE] = DRM_FORMAT_MOD_LINEAR,
917 [I915_TILING_X] = I915_FORMAT_MOD_X_TILED,
918 [I915_TILING_Y] = I915_FORMAT_MOD_Y_TILED,
919 };
920
921 assert(tiling < ARRAY_SIZE(map));
922
923 return map[tiling];
924 }
925
926 static struct pipe_resource *
927 iris_resource_from_user_memory(struct pipe_screen *pscreen,
928 const struct pipe_resource *templ,
929 void *user_memory)
930 {
931 struct iris_screen *screen = (struct iris_screen *)pscreen;
932 struct iris_bufmgr *bufmgr = screen->bufmgr;
933 struct iris_resource *res = iris_alloc_resource(pscreen, templ);
934 if (!res)
935 return NULL;
936
937 assert(templ->target == PIPE_BUFFER);
938
939 res->internal_format = templ->format;
940 res->bo = iris_bo_create_userptr(bufmgr, "user",
941 user_memory, templ->width0,
942 IRIS_MEMZONE_OTHER);
943 if (!res->bo) {
944 free(res);
945 return NULL;
946 }
947
948 util_range_add(&res->base, &res->valid_buffer_range, 0, templ->width0);
949
950 return &res->base;
951 }
952
953 static struct pipe_resource *
954 iris_resource_from_handle(struct pipe_screen *pscreen,
955 const struct pipe_resource *templ,
956 struct winsys_handle *whandle,
957 unsigned usage)
958 {
959 struct iris_screen *screen = (struct iris_screen *)pscreen;
960 struct gen_device_info *devinfo = &screen->devinfo;
961 struct iris_bufmgr *bufmgr = screen->bufmgr;
962 struct iris_resource *res = iris_alloc_resource(pscreen, templ);
963 if (!res)
964 return NULL;
965
966 switch (whandle->type) {
967 case WINSYS_HANDLE_TYPE_FD:
968 res->bo = iris_bo_import_dmabuf(bufmgr, whandle->handle);
969 break;
970 case WINSYS_HANDLE_TYPE_SHARED:
971 res->bo = iris_bo_gem_create_from_name(bufmgr, "winsys image",
972 whandle->handle);
973 break;
974 default:
975 unreachable("invalid winsys handle type");
976 }
977 if (!res->bo)
978 return NULL;
979
980 res->offset = whandle->offset;
981
982 uint64_t modifier = whandle->modifier;
983 if (modifier == DRM_FORMAT_MOD_INVALID) {
984 modifier = tiling_to_modifier(res->bo->tiling_mode);
985 }
986 res->mod_info = isl_drm_modifier_get_info(modifier);
987 assert(res->mod_info);
988
989 isl_surf_usage_flags_t isl_usage = pipe_bind_to_isl_usage(templ->bind);
990
991 const struct iris_format_info fmt =
992 iris_format_for_usage(devinfo, templ->format, isl_usage);
993 res->internal_format = templ->format;
994
995 if (templ->target == PIPE_BUFFER) {
996 res->surf.tiling = ISL_TILING_LINEAR;
997 } else {
998 if (whandle->modifier == DRM_FORMAT_MOD_INVALID || whandle->plane == 0) {
999 UNUSED const bool isl_surf_created_successfully =
1000 isl_surf_init(&screen->isl_dev, &res->surf,
1001 .dim = target_to_isl_surf_dim(templ->target),
1002 .format = fmt.fmt,
1003 .width = templ->width0,
1004 .height = templ->height0,
1005 .depth = templ->depth0,
1006 .levels = templ->last_level + 1,
1007 .array_len = templ->array_size,
1008 .samples = MAX2(templ->nr_samples, 1),
1009 .min_alignment_B = 0,
1010 .row_pitch_B = whandle->stride,
1011 .usage = isl_usage,
1012 .tiling_flags = 1 << res->mod_info->tiling);
1013 assert(isl_surf_created_successfully);
1014 assert(res->bo->tiling_mode ==
1015 isl_tiling_to_i915_tiling(res->surf.tiling));
1016
1017 // XXX: create_ccs_buf_for_image?
1018 if (whandle->modifier == DRM_FORMAT_MOD_INVALID) {
1019 if (!iris_resource_alloc_separate_aux(screen, res))
1020 goto fail;
1021 } else {
1022 if (res->mod_info->aux_usage != ISL_AUX_USAGE_NONE) {
1023 uint32_t alloc_flags;
1024 uint64_t size;
1025 bool ok = iris_resource_configure_aux(screen, res, true, &size,
1026 &alloc_flags);
1027 assert(ok);
1028 /* The gallium dri layer will create a separate plane resource
1029 * for the aux image. iris_resource_finish_aux_import will
1030 * merge the separate aux parameters back into a single
1031 * iris_resource.
1032 */
1033 }
1034 }
1035 } else {
1036 /* Save modifier import information to reconstruct later. After
1037 * import, this will be available under a second image accessible
1038 * from the main image with res->base.next. See
1039 * iris_resource_finish_aux_import.
1040 */
1041 res->aux.surf.row_pitch_B = whandle->stride;
1042 res->aux.offset = whandle->offset;
1043 res->aux.bo = res->bo;
1044 res->bo = NULL;
1045 }
1046 }
1047
1048 return &res->base;
1049
1050 fail:
1051 iris_resource_destroy(pscreen, &res->base);
1052 return NULL;
1053 }
1054
1055 static void
1056 iris_flush_resource(struct pipe_context *ctx, struct pipe_resource *resource)
1057 {
1058 struct iris_context *ice = (struct iris_context *)ctx;
1059 struct iris_batch *render_batch = &ice->batches[IRIS_BATCH_RENDER];
1060 struct iris_resource *res = (void *) resource;
1061 const struct isl_drm_modifier_info *mod = res->mod_info;
1062
1063 iris_resource_prepare_access(ice, render_batch, res,
1064 0, INTEL_REMAINING_LEVELS,
1065 0, INTEL_REMAINING_LAYERS,
1066 mod ? mod->aux_usage : ISL_AUX_USAGE_NONE,
1067 mod ? mod->supports_clear_color : false);
1068 }
1069
1070 static void
1071 iris_resource_disable_aux_on_first_query(struct pipe_resource *resource,
1072 unsigned usage)
1073 {
1074 struct iris_resource *res = (struct iris_resource *)resource;
1075 bool mod_with_aux =
1076 res->mod_info && res->mod_info->aux_usage != ISL_AUX_USAGE_NONE;
1077
1078 /* Disable aux usage if explicit flush not set and this is the first time
1079 * we are dealing with this resource and the resource was not created with
1080 * a modifier with aux.
1081 */
1082 if (!mod_with_aux &&
1083 (!(usage & PIPE_HANDLE_USAGE_EXPLICIT_FLUSH) && res->aux.usage != 0) &&
1084 p_atomic_read(&resource->reference.count) == 1) {
1085 iris_resource_disable_aux(res);
1086 }
1087 }
1088
1089 static bool
1090 iris_resource_get_param(struct pipe_screen *screen,
1091 struct pipe_context *context,
1092 struct pipe_resource *resource,
1093 unsigned plane,
1094 unsigned layer,
1095 enum pipe_resource_param param,
1096 unsigned handle_usage,
1097 uint64_t *value)
1098 {
1099 struct iris_resource *res = (struct iris_resource *)resource;
1100 bool mod_with_aux =
1101 res->mod_info && res->mod_info->aux_usage != ISL_AUX_USAGE_NONE;
1102 bool wants_aux = mod_with_aux && plane > 0;
1103 bool result;
1104 unsigned handle;
1105
1106 if (iris_resource_unfinished_aux_import(res))
1107 iris_resource_finish_aux_import(screen, res);
1108
1109 struct iris_bo *bo = wants_aux ? res->aux.bo : res->bo;
1110
1111 iris_resource_disable_aux_on_first_query(resource, handle_usage);
1112
1113 switch (param) {
1114 case PIPE_RESOURCE_PARAM_NPLANES:
1115 if (mod_with_aux) {
1116 *value = 2;
1117 } else {
1118 unsigned count = 0;
1119 for (struct pipe_resource *cur = resource; cur; cur = cur->next)
1120 count++;
1121 *value = count;
1122 }
1123 return true;
1124 case PIPE_RESOURCE_PARAM_STRIDE:
1125 *value = wants_aux ? res->aux.surf.row_pitch_B : res->surf.row_pitch_B;
1126 return true;
1127 case PIPE_RESOURCE_PARAM_OFFSET:
1128 *value = wants_aux ? res->aux.offset : 0;
1129 return true;
1130 case PIPE_RESOURCE_PARAM_MODIFIER:
1131 *value = res->mod_info ? res->mod_info->modifier :
1132 tiling_to_modifier(res->bo->tiling_mode);
1133 return true;
1134 case PIPE_RESOURCE_PARAM_HANDLE_TYPE_SHARED:
1135 result = iris_bo_flink(bo, &handle) == 0;
1136 if (result)
1137 *value = handle;
1138 return result;
1139 case PIPE_RESOURCE_PARAM_HANDLE_TYPE_KMS:
1140 *value = iris_bo_export_gem_handle(bo);
1141 return true;
1142 case PIPE_RESOURCE_PARAM_HANDLE_TYPE_FD:
1143 result = iris_bo_export_dmabuf(bo, (int *) &handle) == 0;
1144 if (result)
1145 *value = handle;
1146 return result;
1147 default:
1148 return false;
1149 }
1150 }
1151
1152 static bool
1153 iris_resource_get_handle(struct pipe_screen *pscreen,
1154 struct pipe_context *ctx,
1155 struct pipe_resource *resource,
1156 struct winsys_handle *whandle,
1157 unsigned usage)
1158 {
1159 struct iris_resource *res = (struct iris_resource *)resource;
1160 bool mod_with_aux =
1161 res->mod_info && res->mod_info->aux_usage != ISL_AUX_USAGE_NONE;
1162
1163 iris_resource_disable_aux_on_first_query(resource, usage);
1164
1165 struct iris_bo *bo;
1166 if (mod_with_aux && whandle->plane > 0) {
1167 assert(res->aux.bo);
1168 bo = res->aux.bo;
1169 whandle->stride = res->aux.surf.row_pitch_B;
1170 whandle->offset = res->aux.offset;
1171 } else {
1172 /* If this is a buffer, stride should be 0 - no need to special case */
1173 whandle->stride = res->surf.row_pitch_B;
1174 bo = res->bo;
1175 }
1176 whandle->modifier =
1177 res->mod_info ? res->mod_info->modifier
1178 : tiling_to_modifier(res->bo->tiling_mode);
1179
1180 #ifndef NDEBUG
1181 enum isl_aux_usage allowed_usage =
1182 res->mod_info ? res->mod_info->aux_usage : ISL_AUX_USAGE_NONE;
1183
1184 if (res->aux.usage != allowed_usage) {
1185 enum isl_aux_state aux_state = iris_resource_get_aux_state(res, 0, 0);
1186 assert(aux_state == ISL_AUX_STATE_RESOLVED ||
1187 aux_state == ISL_AUX_STATE_PASS_THROUGH);
1188 }
1189 #endif
1190
1191 switch (whandle->type) {
1192 case WINSYS_HANDLE_TYPE_SHARED:
1193 return iris_bo_flink(bo, &whandle->handle) == 0;
1194 case WINSYS_HANDLE_TYPE_KMS:
1195 whandle->handle = iris_bo_export_gem_handle(bo);
1196 return true;
1197 case WINSYS_HANDLE_TYPE_FD:
1198 return iris_bo_export_dmabuf(bo, (int *) &whandle->handle) == 0;
1199 }
1200
1201 return false;
1202 }
1203
1204 static bool
1205 resource_is_busy(struct iris_context *ice,
1206 struct iris_resource *res)
1207 {
1208 bool busy = iris_bo_busy(res->bo);
1209
1210 for (int i = 0; i < IRIS_BATCH_COUNT; i++)
1211 busy |= iris_batch_references(&ice->batches[i], res->bo);
1212
1213 return busy;
1214 }
1215
1216 static void
1217 iris_invalidate_resource(struct pipe_context *ctx,
1218 struct pipe_resource *resource)
1219 {
1220 struct iris_screen *screen = (void *) ctx->screen;
1221 struct iris_context *ice = (void *) ctx;
1222 struct iris_resource *res = (void *) resource;
1223
1224 if (resource->target != PIPE_BUFFER)
1225 return;
1226
1227 if (!resource_is_busy(ice, res)) {
1228 /* The resource is idle, so just mark that it contains no data and
1229 * keep using the same underlying buffer object.
1230 */
1231 util_range_set_empty(&res->valid_buffer_range);
1232 return;
1233 }
1234
1235 /* Otherwise, try and replace the backing storage with a new BO. */
1236
1237 /* We can't reallocate memory we didn't allocate in the first place. */
1238 if (res->bo->userptr)
1239 return;
1240
1241 // XXX: We should support this.
1242 if (res->bind_history & PIPE_BIND_STREAM_OUTPUT)
1243 return;
1244
1245 struct iris_bo *old_bo = res->bo;
1246 struct iris_bo *new_bo =
1247 iris_bo_alloc(screen->bufmgr, res->bo->name, resource->width0,
1248 iris_memzone_for_address(old_bo->gtt_offset));
1249 if (!new_bo)
1250 return;
1251
1252 /* Swap out the backing storage */
1253 res->bo = new_bo;
1254
1255 /* Rebind the buffer, replacing any state referring to the old BO's
1256 * address, and marking state dirty so it's reemitted.
1257 */
1258 ice->vtbl.rebind_buffer(ice, res, old_bo->gtt_offset);
1259
1260 util_range_set_empty(&res->valid_buffer_range);
1261
1262 iris_bo_unreference(old_bo);
1263 }
1264
1265 static void
1266 iris_flush_staging_region(struct pipe_transfer *xfer,
1267 const struct pipe_box *flush_box)
1268 {
1269 if (!(xfer->usage & PIPE_TRANSFER_WRITE))
1270 return;
1271
1272 struct iris_transfer *map = (void *) xfer;
1273
1274 struct pipe_box src_box = *flush_box;
1275
1276 /* Account for extra alignment padding in staging buffer */
1277 if (xfer->resource->target == PIPE_BUFFER)
1278 src_box.x += xfer->box.x % IRIS_MAP_BUFFER_ALIGNMENT;
1279
1280 struct pipe_box dst_box = (struct pipe_box) {
1281 .x = xfer->box.x + flush_box->x,
1282 .y = xfer->box.y + flush_box->y,
1283 .z = xfer->box.z + flush_box->z,
1284 .width = flush_box->width,
1285 .height = flush_box->height,
1286 .depth = flush_box->depth,
1287 };
1288
1289 iris_copy_region(map->blorp, map->batch, xfer->resource, xfer->level,
1290 dst_box.x, dst_box.y, dst_box.z, map->staging, 0,
1291 &src_box);
1292 }
1293
1294 static void
1295 iris_unmap_copy_region(struct iris_transfer *map)
1296 {
1297 iris_resource_destroy(map->staging->screen, map->staging);
1298
1299 map->ptr = NULL;
1300 }
1301
1302 static void
1303 iris_map_copy_region(struct iris_transfer *map)
1304 {
1305 struct pipe_screen *pscreen = &map->batch->screen->base;
1306 struct pipe_transfer *xfer = &map->base;
1307 struct pipe_box *box = &xfer->box;
1308 struct iris_resource *res = (void *) xfer->resource;
1309
1310 unsigned extra = xfer->resource->target == PIPE_BUFFER ?
1311 box->x % IRIS_MAP_BUFFER_ALIGNMENT : 0;
1312
1313 struct pipe_resource templ = (struct pipe_resource) {
1314 .usage = PIPE_USAGE_STAGING,
1315 .width0 = box->width + extra,
1316 .height0 = box->height,
1317 .depth0 = 1,
1318 .nr_samples = xfer->resource->nr_samples,
1319 .nr_storage_samples = xfer->resource->nr_storage_samples,
1320 .array_size = box->depth,
1321 .format = res->internal_format,
1322 };
1323
1324 if (xfer->resource->target == PIPE_BUFFER)
1325 templ.target = PIPE_BUFFER;
1326 else if (templ.array_size > 1)
1327 templ.target = PIPE_TEXTURE_2D_ARRAY;
1328 else
1329 templ.target = PIPE_TEXTURE_2D;
1330
1331 map->staging = iris_resource_create(pscreen, &templ);
1332 assert(map->staging);
1333
1334 if (templ.target != PIPE_BUFFER) {
1335 struct isl_surf *surf = &((struct iris_resource *) map->staging)->surf;
1336 xfer->stride = isl_surf_get_row_pitch_B(surf);
1337 xfer->layer_stride = isl_surf_get_array_pitch(surf);
1338 }
1339
1340 if (!(xfer->usage & PIPE_TRANSFER_DISCARD_RANGE)) {
1341 iris_copy_region(map->blorp, map->batch, map->staging, 0, extra, 0, 0,
1342 xfer->resource, xfer->level, box);
1343 /* Ensure writes to the staging BO land before we map it below. */
1344 iris_emit_pipe_control_flush(map->batch,
1345 "transfer read: flush before mapping",
1346 PIPE_CONTROL_RENDER_TARGET_FLUSH |
1347 PIPE_CONTROL_CS_STALL);
1348 }
1349
1350 struct iris_bo *staging_bo = iris_resource_bo(map->staging);
1351
1352 if (iris_batch_references(map->batch, staging_bo))
1353 iris_batch_flush(map->batch);
1354
1355 map->ptr =
1356 iris_bo_map(map->dbg, staging_bo, xfer->usage & MAP_FLAGS) + extra;
1357
1358 map->unmap = iris_unmap_copy_region;
1359 }
1360
1361 static void
1362 get_image_offset_el(const struct isl_surf *surf, unsigned level, unsigned z,
1363 unsigned *out_x0_el, unsigned *out_y0_el)
1364 {
1365 if (surf->dim == ISL_SURF_DIM_3D) {
1366 isl_surf_get_image_offset_el(surf, level, 0, z, out_x0_el, out_y0_el);
1367 } else {
1368 isl_surf_get_image_offset_el(surf, level, z, 0, out_x0_el, out_y0_el);
1369 }
1370 }
1371
1372 /**
1373 * This function computes the tile_w (in bytes) and tile_h (in rows) of
1374 * different tiling patterns.
1375 */
1376 static void
1377 iris_resource_get_tile_dims(enum isl_tiling tiling, uint32_t cpp,
1378 uint32_t *tile_w, uint32_t *tile_h)
1379 {
1380 switch (tiling) {
1381 case ISL_TILING_X:
1382 *tile_w = 512;
1383 *tile_h = 8;
1384 break;
1385 case ISL_TILING_Y0:
1386 *tile_w = 128;
1387 *tile_h = 32;
1388 break;
1389 case ISL_TILING_LINEAR:
1390 *tile_w = cpp;
1391 *tile_h = 1;
1392 break;
1393 default:
1394 unreachable("not reached");
1395 }
1396
1397 }
1398
1399 /**
1400 * This function computes masks that may be used to select the bits of the X
1401 * and Y coordinates that indicate the offset within a tile. If the BO is
1402 * untiled, the masks are set to 0.
1403 */
1404 static void
1405 iris_resource_get_tile_masks(enum isl_tiling tiling, uint32_t cpp,
1406 uint32_t *mask_x, uint32_t *mask_y)
1407 {
1408 uint32_t tile_w_bytes, tile_h;
1409
1410 iris_resource_get_tile_dims(tiling, cpp, &tile_w_bytes, &tile_h);
1411
1412 *mask_x = tile_w_bytes / cpp - 1;
1413 *mask_y = tile_h - 1;
1414 }
1415
1416 /**
1417 * Compute the offset (in bytes) from the start of the BO to the given x
1418 * and y coordinate. For tiled BOs, caller must ensure that x and y are
1419 * multiples of the tile size.
1420 */
1421 static uint32_t
1422 iris_resource_get_aligned_offset(const struct iris_resource *res,
1423 uint32_t x, uint32_t y)
1424 {
1425 const struct isl_format_layout *fmtl = isl_format_get_layout(res->surf.format);
1426 unsigned cpp = fmtl->bpb / 8;
1427 uint32_t pitch = res->surf.row_pitch_B;
1428
1429 switch (res->surf.tiling) {
1430 default:
1431 unreachable("not reached");
1432 case ISL_TILING_LINEAR:
1433 return y * pitch + x * cpp;
1434 case ISL_TILING_X:
1435 assert((x % (512 / cpp)) == 0);
1436 assert((y % 8) == 0);
1437 return y * pitch + x / (512 / cpp) * 4096;
1438 case ISL_TILING_Y0:
1439 assert((x % (128 / cpp)) == 0);
1440 assert((y % 32) == 0);
1441 return y * pitch + x / (128 / cpp) * 4096;
1442 }
1443 }
1444
1445 /**
1446 * Rendering with tiled buffers requires that the base address of the buffer
1447 * be aligned to a page boundary. For renderbuffers, and sometimes with
1448 * textures, we may want the surface to point at a texture image level that
1449 * isn't at a page boundary.
1450 *
1451 * This function returns an appropriately-aligned base offset
1452 * according to the tiling restrictions, plus any required x/y offset
1453 * from there.
1454 */
1455 uint32_t
1456 iris_resource_get_tile_offsets(const struct iris_resource *res,
1457 uint32_t level, uint32_t z,
1458 uint32_t *tile_x, uint32_t *tile_y)
1459 {
1460 uint32_t x, y;
1461 uint32_t mask_x, mask_y;
1462
1463 const struct isl_format_layout *fmtl = isl_format_get_layout(res->surf.format);
1464 const unsigned cpp = fmtl->bpb / 8;
1465
1466 iris_resource_get_tile_masks(res->surf.tiling, cpp, &mask_x, &mask_y);
1467 get_image_offset_el(&res->surf, level, z, &x, &y);
1468
1469 *tile_x = x & mask_x;
1470 *tile_y = y & mask_y;
1471
1472 return iris_resource_get_aligned_offset(res, x & ~mask_x, y & ~mask_y);
1473 }
1474
1475 /**
1476 * Get pointer offset into stencil buffer.
1477 *
1478 * The stencil buffer is W tiled. Since the GTT is incapable of W fencing, we
1479 * must decode the tile's layout in software.
1480 *
1481 * See
1482 * - PRM, 2011 Sandy Bridge, Volume 1, Part 2, Section 4.5.2.1 W-Major Tile
1483 * Format.
1484 * - PRM, 2011 Sandy Bridge, Volume 1, Part 2, Section 4.5.3 Tiling Algorithm
1485 *
1486 * Even though the returned offset is always positive, the return type is
1487 * signed due to
1488 * commit e8b1c6d6f55f5be3bef25084fdd8b6127517e137
1489 * mesa: Fix return type of _mesa_get_format_bytes() (#37351)
1490 */
1491 static intptr_t
1492 s8_offset(uint32_t stride, uint32_t x, uint32_t y)
1493 {
1494 uint32_t tile_size = 4096;
1495 uint32_t tile_width = 64;
1496 uint32_t tile_height = 64;
1497 uint32_t row_size = 64 * stride / 2; /* Two rows are interleaved. */
1498
1499 uint32_t tile_x = x / tile_width;
1500 uint32_t tile_y = y / tile_height;
1501
1502 /* The byte's address relative to the tile's base addres. */
1503 uint32_t byte_x = x % tile_width;
1504 uint32_t byte_y = y % tile_height;
1505
1506 uintptr_t u = tile_y * row_size
1507 + tile_x * tile_size
1508 + 512 * (byte_x / 8)
1509 + 64 * (byte_y / 8)
1510 + 32 * ((byte_y / 4) % 2)
1511 + 16 * ((byte_x / 4) % 2)
1512 + 8 * ((byte_y / 2) % 2)
1513 + 4 * ((byte_x / 2) % 2)
1514 + 2 * (byte_y % 2)
1515 + 1 * (byte_x % 2);
1516
1517 return u;
1518 }
1519
1520 static void
1521 iris_unmap_s8(struct iris_transfer *map)
1522 {
1523 struct pipe_transfer *xfer = &map->base;
1524 const struct pipe_box *box = &xfer->box;
1525 struct iris_resource *res = (struct iris_resource *) xfer->resource;
1526 struct isl_surf *surf = &res->surf;
1527
1528 if (xfer->usage & PIPE_TRANSFER_WRITE) {
1529 uint8_t *untiled_s8_map = map->ptr;
1530 uint8_t *tiled_s8_map =
1531 iris_bo_map(map->dbg, res->bo, (xfer->usage | MAP_RAW) & MAP_FLAGS);
1532
1533 for (int s = 0; s < box->depth; s++) {
1534 unsigned x0_el, y0_el;
1535 get_image_offset_el(surf, xfer->level, box->z + s, &x0_el, &y0_el);
1536
1537 for (uint32_t y = 0; y < box->height; y++) {
1538 for (uint32_t x = 0; x < box->width; x++) {
1539 ptrdiff_t offset = s8_offset(surf->row_pitch_B,
1540 x0_el + box->x + x,
1541 y0_el + box->y + y);
1542 tiled_s8_map[offset] =
1543 untiled_s8_map[s * xfer->layer_stride + y * xfer->stride + x];
1544 }
1545 }
1546 }
1547 }
1548
1549 free(map->buffer);
1550 }
1551
1552 static void
1553 iris_map_s8(struct iris_transfer *map)
1554 {
1555 struct pipe_transfer *xfer = &map->base;
1556 const struct pipe_box *box = &xfer->box;
1557 struct iris_resource *res = (struct iris_resource *) xfer->resource;
1558 struct isl_surf *surf = &res->surf;
1559
1560 xfer->stride = surf->row_pitch_B;
1561 xfer->layer_stride = xfer->stride * box->height;
1562
1563 /* The tiling and detiling functions require that the linear buffer has
1564 * a 16-byte alignment (that is, its `x0` is 16-byte aligned). Here we
1565 * over-allocate the linear buffer to get the proper alignment.
1566 */
1567 map->buffer = map->ptr = malloc(xfer->layer_stride * box->depth);
1568 assert(map->buffer);
1569
1570 /* One of either READ_BIT or WRITE_BIT or both is set. READ_BIT implies no
1571 * INVALIDATE_RANGE_BIT. WRITE_BIT needs the original values read in unless
1572 * invalidate is set, since we'll be writing the whole rectangle from our
1573 * temporary buffer back out.
1574 */
1575 if (!(xfer->usage & PIPE_TRANSFER_DISCARD_RANGE)) {
1576 uint8_t *untiled_s8_map = map->ptr;
1577 uint8_t *tiled_s8_map =
1578 iris_bo_map(map->dbg, res->bo, (xfer->usage | MAP_RAW) & MAP_FLAGS);
1579
1580 for (int s = 0; s < box->depth; s++) {
1581 unsigned x0_el, y0_el;
1582 get_image_offset_el(surf, xfer->level, box->z + s, &x0_el, &y0_el);
1583
1584 for (uint32_t y = 0; y < box->height; y++) {
1585 for (uint32_t x = 0; x < box->width; x++) {
1586 ptrdiff_t offset = s8_offset(surf->row_pitch_B,
1587 x0_el + box->x + x,
1588 y0_el + box->y + y);
1589 untiled_s8_map[s * xfer->layer_stride + y * xfer->stride + x] =
1590 tiled_s8_map[offset];
1591 }
1592 }
1593 }
1594 }
1595
1596 map->unmap = iris_unmap_s8;
1597 }
1598
1599 /* Compute extent parameters for use with tiled_memcpy functions.
1600 * xs are in units of bytes and ys are in units of strides.
1601 */
1602 static inline void
1603 tile_extents(const struct isl_surf *surf,
1604 const struct pipe_box *box,
1605 unsigned level, int z,
1606 unsigned *x1_B, unsigned *x2_B,
1607 unsigned *y1_el, unsigned *y2_el)
1608 {
1609 const struct isl_format_layout *fmtl = isl_format_get_layout(surf->format);
1610 const unsigned cpp = fmtl->bpb / 8;
1611
1612 assert(box->x % fmtl->bw == 0);
1613 assert(box->y % fmtl->bh == 0);
1614
1615 unsigned x0_el, y0_el;
1616 get_image_offset_el(surf, level, box->z + z, &x0_el, &y0_el);
1617
1618 *x1_B = (box->x / fmtl->bw + x0_el) * cpp;
1619 *y1_el = box->y / fmtl->bh + y0_el;
1620 *x2_B = (DIV_ROUND_UP(box->x + box->width, fmtl->bw) + x0_el) * cpp;
1621 *y2_el = DIV_ROUND_UP(box->y + box->height, fmtl->bh) + y0_el;
1622 }
1623
1624 static void
1625 iris_unmap_tiled_memcpy(struct iris_transfer *map)
1626 {
1627 struct pipe_transfer *xfer = &map->base;
1628 const struct pipe_box *box = &xfer->box;
1629 struct iris_resource *res = (struct iris_resource *) xfer->resource;
1630 struct isl_surf *surf = &res->surf;
1631
1632 const bool has_swizzling = false;
1633
1634 if (xfer->usage & PIPE_TRANSFER_WRITE) {
1635 char *dst =
1636 iris_bo_map(map->dbg, res->bo, (xfer->usage | MAP_RAW) & MAP_FLAGS);
1637
1638 for (int s = 0; s < box->depth; s++) {
1639 unsigned x1, x2, y1, y2;
1640 tile_extents(surf, box, xfer->level, s, &x1, &x2, &y1, &y2);
1641
1642 void *ptr = map->ptr + s * xfer->layer_stride;
1643
1644 isl_memcpy_linear_to_tiled(x1, x2, y1, y2, dst, ptr,
1645 surf->row_pitch_B, xfer->stride,
1646 has_swizzling, surf->tiling, ISL_MEMCPY);
1647 }
1648 }
1649 os_free_aligned(map->buffer);
1650 map->buffer = map->ptr = NULL;
1651 }
1652
1653 static void
1654 iris_map_tiled_memcpy(struct iris_transfer *map)
1655 {
1656 struct pipe_transfer *xfer = &map->base;
1657 const struct pipe_box *box = &xfer->box;
1658 struct iris_resource *res = (struct iris_resource *) xfer->resource;
1659 struct isl_surf *surf = &res->surf;
1660
1661 xfer->stride = ALIGN(surf->row_pitch_B, 16);
1662 xfer->layer_stride = xfer->stride * box->height;
1663
1664 unsigned x1, x2, y1, y2;
1665 tile_extents(surf, box, xfer->level, 0, &x1, &x2, &y1, &y2);
1666
1667 /* The tiling and detiling functions require that the linear buffer has
1668 * a 16-byte alignment (that is, its `x0` is 16-byte aligned). Here we
1669 * over-allocate the linear buffer to get the proper alignment.
1670 */
1671 map->buffer =
1672 os_malloc_aligned(xfer->layer_stride * box->depth, 16);
1673 assert(map->buffer);
1674 map->ptr = (char *)map->buffer + (x1 & 0xf);
1675
1676 const bool has_swizzling = false;
1677
1678 if (!(xfer->usage & PIPE_TRANSFER_DISCARD_RANGE)) {
1679 char *src =
1680 iris_bo_map(map->dbg, res->bo, (xfer->usage | MAP_RAW) & MAP_FLAGS);
1681
1682 for (int s = 0; s < box->depth; s++) {
1683 unsigned x1, x2, y1, y2;
1684 tile_extents(surf, box, xfer->level, s, &x1, &x2, &y1, &y2);
1685
1686 /* Use 's' rather than 'box->z' to rebase the first slice to 0. */
1687 void *ptr = map->ptr + s * xfer->layer_stride;
1688
1689 isl_memcpy_tiled_to_linear(x1, x2, y1, y2, ptr, src, xfer->stride,
1690 surf->row_pitch_B, has_swizzling,
1691 surf->tiling, ISL_MEMCPY_STREAMING_LOAD);
1692 }
1693 }
1694
1695 map->unmap = iris_unmap_tiled_memcpy;
1696 }
1697
1698 static void
1699 iris_map_direct(struct iris_transfer *map)
1700 {
1701 struct pipe_transfer *xfer = &map->base;
1702 struct pipe_box *box = &xfer->box;
1703 struct iris_resource *res = (struct iris_resource *) xfer->resource;
1704
1705 void *ptr = iris_bo_map(map->dbg, res->bo, xfer->usage & MAP_FLAGS);
1706
1707 if (res->base.target == PIPE_BUFFER) {
1708 xfer->stride = 0;
1709 xfer->layer_stride = 0;
1710
1711 map->ptr = ptr + box->x;
1712 } else {
1713 struct isl_surf *surf = &res->surf;
1714 const struct isl_format_layout *fmtl =
1715 isl_format_get_layout(surf->format);
1716 const unsigned cpp = fmtl->bpb / 8;
1717 unsigned x0_el, y0_el;
1718
1719 get_image_offset_el(surf, xfer->level, box->z, &x0_el, &y0_el);
1720
1721 xfer->stride = isl_surf_get_row_pitch_B(surf);
1722 xfer->layer_stride = isl_surf_get_array_pitch(surf);
1723
1724 map->ptr = ptr + (y0_el + box->y) * xfer->stride + (x0_el + box->x) * cpp;
1725 }
1726 }
1727
1728 static bool
1729 can_promote_to_async(const struct iris_resource *res,
1730 const struct pipe_box *box,
1731 enum pipe_transfer_usage usage)
1732 {
1733 /* If we're writing to a section of the buffer that hasn't even been
1734 * initialized with useful data, then we can safely promote this write
1735 * to be unsynchronized. This helps the common pattern of appending data.
1736 */
1737 return res->base.target == PIPE_BUFFER && (usage & PIPE_TRANSFER_WRITE) &&
1738 !(usage & TC_TRANSFER_MAP_NO_INFER_UNSYNCHRONIZED) &&
1739 !util_ranges_intersect(&res->valid_buffer_range, box->x,
1740 box->x + box->width);
1741 }
1742
1743 static void *
1744 iris_transfer_map(struct pipe_context *ctx,
1745 struct pipe_resource *resource,
1746 unsigned level,
1747 enum pipe_transfer_usage usage,
1748 const struct pipe_box *box,
1749 struct pipe_transfer **ptransfer)
1750 {
1751 struct iris_context *ice = (struct iris_context *)ctx;
1752 struct iris_resource *res = (struct iris_resource *)resource;
1753 struct isl_surf *surf = &res->surf;
1754
1755 if (usage & PIPE_TRANSFER_DISCARD_WHOLE_RESOURCE) {
1756 /* Replace the backing storage with a fresh buffer for non-async maps */
1757 if (!(usage & (PIPE_TRANSFER_UNSYNCHRONIZED |
1758 TC_TRANSFER_MAP_NO_INVALIDATE)))
1759 iris_invalidate_resource(ctx, resource);
1760
1761 /* If we can discard the whole resource, we can discard the range. */
1762 usage |= PIPE_TRANSFER_DISCARD_RANGE;
1763 }
1764
1765 if (!(usage & PIPE_TRANSFER_UNSYNCHRONIZED) &&
1766 can_promote_to_async(res, box, usage)) {
1767 usage |= PIPE_TRANSFER_UNSYNCHRONIZED;
1768 }
1769
1770 bool need_resolve = false;
1771 bool need_color_resolve = false;
1772
1773 if (resource->target != PIPE_BUFFER) {
1774 bool need_hiz_resolve = iris_resource_level_has_hiz(res, level);
1775
1776 need_color_resolve =
1777 (res->aux.usage == ISL_AUX_USAGE_CCS_D ||
1778 res->aux.usage == ISL_AUX_USAGE_CCS_E) &&
1779 iris_has_color_unresolved(res, level, 1, box->z, box->depth);
1780
1781 need_resolve = need_color_resolve || need_hiz_resolve;
1782 }
1783
1784 bool map_would_stall = false;
1785
1786 if (!(usage & PIPE_TRANSFER_UNSYNCHRONIZED)) {
1787 map_would_stall = need_resolve || resource_is_busy(ice, res);
1788
1789 if (map_would_stall && (usage & PIPE_TRANSFER_DONTBLOCK) &&
1790 (usage & PIPE_TRANSFER_MAP_DIRECTLY))
1791 return NULL;
1792 }
1793
1794 if (surf->tiling != ISL_TILING_LINEAR &&
1795 (usage & PIPE_TRANSFER_MAP_DIRECTLY))
1796 return NULL;
1797
1798 struct iris_transfer *map = slab_alloc(&ice->transfer_pool);
1799 struct pipe_transfer *xfer = &map->base;
1800
1801 if (!map)
1802 return NULL;
1803
1804 memset(map, 0, sizeof(*map));
1805 map->dbg = &ice->dbg;
1806
1807 pipe_resource_reference(&xfer->resource, resource);
1808 xfer->level = level;
1809 xfer->usage = usage;
1810 xfer->box = *box;
1811 *ptransfer = xfer;
1812
1813 map->dest_had_defined_contents =
1814 util_ranges_intersect(&res->valid_buffer_range, box->x,
1815 box->x + box->width);
1816
1817 if (usage & PIPE_TRANSFER_WRITE)
1818 util_range_add(&res->base, &res->valid_buffer_range, box->x, box->x + box->width);
1819
1820 /* Avoid using GPU copies for persistent/coherent buffers, as the idea
1821 * there is to access them simultaneously on the CPU & GPU. This also
1822 * avoids trying to use GPU copies for our u_upload_mgr buffers which
1823 * contain state we're constructing for a GPU draw call, which would
1824 * kill us with infinite stack recursion.
1825 */
1826 bool no_gpu = usage & (PIPE_TRANSFER_PERSISTENT |
1827 PIPE_TRANSFER_COHERENT |
1828 PIPE_TRANSFER_MAP_DIRECTLY);
1829
1830 /* GPU copies are not useful for buffer reads. Instead of stalling to
1831 * read from the original buffer, we'd simply copy it to a temporary...
1832 * then stall (a bit longer) to read from that buffer.
1833 *
1834 * Images are less clear-cut. Color resolves are destructive, removing
1835 * the underlying compression, so we'd rather blit the data to a linear
1836 * temporary and map that, to avoid the resolve. (It might be better to
1837 * a tiled temporary and use the tiled_memcpy paths...)
1838 */
1839 if (!(usage & PIPE_TRANSFER_DISCARD_RANGE) && !need_color_resolve)
1840 no_gpu = true;
1841
1842 const struct isl_format_layout *fmtl = isl_format_get_layout(surf->format);
1843 if (fmtl->txc == ISL_TXC_ASTC)
1844 no_gpu = true;
1845
1846 if ((map_would_stall || res->aux.usage == ISL_AUX_USAGE_CCS_E) && !no_gpu) {
1847 /* If we need a synchronous mapping and the resource is busy, or needs
1848 * resolving, we copy to/from a linear temporary buffer using the GPU.
1849 */
1850 map->batch = &ice->batches[IRIS_BATCH_RENDER];
1851 map->blorp = &ice->blorp;
1852 iris_map_copy_region(map);
1853 } else {
1854 /* Otherwise we're free to map on the CPU. */
1855
1856 if (need_resolve) {
1857 iris_resource_access_raw(ice, &ice->batches[IRIS_BATCH_RENDER], res,
1858 level, box->z, box->depth,
1859 usage & PIPE_TRANSFER_WRITE);
1860 }
1861
1862 if (!(usage & PIPE_TRANSFER_UNSYNCHRONIZED)) {
1863 for (int i = 0; i < IRIS_BATCH_COUNT; i++) {
1864 if (iris_batch_references(&ice->batches[i], res->bo))
1865 iris_batch_flush(&ice->batches[i]);
1866 }
1867 }
1868
1869 if (surf->tiling == ISL_TILING_W) {
1870 /* TODO: Teach iris_map_tiled_memcpy about W-tiling... */
1871 iris_map_s8(map);
1872 } else if (surf->tiling != ISL_TILING_LINEAR) {
1873 iris_map_tiled_memcpy(map);
1874 } else {
1875 iris_map_direct(map);
1876 }
1877 }
1878
1879 return map->ptr;
1880 }
1881
1882 static void
1883 iris_transfer_flush_region(struct pipe_context *ctx,
1884 struct pipe_transfer *xfer,
1885 const struct pipe_box *box)
1886 {
1887 struct iris_context *ice = (struct iris_context *)ctx;
1888 struct iris_resource *res = (struct iris_resource *) xfer->resource;
1889 struct iris_transfer *map = (void *) xfer;
1890
1891 if (map->staging)
1892 iris_flush_staging_region(xfer, box);
1893
1894 uint32_t history_flush = 0;
1895
1896 if (res->base.target == PIPE_BUFFER) {
1897 if (map->staging)
1898 history_flush |= PIPE_CONTROL_RENDER_TARGET_FLUSH;
1899
1900 if (map->dest_had_defined_contents)
1901 history_flush |= iris_flush_bits_for_history(res);
1902
1903 util_range_add(&res->base, &res->valid_buffer_range, box->x, box->x + box->width);
1904 }
1905
1906 if (history_flush & ~PIPE_CONTROL_CS_STALL) {
1907 for (int i = 0; i < IRIS_BATCH_COUNT; i++) {
1908 struct iris_batch *batch = &ice->batches[i];
1909 if (batch->contains_draw || batch->cache.render->entries) {
1910 iris_batch_maybe_flush(batch, 24);
1911 iris_emit_pipe_control_flush(batch,
1912 "cache history: transfer flush",
1913 history_flush);
1914 }
1915 }
1916 }
1917
1918 /* Make sure we flag constants dirty even if there's no need to emit
1919 * any PIPE_CONTROLs to a batch.
1920 */
1921 iris_dirty_for_history(ice, res);
1922 }
1923
1924 static void
1925 iris_transfer_unmap(struct pipe_context *ctx, struct pipe_transfer *xfer)
1926 {
1927 struct iris_context *ice = (struct iris_context *)ctx;
1928 struct iris_transfer *map = (void *) xfer;
1929
1930 if (!(xfer->usage & (PIPE_TRANSFER_FLUSH_EXPLICIT |
1931 PIPE_TRANSFER_COHERENT))) {
1932 struct pipe_box flush_box = {
1933 .x = 0, .y = 0, .z = 0,
1934 .width = xfer->box.width,
1935 .height = xfer->box.height,
1936 .depth = xfer->box.depth,
1937 };
1938 iris_transfer_flush_region(ctx, xfer, &flush_box);
1939 }
1940
1941 if (map->unmap)
1942 map->unmap(map);
1943
1944 pipe_resource_reference(&xfer->resource, NULL);
1945 slab_free(&ice->transfer_pool, map);
1946 }
1947
1948 /**
1949 * Mark state dirty that needs to be re-emitted when a resource is written.
1950 */
1951 void
1952 iris_dirty_for_history(struct iris_context *ice,
1953 struct iris_resource *res)
1954 {
1955 uint64_t dirty = 0ull;
1956
1957 if (res->bind_history & PIPE_BIND_CONSTANT_BUFFER) {
1958 dirty |= ((uint64_t)res->bind_stages) << IRIS_SHIFT_FOR_DIRTY_CONSTANTS;
1959 }
1960
1961 ice->state.dirty |= dirty;
1962 }
1963
1964 /**
1965 * Produce a set of PIPE_CONTROL bits which ensure data written to a
1966 * resource becomes visible, and any stale read cache data is invalidated.
1967 */
1968 uint32_t
1969 iris_flush_bits_for_history(struct iris_resource *res)
1970 {
1971 uint32_t flush = PIPE_CONTROL_CS_STALL;
1972
1973 if (res->bind_history & PIPE_BIND_CONSTANT_BUFFER) {
1974 flush |= PIPE_CONTROL_CONST_CACHE_INVALIDATE |
1975 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1976 }
1977
1978 if (res->bind_history & PIPE_BIND_SAMPLER_VIEW)
1979 flush |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1980
1981 if (res->bind_history & (PIPE_BIND_VERTEX_BUFFER | PIPE_BIND_INDEX_BUFFER))
1982 flush |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1983
1984 if (res->bind_history & (PIPE_BIND_SHADER_BUFFER | PIPE_BIND_SHADER_IMAGE))
1985 flush |= PIPE_CONTROL_DATA_CACHE_FLUSH;
1986
1987 return flush;
1988 }
1989
1990 void
1991 iris_flush_and_dirty_for_history(struct iris_context *ice,
1992 struct iris_batch *batch,
1993 struct iris_resource *res,
1994 uint32_t extra_flags,
1995 const char *reason)
1996 {
1997 if (res->base.target != PIPE_BUFFER)
1998 return;
1999
2000 uint32_t flush = iris_flush_bits_for_history(res) | extra_flags;
2001
2002 iris_emit_pipe_control_flush(batch, reason, flush);
2003
2004 iris_dirty_for_history(ice, res);
2005 }
2006
2007 bool
2008 iris_resource_set_clear_color(struct iris_context *ice,
2009 struct iris_resource *res,
2010 union isl_color_value color)
2011 {
2012 if (memcmp(&res->aux.clear_color, &color, sizeof(color)) != 0) {
2013 res->aux.clear_color = color;
2014 return true;
2015 }
2016
2017 return false;
2018 }
2019
2020 union isl_color_value
2021 iris_resource_get_clear_color(const struct iris_resource *res,
2022 struct iris_bo **clear_color_bo,
2023 uint64_t *clear_color_offset)
2024 {
2025 assert(res->aux.bo);
2026
2027 if (clear_color_bo)
2028 *clear_color_bo = res->aux.clear_color_bo;
2029 if (clear_color_offset)
2030 *clear_color_offset = res->aux.clear_color_offset;
2031 return res->aux.clear_color;
2032 }
2033
2034 static enum pipe_format
2035 iris_resource_get_internal_format(struct pipe_resource *p_res)
2036 {
2037 struct iris_resource *res = (void *) p_res;
2038 return res->internal_format;
2039 }
2040
2041 static const struct u_transfer_vtbl transfer_vtbl = {
2042 .resource_create = iris_resource_create,
2043 .resource_destroy = iris_resource_destroy,
2044 .transfer_map = iris_transfer_map,
2045 .transfer_unmap = iris_transfer_unmap,
2046 .transfer_flush_region = iris_transfer_flush_region,
2047 .get_internal_format = iris_resource_get_internal_format,
2048 .set_stencil = iris_resource_set_separate_stencil,
2049 .get_stencil = iris_resource_get_separate_stencil,
2050 };
2051
2052 void
2053 iris_init_screen_resource_functions(struct pipe_screen *pscreen)
2054 {
2055 pscreen->query_dmabuf_modifiers = iris_query_dmabuf_modifiers;
2056 pscreen->resource_create_with_modifiers =
2057 iris_resource_create_with_modifiers;
2058 pscreen->resource_create = u_transfer_helper_resource_create;
2059 pscreen->resource_from_user_memory = iris_resource_from_user_memory;
2060 pscreen->resource_from_handle = iris_resource_from_handle;
2061 pscreen->resource_get_handle = iris_resource_get_handle;
2062 pscreen->resource_get_param = iris_resource_get_param;
2063 pscreen->resource_destroy = u_transfer_helper_resource_destroy;
2064 pscreen->transfer_helper =
2065 u_transfer_helper_create(&transfer_vtbl, true, true, false, true);
2066 }
2067
2068 void
2069 iris_init_resource_functions(struct pipe_context *ctx)
2070 {
2071 ctx->flush_resource = iris_flush_resource;
2072 ctx->invalidate_resource = iris_invalidate_resource;
2073 ctx->transfer_map = u_transfer_helper_transfer_map;
2074 ctx->transfer_flush_region = u_transfer_helper_transfer_flush_region;
2075 ctx->transfer_unmap = u_transfer_helper_transfer_unmap;
2076 ctx->buffer_subdata = u_default_buffer_subdata;
2077 ctx->texture_subdata = u_default_texture_subdata;
2078 }