panfrost: Enable Chromium
[mesa.git] / src / gallium / drivers / panfrost / pan_screen.c
1 /*
2 * Copyright (C) 2008 VMware, Inc.
3 * Copyright (C) 2014 Broadcom
4 * Copyright (C) 2018 Alyssa Rosenzweig
5 * Copyright (C) 2019 Collabora, Ltd.
6 * Copyright (C) 2012 Rob Clark <robclark@freedesktop.org>
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
24 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
25 * SOFTWARE.
26 *
27 */
28
29 #include "util/u_debug.h"
30 #include "util/u_memory.h"
31 #include "util/format/u_format.h"
32 #include "util/format/u_format_s3tc.h"
33 #include "util/u_video.h"
34 #include "util/u_screen.h"
35 #include "util/os_time.h"
36 #include "util/u_process.h"
37 #include "pipe/p_defines.h"
38 #include "pipe/p_screen.h"
39 #include "draw/draw_context.h"
40
41 #include <fcntl.h>
42
43 #include "drm-uapi/drm_fourcc.h"
44 #include "drm-uapi/panfrost_drm.h"
45
46 #include "pan_bo.h"
47 #include "pan_screen.h"
48 #include "pan_resource.h"
49 #include "pan_public.h"
50 #include "pan_util.h"
51 #include "pandecode/decode.h"
52
53 #include "pan_context.h"
54 #include "midgard/midgard_compile.h"
55 #include "bifrost/bifrost_compile.h"
56 #include "panfrost-quirks.h"
57
58 static const struct debug_named_value debug_options[] = {
59 {"msgs", PAN_DBG_MSGS, "Print debug messages"},
60 {"trace", PAN_DBG_TRACE, "Trace the command stream"},
61 {"deqp", PAN_DBG_DEQP, "Hacks for dEQP"},
62 {"afbc", PAN_DBG_AFBC, "Enable non-conformant AFBC impl"},
63 {"sync", PAN_DBG_SYNC, "Wait for each job's completion and check for any GPU fault"},
64 {"precompile", PAN_DBG_PRECOMPILE, "Precompile shaders for shader-db"},
65 {"fp16", PAN_DBG_FP16, "Enable buggy experimental (don't use!) fp16"},
66 {"bifrost", PAN_DBG_BIFROST, "Enable experimental Mali G31 and G52 support"},
67 {"gl3", PAN_DBG_GL3, "Enable experimental GL 3.x implementation, up to 3.3"},
68 DEBUG_NAMED_VALUE_END
69 };
70
71 static const char *
72 panfrost_get_name(struct pipe_screen *screen)
73 {
74 return panfrost_model_name(pan_device(screen)->gpu_id);
75 }
76
77 static const char *
78 panfrost_get_vendor(struct pipe_screen *screen)
79 {
80 return "Panfrost";
81 }
82
83 static const char *
84 panfrost_get_device_vendor(struct pipe_screen *screen)
85 {
86 return "Arm";
87 }
88
89 static int
90 panfrost_get_param(struct pipe_screen *screen, enum pipe_cap param)
91 {
92 /* We expose in-dev stuff for dEQP that we don't want apps to use yet */
93 struct panfrost_device *dev = pan_device(screen);
94 bool is_deqp = dev->debug & PAN_DBG_DEQP;
95
96 /* Our GL 3.x implementation is WIP */
97 bool is_gl3 = dev->debug & PAN_DBG_GL3;
98 is_gl3 |= is_deqp;
99
100 /* Don't expose MRT related CAPs on GPUs that don't implement them */
101 bool has_mrt = !(dev->quirks & MIDGARD_SFBD);
102
103 /* Bifrost is WIP. No MRT support yet. */
104 bool is_bifrost = (dev->quirks & IS_BIFROST);
105 has_mrt &= !is_bifrost;
106
107 switch (param) {
108 case PIPE_CAP_NPOT_TEXTURES:
109 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
110 case PIPE_CAP_FRAGMENT_SHADER_TEXTURE_LOD:
111 case PIPE_CAP_VERTEX_SHADER_SATURATE:
112 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
113 case PIPE_CAP_POINT_SPRITE:
114 case PIPE_CAP_DEPTH_CLIP_DISABLE:
115 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
116 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
117 case PIPE_CAP_DEPTH_CLIP_DISABLE_SEPARATE:
118 return 1;
119
120 case PIPE_CAP_MAX_RENDER_TARGETS:
121 case PIPE_CAP_FBFETCH:
122 case PIPE_CAP_FBFETCH_COHERENT:
123 return has_mrt ? 4 : 1;
124
125 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
126 return 1;
127
128 case PIPE_CAP_SAMPLE_SHADING:
129 /* WIP */
130 return is_gl3 ? 1 : 0;
131
132 /* Throttling frames breaks pipelining */
133 case PIPE_CAP_THROTTLE:
134 return 0;
135
136 /* ES3 features unsupported on Bifrost */
137 case PIPE_CAP_OCCLUSION_QUERY:
138 case PIPE_CAP_TGSI_INSTANCEID:
139 case PIPE_CAP_TEXTURE_MULTISAMPLE:
140 case PIPE_CAP_PRIMITIVE_RESTART:
141 case PIPE_CAP_PRIMITIVE_RESTART_FIXED_INDEX:
142 return !is_bifrost;
143
144 case PIPE_CAP_SAMPLER_VIEW_TARGET:
145 case PIPE_CAP_TEXTURE_SWIZZLE:
146 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
147 case PIPE_CAP_TEXTURE_MIRROR_CLAMP_TO_EDGE:
148 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
149 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
150 case PIPE_CAP_INDEP_BLEND_ENABLE:
151 case PIPE_CAP_INDEP_BLEND_FUNC:
152 case PIPE_CAP_GENERATE_MIPMAP:
153 case PIPE_CAP_ACCELERATED:
154 case PIPE_CAP_UMA:
155 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
156 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
157 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
158 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
159 return 1;
160
161 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
162 return is_bifrost ? 0 : 4;
163 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
164 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
165 return is_bifrost ? 0 : 64;
166 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
167 return is_bifrost ? 0 : 1;
168
169 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
170 return is_bifrost ? 0 : 256;
171
172 case PIPE_CAP_GLSL_FEATURE_LEVEL:
173 case PIPE_CAP_GLSL_FEATURE_LEVEL_COMPATIBILITY:
174 return is_gl3 ? 330 : (is_bifrost ? 120 : 140);
175 case PIPE_CAP_ESSL_FEATURE_LEVEL:
176 return is_bifrost ? 120 : 300;
177
178 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
179 return 16;
180
181 /* For faking GLES 3.1 for dEQP-GLES31 */
182 case PIPE_CAP_MAX_COMBINED_HW_ATOMIC_COUNTERS:
183 case PIPE_CAP_MAX_COMBINED_HW_ATOMIC_COUNTER_BUFFERS:
184 case PIPE_CAP_IMAGE_LOAD_FORMATTED:
185 case PIPE_CAP_CUBE_MAP_ARRAY:
186 case PIPE_CAP_COMPUTE:
187 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
188 return is_deqp;
189 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
190 return is_deqp ? 65536 : 0;
191
192 case PIPE_CAP_QUERY_TIMESTAMP:
193 case PIPE_CAP_CONDITIONAL_RENDER:
194 return is_gl3;
195
196 case PIPE_CAP_MAX_TEXTURE_2D_SIZE:
197 return 4096;
198 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
199 return is_bifrost ? 0 : 13;
200 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
201 return 13;
202
203 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
204 /* Hardware is natively upper left */
205 return 0;
206
207 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
208 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
209 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
210 case PIPE_CAP_TGSI_TEXCOORD:
211 return 1;
212
213 /* We would prefer varyings on Midgard, but proper sysvals on Bifrost */
214 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
215 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
216 case PIPE_CAP_TGSI_FS_POINT_IS_SYSVAL:
217 return is_bifrost;
218
219 case PIPE_CAP_SEAMLESS_CUBE_MAP:
220 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
221 return !is_bifrost;
222
223 case PIPE_CAP_MAX_VERTEX_ELEMENT_SRC_OFFSET:
224 return 0xffff;
225
226 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
227 return 0;
228
229 case PIPE_CAP_ENDIANNESS:
230 return PIPE_ENDIAN_NATIVE;
231
232 return 1;
233
234 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
235 return -8;
236
237 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
238 return 7;
239
240 case PIPE_CAP_VIDEO_MEMORY: {
241 uint64_t system_memory;
242
243 if (!os_get_total_physical_memory(&system_memory))
244 return 0;
245
246 return (int)(system_memory >> 20);
247 }
248
249 case PIPE_CAP_SHADER_STENCIL_EXPORT:
250 return !is_bifrost;
251
252 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
253 return 4;
254
255 case PIPE_CAP_MAX_VARYINGS:
256 return 16;
257
258 case PIPE_CAP_ALPHA_TEST:
259 case PIPE_CAP_FLATSHADE:
260 case PIPE_CAP_TWO_SIDED_COLOR:
261 case PIPE_CAP_CLIP_PLANES:
262 return 0;
263
264 case PIPE_CAP_PACKED_STREAM_OUTPUT:
265 return 0;
266
267 case PIPE_CAP_VIEWPORT_TRANSFORM_LOWERED:
268 case PIPE_CAP_PSIZ_CLAMPED:
269 return 1;
270
271 default:
272 return u_pipe_screen_get_param_defaults(screen, param);
273 }
274 }
275
276 static int
277 panfrost_get_shader_param(struct pipe_screen *screen,
278 enum pipe_shader_type shader,
279 enum pipe_shader_cap param)
280 {
281 struct panfrost_device *dev = pan_device(screen);
282 bool is_deqp = dev->debug & PAN_DBG_DEQP;
283 bool is_fp16 = dev->debug & PAN_DBG_FP16;
284 bool is_bifrost = dev->quirks & IS_BIFROST;
285
286 if (shader != PIPE_SHADER_VERTEX &&
287 shader != PIPE_SHADER_FRAGMENT &&
288 !(shader == PIPE_SHADER_COMPUTE && is_deqp))
289 return 0;
290
291 /* this is probably not totally correct.. but it's a start: */
292 switch (param) {
293 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
294 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
295 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
296 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
297 return 16384;
298
299 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
300 return 1024;
301
302 case PIPE_SHADER_CAP_MAX_INPUTS:
303 return 16;
304
305 case PIPE_SHADER_CAP_MAX_OUTPUTS:
306 return shader == PIPE_SHADER_FRAGMENT ? 4 : 16;
307
308 case PIPE_SHADER_CAP_MAX_TEMPS:
309 return 256; /* GL_MAX_PROGRAM_TEMPORARIES_ARB */
310
311 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
312 return 16 * 1024 * sizeof(float);
313
314 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
315 return PAN_MAX_CONST_BUFFERS;
316
317 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
318 return 0;
319
320 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
321 return is_bifrost ? 0 : 1;
322 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
323 return 0;
324
325 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
326 return 0;
327
328 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
329 return is_bifrost ? 0 : 1;
330
331 case PIPE_SHADER_CAP_SUBROUTINES:
332 return 0;
333
334 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
335 return 0;
336
337 case PIPE_SHADER_CAP_INTEGERS:
338 return 1;
339
340 case PIPE_SHADER_CAP_FP16:
341 return !(dev->quirks & MIDGARD_BROKEN_FP16) || is_fp16;
342
343 case PIPE_SHADER_CAP_FP16_DERIVATIVES:
344 case PIPE_SHADER_CAP_INT16:
345 case PIPE_SHADER_CAP_GLSL_16BIT_TEMPS:
346 case PIPE_SHADER_CAP_INT64_ATOMICS:
347 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
348 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
349 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
350 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
351 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
352 return 0;
353
354 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
355 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
356 return 16; /* XXX: How many? */
357
358 case PIPE_SHADER_CAP_PREFERRED_IR:
359 return PIPE_SHADER_IR_NIR;
360
361 case PIPE_SHADER_CAP_SUPPORTED_IRS:
362 return (1 << PIPE_SHADER_IR_NIR) | (1 << PIPE_SHADER_IR_NIR_SERIALIZED);
363
364 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
365 return 32;
366
367 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
368 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
369 return is_deqp ? 8 : 0;
370 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
371 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
372 return 0;
373
374 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
375 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
376 return 0;
377
378 default:
379 /* Other params are unknown */
380 return 0;
381 }
382
383 return 0;
384 }
385
386 static float
387 panfrost_get_paramf(struct pipe_screen *screen, enum pipe_capf param)
388 {
389 switch (param) {
390 case PIPE_CAPF_MAX_LINE_WIDTH:
391
392 /* fall-through */
393 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
394 return 255.0; /* arbitrary */
395
396 case PIPE_CAPF_MAX_POINT_WIDTH:
397
398 /* fall-through */
399 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
400 return 1024.0;
401
402 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
403 return 16.0;
404
405 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
406 return 16.0; /* arbitrary */
407
408 case PIPE_CAPF_MIN_CONSERVATIVE_RASTER_DILATE:
409 case PIPE_CAPF_MAX_CONSERVATIVE_RASTER_DILATE:
410 case PIPE_CAPF_CONSERVATIVE_RASTER_DILATE_GRANULARITY:
411 return 0.0f;
412
413 default:
414 debug_printf("Unexpected PIPE_CAPF %d query\n", param);
415 return 0.0;
416 }
417 }
418
419 /**
420 * Query format support for creating a texture, drawing surface, etc.
421 * \param format the format to test
422 * \param type one of PIPE_TEXTURE, PIPE_SURFACE
423 */
424 static bool
425 panfrost_is_format_supported( struct pipe_screen *screen,
426 enum pipe_format format,
427 enum pipe_texture_target target,
428 unsigned sample_count,
429 unsigned storage_sample_count,
430 unsigned bind)
431 {
432 struct panfrost_device *dev = pan_device(screen);
433 const struct util_format_description *format_desc;
434
435 assert(target == PIPE_BUFFER ||
436 target == PIPE_TEXTURE_1D ||
437 target == PIPE_TEXTURE_1D_ARRAY ||
438 target == PIPE_TEXTURE_2D ||
439 target == PIPE_TEXTURE_2D_ARRAY ||
440 target == PIPE_TEXTURE_RECT ||
441 target == PIPE_TEXTURE_3D ||
442 target == PIPE_TEXTURE_CUBE ||
443 target == PIPE_TEXTURE_CUBE_ARRAY);
444
445 format_desc = util_format_description(format);
446
447 if (!format_desc)
448 return false;
449
450 /* MSAA 4x supported, but no more. Technically some revisions of the
451 * hardware can go up to 16x but we don't support higher modes yet.
452 * MSAA 2x is notably not supported and gets rounded up to MSAA 4x. */
453
454 if (!(sample_count == 0 || sample_count == 1 || sample_count == 4))
455 return false;
456
457 if (MAX2(sample_count, 1) != MAX2(storage_sample_count, 1))
458 return false;
459
460 /* Don't confuse poorly written apps (workaround dEQP bug) that expect
461 * more alpha than they ask for */
462
463 bool scanout = bind & (PIPE_BIND_SCANOUT | PIPE_BIND_SHARED | PIPE_BIND_DISPLAY_TARGET);
464 bool renderable = bind & PIPE_BIND_RENDER_TARGET;
465
466 if (scanout && renderable && !util_format_is_rgba8_variant(format_desc))
467 return false;
468
469 if (dev->debug & (PAN_DBG_GL3 | PAN_DBG_DEQP)) {
470 if (format_desc->layout == UTIL_FORMAT_LAYOUT_RGTC)
471 return true;
472 }
473
474 /* Check we support the format with the given bind */
475
476 unsigned relevant_bind = bind &
477 ( PIPE_BIND_DEPTH_STENCIL | PIPE_BIND_RENDER_TARGET
478 | PIPE_BIND_VERTEX_BUFFER | PIPE_BIND_SAMPLER_VIEW);
479
480 struct panfrost_format fmt = panfrost_pipe_format_table[format];
481
482 /* Also check that compressed texture formats are supported on this
483 * particular chip. They may not be depending on system integration
484 * differences. */
485
486 if (!panfrost_supports_compressed_format(dev, fmt.hw))
487 return false;
488
489 return fmt.hw && ((relevant_bind & ~fmt.bind) == 0);
490 }
491
492 static int
493 panfrost_get_compute_param(struct pipe_screen *pscreen, enum pipe_shader_ir ir_type,
494 enum pipe_compute_cap param, void *ret)
495 {
496 struct panfrost_device *dev = pan_device(pscreen);
497 const char * const ir = "panfrost";
498
499 if (!(dev->debug & PAN_DBG_DEQP))
500 return 0;
501
502 #define RET(x) do { \
503 if (ret) \
504 memcpy(ret, x, sizeof(x)); \
505 return sizeof(x); \
506 } while (0)
507
508 switch (param) {
509 case PIPE_COMPUTE_CAP_ADDRESS_BITS:
510 RET((uint32_t []){ 64 });
511
512 case PIPE_COMPUTE_CAP_IR_TARGET:
513 if (ret)
514 sprintf(ret, "%s", ir);
515 return strlen(ir) * sizeof(char);
516
517 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
518 RET((uint64_t []) { 3 });
519
520 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
521 RET(((uint64_t []) { 65535, 65535, 65535 }));
522
523 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
524 RET(((uint64_t []) { 1024, 1024, 64 }));
525
526 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
527 RET((uint64_t []) { 1024 });
528
529 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE:
530 RET((uint64_t []) { 1024*1024*512 /* Maybe get memory */ });
531
532 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE:
533 RET((uint64_t []) { 32768 });
534
535 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE:
536 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE:
537 RET((uint64_t []) { 4096 });
538
539 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
540 RET((uint64_t []) { 1024*1024*512 /* Maybe get memory */ });
541
542 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
543 RET((uint32_t []) { 800 /* MHz -- TODO */ });
544
545 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
546 RET((uint32_t []) { 9999 }); // TODO
547
548 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
549 RET((uint32_t []) { 1 }); // TODO
550
551 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE:
552 RET((uint32_t []) { 32 }); // TODO
553
554 case PIPE_COMPUTE_CAP_MAX_VARIABLE_THREADS_PER_BLOCK:
555 RET((uint64_t []) { 1024 }); // TODO
556 }
557
558 return 0;
559 }
560
561 static void
562 panfrost_destroy_screen(struct pipe_screen *pscreen)
563 {
564 panfrost_close_device(pan_device(pscreen));
565 ralloc_free(pscreen);
566 }
567
568 static uint64_t
569 panfrost_get_timestamp(struct pipe_screen *_screen)
570 {
571 return os_time_get_nano();
572 }
573
574 static void
575 panfrost_fence_reference(struct pipe_screen *pscreen,
576 struct pipe_fence_handle **ptr,
577 struct pipe_fence_handle *fence)
578 {
579 struct panfrost_fence **p = (struct panfrost_fence **)ptr;
580 struct panfrost_fence *f = (struct panfrost_fence *)fence;
581 struct panfrost_fence *old = *p;
582
583 if (pipe_reference(&(*p)->reference, &f->reference)) {
584 util_dynarray_foreach(&old->syncfds, int, fd)
585 close(*fd);
586 util_dynarray_fini(&old->syncfds);
587 free(old);
588 }
589 *p = f;
590 }
591
592 static bool
593 panfrost_fence_finish(struct pipe_screen *pscreen,
594 struct pipe_context *ctx,
595 struct pipe_fence_handle *fence,
596 uint64_t timeout)
597 {
598 struct panfrost_device *dev = pan_device(pscreen);
599 struct panfrost_fence *f = (struct panfrost_fence *)fence;
600 struct util_dynarray syncobjs;
601 int ret;
602
603 /* All fences were already signaled */
604 if (!util_dynarray_num_elements(&f->syncfds, int))
605 return true;
606
607 util_dynarray_init(&syncobjs, NULL);
608 util_dynarray_foreach(&f->syncfds, int, fd) {
609 uint32_t syncobj;
610
611 ret = drmSyncobjCreate(dev->fd, 0, &syncobj);
612 assert(!ret);
613
614 ret = drmSyncobjImportSyncFile(dev->fd, syncobj, *fd);
615 assert(!ret);
616 util_dynarray_append(&syncobjs, uint32_t, syncobj);
617 }
618
619 uint64_t abs_timeout = os_time_get_absolute_timeout(timeout);
620 if (abs_timeout == OS_TIMEOUT_INFINITE)
621 abs_timeout = INT64_MAX;
622
623 ret = drmSyncobjWait(dev->fd, util_dynarray_begin(&syncobjs),
624 util_dynarray_num_elements(&syncobjs, uint32_t),
625 abs_timeout, DRM_SYNCOBJ_WAIT_FLAGS_WAIT_ALL,
626 NULL);
627
628 util_dynarray_foreach(&syncobjs, uint32_t, syncobj)
629 drmSyncobjDestroy(dev->fd, *syncobj);
630
631 return ret >= 0;
632 }
633
634 struct panfrost_fence *
635 panfrost_fence_create(struct panfrost_context *ctx,
636 struct util_dynarray *fences)
637 {
638 struct panfrost_device *device = pan_device(ctx->base.screen);
639 struct panfrost_fence *f = calloc(1, sizeof(*f));
640 if (!f)
641 return NULL;
642
643 util_dynarray_init(&f->syncfds, NULL);
644
645 /* Export fences from all pending batches. */
646 util_dynarray_foreach(fences, struct panfrost_batch_fence *, fence) {
647 int fd = -1;
648
649 /* The fence is already signaled, no need to export it. */
650 if ((*fence)->signaled)
651 continue;
652
653 drmSyncobjExportSyncFile(device->fd, (*fence)->syncobj, &fd);
654 if (fd == -1)
655 fprintf(stderr, "export failed: %m\n");
656
657 assert(fd != -1);
658 util_dynarray_append(&f->syncfds, int, fd);
659 }
660
661 pipe_reference_init(&f->reference, 1);
662
663 return f;
664 }
665
666 static const void *
667 panfrost_screen_get_compiler_options(struct pipe_screen *pscreen,
668 enum pipe_shader_ir ir,
669 enum pipe_shader_type shader)
670 {
671 if (pan_device(pscreen)->quirks & IS_BIFROST)
672 return &bifrost_nir_options;
673 else
674 return &midgard_nir_options;
675 }
676
677 struct pipe_screen *
678 panfrost_create_screen(int fd, struct renderonly *ro)
679 {
680 /* Create the screen */
681 struct panfrost_screen *screen = rzalloc(NULL, struct panfrost_screen);
682
683 if (!screen)
684 return NULL;
685
686 struct panfrost_device *dev = pan_device(&screen->base);
687 panfrost_open_device(screen, fd, dev);
688
689 dev->debug = debug_get_flags_option("PAN_MESA_DEBUG", debug_options, 0);
690
691 if (ro) {
692 dev->ro = renderonly_dup(ro);
693 if (!dev->ro) {
694 if (dev->debug & PAN_DBG_MSGS)
695 fprintf(stderr, "Failed to dup renderonly object\n");
696
697 free(screen);
698 return NULL;
699 }
700 }
701
702 /* Check if we're loading against a supported GPU model. */
703
704 switch (dev->gpu_id) {
705 case 0x720: /* T720 */
706 case 0x750: /* T760 */
707 case 0x820: /* T820 */
708 case 0x860: /* T860 */
709 break;
710 case 0x7093: /* G31 */
711 case 0x7212: /* G52 */
712 if (dev->debug & PAN_DBG_BIFROST)
713 break;
714
715 /* fallthrough */
716 default:
717 /* Fail to load against untested models */
718 debug_printf("panfrost: Unsupported model %X", dev->gpu_id);
719 panfrost_destroy_screen(&(screen->base));
720 return NULL;
721 }
722
723 if (dev->debug & (PAN_DBG_TRACE | PAN_DBG_SYNC))
724 pandecode_initialize(!(dev->debug & PAN_DBG_TRACE));
725
726 screen->base.destroy = panfrost_destroy_screen;
727
728 screen->base.get_name = panfrost_get_name;
729 screen->base.get_vendor = panfrost_get_vendor;
730 screen->base.get_device_vendor = panfrost_get_device_vendor;
731 screen->base.get_param = panfrost_get_param;
732 screen->base.get_shader_param = panfrost_get_shader_param;
733 screen->base.get_compute_param = panfrost_get_compute_param;
734 screen->base.get_paramf = panfrost_get_paramf;
735 screen->base.get_timestamp = panfrost_get_timestamp;
736 screen->base.is_format_supported = panfrost_is_format_supported;
737 screen->base.context_create = panfrost_create_context;
738 screen->base.get_compiler_options = panfrost_screen_get_compiler_options;
739 screen->base.fence_reference = panfrost_fence_reference;
740 screen->base.fence_finish = panfrost_fence_finish;
741 screen->base.set_damage_region = panfrost_resource_set_damage_region;
742
743 panfrost_resource_screen_init(&screen->base);
744
745 if (!(dev->quirks & IS_BIFROST))
746 panfrost_init_blit_shaders(dev);
747
748 return &screen->base;
749 }