gallium: remove PIPE_CAP_USER_CONSTANT_BUFFERS
[mesa.git] / src / gallium / drivers / radeonsi / si_get.c
1 /*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23
24 #include "si_pipe.h"
25 #include "radeon/radeon_video.h"
26 #include "radeon/radeon_vce.h"
27 #include "ac_llvm_util.h"
28 #include "vl/vl_decoder.h"
29 #include "vl/vl_video_buffer.h"
30 #include "util/u_video.h"
31 #include "compiler/nir/nir.h"
32
33 #include <sys/utsname.h>
34
35 static const char *si_get_vendor(struct pipe_screen *pscreen)
36 {
37 /* Don't change this. Games such as Alien Isolation are broken if this
38 * returns "Advanced Micro Devices, Inc."
39 */
40 return "X.Org";
41 }
42
43 static const char *si_get_device_vendor(struct pipe_screen *pscreen)
44 {
45 return "AMD";
46 }
47
48 static const char *si_get_marketing_name(struct radeon_winsys *ws)
49 {
50 if (!ws->get_chip_name)
51 return NULL;
52 return ws->get_chip_name(ws);
53 }
54
55 const char *si_get_family_name(const struct si_screen *sscreen)
56 {
57 switch (sscreen->info.family) {
58 case CHIP_TAHITI: return "AMD TAHITI";
59 case CHIP_PITCAIRN: return "AMD PITCAIRN";
60 case CHIP_VERDE: return "AMD CAPE VERDE";
61 case CHIP_OLAND: return "AMD OLAND";
62 case CHIP_HAINAN: return "AMD HAINAN";
63 case CHIP_BONAIRE: return "AMD BONAIRE";
64 case CHIP_KAVERI: return "AMD KAVERI";
65 case CHIP_KABINI: return "AMD KABINI";
66 case CHIP_HAWAII: return "AMD HAWAII";
67 case CHIP_MULLINS: return "AMD MULLINS";
68 case CHIP_TONGA: return "AMD TONGA";
69 case CHIP_ICELAND: return "AMD ICELAND";
70 case CHIP_CARRIZO: return "AMD CARRIZO";
71 case CHIP_FIJI: return "AMD FIJI";
72 case CHIP_POLARIS10: return "AMD POLARIS10";
73 case CHIP_POLARIS11: return "AMD POLARIS11";
74 case CHIP_POLARIS12: return "AMD POLARIS12";
75 case CHIP_STONEY: return "AMD STONEY";
76 case CHIP_VEGA10: return "AMD VEGA10";
77 case CHIP_RAVEN: return "AMD RAVEN";
78 default: return "AMD unknown";
79 }
80 }
81
82 static bool si_have_tgsi_compute(struct si_screen *sscreen)
83 {
84 /* Old kernels disallowed some register writes for SI
85 * that are used for indirect dispatches. */
86 return (sscreen->info.chip_class >= CIK ||
87 sscreen->info.drm_major == 3 ||
88 (sscreen->info.drm_major == 2 &&
89 sscreen->info.drm_minor >= 45));
90 }
91
92 static int si_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
93 {
94 struct si_screen *sscreen = (struct si_screen *)pscreen;
95
96 switch (param) {
97 /* Supported features (boolean caps). */
98 case PIPE_CAP_ACCELERATED:
99 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
100 case PIPE_CAP_ANISOTROPIC_FILTER:
101 case PIPE_CAP_POINT_SPRITE:
102 case PIPE_CAP_OCCLUSION_QUERY:
103 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
104 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
105 case PIPE_CAP_TEXTURE_SWIZZLE:
106 case PIPE_CAP_DEPTH_CLIP_DISABLE:
107 case PIPE_CAP_SHADER_STENCIL_EXPORT:
108 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
109 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
110 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
111 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
112 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
113 case PIPE_CAP_SM3:
114 case PIPE_CAP_SEAMLESS_CUBE_MAP:
115 case PIPE_CAP_PRIMITIVE_RESTART:
116 case PIPE_CAP_CONDITIONAL_RENDER:
117 case PIPE_CAP_TEXTURE_BARRIER:
118 case PIPE_CAP_INDEP_BLEND_ENABLE:
119 case PIPE_CAP_INDEP_BLEND_FUNC:
120 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
121 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
122 case PIPE_CAP_START_INSTANCE:
123 case PIPE_CAP_NPOT_TEXTURES:
124 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
125 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
126 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
127 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
128 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
129 case PIPE_CAP_TGSI_INSTANCEID:
130 case PIPE_CAP_COMPUTE:
131 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
132 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
133 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
134 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
135 case PIPE_CAP_CUBE_MAP_ARRAY:
136 case PIPE_CAP_SAMPLE_SHADING:
137 case PIPE_CAP_DRAW_INDIRECT:
138 case PIPE_CAP_CLIP_HALFZ:
139 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
140 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
141 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
142 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
143 case PIPE_CAP_TGSI_TEXCOORD:
144 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
145 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
146 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
147 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
148 case PIPE_CAP_SHAREABLE_SHADERS:
149 case PIPE_CAP_DEPTH_BOUNDS_TEST:
150 case PIPE_CAP_SAMPLER_VIEW_TARGET:
151 case PIPE_CAP_TEXTURE_QUERY_LOD:
152 case PIPE_CAP_TEXTURE_GATHER_SM5:
153 case PIPE_CAP_TGSI_TXQS:
154 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
155 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
156 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
157 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
158 case PIPE_CAP_INVALIDATE_BUFFER:
159 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
160 case PIPE_CAP_QUERY_MEMORY_INFO:
161 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
162 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
163 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
164 case PIPE_CAP_GENERATE_MIPMAP:
165 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
166 case PIPE_CAP_STRING_MARKER:
167 case PIPE_CAP_CLEAR_TEXTURE:
168 case PIPE_CAP_CULL_DISTANCE:
169 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
170 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
171 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
172 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
173 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
174 case PIPE_CAP_DOUBLES:
175 case PIPE_CAP_TGSI_TEX_TXF_LZ:
176 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
177 case PIPE_CAP_BINDLESS_TEXTURE:
178 case PIPE_CAP_QUERY_TIMESTAMP:
179 case PIPE_CAP_QUERY_TIME_ELAPSED:
180 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF:
181 case PIPE_CAP_QUERY_SO_OVERFLOW:
182 case PIPE_CAP_MEMOBJ:
183 case PIPE_CAP_LOAD_CONSTBUF:
184 case PIPE_CAP_INT64:
185 case PIPE_CAP_INT64_DIVMOD:
186 case PIPE_CAP_TGSI_CLOCK:
187 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX:
188 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
189 case PIPE_CAP_TGSI_ANY_REG_AS_ADDRESS:
190 case PIPE_CAP_SIGNED_VERTEX_BUFFER_OFFSET:
191 return 1;
192
193 case PIPE_CAP_TGSI_VOTE:
194 return HAVE_LLVM >= 0x0400;
195
196 case PIPE_CAP_TGSI_BALLOT:
197 return HAVE_LLVM >= 0x0500;
198
199 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
200 return !SI_BIG_ENDIAN && sscreen->info.has_userptr;
201
202 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
203 return (sscreen->info.drm_major == 2 &&
204 sscreen->info.drm_minor >= 43) ||
205 sscreen->info.drm_major == 3;
206
207 case PIPE_CAP_TEXTURE_MULTISAMPLE:
208 /* 2D tiling on CIK is supported since DRM 2.35.0 */
209 return sscreen->info.chip_class < CIK ||
210 (sscreen->info.drm_major == 2 &&
211 sscreen->info.drm_minor >= 35) ||
212 sscreen->info.drm_major == 3;
213
214 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
215 return R600_MAP_BUFFER_ALIGNMENT;
216
217 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
218 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
219 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
220 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
221 case PIPE_CAP_MAX_VERTEX_STREAMS:
222 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
223 return 4;
224
225 case PIPE_CAP_GLSL_FEATURE_LEVEL:
226 if (si_have_tgsi_compute(sscreen))
227 return 450;
228 return 420;
229
230 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
231 return MIN2(sscreen->info.max_alloc_size, INT_MAX);
232
233 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
234 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
235 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
236 /* SI doesn't support unaligned loads.
237 * CIK needs DRM 2.50.0 on radeon. */
238 return sscreen->info.chip_class == SI ||
239 (sscreen->info.drm_major == 2 &&
240 sscreen->info.drm_minor < 50);
241
242 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE:
243 /* TODO: GFX9 hangs. */
244 if (sscreen->info.chip_class >= GFX9)
245 return 0;
246 /* Disable on SI due to VM faults in CP DMA. Enable once these
247 * faults are mitigated in software.
248 */
249 if (sscreen->info.chip_class >= CIK &&
250 sscreen->info.drm_major == 3 &&
251 sscreen->info.drm_minor >= 13)
252 return RADEON_SPARSE_PAGE_SIZE;
253 return 0;
254
255 /* Unsupported features. */
256 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
257 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
258 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
259 case PIPE_CAP_USER_VERTEX_BUFFERS:
260 case PIPE_CAP_FAKE_SW_MSAA:
261 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
262 case PIPE_CAP_VERTEXID_NOBASE:
263 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
264 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
265 case PIPE_CAP_TGSI_FS_FBFETCH:
266 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
267 case PIPE_CAP_UMA:
268 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE:
269 case PIPE_CAP_POST_DEPTH_COVERAGE:
270 case PIPE_CAP_TILE_RASTER_ORDER:
271 case PIPE_CAP_MAX_COMBINED_SHADER_OUTPUT_RESOURCES:
272 case PIPE_CAP_CONTEXT_PRIORITY_MASK:
273 return 0;
274
275 case PIPE_CAP_NATIVE_FENCE_FD:
276 return sscreen->info.has_fence_to_handle;
277
278 case PIPE_CAP_QUERY_BUFFER_OBJECT:
279 return si_have_tgsi_compute(sscreen);
280
281 case PIPE_CAP_DRAW_PARAMETERS:
282 case PIPE_CAP_MULTI_DRAW_INDIRECT:
283 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
284 return sscreen->has_draw_indirect_multi;
285
286 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
287 return 30;
288
289 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
290 return sscreen->info.chip_class <= VI ?
291 PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_R600 : 0;
292
293 /* Stream output. */
294 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
295 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
296 return 32*4;
297
298 /* Geometry shader output. */
299 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
300 return 1024;
301 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
302 return 4095;
303
304 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
305 return 2048;
306
307 /* Texturing. */
308 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
309 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
310 return 15; /* 16384 */
311 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
312 /* textures support 8192, but layered rendering supports 2048 */
313 return 12;
314 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
315 /* textures support 8192, but layered rendering supports 2048 */
316 return 2048;
317
318 /* Viewports and render targets. */
319 case PIPE_CAP_MAX_VIEWPORTS:
320 return SI_MAX_VIEWPORTS;
321 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
322 case PIPE_CAP_MAX_RENDER_TARGETS:
323 return 8;
324
325 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
326 case PIPE_CAP_MIN_TEXEL_OFFSET:
327 return -32;
328
329 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
330 case PIPE_CAP_MAX_TEXEL_OFFSET:
331 return 31;
332
333 case PIPE_CAP_ENDIANNESS:
334 return PIPE_ENDIAN_LITTLE;
335
336 case PIPE_CAP_VENDOR_ID:
337 return ATI_VENDOR_ID;
338 case PIPE_CAP_DEVICE_ID:
339 return sscreen->info.pci_id;
340 case PIPE_CAP_VIDEO_MEMORY:
341 return sscreen->info.vram_size >> 20;
342 case PIPE_CAP_PCI_GROUP:
343 return sscreen->info.pci_domain;
344 case PIPE_CAP_PCI_BUS:
345 return sscreen->info.pci_bus;
346 case PIPE_CAP_PCI_DEVICE:
347 return sscreen->info.pci_dev;
348 case PIPE_CAP_PCI_FUNCTION:
349 return sscreen->info.pci_func;
350 }
351 return 0;
352 }
353
354 static float si_get_paramf(struct pipe_screen* pscreen, enum pipe_capf param)
355 {
356 switch (param) {
357 case PIPE_CAPF_MAX_LINE_WIDTH:
358 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
359 case PIPE_CAPF_MAX_POINT_WIDTH:
360 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
361 return 8192.0f;
362 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
363 return 16.0f;
364 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
365 return 16.0f;
366 case PIPE_CAPF_GUARD_BAND_LEFT:
367 case PIPE_CAPF_GUARD_BAND_TOP:
368 case PIPE_CAPF_GUARD_BAND_RIGHT:
369 case PIPE_CAPF_GUARD_BAND_BOTTOM:
370 return 0.0f;
371 }
372 return 0.0f;
373 }
374
375 static int si_get_shader_param(struct pipe_screen* pscreen,
376 enum pipe_shader_type shader,
377 enum pipe_shader_cap param)
378 {
379 struct si_screen *sscreen = (struct si_screen *)pscreen;
380
381 switch(shader)
382 {
383 case PIPE_SHADER_FRAGMENT:
384 case PIPE_SHADER_VERTEX:
385 case PIPE_SHADER_GEOMETRY:
386 case PIPE_SHADER_TESS_CTRL:
387 case PIPE_SHADER_TESS_EVAL:
388 break;
389 case PIPE_SHADER_COMPUTE:
390 switch (param) {
391 case PIPE_SHADER_CAP_PREFERRED_IR:
392 return PIPE_SHADER_IR_NATIVE;
393
394 case PIPE_SHADER_CAP_SUPPORTED_IRS: {
395 int ir = 1 << PIPE_SHADER_IR_NATIVE;
396
397 if (si_have_tgsi_compute(sscreen))
398 ir |= 1 << PIPE_SHADER_IR_TGSI;
399
400 return ir;
401 }
402
403 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE: {
404 uint64_t max_const_buffer_size;
405 pscreen->get_compute_param(pscreen, PIPE_SHADER_IR_TGSI,
406 PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE,
407 &max_const_buffer_size);
408 return MIN2(max_const_buffer_size, INT_MAX);
409 }
410 default:
411 /* If compute shaders don't require a special value
412 * for this cap, we can return the same value we
413 * do for other shader types. */
414 break;
415 }
416 break;
417 default:
418 return 0;
419 }
420
421 switch (param) {
422 /* Shader limits. */
423 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
424 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
425 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
426 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
427 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
428 return 16384;
429 case PIPE_SHADER_CAP_MAX_INPUTS:
430 return shader == PIPE_SHADER_VERTEX ? SI_MAX_ATTRIBS : 32;
431 case PIPE_SHADER_CAP_MAX_OUTPUTS:
432 return shader == PIPE_SHADER_FRAGMENT ? 8 : 32;
433 case PIPE_SHADER_CAP_MAX_TEMPS:
434 return 256; /* Max native temporaries. */
435 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
436 return 4096 * sizeof(float[4]); /* actually only memory limits this */
437 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
438 return SI_NUM_CONST_BUFFERS;
439 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
440 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
441 return SI_NUM_SAMPLERS;
442 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
443 return SI_NUM_SHADER_BUFFERS;
444 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
445 return SI_NUM_IMAGES;
446 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
447 return 32;
448 case PIPE_SHADER_CAP_PREFERRED_IR:
449 if (sscreen->debug_flags & DBG(NIR))
450 return PIPE_SHADER_IR_NIR;
451 return PIPE_SHADER_IR_TGSI;
452 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
453 return 4;
454
455 /* Supported boolean features. */
456 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
457 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
458 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
459 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
460 case PIPE_SHADER_CAP_INTEGERS:
461 case PIPE_SHADER_CAP_INT64_ATOMICS:
462 case PIPE_SHADER_CAP_FP16:
463 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
464 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
465 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
466 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
467 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
468 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
469 return 1;
470
471 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
472 /* TODO: Indirect indexing of GS inputs is unimplemented. */
473 return shader != PIPE_SHADER_GEOMETRY &&
474 (sscreen->llvm_has_working_vgpr_indexing ||
475 /* TCS and TES load inputs directly from LDS or
476 * offchip memory, so indirect indexing is trivial. */
477 shader == PIPE_SHADER_TESS_CTRL ||
478 shader == PIPE_SHADER_TESS_EVAL);
479
480 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
481 return sscreen->llvm_has_working_vgpr_indexing ||
482 /* TCS stores outputs directly to memory. */
483 shader == PIPE_SHADER_TESS_CTRL;
484
485 /* Unsupported boolean features. */
486 case PIPE_SHADER_CAP_SUBROUTINES:
487 case PIPE_SHADER_CAP_SUPPORTED_IRS:
488 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
489 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
490 return 0;
491 }
492 return 0;
493 }
494
495 static const struct nir_shader_compiler_options nir_options = {
496 .vertex_id_zero_based = true,
497 .lower_scmp = true,
498 .lower_flrp32 = true,
499 .lower_flrp64 = true,
500 .lower_fsat = true,
501 .lower_fdiv = true,
502 .lower_sub = true,
503 .lower_ffma = true,
504 .lower_pack_snorm_2x16 = true,
505 .lower_pack_snorm_4x8 = true,
506 .lower_pack_unorm_2x16 = true,
507 .lower_pack_unorm_4x8 = true,
508 .lower_unpack_snorm_2x16 = true,
509 .lower_unpack_snorm_4x8 = true,
510 .lower_unpack_unorm_2x16 = true,
511 .lower_unpack_unorm_4x8 = true,
512 .lower_extract_byte = true,
513 .lower_extract_word = true,
514 .max_unroll_iterations = 32,
515 .native_integers = true,
516 };
517
518 static const void *
519 si_get_compiler_options(struct pipe_screen *screen,
520 enum pipe_shader_ir ir,
521 enum pipe_shader_type shader)
522 {
523 assert(ir == PIPE_SHADER_IR_NIR);
524 return &nir_options;
525 }
526
527 static void si_get_driver_uuid(struct pipe_screen *pscreen, char *uuid)
528 {
529 ac_compute_driver_uuid(uuid, PIPE_UUID_SIZE);
530 }
531
532 static void si_get_device_uuid(struct pipe_screen *pscreen, char *uuid)
533 {
534 struct si_screen *sscreen = (struct si_screen *)pscreen;
535
536 ac_compute_device_uuid(&sscreen->info, uuid, PIPE_UUID_SIZE);
537 }
538
539 static const char* si_get_name(struct pipe_screen *pscreen)
540 {
541 struct si_screen *sscreen = (struct si_screen*)pscreen;
542
543 return sscreen->renderer_string;
544 }
545
546 static int si_get_video_param_no_decode(struct pipe_screen *screen,
547 enum pipe_video_profile profile,
548 enum pipe_video_entrypoint entrypoint,
549 enum pipe_video_cap param)
550 {
551 switch (param) {
552 case PIPE_VIDEO_CAP_SUPPORTED:
553 return vl_profile_supported(screen, profile, entrypoint);
554 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
555 return 1;
556 case PIPE_VIDEO_CAP_MAX_WIDTH:
557 case PIPE_VIDEO_CAP_MAX_HEIGHT:
558 return vl_video_buffer_max_size(screen);
559 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
560 return PIPE_FORMAT_NV12;
561 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
562 return false;
563 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED:
564 return false;
565 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
566 return true;
567 case PIPE_VIDEO_CAP_MAX_LEVEL:
568 return vl_level_supported(screen, profile);
569 default:
570 return 0;
571 }
572 }
573
574 static int si_get_video_param(struct pipe_screen *screen,
575 enum pipe_video_profile profile,
576 enum pipe_video_entrypoint entrypoint,
577 enum pipe_video_cap param)
578 {
579 struct si_screen *sscreen = (struct si_screen *)screen;
580 enum pipe_video_format codec = u_reduce_video_profile(profile);
581
582 if (entrypoint == PIPE_VIDEO_ENTRYPOINT_ENCODE) {
583 switch (param) {
584 case PIPE_VIDEO_CAP_SUPPORTED:
585 return codec == PIPE_VIDEO_FORMAT_MPEG4_AVC &&
586 (si_vce_is_fw_version_supported(sscreen) ||
587 sscreen->info.family == CHIP_RAVEN);
588 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
589 return 1;
590 case PIPE_VIDEO_CAP_MAX_WIDTH:
591 return (sscreen->info.family < CHIP_TONGA) ? 2048 : 4096;
592 case PIPE_VIDEO_CAP_MAX_HEIGHT:
593 return (sscreen->info.family < CHIP_TONGA) ? 1152 : 2304;
594 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
595 return PIPE_FORMAT_NV12;
596 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
597 return false;
598 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED:
599 return false;
600 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
601 return true;
602 case PIPE_VIDEO_CAP_STACKED_FRAMES:
603 return (sscreen->info.family < CHIP_TONGA) ? 1 : 2;
604 default:
605 return 0;
606 }
607 }
608
609 switch (param) {
610 case PIPE_VIDEO_CAP_SUPPORTED:
611 switch (codec) {
612 case PIPE_VIDEO_FORMAT_MPEG12:
613 return profile != PIPE_VIDEO_PROFILE_MPEG1;
614 case PIPE_VIDEO_FORMAT_MPEG4:
615 return 1;
616 case PIPE_VIDEO_FORMAT_MPEG4_AVC:
617 if ((sscreen->info.family == CHIP_POLARIS10 ||
618 sscreen->info.family == CHIP_POLARIS11) &&
619 sscreen->info.uvd_fw_version < UVD_FW_1_66_16 ) {
620 RVID_ERR("POLARIS10/11 firmware version need to be updated.\n");
621 return false;
622 }
623 return true;
624 case PIPE_VIDEO_FORMAT_VC1:
625 return true;
626 case PIPE_VIDEO_FORMAT_HEVC:
627 /* Carrizo only supports HEVC Main */
628 if (sscreen->info.family >= CHIP_STONEY)
629 return (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN ||
630 profile == PIPE_VIDEO_PROFILE_HEVC_MAIN_10);
631 else if (sscreen->info.family >= CHIP_CARRIZO)
632 return profile == PIPE_VIDEO_PROFILE_HEVC_MAIN;
633 return false;
634 case PIPE_VIDEO_FORMAT_JPEG:
635 if (sscreen->info.family < CHIP_CARRIZO || sscreen->info.family >= CHIP_VEGA10)
636 return false;
637 if (!(sscreen->info.drm_major == 3 && sscreen->info.drm_minor >= 19)) {
638 RVID_ERR("No MJPEG support for the kernel version\n");
639 return false;
640 }
641 return true;
642 default:
643 return false;
644 }
645 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
646 return 1;
647 case PIPE_VIDEO_CAP_MAX_WIDTH:
648 return (sscreen->info.family < CHIP_TONGA) ? 2048 : 4096;
649 case PIPE_VIDEO_CAP_MAX_HEIGHT:
650 return (sscreen->info.family < CHIP_TONGA) ? 1152 : 4096;
651 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
652 if (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN_10)
653 return PIPE_FORMAT_P016;
654 else
655 return PIPE_FORMAT_NV12;
656
657 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
658 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED: {
659 enum pipe_video_format format = u_reduce_video_profile(profile);
660
661 if (format == PIPE_VIDEO_FORMAT_HEVC)
662 return false; //The firmware doesn't support interlaced HEVC.
663 else if (format == PIPE_VIDEO_FORMAT_JPEG)
664 return false;
665 return true;
666 }
667 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
668 return true;
669 case PIPE_VIDEO_CAP_MAX_LEVEL:
670 switch (profile) {
671 case PIPE_VIDEO_PROFILE_MPEG1:
672 return 0;
673 case PIPE_VIDEO_PROFILE_MPEG2_SIMPLE:
674 case PIPE_VIDEO_PROFILE_MPEG2_MAIN:
675 return 3;
676 case PIPE_VIDEO_PROFILE_MPEG4_SIMPLE:
677 return 3;
678 case PIPE_VIDEO_PROFILE_MPEG4_ADVANCED_SIMPLE:
679 return 5;
680 case PIPE_VIDEO_PROFILE_VC1_SIMPLE:
681 return 1;
682 case PIPE_VIDEO_PROFILE_VC1_MAIN:
683 return 2;
684 case PIPE_VIDEO_PROFILE_VC1_ADVANCED:
685 return 4;
686 case PIPE_VIDEO_PROFILE_MPEG4_AVC_BASELINE:
687 case PIPE_VIDEO_PROFILE_MPEG4_AVC_MAIN:
688 case PIPE_VIDEO_PROFILE_MPEG4_AVC_HIGH:
689 return (sscreen->info.family < CHIP_TONGA) ? 41 : 52;
690 case PIPE_VIDEO_PROFILE_HEVC_MAIN:
691 case PIPE_VIDEO_PROFILE_HEVC_MAIN_10:
692 return 186;
693 default:
694 return 0;
695 }
696 default:
697 return 0;
698 }
699 }
700
701 static boolean si_vid_is_format_supported(struct pipe_screen *screen,
702 enum pipe_format format,
703 enum pipe_video_profile profile,
704 enum pipe_video_entrypoint entrypoint)
705 {
706 /* HEVC 10 bit decoding should use P016 instead of NV12 if possible */
707 if (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN_10)
708 return (format == PIPE_FORMAT_NV12) ||
709 (format == PIPE_FORMAT_P016);
710
711 /* we can only handle this one with UVD */
712 if (profile != PIPE_VIDEO_PROFILE_UNKNOWN)
713 return format == PIPE_FORMAT_NV12;
714
715 return vl_video_buffer_is_format_supported(screen, format, profile, entrypoint);
716 }
717
718 static unsigned get_max_threads_per_block(struct si_screen *screen,
719 enum pipe_shader_ir ir_type)
720 {
721 if (ir_type != PIPE_SHADER_IR_TGSI)
722 return 256;
723
724 /* Only 16 waves per thread-group on gfx9. */
725 if (screen->info.chip_class >= GFX9)
726 return 1024;
727
728 /* Up to 40 waves per thread-group on GCN < gfx9. Expose a nice
729 * round number.
730 */
731 return 2048;
732 }
733
734 static int si_get_compute_param(struct pipe_screen *screen,
735 enum pipe_shader_ir ir_type,
736 enum pipe_compute_cap param,
737 void *ret)
738 {
739 struct si_screen *sscreen = (struct si_screen *)screen;
740
741 //TODO: select these params by asic
742 switch (param) {
743 case PIPE_COMPUTE_CAP_IR_TARGET: {
744 const char *gpu;
745 const char *triple;
746
747 if (HAVE_LLVM < 0x0400)
748 triple = "amdgcn--";
749 else
750 triple = "amdgcn-mesa-mesa3d";
751
752 gpu = ac_get_llvm_processor_name(sscreen->info.family);
753 if (ret) {
754 sprintf(ret, "%s-%s", gpu, triple);
755 }
756 /* +2 for dash and terminating NIL byte */
757 return (strlen(triple) + strlen(gpu) + 2) * sizeof(char);
758 }
759 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
760 if (ret) {
761 uint64_t *grid_dimension = ret;
762 grid_dimension[0] = 3;
763 }
764 return 1 * sizeof(uint64_t);
765
766 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
767 if (ret) {
768 uint64_t *grid_size = ret;
769 grid_size[0] = 65535;
770 grid_size[1] = 65535;
771 grid_size[2] = 65535;
772 }
773 return 3 * sizeof(uint64_t) ;
774
775 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
776 if (ret) {
777 uint64_t *block_size = ret;
778 unsigned threads_per_block = get_max_threads_per_block(sscreen, ir_type);
779 block_size[0] = threads_per_block;
780 block_size[1] = threads_per_block;
781 block_size[2] = threads_per_block;
782 }
783 return 3 * sizeof(uint64_t);
784
785 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
786 if (ret) {
787 uint64_t *max_threads_per_block = ret;
788 *max_threads_per_block = get_max_threads_per_block(sscreen, ir_type);
789 }
790 return sizeof(uint64_t);
791 case PIPE_COMPUTE_CAP_ADDRESS_BITS:
792 if (ret) {
793 uint32_t *address_bits = ret;
794 address_bits[0] = 64;
795 }
796 return 1 * sizeof(uint32_t);
797
798 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE:
799 if (ret) {
800 uint64_t *max_global_size = ret;
801 uint64_t max_mem_alloc_size;
802
803 si_get_compute_param(screen, ir_type,
804 PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE,
805 &max_mem_alloc_size);
806
807 /* In OpenCL, the MAX_MEM_ALLOC_SIZE must be at least
808 * 1/4 of the MAX_GLOBAL_SIZE. Since the
809 * MAX_MEM_ALLOC_SIZE is fixed for older kernels,
810 * make sure we never report more than
811 * 4 * MAX_MEM_ALLOC_SIZE.
812 */
813 *max_global_size = MIN2(4 * max_mem_alloc_size,
814 MAX2(sscreen->info.gart_size,
815 sscreen->info.vram_size));
816 }
817 return sizeof(uint64_t);
818
819 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE:
820 if (ret) {
821 uint64_t *max_local_size = ret;
822 /* Value reported by the closed source driver. */
823 *max_local_size = 32768;
824 }
825 return sizeof(uint64_t);
826
827 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE:
828 if (ret) {
829 uint64_t *max_input_size = ret;
830 /* Value reported by the closed source driver. */
831 *max_input_size = 1024;
832 }
833 return sizeof(uint64_t);
834
835 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
836 if (ret) {
837 uint64_t *max_mem_alloc_size = ret;
838
839 *max_mem_alloc_size = sscreen->info.max_alloc_size;
840 }
841 return sizeof(uint64_t);
842
843 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
844 if (ret) {
845 uint32_t *max_clock_frequency = ret;
846 *max_clock_frequency = sscreen->info.max_shader_clock;
847 }
848 return sizeof(uint32_t);
849
850 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
851 if (ret) {
852 uint32_t *max_compute_units = ret;
853 *max_compute_units = sscreen->info.num_good_compute_units;
854 }
855 return sizeof(uint32_t);
856
857 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
858 if (ret) {
859 uint32_t *images_supported = ret;
860 *images_supported = 0;
861 }
862 return sizeof(uint32_t);
863 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE:
864 break; /* unused */
865 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE:
866 if (ret) {
867 uint32_t *subgroup_size = ret;
868 *subgroup_size = 64;
869 }
870 return sizeof(uint32_t);
871 case PIPE_COMPUTE_CAP_MAX_VARIABLE_THREADS_PER_BLOCK:
872 if (ret) {
873 uint64_t *max_variable_threads_per_block = ret;
874 if (ir_type == PIPE_SHADER_IR_TGSI)
875 *max_variable_threads_per_block = SI_MAX_VARIABLE_THREADS_PER_BLOCK;
876 else
877 *max_variable_threads_per_block = 0;
878 }
879 return sizeof(uint64_t);
880 }
881
882 fprintf(stderr, "unknown PIPE_COMPUTE_CAP %d\n", param);
883 return 0;
884 }
885
886 static uint64_t si_get_timestamp(struct pipe_screen *screen)
887 {
888 struct si_screen *sscreen = (struct si_screen*)screen;
889
890 return 1000000 * sscreen->ws->query_value(sscreen->ws, RADEON_TIMESTAMP) /
891 sscreen->info.clock_crystal_freq;
892 }
893
894 static void si_query_memory_info(struct pipe_screen *screen,
895 struct pipe_memory_info *info)
896 {
897 struct si_screen *sscreen = (struct si_screen*)screen;
898 struct radeon_winsys *ws = sscreen->ws;
899 unsigned vram_usage, gtt_usage;
900
901 info->total_device_memory = sscreen->info.vram_size / 1024;
902 info->total_staging_memory = sscreen->info.gart_size / 1024;
903
904 /* The real TTM memory usage is somewhat random, because:
905 *
906 * 1) TTM delays freeing memory, because it can only free it after
907 * fences expire.
908 *
909 * 2) The memory usage can be really low if big VRAM evictions are
910 * taking place, but the real usage is well above the size of VRAM.
911 *
912 * Instead, return statistics of this process.
913 */
914 vram_usage = ws->query_value(ws, RADEON_REQUESTED_VRAM_MEMORY) / 1024;
915 gtt_usage = ws->query_value(ws, RADEON_REQUESTED_GTT_MEMORY) / 1024;
916
917 info->avail_device_memory =
918 vram_usage <= info->total_device_memory ?
919 info->total_device_memory - vram_usage : 0;
920 info->avail_staging_memory =
921 gtt_usage <= info->total_staging_memory ?
922 info->total_staging_memory - gtt_usage : 0;
923
924 info->device_memory_evicted =
925 ws->query_value(ws, RADEON_NUM_BYTES_MOVED) / 1024;
926
927 if (sscreen->info.drm_major == 3 && sscreen->info.drm_minor >= 4)
928 info->nr_device_memory_evictions =
929 ws->query_value(ws, RADEON_NUM_EVICTIONS);
930 else
931 /* Just return the number of evicted 64KB pages. */
932 info->nr_device_memory_evictions = info->device_memory_evicted / 64;
933 }
934
935 static struct disk_cache *si_get_disk_shader_cache(struct pipe_screen *pscreen)
936 {
937 struct si_screen *sscreen = (struct si_screen*)pscreen;
938
939 return sscreen->disk_shader_cache;
940 }
941
942 static void si_init_renderer_string(struct si_screen *sscreen)
943 {
944 struct radeon_winsys *ws = sscreen->ws;
945 char family_name[32] = {}, llvm_string[32] = {}, kernel_version[128] = {};
946 struct utsname uname_data;
947
948 const char *chip_name = si_get_marketing_name(ws);
949
950 if (chip_name)
951 snprintf(family_name, sizeof(family_name), "%s / ",
952 si_get_family_name(sscreen) + 4);
953 else
954 chip_name = si_get_family_name(sscreen);
955
956 if (uname(&uname_data) == 0)
957 snprintf(kernel_version, sizeof(kernel_version),
958 " / %s", uname_data.release);
959
960 if (HAVE_LLVM > 0) {
961 snprintf(llvm_string, sizeof(llvm_string),
962 ", LLVM %i.%i.%i", (HAVE_LLVM >> 8) & 0xff,
963 HAVE_LLVM & 0xff, MESA_LLVM_VERSION_PATCH);
964 }
965
966 snprintf(sscreen->renderer_string, sizeof(sscreen->renderer_string),
967 "%s (%sDRM %i.%i.%i%s%s)",
968 chip_name, family_name, sscreen->info.drm_major,
969 sscreen->info.drm_minor, sscreen->info.drm_patchlevel,
970 kernel_version, llvm_string);
971 }
972
973 void si_init_screen_get_functions(struct si_screen *sscreen)
974 {
975 sscreen->b.get_name = si_get_name;
976 sscreen->b.get_vendor = si_get_vendor;
977 sscreen->b.get_device_vendor = si_get_device_vendor;
978 sscreen->b.get_param = si_get_param;
979 sscreen->b.get_paramf = si_get_paramf;
980 sscreen->b.get_compute_param = si_get_compute_param;
981 sscreen->b.get_timestamp = si_get_timestamp;
982 sscreen->b.get_shader_param = si_get_shader_param;
983 sscreen->b.get_compiler_options = si_get_compiler_options;
984 sscreen->b.get_device_uuid = si_get_device_uuid;
985 sscreen->b.get_driver_uuid = si_get_driver_uuid;
986 sscreen->b.query_memory_info = si_query_memory_info;
987 sscreen->b.get_disk_shader_cache = si_get_disk_shader_cache;
988
989 if (sscreen->info.has_hw_decode) {
990 sscreen->b.get_video_param = si_get_video_param;
991 sscreen->b.is_video_format_supported = si_vid_is_format_supported;
992 } else {
993 sscreen->b.get_video_param = si_get_video_param_no_decode;
994 sscreen->b.is_video_format_supported = vl_video_buffer_is_format_supported;
995 }
996
997 si_init_renderer_string(sscreen);
998 }