1 /**********************************************************
2 * Copyright 2008-2009 VMware, Inc. All rights reserved.
4 * Permission is hereby granted, free of charge, to any person
5 * obtaining a copy of this software and associated documentation
6 * files (the "Software"), to deal in the Software without
7 * restriction, including without limitation the rights to use, copy,
8 * modify, merge, publish, distribute, sublicense, and/or sell copies
9 * of the Software, and to permit persons to whom the Software is
10 * furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice shall be
13 * included in all copies or substantial portions of the Software.
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
16 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
17 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
18 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
19 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
20 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
21 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
24 **********************************************************/
26 #include "git_sha1.h" /* For MESA_GIT_SHA1 */
27 #include "util/u_format.h"
28 #include "util/u_memory.h"
29 #include "util/u_inlines.h"
30 #include "util/u_screen.h"
31 #include "util/u_string.h"
32 #include "util/u_math.h"
34 #include "os/os_process.h"
36 #include "svga_winsys.h"
37 #include "svga_public.h"
38 #include "svga_context.h"
39 #include "svga_format.h"
41 #include "svga_screen.h"
42 #include "svga_tgsi.h"
43 #include "svga_resource_texture.h"
44 #include "svga_resource.h"
45 #include "svga_debug.h"
47 #include "svga3d_shaderdefs.h"
48 #include "VGPU10ShaderTokens.h"
50 /* NOTE: this constant may get moved into a svga3d*.h header file */
51 #define SVGA3D_DX_MAX_RESOURCE_SIZE (128 * 1024 * 1024)
56 static const struct debug_named_value svga_debug_flags
[] = {
57 { "dma", DEBUG_DMA
, NULL
},
58 { "tgsi", DEBUG_TGSI
, NULL
},
59 { "pipe", DEBUG_PIPE
, NULL
},
60 { "state", DEBUG_STATE
, NULL
},
61 { "screen", DEBUG_SCREEN
, NULL
},
62 { "tex", DEBUG_TEX
, NULL
},
63 { "swtnl", DEBUG_SWTNL
, NULL
},
64 { "const", DEBUG_CONSTS
, NULL
},
65 { "viewport", DEBUG_VIEWPORT
, NULL
},
66 { "views", DEBUG_VIEWS
, NULL
},
67 { "perf", DEBUG_PERF
, NULL
},
68 { "flush", DEBUG_FLUSH
, NULL
},
69 { "sync", DEBUG_SYNC
, NULL
},
70 { "cache", DEBUG_CACHE
, NULL
},
71 { "streamout", DEBUG_STREAMOUT
, NULL
},
72 { "query", DEBUG_QUERY
, NULL
},
73 { "samplers", DEBUG_SAMPLERS
, NULL
},
79 svga_get_vendor( struct pipe_screen
*pscreen
)
81 return "VMware, Inc.";
86 svga_get_name( struct pipe_screen
*pscreen
)
88 const char *build
= "", *llvm
= "", *mutex
= "";
89 static char name
[100];
91 /* Only return internal details in the DEBUG version:
93 build
= "build: DEBUG;";
94 mutex
= "mutex: " PIPE_ATOMIC
";";
95 #elif defined(VMX86_STATS)
96 build
= "build: OPT;";
98 build
= "build: RELEASE;";
104 util_snprintf(name
, sizeof(name
), "SVGA3D; %s %s %s", build
, mutex
, llvm
);
109 /** Helper for querying float-valued device cap */
111 get_float_cap(struct svga_winsys_screen
*sws
, SVGA3dDevCapIndex cap
,
114 SVGA3dDevCapResult result
;
115 if (sws
->get_cap(sws
, cap
, &result
))
122 /** Helper for querying uint-valued device cap */
124 get_uint_cap(struct svga_winsys_screen
*sws
, SVGA3dDevCapIndex cap
,
127 SVGA3dDevCapResult result
;
128 if (sws
->get_cap(sws
, cap
, &result
))
135 /** Helper for querying boolean-valued device cap */
137 get_bool_cap(struct svga_winsys_screen
*sws
, SVGA3dDevCapIndex cap
,
140 SVGA3dDevCapResult result
;
141 if (sws
->get_cap(sws
, cap
, &result
))
149 svga_get_paramf(struct pipe_screen
*screen
, enum pipe_capf param
)
151 struct svga_screen
*svgascreen
= svga_screen(screen
);
152 struct svga_winsys_screen
*sws
= svgascreen
->sws
;
155 case PIPE_CAPF_MAX_LINE_WIDTH
:
156 return svgascreen
->maxLineWidth
;
157 case PIPE_CAPF_MAX_LINE_WIDTH_AA
:
158 return svgascreen
->maxLineWidthAA
;
160 case PIPE_CAPF_MAX_POINT_WIDTH
:
162 case PIPE_CAPF_MAX_POINT_WIDTH_AA
:
163 return svgascreen
->maxPointSize
;
165 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY
:
166 return (float) get_uint_cap(sws
, SVGA3D_DEVCAP_MAX_TEXTURE_ANISOTROPY
, 4);
168 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS
:
171 case PIPE_CAPF_MIN_CONSERVATIVE_RASTER_DILATE
:
173 case PIPE_CAPF_MAX_CONSERVATIVE_RASTER_DILATE
:
175 case PIPE_CAPF_CONSERVATIVE_RASTER_DILATE_GRANULARITY
:
180 debug_printf("Unexpected PIPE_CAPF_ query %u\n", param
);
186 svga_get_param(struct pipe_screen
*screen
, enum pipe_cap param
)
188 struct svga_screen
*svgascreen
= svga_screen(screen
);
189 struct svga_winsys_screen
*sws
= svgascreen
->sws
;
190 SVGA3dDevCapResult result
;
193 case PIPE_CAP_NPOT_TEXTURES
:
194 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES
:
195 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS
:
197 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS
:
199 * "In virtually every OpenGL implementation and hardware,
200 * GL_MAX_DUAL_SOURCE_DRAW_BUFFERS is 1"
201 * http://www.opengl.org/wiki/Blending
203 return sws
->have_vgpu10
? 1 : 0;
204 case PIPE_CAP_ANISOTROPIC_FILTER
:
206 case PIPE_CAP_POINT_SPRITE
:
208 case PIPE_CAP_TGSI_TEXCOORD
:
210 case PIPE_CAP_MAX_RENDER_TARGETS
:
211 return svgascreen
->max_color_buffers
;
212 case PIPE_CAP_OCCLUSION_QUERY
:
214 case PIPE_CAP_QUERY_TIME_ELAPSED
:
216 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS
:
217 return sws
->have_vgpu10
;
218 case PIPE_CAP_TEXTURE_SWIZZLE
:
220 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK
:
222 case PIPE_CAP_USER_VERTEX_BUFFERS
:
224 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT
:
227 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS
:
229 unsigned levels
= SVGA_MAX_TEXTURE_LEVELS
;
230 if (sws
->get_cap(sws
, SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH
, &result
))
231 levels
= MIN2(util_logbase2(result
.u
) + 1, levels
);
233 levels
= 12 /* 2048x2048 */;
234 if (sws
->get_cap(sws
, SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT
, &result
))
235 levels
= MIN2(util_logbase2(result
.u
) + 1, levels
);
237 levels
= 12 /* 2048x2048 */;
241 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS
:
242 if (!sws
->get_cap(sws
, SVGA3D_DEVCAP_MAX_VOLUME_EXTENT
, &result
))
243 return 8; /* max 128x128x128 */
244 return MIN2(util_logbase2(result
.u
) + 1, SVGA_MAX_TEXTURE_LEVELS
);
246 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS
:
248 * No mechanism to query the host, and at least limited to 2048x2048 on
251 return MIN2(screen
->get_param(screen
, PIPE_CAP_MAX_TEXTURE_2D_LEVELS
),
254 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS
:
255 return sws
->have_vgpu10
? SVGA3D_MAX_SURFACE_ARRAYSIZE
: 0;
257 case PIPE_CAP_BLEND_EQUATION_SEPARATE
: /* req. for GL 1.5 */
260 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT
:
262 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER
:
263 return sws
->have_vgpu10
;
264 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT
:
266 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER
:
267 return !sws
->have_vgpu10
;
269 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED
:
270 return 1; /* The color outputs of vertex shaders are not clamped */
271 case PIPE_CAP_VERTEX_COLOR_CLAMPED
:
272 return 0; /* The driver can't clamp vertex colors */
273 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED
:
274 return 0; /* The driver can't clamp fragment colors */
276 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS
:
277 return 1; /* expected for GL_ARB_framebuffer_object */
279 case PIPE_CAP_GLSL_FEATURE_LEVEL
:
280 return sws
->have_vgpu10
? 330 : 120;
282 case PIPE_CAP_GLSL_FEATURE_LEVEL_COMPATIBILITY
:
283 return sws
->have_vgpu10
? 140 : 120;
285 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER
:
286 case PIPE_CAP_DEPTH_CLIP_DISABLE_SEPARATE
:
292 case PIPE_CAP_DEPTH_CLIP_DISABLE
:
293 case PIPE_CAP_INDEP_BLEND_ENABLE
:
294 case PIPE_CAP_CONDITIONAL_RENDER
:
295 case PIPE_CAP_QUERY_TIMESTAMP
:
296 case PIPE_CAP_TGSI_INSTANCEID
:
297 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR
:
298 case PIPE_CAP_SEAMLESS_CUBE_MAP
:
299 case PIPE_CAP_FAKE_SW_MSAA
:
300 return sws
->have_vgpu10
;
302 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS
:
303 return sws
->have_vgpu10
? SVGA3D_DX_MAX_SOTARGETS
: 0;
304 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS
:
305 return sws
->have_vgpu10
? 4 : 0;
306 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS
:
307 return sws
->have_vgpu10
? SVGA3D_MAX_STREAMOUT_DECLS
: 0;
308 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME
:
309 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS
:
311 case PIPE_CAP_TEXTURE_MULTISAMPLE
:
312 return svgascreen
->ms_samples
? 1 : 0;
314 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE
:
315 /* convert bytes to texels for the case of the largest texel
318 return SVGA3D_DX_MAX_RESOURCE_SIZE
/ (4 * sizeof(float));
320 case PIPE_CAP_MIN_TEXEL_OFFSET
:
321 return sws
->have_vgpu10
? VGPU10_MIN_TEXEL_FETCH_OFFSET
: 0;
322 case PIPE_CAP_MAX_TEXEL_OFFSET
:
323 return sws
->have_vgpu10
? VGPU10_MAX_TEXEL_FETCH_OFFSET
: 0;
325 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET
:
326 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET
:
329 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES
:
330 return sws
->have_vgpu10
? 256 : 0;
331 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS
:
332 return sws
->have_vgpu10
? 1024 : 0;
334 case PIPE_CAP_PRIMITIVE_RESTART
:
335 return 1; /* may be a sw fallback, depending on restart index */
337 case PIPE_CAP_GENERATE_MIPMAP
:
338 return sws
->have_generate_mipmap_cmd
;
340 case PIPE_CAP_NATIVE_FENCE_FD
:
341 return sws
->have_fence_fd
;
343 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION
:
346 case PIPE_CAP_CUBE_MAP_ARRAY
:
347 case PIPE_CAP_INDEP_BLEND_FUNC
:
348 case PIPE_CAP_SAMPLE_SHADING
:
349 case PIPE_CAP_FORCE_PERSAMPLE_INTERP
:
350 case PIPE_CAP_TEXTURE_QUERY_LOD
:
351 return sws
->have_sm4_1
;
353 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS
:
354 return sws
->have_sm4_1
? 1 : 0; /* only single-channel textures */
356 /* Unsupported features */
357 case PIPE_CAP_TEXTURE_MIRROR_CLAMP
:
358 case PIPE_CAP_TEXTURE_MIRROR_CLAMP_TO_EDGE
:
359 case PIPE_CAP_SHADER_STENCIL_EXPORT
:
360 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE
:
361 case PIPE_CAP_TEXTURE_BARRIER
:
362 case PIPE_CAP_MAX_VERTEX_STREAMS
:
363 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS
:
364 case PIPE_CAP_COMPUTE
:
365 case PIPE_CAP_START_INSTANCE
:
366 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT
:
367 case PIPE_CAP_QUERY_PIPELINE_STATISTICS
:
368 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT
:
369 case PIPE_CAP_TEXTURE_GATHER_SM5
:
370 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT
:
371 case PIPE_CAP_TEXTURE_GATHER_OFFSETS
:
372 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION
:
373 case PIPE_CAP_DRAW_INDIRECT
:
374 case PIPE_CAP_MULTI_DRAW_INDIRECT
:
375 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS
:
376 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE
:
377 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED
:
378 case PIPE_CAP_SAMPLER_VIEW_TARGET
:
379 case PIPE_CAP_CLIP_HALFZ
:
380 case PIPE_CAP_VERTEXID_NOBASE
:
381 case PIPE_CAP_POLYGON_OFFSET_CLAMP
:
382 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE
:
383 case PIPE_CAP_TGSI_PACK_HALF_FLOAT
:
384 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT
:
385 case PIPE_CAP_INVALIDATE_BUFFER
:
386 case PIPE_CAP_STRING_MARKER
:
387 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS
:
388 case PIPE_CAP_QUERY_MEMORY_INFO
:
389 case PIPE_CAP_PCI_GROUP
:
390 case PIPE_CAP_PCI_BUS
:
391 case PIPE_CAP_PCI_DEVICE
:
392 case PIPE_CAP_PCI_FUNCTION
:
393 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR
:
394 case PIPE_CAP_CONSERVATIVE_RASTER_POST_SNAP_TRIANGLES
:
395 case PIPE_CAP_CONSERVATIVE_RASTER_POST_SNAP_POINTS_LINES
:
396 case PIPE_CAP_CONSERVATIVE_RASTER_PRE_SNAP_TRIANGLES
:
397 case PIPE_CAP_CONSERVATIVE_RASTER_PRE_SNAP_POINTS_LINES
:
398 case PIPE_CAP_CONSERVATIVE_RASTER_POST_DEPTH_COVERAGE
:
399 case PIPE_CAP_MAX_CONSERVATIVE_RASTER_SUBPIXEL_PRECISION_BIAS
:
400 case PIPE_CAP_MAX_TEXTURE_UPLOAD_MEMORY_BUDGET
:
402 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT
:
404 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY
:
405 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY
:
406 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY
:
407 return 1; /* need 4-byte alignment for all offsets and strides */
408 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE
:
410 case PIPE_CAP_MAX_VIEWPORTS
:
412 case PIPE_CAP_ENDIANNESS
:
413 return PIPE_ENDIAN_LITTLE
;
415 case PIPE_CAP_VENDOR_ID
:
416 return 0x15ad; /* VMware Inc. */
417 case PIPE_CAP_DEVICE_ID
:
418 return 0x0405; /* assume SVGA II */
419 case PIPE_CAP_ACCELERATED
:
421 case PIPE_CAP_VIDEO_MEMORY
:
422 /* XXX: Query the host ? */
424 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS
:
425 return sws
->have_vgpu10
;
426 case PIPE_CAP_CLEAR_TEXTURE
:
427 return sws
->have_vgpu10
;
429 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY
:
430 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY
:
431 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS
:
432 case PIPE_CAP_TEXTURE_FLOAT_LINEAR
:
433 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR
:
434 case PIPE_CAP_DEPTH_BOUNDS_TEST
:
435 case PIPE_CAP_TGSI_TXQS
:
436 case PIPE_CAP_SHAREABLE_SHADERS
:
437 case PIPE_CAP_DRAW_PARAMETERS
:
438 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL
:
439 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL
:
440 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY
:
441 case PIPE_CAP_QUERY_BUFFER_OBJECT
:
442 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT
:
443 case PIPE_CAP_CULL_DISTANCE
:
444 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES
:
445 case PIPE_CAP_TGSI_VOTE
:
446 case PIPE_CAP_MAX_WINDOW_RECTANGLES
:
447 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED
:
448 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS
:
449 case PIPE_CAP_TGSI_ARRAY_COMPONENTS
:
450 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS
:
451 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY
:
452 case PIPE_CAP_TGSI_FS_FBFETCH
:
453 case PIPE_CAP_TGSI_MUL_ZERO_WINS
:
454 case PIPE_CAP_DOUBLES
:
456 case PIPE_CAP_INT64_DIVMOD
:
457 case PIPE_CAP_TGSI_TEX_TXF_LZ
:
458 case PIPE_CAP_TGSI_CLOCK
:
459 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE
:
460 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE
:
461 case PIPE_CAP_TGSI_BALLOT
:
462 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT
:
463 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX
:
464 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION
:
465 case PIPE_CAP_POST_DEPTH_COVERAGE
:
466 case PIPE_CAP_BINDLESS_TEXTURE
:
467 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF
:
468 case PIPE_CAP_QUERY_SO_OVERFLOW
:
469 case PIPE_CAP_MEMOBJ
:
470 case PIPE_CAP_LOAD_CONSTBUF
:
471 case PIPE_CAP_TGSI_ANY_REG_AS_ADDRESS
:
472 case PIPE_CAP_TILE_RASTER_ORDER
:
473 case PIPE_CAP_MAX_COMBINED_SHADER_OUTPUT_RESOURCES
:
474 case PIPE_CAP_FRAMEBUFFER_MSAA_CONSTRAINTS
:
475 case PIPE_CAP_SIGNED_VERTEX_BUFFER_OFFSET
:
476 case PIPE_CAP_CONTEXT_PRIORITY_MASK
:
477 case PIPE_CAP_FENCE_SIGNAL
:
478 case PIPE_CAP_CONSTBUF0_FLAGS
:
479 case PIPE_CAP_PACKED_UNIFORMS
:
480 case PIPE_CAP_PROGRAMMABLE_SAMPLE_LOCATIONS
:
482 case PIPE_CAP_MAX_GS_INVOCATIONS
:
484 case PIPE_CAP_MAX_SHADER_BUFFER_SIZE
:
487 return u_pipe_screen_get_param_defaults(screen
, param
);
493 vgpu9_get_shader_param(struct pipe_screen
*screen
,
494 enum pipe_shader_type shader
,
495 enum pipe_shader_cap param
)
497 struct svga_screen
*svgascreen
= svga_screen(screen
);
498 struct svga_winsys_screen
*sws
= svgascreen
->sws
;
501 assert(!sws
->have_vgpu10
);
505 case PIPE_SHADER_FRAGMENT
:
508 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS
:
509 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS
:
510 return get_uint_cap(sws
,
511 SVGA3D_DEVCAP_MAX_FRAGMENT_SHADER_INSTRUCTIONS
,
513 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS
:
514 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS
:
516 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH
:
517 return SVGA3D_MAX_NESTING_LEVEL
;
518 case PIPE_SHADER_CAP_MAX_INPUTS
:
520 case PIPE_SHADER_CAP_MAX_OUTPUTS
:
521 return svgascreen
->max_color_buffers
;
522 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE
:
523 return 224 * sizeof(float[4]);
524 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS
:
526 case PIPE_SHADER_CAP_MAX_TEMPS
:
527 val
= get_uint_cap(sws
, SVGA3D_DEVCAP_MAX_FRAGMENT_SHADER_TEMPS
, 32);
528 return MIN2(val
, SVGA3D_TEMPREG_MAX
);
529 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR
:
531 * Although PS 3.0 has some addressing abilities it can only represent
532 * loops that can be statically determined and unrolled. Given we can
533 * only handle a subset of the cases that the state tracker already
534 * does it is better to defer loop unrolling to the state tracker.
537 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED
:
539 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED
:
541 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR
:
542 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR
:
543 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR
:
545 case PIPE_SHADER_CAP_SUBROUTINES
:
547 case PIPE_SHADER_CAP_INT64_ATOMICS
:
548 case PIPE_SHADER_CAP_INTEGERS
:
550 case PIPE_SHADER_CAP_FP16
:
552 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS
:
553 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS
:
555 case PIPE_SHADER_CAP_PREFERRED_IR
:
556 return PIPE_SHADER_IR_TGSI
;
557 case PIPE_SHADER_CAP_SUPPORTED_IRS
:
559 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED
:
560 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED
:
561 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED
:
562 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED
:
563 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE
:
564 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS
:
565 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES
:
566 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD
:
567 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS
:
568 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS
:
569 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS
:
571 case PIPE_SHADER_CAP_SCALAR_ISA
:
573 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT
:
576 /* If we get here, we failed to handle a cap above */
577 debug_printf("Unexpected fragment shader query %u\n", param
);
579 case PIPE_SHADER_VERTEX
:
582 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS
:
583 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS
:
584 return get_uint_cap(sws
, SVGA3D_DEVCAP_MAX_VERTEX_SHADER_INSTRUCTIONS
,
586 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS
:
587 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS
:
588 /* XXX: until we have vertex texture support */
590 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH
:
591 return SVGA3D_MAX_NESTING_LEVEL
;
592 case PIPE_SHADER_CAP_MAX_INPUTS
:
594 case PIPE_SHADER_CAP_MAX_OUTPUTS
:
596 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE
:
597 return 256 * sizeof(float[4]);
598 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS
:
600 case PIPE_SHADER_CAP_MAX_TEMPS
:
601 val
= get_uint_cap(sws
, SVGA3D_DEVCAP_MAX_VERTEX_SHADER_TEMPS
, 32);
602 return MIN2(val
, SVGA3D_TEMPREG_MAX
);
603 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED
:
605 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED
:
607 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR
:
608 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR
:
610 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR
:
612 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR
:
614 case PIPE_SHADER_CAP_SUBROUTINES
:
616 case PIPE_SHADER_CAP_INT64_ATOMICS
:
617 case PIPE_SHADER_CAP_INTEGERS
:
619 case PIPE_SHADER_CAP_FP16
:
621 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS
:
622 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS
:
624 case PIPE_SHADER_CAP_PREFERRED_IR
:
625 return PIPE_SHADER_IR_TGSI
;
626 case PIPE_SHADER_CAP_SUPPORTED_IRS
:
628 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED
:
629 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED
:
630 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED
:
631 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED
:
632 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE
:
633 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS
:
634 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES
:
635 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD
:
636 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS
:
637 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS
:
638 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS
:
640 case PIPE_SHADER_CAP_SCALAR_ISA
:
642 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT
:
645 /* If we get here, we failed to handle a cap above */
646 debug_printf("Unexpected vertex shader query %u\n", param
);
648 case PIPE_SHADER_GEOMETRY
:
649 case PIPE_SHADER_COMPUTE
:
650 case PIPE_SHADER_TESS_CTRL
:
651 case PIPE_SHADER_TESS_EVAL
:
652 /* no support for geometry, tess or compute shaders at this time */
655 debug_printf("Unexpected shader type (%u) query\n", shader
);
663 vgpu10_get_shader_param(struct pipe_screen
*screen
,
664 enum pipe_shader_type shader
,
665 enum pipe_shader_cap param
)
667 struct svga_screen
*svgascreen
= svga_screen(screen
);
668 struct svga_winsys_screen
*sws
= svgascreen
->sws
;
670 assert(sws
->have_vgpu10
);
671 (void) sws
; /* silence unused var warnings in non-debug builds */
673 /* Only VS, GS, FS supported */
674 if (shader
!= PIPE_SHADER_VERTEX
&&
675 shader
!= PIPE_SHADER_GEOMETRY
&&
676 shader
!= PIPE_SHADER_FRAGMENT
) {
680 /* NOTE: we do not query the device for any caps/limits at this time */
682 /* Generally the same limits for vertex, geometry and fragment shaders */
684 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS
:
685 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS
:
686 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS
:
687 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS
:
689 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH
:
691 case PIPE_SHADER_CAP_MAX_INPUTS
:
692 if (shader
== PIPE_SHADER_FRAGMENT
)
693 return VGPU10_MAX_FS_INPUTS
;
694 else if (shader
== PIPE_SHADER_GEOMETRY
)
695 return VGPU10_MAX_GS_INPUTS
;
697 return VGPU10_MAX_VS_INPUTS
;
698 case PIPE_SHADER_CAP_MAX_OUTPUTS
:
699 if (shader
== PIPE_SHADER_FRAGMENT
)
700 return VGPU10_MAX_FS_OUTPUTS
;
701 else if (shader
== PIPE_SHADER_GEOMETRY
)
702 return VGPU10_MAX_GS_OUTPUTS
;
704 return VGPU10_MAX_VS_OUTPUTS
;
705 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE
:
706 return VGPU10_MAX_CONSTANT_BUFFER_ELEMENT_COUNT
* sizeof(float[4]);
707 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS
:
708 return svgascreen
->max_const_buffers
;
709 case PIPE_SHADER_CAP_MAX_TEMPS
:
710 return VGPU10_MAX_TEMPS
;
711 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR
:
712 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR
:
713 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR
:
714 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR
:
715 return TRUE
; /* XXX verify */
716 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED
:
717 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED
:
718 case PIPE_SHADER_CAP_SUBROUTINES
:
719 case PIPE_SHADER_CAP_INTEGERS
:
721 case PIPE_SHADER_CAP_FP16
:
723 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS
:
724 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS
:
725 return SVGA3D_DX_MAX_SAMPLERS
;
726 case PIPE_SHADER_CAP_PREFERRED_IR
:
727 return PIPE_SHADER_IR_TGSI
;
728 case PIPE_SHADER_CAP_SUPPORTED_IRS
:
730 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED
:
731 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED
:
732 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED
:
733 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED
:
734 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE
:
735 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS
:
736 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES
:
737 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD
:
738 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS
:
739 case PIPE_SHADER_CAP_INT64_ATOMICS
:
740 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS
:
741 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS
:
743 case PIPE_SHADER_CAP_SCALAR_ISA
:
745 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT
:
748 debug_printf("Unexpected vgpu10 shader query %u\n", param
);
756 svga_get_shader_param(struct pipe_screen
*screen
, enum pipe_shader_type shader
,
757 enum pipe_shader_cap param
)
759 struct svga_screen
*svgascreen
= svga_screen(screen
);
760 struct svga_winsys_screen
*sws
= svgascreen
->sws
;
761 if (sws
->have_vgpu10
) {
762 return vgpu10_get_shader_param(screen
, shader
, param
);
765 return vgpu9_get_shader_param(screen
, shader
, param
);
771 svga_fence_reference(struct pipe_screen
*screen
,
772 struct pipe_fence_handle
**ptr
,
773 struct pipe_fence_handle
*fence
)
775 struct svga_winsys_screen
*sws
= svga_screen(screen
)->sws
;
776 sws
->fence_reference(sws
, ptr
, fence
);
781 svga_fence_finish(struct pipe_screen
*screen
,
782 struct pipe_context
*ctx
,
783 struct pipe_fence_handle
*fence
,
786 struct svga_winsys_screen
*sws
= svga_screen(screen
)->sws
;
789 SVGA_STATS_TIME_PUSH(sws
, SVGA_STATS_TIME_FENCEFINISH
);
792 retVal
= sws
->fence_signalled(sws
, fence
, 0) == 0;
795 SVGA_DBG(DEBUG_DMA
|DEBUG_PERF
, "%s fence_ptr %p\n",
796 __FUNCTION__
, fence
);
798 retVal
= sws
->fence_finish(sws
, fence
, timeout
, 0) == 0;
801 SVGA_STATS_TIME_POP(sws
);
808 svga_fence_get_fd(struct pipe_screen
*screen
,
809 struct pipe_fence_handle
*fence
)
811 struct svga_winsys_screen
*sws
= svga_screen(screen
)->sws
;
813 return sws
->fence_get_fd(sws
, fence
, TRUE
);
818 svga_get_driver_query_info(struct pipe_screen
*screen
,
820 struct pipe_driver_query_info
*info
)
822 #define QUERY(NAME, ENUM, UNITS) \
823 {NAME, ENUM, {0}, UNITS, PIPE_DRIVER_QUERY_RESULT_TYPE_AVERAGE, 0, 0x0}
825 static const struct pipe_driver_query_info queries
[] = {
826 /* per-frame counters */
827 QUERY("num-draw-calls", SVGA_QUERY_NUM_DRAW_CALLS
,
828 PIPE_DRIVER_QUERY_TYPE_UINT64
),
829 QUERY("num-fallbacks", SVGA_QUERY_NUM_FALLBACKS
,
830 PIPE_DRIVER_QUERY_TYPE_UINT64
),
831 QUERY("num-flushes", SVGA_QUERY_NUM_FLUSHES
,
832 PIPE_DRIVER_QUERY_TYPE_UINT64
),
833 QUERY("num-validations", SVGA_QUERY_NUM_VALIDATIONS
,
834 PIPE_DRIVER_QUERY_TYPE_UINT64
),
835 QUERY("map-buffer-time", SVGA_QUERY_MAP_BUFFER_TIME
,
836 PIPE_DRIVER_QUERY_TYPE_MICROSECONDS
),
837 QUERY("num-buffers-mapped", SVGA_QUERY_NUM_BUFFERS_MAPPED
,
838 PIPE_DRIVER_QUERY_TYPE_UINT64
),
839 QUERY("num-textures-mapped", SVGA_QUERY_NUM_TEXTURES_MAPPED
,
840 PIPE_DRIVER_QUERY_TYPE_UINT64
),
841 QUERY("num-bytes-uploaded", SVGA_QUERY_NUM_BYTES_UPLOADED
,
842 PIPE_DRIVER_QUERY_TYPE_BYTES
),
843 QUERY("command-buffer-size", SVGA_QUERY_COMMAND_BUFFER_SIZE
,
844 PIPE_DRIVER_QUERY_TYPE_BYTES
),
845 QUERY("flush-time", SVGA_QUERY_FLUSH_TIME
,
846 PIPE_DRIVER_QUERY_TYPE_MICROSECONDS
),
847 QUERY("surface-write-flushes", SVGA_QUERY_SURFACE_WRITE_FLUSHES
,
848 PIPE_DRIVER_QUERY_TYPE_UINT64
),
849 QUERY("num-readbacks", SVGA_QUERY_NUM_READBACKS
,
850 PIPE_DRIVER_QUERY_TYPE_UINT64
),
851 QUERY("num-resource-updates", SVGA_QUERY_NUM_RESOURCE_UPDATES
,
852 PIPE_DRIVER_QUERY_TYPE_UINT64
),
853 QUERY("num-buffer-uploads", SVGA_QUERY_NUM_BUFFER_UPLOADS
,
854 PIPE_DRIVER_QUERY_TYPE_UINT64
),
855 QUERY("num-const-buf-updates", SVGA_QUERY_NUM_CONST_BUF_UPDATES
,
856 PIPE_DRIVER_QUERY_TYPE_UINT64
),
857 QUERY("num-const-updates", SVGA_QUERY_NUM_CONST_UPDATES
,
858 PIPE_DRIVER_QUERY_TYPE_UINT64
),
860 /* running total counters */
861 QUERY("memory-used", SVGA_QUERY_MEMORY_USED
,
862 PIPE_DRIVER_QUERY_TYPE_BYTES
),
863 QUERY("num-shaders", SVGA_QUERY_NUM_SHADERS
,
864 PIPE_DRIVER_QUERY_TYPE_UINT64
),
865 QUERY("num-resources", SVGA_QUERY_NUM_RESOURCES
,
866 PIPE_DRIVER_QUERY_TYPE_UINT64
),
867 QUERY("num-state-objects", SVGA_QUERY_NUM_STATE_OBJECTS
,
868 PIPE_DRIVER_QUERY_TYPE_UINT64
),
869 QUERY("num-surface-views", SVGA_QUERY_NUM_SURFACE_VIEWS
,
870 PIPE_DRIVER_QUERY_TYPE_UINT64
),
871 QUERY("num-generate-mipmap", SVGA_QUERY_NUM_GENERATE_MIPMAP
,
872 PIPE_DRIVER_QUERY_TYPE_UINT64
),
873 QUERY("num-failed-allocations", SVGA_QUERY_NUM_FAILED_ALLOCATIONS
,
874 PIPE_DRIVER_QUERY_TYPE_UINT64
),
875 QUERY("num-commands-per-draw", SVGA_QUERY_NUM_COMMANDS_PER_DRAW
,
876 PIPE_DRIVER_QUERY_TYPE_FLOAT
),
881 return ARRAY_SIZE(queries
);
883 if (index
>= ARRAY_SIZE(queries
))
886 *info
= queries
[index
];
892 init_logging(struct pipe_screen
*screen
)
894 static const char *log_prefix
= "Mesa: ";
897 /* Log Version to Host */
898 util_snprintf(host_log
, sizeof(host_log
) - strlen(log_prefix
),
899 "%s%s", log_prefix
, svga_get_name(screen
));
900 svga_host_log(host_log
);
902 util_snprintf(host_log
, sizeof(host_log
) - strlen(log_prefix
),
903 "%s" PACKAGE_VERSION MESA_GIT_SHA1
, log_prefix
);
904 svga_host_log(host_log
);
906 /* If the SVGA_EXTRA_LOGGING env var is set, log the process's command
907 * line (program name and arguments).
909 if (debug_get_bool_option("SVGA_EXTRA_LOGGING", FALSE
)) {
911 if (os_get_command_line(cmdline
, sizeof(cmdline
))) {
912 util_snprintf(host_log
, sizeof(host_log
) - strlen(log_prefix
),
913 "%s%s", log_prefix
, cmdline
);
914 svga_host_log(host_log
);
921 svga_destroy_screen( struct pipe_screen
*screen
)
923 struct svga_screen
*svgascreen
= svga_screen(screen
);
925 svga_screen_cache_cleanup(svgascreen
);
927 mtx_destroy(&svgascreen
->swc_mutex
);
928 mtx_destroy(&svgascreen
->tex_mutex
);
930 svgascreen
->sws
->destroy(svgascreen
->sws
);
937 * Create a new svga_screen object
940 svga_screen_create(struct svga_winsys_screen
*sws
)
942 struct svga_screen
*svgascreen
;
943 struct pipe_screen
*screen
;
946 SVGA_DEBUG
= debug_get_flags_option("SVGA_DEBUG", svga_debug_flags
, 0 );
949 svgascreen
= CALLOC_STRUCT(svga_screen
);
953 svgascreen
->debug
.force_level_surface_view
=
954 debug_get_bool_option("SVGA_FORCE_LEVEL_SURFACE_VIEW", FALSE
);
955 svgascreen
->debug
.force_surface_view
=
956 debug_get_bool_option("SVGA_FORCE_SURFACE_VIEW", FALSE
);
957 svgascreen
->debug
.force_sampler_view
=
958 debug_get_bool_option("SVGA_FORCE_SAMPLER_VIEW", FALSE
);
959 svgascreen
->debug
.no_surface_view
=
960 debug_get_bool_option("SVGA_NO_SURFACE_VIEW", FALSE
);
961 svgascreen
->debug
.no_sampler_view
=
962 debug_get_bool_option("SVGA_NO_SAMPLER_VIEW", FALSE
);
963 svgascreen
->debug
.no_cache_index_buffers
=
964 debug_get_bool_option("SVGA_NO_CACHE_INDEX_BUFFERS", FALSE
);
966 screen
= &svgascreen
->screen
;
968 screen
->destroy
= svga_destroy_screen
;
969 screen
->get_name
= svga_get_name
;
970 screen
->get_vendor
= svga_get_vendor
;
971 screen
->get_device_vendor
= svga_get_vendor
; // TODO actual device vendor
972 screen
->get_param
= svga_get_param
;
973 screen
->get_shader_param
= svga_get_shader_param
;
974 screen
->get_paramf
= svga_get_paramf
;
975 screen
->get_timestamp
= NULL
;
976 screen
->is_format_supported
= svga_is_format_supported
;
977 screen
->context_create
= svga_context_create
;
978 screen
->fence_reference
= svga_fence_reference
;
979 screen
->fence_finish
= svga_fence_finish
;
980 screen
->fence_get_fd
= svga_fence_get_fd
;
982 screen
->get_driver_query_info
= svga_get_driver_query_info
;
983 svgascreen
->sws
= sws
;
985 svga_init_screen_resource_functions(svgascreen
);
987 if (sws
->get_hw_version
) {
988 svgascreen
->hw_version
= sws
->get_hw_version(sws
);
990 svgascreen
->hw_version
= SVGA3D_HWVERSION_WS65_B1
;
993 if (svgascreen
->hw_version
< SVGA3D_HWVERSION_WS8_B1
) {
994 /* too old for 3D acceleration */
995 debug_printf("Hardware version 0x%x is too old for accerated 3D\n",
996 svgascreen
->hw_version
);
1001 * The D16, D24X8, and D24S8 formats always do an implicit shadow compare
1002 * when sampled from, where as the DF16, DF24, and D24S8_INT do not. So
1003 * we prefer the later when available.
1005 * This mimics hardware vendors extensions for D3D depth sampling. See also
1006 * http://aras-p.info/texts/D3D9GPUHacks.html
1010 boolean has_df16
, has_df24
, has_d24s8_int
;
1011 SVGA3dSurfaceFormatCaps caps
;
1012 SVGA3dSurfaceFormatCaps mask
;
1017 svgascreen
->depth
.z16
= SVGA3D_Z_D16
;
1018 svgascreen
->depth
.x8z24
= SVGA3D_Z_D24X8
;
1019 svgascreen
->depth
.s8z24
= SVGA3D_Z_D24S8
;
1021 svga_get_format_cap(svgascreen
, SVGA3D_Z_DF16
, &caps
);
1022 has_df16
= (caps
.value
& mask
.value
) == mask
.value
;
1024 svga_get_format_cap(svgascreen
, SVGA3D_Z_DF24
, &caps
);
1025 has_df24
= (caps
.value
& mask
.value
) == mask
.value
;
1027 svga_get_format_cap(svgascreen
, SVGA3D_Z_D24S8_INT
, &caps
);
1028 has_d24s8_int
= (caps
.value
& mask
.value
) == mask
.value
;
1030 /* XXX: We might want some other logic here.
1031 * Like if we only have d24s8_int we should
1032 * emulate the other formats with that.
1035 svgascreen
->depth
.z16
= SVGA3D_Z_DF16
;
1038 svgascreen
->depth
.x8z24
= SVGA3D_Z_DF24
;
1040 if (has_d24s8_int
) {
1041 svgascreen
->depth
.s8z24
= SVGA3D_Z_D24S8_INT
;
1045 /* Query device caps
1047 if (sws
->have_vgpu10
) {
1048 svgascreen
->haveProvokingVertex
1049 = get_bool_cap(sws
, SVGA3D_DEVCAP_DX_PROVOKING_VERTEX
, FALSE
);
1050 svgascreen
->haveLineSmooth
= TRUE
;
1051 svgascreen
->maxPointSize
= 80.0F
;
1052 svgascreen
->max_color_buffers
= SVGA3D_DX_MAX_RENDER_TARGETS
;
1054 /* Maximum number of constant buffers */
1055 svgascreen
->max_const_buffers
=
1056 get_uint_cap(sws
, SVGA3D_DEVCAP_DX_MAX_CONSTANT_BUFFERS
, 1);
1057 assert(svgascreen
->max_const_buffers
<= SVGA_MAX_CONST_BUFS
);
1061 unsigned vs_ver
= get_uint_cap(sws
, SVGA3D_DEVCAP_VERTEX_SHADER_VERSION
,
1062 SVGA3DVSVERSION_NONE
);
1063 unsigned fs_ver
= get_uint_cap(sws
, SVGA3D_DEVCAP_FRAGMENT_SHADER_VERSION
,
1064 SVGA3DPSVERSION_NONE
);
1066 /* we require Shader model 3.0 or later */
1067 if (fs_ver
< SVGA3DPSVERSION_30
|| vs_ver
< SVGA3DVSVERSION_30
) {
1071 svgascreen
->haveProvokingVertex
= FALSE
;
1073 svgascreen
->haveLineSmooth
=
1074 get_bool_cap(sws
, SVGA3D_DEVCAP_LINE_AA
, FALSE
);
1076 svgascreen
->maxPointSize
=
1077 get_float_cap(sws
, SVGA3D_DEVCAP_MAX_POINT_SIZE
, 1.0f
);
1078 /* Keep this to a reasonable size to avoid failures in conform/pntaa.c */
1079 svgascreen
->maxPointSize
= MIN2(svgascreen
->maxPointSize
, 80.0f
);
1081 /* The SVGA3D device always supports 4 targets at this time, regardless
1082 * of what querying SVGA3D_DEVCAP_MAX_RENDER_TARGETS might return.
1084 svgascreen
->max_color_buffers
= 4;
1086 /* Only support one constant buffer
1088 svgascreen
->max_const_buffers
= 1;
1090 /* No multisampling */
1091 svgascreen
->ms_samples
= 0;
1094 /* common VGPU9 / VGPU10 caps */
1095 svgascreen
->haveLineStipple
=
1096 get_bool_cap(sws
, SVGA3D_DEVCAP_LINE_STIPPLE
, FALSE
);
1098 svgascreen
->maxLineWidth
=
1099 MAX2(1.0, get_float_cap(sws
, SVGA3D_DEVCAP_MAX_LINE_WIDTH
, 1.0f
));
1101 svgascreen
->maxLineWidthAA
=
1102 MAX2(1.0, get_float_cap(sws
, SVGA3D_DEVCAP_MAX_AA_LINE_WIDTH
, 1.0f
));
1105 debug_printf("svga: haveProvokingVertex %u\n",
1106 svgascreen
->haveProvokingVertex
);
1107 debug_printf("svga: haveLineStip %u "
1108 "haveLineSmooth %u maxLineWidth %.2f maxLineWidthAA %.2f\n",
1109 svgascreen
->haveLineStipple
, svgascreen
->haveLineSmooth
,
1110 svgascreen
->maxLineWidth
, svgascreen
->maxLineWidthAA
);
1111 debug_printf("svga: maxPointSize %g\n", svgascreen
->maxPointSize
);
1112 debug_printf("svga: msaa samples mask: 0x%x\n", svgascreen
->ms_samples
);
1115 (void) mtx_init(&svgascreen
->tex_mutex
, mtx_plain
);
1116 (void) mtx_init(&svgascreen
->swc_mutex
, mtx_recursive
);
1118 svga_screen_cache_init(svgascreen
);
1120 init_logging(screen
);
1130 struct svga_winsys_screen
*
1131 svga_winsys_screen(struct pipe_screen
*screen
)
1133 return svga_screen(screen
)->sws
;
1138 struct svga_screen
*
1139 svga_screen(struct pipe_screen
*screen
)
1142 assert(screen
->destroy
== svga_destroy_screen
);
1143 return (struct svga_screen
*)screen
;