2a640b1c87d955d693f06afb4062a18a65b29573
[mesa.git] / src / gallium / drivers / vc4 / vc4_screen.c
1 /*
2 * Copyright © 2014 Broadcom
3 * Copyright (C) 2012 Rob Clark <robclark@freedesktop.org>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 */
24
25 #include "os/os_misc.h"
26 #include "pipe/p_defines.h"
27 #include "pipe/p_screen.h"
28 #include "pipe/p_state.h"
29
30 #include "util/u_debug.h"
31 #include "util/u_memory.h"
32 #include "util/u_format.h"
33 #include "util/u_hash_table.h"
34 #include "util/ralloc.h"
35
36 #include <xf86drm.h>
37 #include "vc4_drm.h"
38 #include "vc4_screen.h"
39 #include "vc4_context.h"
40 #include "vc4_resource.h"
41
42 static const struct debug_named_value debug_options[] = {
43 { "cl", VC4_DEBUG_CL,
44 "Dump command list during creation" },
45 { "qpu", VC4_DEBUG_QPU,
46 "Dump generated QPU instructions" },
47 { "qir", VC4_DEBUG_QIR,
48 "Dump QPU IR during program compile" },
49 { "nir", VC4_DEBUG_NIR,
50 "Dump NIR during program compile" },
51 { "tgsi", VC4_DEBUG_TGSI,
52 "Dump TGSI during program compile" },
53 { "shaderdb", VC4_DEBUG_SHADERDB,
54 "Dump program compile information for shader-db analysis" },
55 { "perf", VC4_DEBUG_PERF,
56 "Print during performance-related events" },
57 { "norast", VC4_DEBUG_NORAST,
58 "Skip actual hardware execution of commands" },
59 { "always_flush", VC4_DEBUG_ALWAYS_FLUSH,
60 "Flush after each draw call" },
61 { "always_sync", VC4_DEBUG_ALWAYS_SYNC,
62 "Wait for finish after each flush" },
63 #if USE_VC4_SIMULATOR
64 { "dump", VC4_DEBUG_DUMP,
65 "Write a GPU command stream trace file" },
66 #endif
67 { NULL }
68 };
69
70 DEBUG_GET_ONCE_FLAGS_OPTION(vc4_debug, "VC4_DEBUG", debug_options, 0)
71 uint32_t vc4_debug;
72
73 static const char *
74 vc4_screen_get_name(struct pipe_screen *pscreen)
75 {
76 struct vc4_screen *screen = vc4_screen(pscreen);
77
78 if (!screen->name) {
79 screen->name = ralloc_asprintf(screen,
80 "VC4 V3D %d.%d",
81 screen->v3d_ver / 10,
82 screen->v3d_ver % 10);
83 }
84
85 return screen->name;
86 }
87
88 static const char *
89 vc4_screen_get_vendor(struct pipe_screen *pscreen)
90 {
91 return "Broadcom";
92 }
93
94 static void
95 vc4_screen_destroy(struct pipe_screen *pscreen)
96 {
97 struct vc4_screen *screen = vc4_screen(pscreen);
98
99 util_hash_table_destroy(screen->bo_handles);
100 vc4_bufmgr_destroy(pscreen);
101 slab_destroy_parent(&screen->transfer_pool);
102
103 #if USE_VC4_SIMULATOR
104 vc4_simulator_destroy(screen);
105 #endif
106
107 close(screen->fd);
108 ralloc_free(pscreen);
109 }
110
111 static int
112 vc4_screen_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
113 {
114 switch (param) {
115 /* Supported features (boolean caps). */
116 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
117 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
118 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
119 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
120 case PIPE_CAP_NPOT_TEXTURES:
121 case PIPE_CAP_SHAREABLE_SHADERS:
122 case PIPE_CAP_USER_CONSTANT_BUFFERS:
123 case PIPE_CAP_TEXTURE_SHADOW_MAP:
124 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
125 case PIPE_CAP_TWO_SIDED_STENCIL:
126 case PIPE_CAP_USER_INDEX_BUFFERS:
127 case PIPE_CAP_TEXTURE_MULTISAMPLE:
128 case PIPE_CAP_TEXTURE_SWIZZLE:
129 return 1;
130
131 /* lying for GL 2.0 */
132 case PIPE_CAP_OCCLUSION_QUERY:
133 case PIPE_CAP_POINT_SPRITE:
134 return 1;
135
136 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
137 return 256;
138
139 case PIPE_CAP_GLSL_FEATURE_LEVEL:
140 return 120;
141
142 case PIPE_CAP_MAX_VIEWPORTS:
143 return 1;
144
145 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
146 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
147 return 1;
148
149 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
150 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
151 return 1;
152
153 /* Unsupported features. */
154 case PIPE_CAP_ANISOTROPIC_FILTER:
155 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
156 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
157 case PIPE_CAP_CUBE_MAP_ARRAY:
158 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
159 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
160 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
161 case PIPE_CAP_SEAMLESS_CUBE_MAP:
162 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
163 case PIPE_CAP_TGSI_INSTANCEID:
164 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
165 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
166 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
167 case PIPE_CAP_COMPUTE:
168 case PIPE_CAP_START_INSTANCE:
169 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
170 case PIPE_CAP_SHADER_STENCIL_EXPORT:
171 case PIPE_CAP_TGSI_TEXCOORD:
172 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
173 case PIPE_CAP_CONDITIONAL_RENDER:
174 case PIPE_CAP_PRIMITIVE_RESTART:
175 case PIPE_CAP_TEXTURE_BARRIER:
176 case PIPE_CAP_SM3:
177 case PIPE_CAP_INDEP_BLEND_ENABLE:
178 case PIPE_CAP_INDEP_BLEND_FUNC:
179 case PIPE_CAP_DEPTH_CLIP_DISABLE:
180 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
181 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
182 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
183 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
184 case PIPE_CAP_USER_VERTEX_BUFFERS:
185 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
186 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
187 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
188 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
189 case PIPE_CAP_TEXTURE_GATHER_SM5:
190 case PIPE_CAP_FAKE_SW_MSAA:
191 case PIPE_CAP_TEXTURE_QUERY_LOD:
192 case PIPE_CAP_SAMPLE_SHADING:
193 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
194 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
195 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
196 case PIPE_CAP_MAX_TEXEL_OFFSET:
197 case PIPE_CAP_MAX_VERTEX_STREAMS:
198 case PIPE_CAP_DRAW_INDIRECT:
199 case PIPE_CAP_MULTI_DRAW_INDIRECT:
200 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
201 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
202 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
203 case PIPE_CAP_SAMPLER_VIEW_TARGET:
204 case PIPE_CAP_CLIP_HALFZ:
205 case PIPE_CAP_VERTEXID_NOBASE:
206 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
207 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
208 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
209 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
210 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
211 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
212 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
213 case PIPE_CAP_DEPTH_BOUNDS_TEST:
214 case PIPE_CAP_TGSI_TXQS:
215 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
216 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
217 case PIPE_CAP_CLEAR_TEXTURE:
218 case PIPE_CAP_DRAW_PARAMETERS:
219 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
220 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
221 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
222 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
223 case PIPE_CAP_INVALIDATE_BUFFER:
224 case PIPE_CAP_GENERATE_MIPMAP:
225 case PIPE_CAP_STRING_MARKER:
226 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
227 case PIPE_CAP_QUERY_BUFFER_OBJECT:
228 case PIPE_CAP_QUERY_MEMORY_INFO:
229 case PIPE_CAP_PCI_GROUP:
230 case PIPE_CAP_PCI_BUS:
231 case PIPE_CAP_PCI_DEVICE:
232 case PIPE_CAP_PCI_FUNCTION:
233 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
234 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
235 case PIPE_CAP_CULL_DISTANCE:
236 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
237 case PIPE_CAP_TGSI_VOTE:
238 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
239 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
240 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
241 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
242 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
243 case PIPE_CAP_NATIVE_FENCE_FD:
244 return 0;
245
246 /* Stream output. */
247 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
248 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
249 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
250 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
251 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
252 return 0;
253
254 /* Geometry shader output, unsupported. */
255 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
256 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
257 return 0;
258
259 /* Texturing. */
260 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
261 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
262 return VC4_MAX_MIP_LEVELS;
263 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
264 /* Note: Not supported in hardware, just faking it. */
265 return 5;
266 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
267 return 0;
268
269 /* Render targets. */
270 case PIPE_CAP_MAX_RENDER_TARGETS:
271 return 1;
272
273 /* Queries. */
274 case PIPE_CAP_QUERY_TIME_ELAPSED:
275 case PIPE_CAP_QUERY_TIMESTAMP:
276 return 0;
277
278 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
279 case PIPE_CAP_MIN_TEXEL_OFFSET:
280 return 0;
281
282 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
283 return 2048;
284
285 case PIPE_CAP_ENDIANNESS:
286 return PIPE_ENDIAN_LITTLE;
287
288 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
289 return 64;
290
291 case PIPE_CAP_VENDOR_ID:
292 return 0x14E4;
293 case PIPE_CAP_DEVICE_ID:
294 return 0xFFFFFFFF;
295 case PIPE_CAP_ACCELERATED:
296 return 1;
297 case PIPE_CAP_VIDEO_MEMORY: {
298 uint64_t system_memory;
299
300 if (!os_get_total_physical_memory(&system_memory))
301 return 0;
302
303 return (int)(system_memory >> 20);
304 }
305 case PIPE_CAP_UMA:
306 return 1;
307
308 default:
309 fprintf(stderr, "unknown param %d\n", param);
310 return 0;
311 }
312 }
313
314 static float
315 vc4_screen_get_paramf(struct pipe_screen *pscreen, enum pipe_capf param)
316 {
317 switch (param) {
318 case PIPE_CAPF_MAX_LINE_WIDTH:
319 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
320 return 32;
321
322 case PIPE_CAPF_MAX_POINT_WIDTH:
323 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
324 return 512.0f;
325
326 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
327 return 0.0f;
328 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
329 return 0.0f;
330 case PIPE_CAPF_GUARD_BAND_LEFT:
331 case PIPE_CAPF_GUARD_BAND_TOP:
332 case PIPE_CAPF_GUARD_BAND_RIGHT:
333 case PIPE_CAPF_GUARD_BAND_BOTTOM:
334 return 0.0f;
335 default:
336 fprintf(stderr, "unknown paramf %d\n", param);
337 return 0;
338 }
339 }
340
341 static int
342 vc4_screen_get_shader_param(struct pipe_screen *pscreen, unsigned shader,
343 enum pipe_shader_cap param)
344 {
345 if (shader != PIPE_SHADER_VERTEX &&
346 shader != PIPE_SHADER_FRAGMENT) {
347 return 0;
348 }
349
350 /* this is probably not totally correct.. but it's a start: */
351 switch (param) {
352 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
353 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
354 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
355 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
356 return 16384;
357
358 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
359 return vc4_screen(pscreen)->has_control_flow;
360
361 case PIPE_SHADER_CAP_MAX_INPUTS:
362 if (shader == PIPE_SHADER_FRAGMENT)
363 return 8;
364 else
365 return 16;
366 case PIPE_SHADER_CAP_MAX_OUTPUTS:
367 return shader == PIPE_SHADER_FRAGMENT ? 1 : 8;
368 case PIPE_SHADER_CAP_MAX_TEMPS:
369 return 256; /* GL_MAX_PROGRAM_TEMPORARIES_ARB */
370 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
371 return 16 * 1024 * sizeof(float);
372 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
373 return 1;
374 case PIPE_SHADER_CAP_MAX_PREDS:
375 return 0; /* nothing uses this */
376 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
377 return 0;
378 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
379 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
380 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
381 return 0;
382 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
383 return 1;
384 case PIPE_SHADER_CAP_SUBROUTINES:
385 return 0;
386 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
387 return 0;
388 case PIPE_SHADER_CAP_INTEGERS:
389 return 1;
390 case PIPE_SHADER_CAP_DOUBLES:
391 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
392 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
393 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
394 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
395 return 0;
396 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
397 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
398 return VC4_MAX_TEXTURE_SAMPLERS;
399 case PIPE_SHADER_CAP_PREFERRED_IR:
400 return PIPE_SHADER_IR_NIR;
401 case PIPE_SHADER_CAP_SUPPORTED_IRS:
402 return 0;
403 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
404 return 32;
405 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
406 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
407 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
408 return 0;
409 default:
410 fprintf(stderr, "unknown shader param %d\n", param);
411 return 0;
412 }
413 return 0;
414 }
415
416 static boolean
417 vc4_screen_is_format_supported(struct pipe_screen *pscreen,
418 enum pipe_format format,
419 enum pipe_texture_target target,
420 unsigned sample_count,
421 unsigned usage)
422 {
423 struct vc4_screen *screen = vc4_screen(pscreen);
424 unsigned retval = 0;
425
426 if (sample_count > 1 && sample_count != VC4_MAX_SAMPLES)
427 return FALSE;
428
429 if ((target >= PIPE_MAX_TEXTURE_TYPES) ||
430 !util_format_is_supported(format, usage)) {
431 return FALSE;
432 }
433
434 if (usage & PIPE_BIND_VERTEX_BUFFER) {
435 switch (format) {
436 case PIPE_FORMAT_R32G32B32A32_FLOAT:
437 case PIPE_FORMAT_R32G32B32_FLOAT:
438 case PIPE_FORMAT_R32G32_FLOAT:
439 case PIPE_FORMAT_R32_FLOAT:
440 case PIPE_FORMAT_R32G32B32A32_SNORM:
441 case PIPE_FORMAT_R32G32B32_SNORM:
442 case PIPE_FORMAT_R32G32_SNORM:
443 case PIPE_FORMAT_R32_SNORM:
444 case PIPE_FORMAT_R32G32B32A32_SSCALED:
445 case PIPE_FORMAT_R32G32B32_SSCALED:
446 case PIPE_FORMAT_R32G32_SSCALED:
447 case PIPE_FORMAT_R32_SSCALED:
448 case PIPE_FORMAT_R16G16B16A16_UNORM:
449 case PIPE_FORMAT_R16G16B16_UNORM:
450 case PIPE_FORMAT_R16G16_UNORM:
451 case PIPE_FORMAT_R16_UNORM:
452 case PIPE_FORMAT_R16G16B16A16_SNORM:
453 case PIPE_FORMAT_R16G16B16_SNORM:
454 case PIPE_FORMAT_R16G16_SNORM:
455 case PIPE_FORMAT_R16_SNORM:
456 case PIPE_FORMAT_R16G16B16A16_USCALED:
457 case PIPE_FORMAT_R16G16B16_USCALED:
458 case PIPE_FORMAT_R16G16_USCALED:
459 case PIPE_FORMAT_R16_USCALED:
460 case PIPE_FORMAT_R16G16B16A16_SSCALED:
461 case PIPE_FORMAT_R16G16B16_SSCALED:
462 case PIPE_FORMAT_R16G16_SSCALED:
463 case PIPE_FORMAT_R16_SSCALED:
464 case PIPE_FORMAT_R8G8B8A8_UNORM:
465 case PIPE_FORMAT_R8G8B8_UNORM:
466 case PIPE_FORMAT_R8G8_UNORM:
467 case PIPE_FORMAT_R8_UNORM:
468 case PIPE_FORMAT_R8G8B8A8_SNORM:
469 case PIPE_FORMAT_R8G8B8_SNORM:
470 case PIPE_FORMAT_R8G8_SNORM:
471 case PIPE_FORMAT_R8_SNORM:
472 case PIPE_FORMAT_R8G8B8A8_USCALED:
473 case PIPE_FORMAT_R8G8B8_USCALED:
474 case PIPE_FORMAT_R8G8_USCALED:
475 case PIPE_FORMAT_R8_USCALED:
476 case PIPE_FORMAT_R8G8B8A8_SSCALED:
477 case PIPE_FORMAT_R8G8B8_SSCALED:
478 case PIPE_FORMAT_R8G8_SSCALED:
479 case PIPE_FORMAT_R8_SSCALED:
480 retval |= PIPE_BIND_VERTEX_BUFFER;
481 break;
482 default:
483 break;
484 }
485 }
486
487 if ((usage & PIPE_BIND_RENDER_TARGET) &&
488 vc4_rt_format_supported(format)) {
489 retval |= PIPE_BIND_RENDER_TARGET;
490 }
491
492 if ((usage & PIPE_BIND_SAMPLER_VIEW) &&
493 vc4_tex_format_supported(format) &&
494 (format != PIPE_FORMAT_ETC1_RGB8 || screen->has_etc1)) {
495 retval |= PIPE_BIND_SAMPLER_VIEW;
496 }
497
498 if ((usage & PIPE_BIND_DEPTH_STENCIL) &&
499 (format == PIPE_FORMAT_S8_UINT_Z24_UNORM ||
500 format == PIPE_FORMAT_X8Z24_UNORM)) {
501 retval |= PIPE_BIND_DEPTH_STENCIL;
502 }
503
504 if ((usage & PIPE_BIND_INDEX_BUFFER) &&
505 (format == PIPE_FORMAT_I8_UINT ||
506 format == PIPE_FORMAT_I16_UINT)) {
507 retval |= PIPE_BIND_INDEX_BUFFER;
508 }
509
510 #if 0
511 if (retval != usage) {
512 fprintf(stderr,
513 "not supported: format=%s, target=%d, sample_count=%d, "
514 "usage=0x%x, retval=0x%x\n", util_format_name(format),
515 target, sample_count, usage, retval);
516 }
517 #endif
518
519 return retval == usage;
520 }
521
522 #define PTR_TO_UINT(x) ((unsigned)((intptr_t)(x)))
523
524 static unsigned handle_hash(void *key)
525 {
526 return PTR_TO_UINT(key);
527 }
528
529 static int handle_compare(void *key1, void *key2)
530 {
531 return PTR_TO_UINT(key1) != PTR_TO_UINT(key2);
532 }
533
534 static bool
535 vc4_has_feature(struct vc4_screen *screen, uint32_t feature)
536 {
537 struct drm_vc4_get_param p = {
538 .param = feature,
539 };
540 int ret = vc4_ioctl(screen->fd, DRM_IOCTL_VC4_GET_PARAM, &p);
541
542 if (ret != 0)
543 return false;
544
545 return p.value;
546 }
547
548 static bool
549 vc4_get_chip_info(struct vc4_screen *screen)
550 {
551 struct drm_vc4_get_param ident0 = {
552 .param = DRM_VC4_PARAM_V3D_IDENT0,
553 };
554 struct drm_vc4_get_param ident1 = {
555 .param = DRM_VC4_PARAM_V3D_IDENT1,
556 };
557 int ret;
558
559 ret = vc4_ioctl(screen->fd, DRM_IOCTL_VC4_GET_PARAM, &ident0);
560 if (ret != 0) {
561 if (errno == EINVAL) {
562 /* Backwards compatibility with 2835 kernels which
563 * only do V3D 2.1.
564 */
565 screen->v3d_ver = 21;
566 return true;
567 } else {
568 fprintf(stderr, "Couldn't get V3D IDENT0: %s\n",
569 strerror(errno));
570 return false;
571 }
572 }
573 ret = vc4_ioctl(screen->fd, DRM_IOCTL_VC4_GET_PARAM, &ident1);
574 if (ret != 0) {
575 fprintf(stderr, "Couldn't get V3D IDENT1: %s\n",
576 strerror(errno));
577 return false;
578 }
579
580 uint32_t major = (ident0.value >> 24) & 0xff;
581 uint32_t minor = (ident1.value >> 0) & 0xf;
582 screen->v3d_ver = major * 10 + minor;
583
584 if (screen->v3d_ver != 21) {
585 fprintf(stderr,
586 "V3D %d.%d not supported by this version of Mesa.\n",
587 screen->v3d_ver / 10,
588 screen->v3d_ver % 10);
589 return false;
590 }
591
592 return true;
593 }
594
595 struct pipe_screen *
596 vc4_screen_create(int fd)
597 {
598 struct vc4_screen *screen = rzalloc(NULL, struct vc4_screen);
599 struct pipe_screen *pscreen;
600
601 pscreen = &screen->base;
602
603 pscreen->destroy = vc4_screen_destroy;
604 pscreen->get_param = vc4_screen_get_param;
605 pscreen->get_paramf = vc4_screen_get_paramf;
606 pscreen->get_shader_param = vc4_screen_get_shader_param;
607 pscreen->context_create = vc4_context_create;
608 pscreen->is_format_supported = vc4_screen_is_format_supported;
609
610 screen->fd = fd;
611 list_inithead(&screen->bo_cache.time_list);
612 pipe_mutex_init(screen->bo_handles_mutex);
613 screen->bo_handles = util_hash_table_create(handle_hash, handle_compare);
614
615 screen->has_control_flow =
616 vc4_has_feature(screen, DRM_VC4_PARAM_SUPPORTS_BRANCHES);
617 screen->has_etc1 =
618 vc4_has_feature(screen, DRM_VC4_PARAM_SUPPORTS_ETC1);
619 screen->has_threaded_fs =
620 vc4_has_feature(screen, DRM_VC4_PARAM_SUPPORTS_THREADED_FS);
621
622 if (!vc4_get_chip_info(screen))
623 goto fail;
624
625 slab_create_parent(&screen->transfer_pool, sizeof(struct vc4_transfer), 16);
626
627 vc4_fence_init(screen);
628
629 vc4_debug = debug_get_option_vc4_debug();
630 if (vc4_debug & VC4_DEBUG_SHADERDB)
631 vc4_debug |= VC4_DEBUG_NORAST;
632
633 #if USE_VC4_SIMULATOR
634 vc4_simulator_init(screen);
635 #endif
636
637 vc4_resource_screen_init(pscreen);
638
639 pscreen->get_name = vc4_screen_get_name;
640 pscreen->get_vendor = vc4_screen_get_vendor;
641 pscreen->get_device_vendor = vc4_screen_get_vendor;
642 pscreen->get_compiler_options = vc4_screen_get_compiler_options;
643
644 return pscreen;
645
646 fail:
647 close(fd);
648 ralloc_free(pscreen);
649 return NULL;
650 }
651
652 boolean
653 vc4_screen_bo_get_handle(struct pipe_screen *pscreen,
654 struct vc4_bo *bo,
655 unsigned stride,
656 struct winsys_handle *whandle)
657 {
658 whandle->stride = stride;
659
660 /* If we're passing some reference to our BO out to some other part of
661 * the system, then we can't do any optimizations about only us being
662 * the ones seeing it (like BO caching or shadow update avoidance).
663 */
664 bo->private = false;
665
666 switch (whandle->type) {
667 case DRM_API_HANDLE_TYPE_SHARED:
668 return vc4_bo_flink(bo, &whandle->handle);
669 case DRM_API_HANDLE_TYPE_KMS:
670 whandle->handle = bo->handle;
671 return TRUE;
672 case DRM_API_HANDLE_TYPE_FD:
673 whandle->handle = vc4_bo_get_dmabuf(bo);
674 return whandle->handle != -1;
675 }
676
677 return FALSE;
678 }
679
680 struct vc4_bo *
681 vc4_screen_bo_from_handle(struct pipe_screen *pscreen,
682 struct winsys_handle *whandle)
683 {
684 struct vc4_screen *screen = vc4_screen(pscreen);
685
686 if (whandle->offset != 0) {
687 fprintf(stderr,
688 "Attempt to import unsupported winsys offset %u\n",
689 whandle->offset);
690 return NULL;
691 }
692
693 switch (whandle->type) {
694 case DRM_API_HANDLE_TYPE_SHARED:
695 return vc4_bo_open_name(screen, whandle->handle, whandle->stride);
696 case DRM_API_HANDLE_TYPE_FD:
697 return vc4_bo_open_dmabuf(screen, whandle->handle, whandle->stride);
698 default:
699 fprintf(stderr,
700 "Attempt to import unsupported handle type %d\n",
701 whandle->type);
702 return NULL;
703 }
704 }