amd,radeonsi: rename radeon_winsys_cs -> radeon_cmdbuf
[mesa.git] / src / gallium / winsys / amdgpu / drm / amdgpu_bo.c
1 /*
2 * Copyright © 2011 Marek Olšák <maraeo@gmail.com>
3 * Copyright © 2015 Advanced Micro Devices, Inc.
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining
7 * a copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
15 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
16 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
17 * NON-INFRINGEMENT. IN NO EVENT SHALL THE COPYRIGHT HOLDERS, AUTHORS
18 * AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * The above copyright notice and this permission notice (including the
24 * next paragraph) shall be included in all copies or substantial portions
25 * of the Software.
26 */
27
28 #include "amdgpu_cs.h"
29
30 #include "util/os_time.h"
31 #include "state_tracker/drm_driver.h"
32 #include <amdgpu_drm.h>
33 #include <xf86drm.h>
34 #include <stdio.h>
35 #include <inttypes.h>
36
37 #ifndef AMDGPU_GEM_CREATE_VM_ALWAYS_VALID
38 #define AMDGPU_GEM_CREATE_VM_ALWAYS_VALID (1 << 6)
39 #endif
40
41 #ifndef AMDGPU_VA_RANGE_HIGH
42 #define AMDGPU_VA_RANGE_HIGH 0x2
43 #endif
44
45 /* Set to 1 for verbose output showing committed sparse buffer ranges. */
46 #define DEBUG_SPARSE_COMMITS 0
47
48 struct amdgpu_sparse_backing_chunk {
49 uint32_t begin, end;
50 };
51
52 static struct pb_buffer *
53 amdgpu_bo_create(struct radeon_winsys *rws,
54 uint64_t size,
55 unsigned alignment,
56 enum radeon_bo_domain domain,
57 enum radeon_bo_flag flags);
58
59 static bool amdgpu_bo_wait(struct pb_buffer *_buf, uint64_t timeout,
60 enum radeon_bo_usage usage)
61 {
62 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(_buf);
63 struct amdgpu_winsys *ws = bo->ws;
64 int64_t abs_timeout;
65
66 if (timeout == 0) {
67 if (p_atomic_read(&bo->num_active_ioctls))
68 return false;
69
70 } else {
71 abs_timeout = os_time_get_absolute_timeout(timeout);
72
73 /* Wait if any ioctl is being submitted with this buffer. */
74 if (!os_wait_until_zero_abs_timeout(&bo->num_active_ioctls, abs_timeout))
75 return false;
76 }
77
78 if (bo->is_shared) {
79 /* We can't use user fences for shared buffers, because user fences
80 * are local to this process only. If we want to wait for all buffer
81 * uses in all processes, we have to use amdgpu_bo_wait_for_idle.
82 */
83 bool buffer_busy = true;
84 int r;
85
86 r = amdgpu_bo_wait_for_idle(bo->bo, timeout, &buffer_busy);
87 if (r)
88 fprintf(stderr, "%s: amdgpu_bo_wait_for_idle failed %i\n", __func__,
89 r);
90 return !buffer_busy;
91 }
92
93 if (timeout == 0) {
94 unsigned idle_fences;
95 bool buffer_idle;
96
97 simple_mtx_lock(&ws->bo_fence_lock);
98
99 for (idle_fences = 0; idle_fences < bo->num_fences; ++idle_fences) {
100 if (!amdgpu_fence_wait(bo->fences[idle_fences], 0, false))
101 break;
102 }
103
104 /* Release the idle fences to avoid checking them again later. */
105 for (unsigned i = 0; i < idle_fences; ++i)
106 amdgpu_fence_reference(&bo->fences[i], NULL);
107
108 memmove(&bo->fences[0], &bo->fences[idle_fences],
109 (bo->num_fences - idle_fences) * sizeof(*bo->fences));
110 bo->num_fences -= idle_fences;
111
112 buffer_idle = !bo->num_fences;
113 simple_mtx_unlock(&ws->bo_fence_lock);
114
115 return buffer_idle;
116 } else {
117 bool buffer_idle = true;
118
119 simple_mtx_lock(&ws->bo_fence_lock);
120 while (bo->num_fences && buffer_idle) {
121 struct pipe_fence_handle *fence = NULL;
122 bool fence_idle = false;
123
124 amdgpu_fence_reference(&fence, bo->fences[0]);
125
126 /* Wait for the fence. */
127 simple_mtx_unlock(&ws->bo_fence_lock);
128 if (amdgpu_fence_wait(fence, abs_timeout, true))
129 fence_idle = true;
130 else
131 buffer_idle = false;
132 simple_mtx_lock(&ws->bo_fence_lock);
133
134 /* Release an idle fence to avoid checking it again later, keeping in
135 * mind that the fence array may have been modified by other threads.
136 */
137 if (fence_idle && bo->num_fences && bo->fences[0] == fence) {
138 amdgpu_fence_reference(&bo->fences[0], NULL);
139 memmove(&bo->fences[0], &bo->fences[1],
140 (bo->num_fences - 1) * sizeof(*bo->fences));
141 bo->num_fences--;
142 }
143
144 amdgpu_fence_reference(&fence, NULL);
145 }
146 simple_mtx_unlock(&ws->bo_fence_lock);
147
148 return buffer_idle;
149 }
150 }
151
152 static enum radeon_bo_domain amdgpu_bo_get_initial_domain(
153 struct pb_buffer *buf)
154 {
155 return ((struct amdgpu_winsys_bo*)buf)->initial_domain;
156 }
157
158 static void amdgpu_bo_remove_fences(struct amdgpu_winsys_bo *bo)
159 {
160 for (unsigned i = 0; i < bo->num_fences; ++i)
161 amdgpu_fence_reference(&bo->fences[i], NULL);
162
163 FREE(bo->fences);
164 bo->num_fences = 0;
165 bo->max_fences = 0;
166 }
167
168 void amdgpu_bo_destroy(struct pb_buffer *_buf)
169 {
170 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(_buf);
171
172 assert(bo->bo && "must not be called for slab entries");
173
174 if (bo->ws->debug_all_bos) {
175 simple_mtx_lock(&bo->ws->global_bo_list_lock);
176 LIST_DEL(&bo->u.real.global_list_item);
177 bo->ws->num_buffers--;
178 simple_mtx_unlock(&bo->ws->global_bo_list_lock);
179 }
180
181 amdgpu_bo_va_op(bo->bo, 0, bo->base.size, bo->va, 0, AMDGPU_VA_OP_UNMAP);
182 amdgpu_va_range_free(bo->u.real.va_handle);
183 amdgpu_bo_free(bo->bo);
184
185 amdgpu_bo_remove_fences(bo);
186
187 if (bo->initial_domain & RADEON_DOMAIN_VRAM)
188 bo->ws->allocated_vram -= align64(bo->base.size, bo->ws->info.gart_page_size);
189 else if (bo->initial_domain & RADEON_DOMAIN_GTT)
190 bo->ws->allocated_gtt -= align64(bo->base.size, bo->ws->info.gart_page_size);
191
192 if (bo->u.real.map_count >= 1) {
193 if (bo->initial_domain & RADEON_DOMAIN_VRAM)
194 bo->ws->mapped_vram -= bo->base.size;
195 else if (bo->initial_domain & RADEON_DOMAIN_GTT)
196 bo->ws->mapped_gtt -= bo->base.size;
197 bo->ws->num_mapped_buffers--;
198 }
199
200 FREE(bo);
201 }
202
203 static void amdgpu_bo_destroy_or_cache(struct pb_buffer *_buf)
204 {
205 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(_buf);
206
207 assert(bo->bo); /* slab buffers have a separate vtbl */
208
209 if (bo->u.real.use_reusable_pool)
210 pb_cache_add_buffer(&bo->u.real.cache_entry);
211 else
212 amdgpu_bo_destroy(_buf);
213 }
214
215 static void *amdgpu_bo_map(struct pb_buffer *buf,
216 struct radeon_cmdbuf *rcs,
217 enum pipe_transfer_usage usage)
218 {
219 struct amdgpu_winsys_bo *bo = (struct amdgpu_winsys_bo*)buf;
220 struct amdgpu_winsys_bo *real;
221 struct amdgpu_cs *cs = (struct amdgpu_cs*)rcs;
222 int r;
223 void *cpu = NULL;
224 uint64_t offset = 0;
225
226 assert(!bo->sparse);
227
228 /* If it's not unsynchronized bo_map, flush CS if needed and then wait. */
229 if (!(usage & PIPE_TRANSFER_UNSYNCHRONIZED)) {
230 /* DONTBLOCK doesn't make sense with UNSYNCHRONIZED. */
231 if (usage & PIPE_TRANSFER_DONTBLOCK) {
232 if (!(usage & PIPE_TRANSFER_WRITE)) {
233 /* Mapping for read.
234 *
235 * Since we are mapping for read, we don't need to wait
236 * if the GPU is using the buffer for read too
237 * (neither one is changing it).
238 *
239 * Only check whether the buffer is being used for write. */
240 if (cs && amdgpu_bo_is_referenced_by_cs_with_usage(cs, bo,
241 RADEON_USAGE_WRITE)) {
242 cs->flush_cs(cs->flush_data,
243 RADEON_FLUSH_ASYNC_START_NEXT_GFX_IB_NOW, NULL);
244 return NULL;
245 }
246
247 if (!amdgpu_bo_wait((struct pb_buffer*)bo, 0,
248 RADEON_USAGE_WRITE)) {
249 return NULL;
250 }
251 } else {
252 if (cs && amdgpu_bo_is_referenced_by_cs(cs, bo)) {
253 cs->flush_cs(cs->flush_data,
254 RADEON_FLUSH_ASYNC_START_NEXT_GFX_IB_NOW, NULL);
255 return NULL;
256 }
257
258 if (!amdgpu_bo_wait((struct pb_buffer*)bo, 0,
259 RADEON_USAGE_READWRITE)) {
260 return NULL;
261 }
262 }
263 } else {
264 uint64_t time = os_time_get_nano();
265
266 if (!(usage & PIPE_TRANSFER_WRITE)) {
267 /* Mapping for read.
268 *
269 * Since we are mapping for read, we don't need to wait
270 * if the GPU is using the buffer for read too
271 * (neither one is changing it).
272 *
273 * Only check whether the buffer is being used for write. */
274 if (cs) {
275 if (amdgpu_bo_is_referenced_by_cs_with_usage(cs, bo,
276 RADEON_USAGE_WRITE)) {
277 cs->flush_cs(cs->flush_data,
278 RADEON_FLUSH_START_NEXT_GFX_IB_NOW, NULL);
279 } else {
280 /* Try to avoid busy-waiting in amdgpu_bo_wait. */
281 if (p_atomic_read(&bo->num_active_ioctls))
282 amdgpu_cs_sync_flush(rcs);
283 }
284 }
285
286 amdgpu_bo_wait((struct pb_buffer*)bo, PIPE_TIMEOUT_INFINITE,
287 RADEON_USAGE_WRITE);
288 } else {
289 /* Mapping for write. */
290 if (cs) {
291 if (amdgpu_bo_is_referenced_by_cs(cs, bo)) {
292 cs->flush_cs(cs->flush_data,
293 RADEON_FLUSH_START_NEXT_GFX_IB_NOW, NULL);
294 } else {
295 /* Try to avoid busy-waiting in amdgpu_bo_wait. */
296 if (p_atomic_read(&bo->num_active_ioctls))
297 amdgpu_cs_sync_flush(rcs);
298 }
299 }
300
301 amdgpu_bo_wait((struct pb_buffer*)bo, PIPE_TIMEOUT_INFINITE,
302 RADEON_USAGE_READWRITE);
303 }
304
305 bo->ws->buffer_wait_time += os_time_get_nano() - time;
306 }
307 }
308
309 /* If the buffer is created from user memory, return the user pointer. */
310 if (bo->user_ptr)
311 return bo->user_ptr;
312
313 if (bo->bo) {
314 real = bo;
315 } else {
316 real = bo->u.slab.real;
317 offset = bo->va - real->va;
318 }
319
320 r = amdgpu_bo_cpu_map(real->bo, &cpu);
321 if (r) {
322 /* Clear the cache and try again. */
323 pb_cache_release_all_buffers(&real->ws->bo_cache);
324 r = amdgpu_bo_cpu_map(real->bo, &cpu);
325 if (r)
326 return NULL;
327 }
328
329 if (p_atomic_inc_return(&real->u.real.map_count) == 1) {
330 if (real->initial_domain & RADEON_DOMAIN_VRAM)
331 real->ws->mapped_vram += real->base.size;
332 else if (real->initial_domain & RADEON_DOMAIN_GTT)
333 real->ws->mapped_gtt += real->base.size;
334 real->ws->num_mapped_buffers++;
335 }
336 return (uint8_t*)cpu + offset;
337 }
338
339 static void amdgpu_bo_unmap(struct pb_buffer *buf)
340 {
341 struct amdgpu_winsys_bo *bo = (struct amdgpu_winsys_bo*)buf;
342 struct amdgpu_winsys_bo *real;
343
344 assert(!bo->sparse);
345
346 if (bo->user_ptr)
347 return;
348
349 real = bo->bo ? bo : bo->u.slab.real;
350
351 if (p_atomic_dec_zero(&real->u.real.map_count)) {
352 if (real->initial_domain & RADEON_DOMAIN_VRAM)
353 real->ws->mapped_vram -= real->base.size;
354 else if (real->initial_domain & RADEON_DOMAIN_GTT)
355 real->ws->mapped_gtt -= real->base.size;
356 real->ws->num_mapped_buffers--;
357 }
358
359 amdgpu_bo_cpu_unmap(real->bo);
360 }
361
362 static const struct pb_vtbl amdgpu_winsys_bo_vtbl = {
363 amdgpu_bo_destroy_or_cache
364 /* other functions are never called */
365 };
366
367 static void amdgpu_add_buffer_to_global_list(struct amdgpu_winsys_bo *bo)
368 {
369 struct amdgpu_winsys *ws = bo->ws;
370
371 assert(bo->bo);
372
373 if (ws->debug_all_bos) {
374 simple_mtx_lock(&ws->global_bo_list_lock);
375 LIST_ADDTAIL(&bo->u.real.global_list_item, &ws->global_bo_list);
376 ws->num_buffers++;
377 simple_mtx_unlock(&ws->global_bo_list_lock);
378 }
379 }
380
381 static struct amdgpu_winsys_bo *amdgpu_create_bo(struct amdgpu_winsys *ws,
382 uint64_t size,
383 unsigned alignment,
384 enum radeon_bo_domain initial_domain,
385 unsigned flags,
386 int heap)
387 {
388 struct amdgpu_bo_alloc_request request = {0};
389 amdgpu_bo_handle buf_handle;
390 uint64_t va = 0;
391 struct amdgpu_winsys_bo *bo;
392 amdgpu_va_handle va_handle;
393 unsigned va_gap_size;
394 int r;
395
396 /* VRAM or GTT must be specified, but not both at the same time. */
397 assert(util_bitcount(initial_domain & RADEON_DOMAIN_VRAM_GTT) == 1);
398
399 bo = CALLOC_STRUCT(amdgpu_winsys_bo);
400 if (!bo) {
401 return NULL;
402 }
403
404 if (heap >= 0) {
405 pb_cache_init_entry(&ws->bo_cache, &bo->u.real.cache_entry, &bo->base,
406 heap);
407 }
408 request.alloc_size = size;
409 request.phys_alignment = alignment;
410
411 if (initial_domain & RADEON_DOMAIN_VRAM)
412 request.preferred_heap |= AMDGPU_GEM_DOMAIN_VRAM;
413 if (initial_domain & RADEON_DOMAIN_GTT)
414 request.preferred_heap |= AMDGPU_GEM_DOMAIN_GTT;
415
416 /* Since VRAM and GTT have almost the same performance on APUs, we could
417 * just set GTT. However, in order to decrease GTT(RAM) usage, which is
418 * shared with the OS, allow VRAM placements too. The idea is not to use
419 * VRAM usefully, but to use it so that it's not unused and wasted.
420 */
421 if (!ws->info.has_dedicated_vram)
422 request.preferred_heap |= AMDGPU_GEM_DOMAIN_GTT;
423
424 if (flags & RADEON_FLAG_NO_CPU_ACCESS)
425 request.flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
426 if (flags & RADEON_FLAG_GTT_WC)
427 request.flags |= AMDGPU_GEM_CREATE_CPU_GTT_USWC;
428 if (flags & RADEON_FLAG_NO_INTERPROCESS_SHARING &&
429 ws->info.has_local_buffers)
430 request.flags |= AMDGPU_GEM_CREATE_VM_ALWAYS_VALID;
431
432 r = amdgpu_bo_alloc(ws->dev, &request, &buf_handle);
433 if (r) {
434 fprintf(stderr, "amdgpu: Failed to allocate a buffer:\n");
435 fprintf(stderr, "amdgpu: size : %"PRIu64" bytes\n", size);
436 fprintf(stderr, "amdgpu: alignment : %u bytes\n", alignment);
437 fprintf(stderr, "amdgpu: domains : %u\n", initial_domain);
438 goto error_bo_alloc;
439 }
440
441 va_gap_size = ws->check_vm ? MAX2(4 * alignment, 64 * 1024) : 0;
442 if (size > ws->info.pte_fragment_size)
443 alignment = MAX2(alignment, ws->info.pte_fragment_size);
444 r = amdgpu_va_range_alloc(ws->dev, amdgpu_gpu_va_range_general,
445 size + va_gap_size, alignment, 0, &va, &va_handle,
446 (flags & RADEON_FLAG_32BIT ? AMDGPU_VA_RANGE_32_BIT : 0) |
447 AMDGPU_VA_RANGE_HIGH);
448 if (r)
449 goto error_va_alloc;
450
451 unsigned vm_flags = AMDGPU_VM_PAGE_READABLE |
452 AMDGPU_VM_PAGE_EXECUTABLE;
453
454 if (!(flags & RADEON_FLAG_READ_ONLY))
455 vm_flags |= AMDGPU_VM_PAGE_WRITEABLE;
456
457 r = amdgpu_bo_va_op_raw(ws->dev, buf_handle, 0, size, va, vm_flags,
458 AMDGPU_VA_OP_MAP);
459 if (r)
460 goto error_va_map;
461
462 pipe_reference_init(&bo->base.reference, 1);
463 bo->base.alignment = alignment;
464 bo->base.usage = 0;
465 bo->base.size = size;
466 bo->base.vtbl = &amdgpu_winsys_bo_vtbl;
467 bo->ws = ws;
468 bo->bo = buf_handle;
469 bo->va = va;
470 bo->u.real.va_handle = va_handle;
471 bo->initial_domain = initial_domain;
472 bo->unique_id = __sync_fetch_and_add(&ws->next_bo_unique_id, 1);
473 bo->is_local = !!(request.flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID);
474
475 if (initial_domain & RADEON_DOMAIN_VRAM)
476 ws->allocated_vram += align64(size, ws->info.gart_page_size);
477 else if (initial_domain & RADEON_DOMAIN_GTT)
478 ws->allocated_gtt += align64(size, ws->info.gart_page_size);
479
480 amdgpu_add_buffer_to_global_list(bo);
481
482 return bo;
483
484 error_va_map:
485 amdgpu_va_range_free(va_handle);
486
487 error_va_alloc:
488 amdgpu_bo_free(buf_handle);
489
490 error_bo_alloc:
491 FREE(bo);
492 return NULL;
493 }
494
495 bool amdgpu_bo_can_reclaim(struct pb_buffer *_buf)
496 {
497 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(_buf);
498
499 if (amdgpu_bo_is_referenced_by_any_cs(bo)) {
500 return false;
501 }
502
503 return amdgpu_bo_wait(_buf, 0, RADEON_USAGE_READWRITE);
504 }
505
506 bool amdgpu_bo_can_reclaim_slab(void *priv, struct pb_slab_entry *entry)
507 {
508 struct amdgpu_winsys_bo *bo = NULL; /* fix container_of */
509 bo = container_of(entry, bo, u.slab.entry);
510
511 return amdgpu_bo_can_reclaim(&bo->base);
512 }
513
514 static void amdgpu_bo_slab_destroy(struct pb_buffer *_buf)
515 {
516 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(_buf);
517
518 assert(!bo->bo);
519
520 pb_slab_free(&bo->ws->bo_slabs, &bo->u.slab.entry);
521 }
522
523 static const struct pb_vtbl amdgpu_winsys_bo_slab_vtbl = {
524 amdgpu_bo_slab_destroy
525 /* other functions are never called */
526 };
527
528 struct pb_slab *amdgpu_bo_slab_alloc(void *priv, unsigned heap,
529 unsigned entry_size,
530 unsigned group_index)
531 {
532 struct amdgpu_winsys *ws = priv;
533 struct amdgpu_slab *slab = CALLOC_STRUCT(amdgpu_slab);
534 enum radeon_bo_domain domains = radeon_domain_from_heap(heap);
535 enum radeon_bo_flag flags = radeon_flags_from_heap(heap);
536 uint32_t base_id;
537
538 if (!slab)
539 return NULL;
540
541 unsigned slab_size = 1 << AMDGPU_SLAB_BO_SIZE_LOG2;
542 slab->buffer = amdgpu_winsys_bo(amdgpu_bo_create(&ws->base,
543 slab_size, slab_size,
544 domains, flags));
545 if (!slab->buffer)
546 goto fail;
547
548 assert(slab->buffer->bo);
549
550 slab->base.num_entries = slab->buffer->base.size / entry_size;
551 slab->base.num_free = slab->base.num_entries;
552 slab->entries = CALLOC(slab->base.num_entries, sizeof(*slab->entries));
553 if (!slab->entries)
554 goto fail_buffer;
555
556 LIST_INITHEAD(&slab->base.free);
557
558 base_id = __sync_fetch_and_add(&ws->next_bo_unique_id, slab->base.num_entries);
559
560 for (unsigned i = 0; i < slab->base.num_entries; ++i) {
561 struct amdgpu_winsys_bo *bo = &slab->entries[i];
562
563 bo->base.alignment = entry_size;
564 bo->base.usage = slab->buffer->base.usage;
565 bo->base.size = entry_size;
566 bo->base.vtbl = &amdgpu_winsys_bo_slab_vtbl;
567 bo->ws = ws;
568 bo->va = slab->buffer->va + i * entry_size;
569 bo->initial_domain = domains;
570 bo->unique_id = base_id + i;
571 bo->u.slab.entry.slab = &slab->base;
572 bo->u.slab.entry.group_index = group_index;
573 bo->u.slab.real = slab->buffer;
574
575 LIST_ADDTAIL(&bo->u.slab.entry.head, &slab->base.free);
576 }
577
578 return &slab->base;
579
580 fail_buffer:
581 amdgpu_winsys_bo_reference(&slab->buffer, NULL);
582 fail:
583 FREE(slab);
584 return NULL;
585 }
586
587 void amdgpu_bo_slab_free(void *priv, struct pb_slab *pslab)
588 {
589 struct amdgpu_slab *slab = amdgpu_slab(pslab);
590
591 for (unsigned i = 0; i < slab->base.num_entries; ++i)
592 amdgpu_bo_remove_fences(&slab->entries[i]);
593
594 FREE(slab->entries);
595 amdgpu_winsys_bo_reference(&slab->buffer, NULL);
596 FREE(slab);
597 }
598
599 #if DEBUG_SPARSE_COMMITS
600 static void
601 sparse_dump(struct amdgpu_winsys_bo *bo, const char *func)
602 {
603 fprintf(stderr, "%s: %p (size=%"PRIu64", num_va_pages=%u) @ %s\n"
604 "Commitments:\n",
605 __func__, bo, bo->base.size, bo->u.sparse.num_va_pages, func);
606
607 struct amdgpu_sparse_backing *span_backing = NULL;
608 uint32_t span_first_backing_page = 0;
609 uint32_t span_first_va_page = 0;
610 uint32_t va_page = 0;
611
612 for (;;) {
613 struct amdgpu_sparse_backing *backing = 0;
614 uint32_t backing_page = 0;
615
616 if (va_page < bo->u.sparse.num_va_pages) {
617 backing = bo->u.sparse.commitments[va_page].backing;
618 backing_page = bo->u.sparse.commitments[va_page].page;
619 }
620
621 if (span_backing &&
622 (backing != span_backing ||
623 backing_page != span_first_backing_page + (va_page - span_first_va_page))) {
624 fprintf(stderr, " %u..%u: backing=%p:%u..%u\n",
625 span_first_va_page, va_page - 1, span_backing,
626 span_first_backing_page,
627 span_first_backing_page + (va_page - span_first_va_page) - 1);
628
629 span_backing = NULL;
630 }
631
632 if (va_page >= bo->u.sparse.num_va_pages)
633 break;
634
635 if (backing && !span_backing) {
636 span_backing = backing;
637 span_first_backing_page = backing_page;
638 span_first_va_page = va_page;
639 }
640
641 va_page++;
642 }
643
644 fprintf(stderr, "Backing:\n");
645
646 list_for_each_entry(struct amdgpu_sparse_backing, backing, &bo->u.sparse.backing, list) {
647 fprintf(stderr, " %p (size=%"PRIu64")\n", backing, backing->bo->base.size);
648 for (unsigned i = 0; i < backing->num_chunks; ++i)
649 fprintf(stderr, " %u..%u\n", backing->chunks[i].begin, backing->chunks[i].end);
650 }
651 }
652 #endif
653
654 /*
655 * Attempt to allocate the given number of backing pages. Fewer pages may be
656 * allocated (depending on the fragmentation of existing backing buffers),
657 * which will be reflected by a change to *pnum_pages.
658 */
659 static struct amdgpu_sparse_backing *
660 sparse_backing_alloc(struct amdgpu_winsys_bo *bo, uint32_t *pstart_page, uint32_t *pnum_pages)
661 {
662 struct amdgpu_sparse_backing *best_backing;
663 unsigned best_idx;
664 uint32_t best_num_pages;
665
666 best_backing = NULL;
667 best_idx = 0;
668 best_num_pages = 0;
669
670 /* This is a very simple and inefficient best-fit algorithm. */
671 list_for_each_entry(struct amdgpu_sparse_backing, backing, &bo->u.sparse.backing, list) {
672 for (unsigned idx = 0; idx < backing->num_chunks; ++idx) {
673 uint32_t cur_num_pages = backing->chunks[idx].end - backing->chunks[idx].begin;
674 if ((best_num_pages < *pnum_pages && cur_num_pages > best_num_pages) ||
675 (best_num_pages > *pnum_pages && cur_num_pages < best_num_pages)) {
676 best_backing = backing;
677 best_idx = idx;
678 best_num_pages = cur_num_pages;
679 }
680 }
681 }
682
683 /* Allocate a new backing buffer if necessary. */
684 if (!best_backing) {
685 struct pb_buffer *buf;
686 uint64_t size;
687 uint32_t pages;
688
689 best_backing = CALLOC_STRUCT(amdgpu_sparse_backing);
690 if (!best_backing)
691 return NULL;
692
693 best_backing->max_chunks = 4;
694 best_backing->chunks = CALLOC(best_backing->max_chunks,
695 sizeof(*best_backing->chunks));
696 if (!best_backing->chunks) {
697 FREE(best_backing);
698 return NULL;
699 }
700
701 assert(bo->u.sparse.num_backing_pages < DIV_ROUND_UP(bo->base.size, RADEON_SPARSE_PAGE_SIZE));
702
703 size = MIN3(bo->base.size / 16,
704 8 * 1024 * 1024,
705 bo->base.size - (uint64_t)bo->u.sparse.num_backing_pages * RADEON_SPARSE_PAGE_SIZE);
706 size = MAX2(size, RADEON_SPARSE_PAGE_SIZE);
707
708 buf = amdgpu_bo_create(&bo->ws->base, size, RADEON_SPARSE_PAGE_SIZE,
709 bo->initial_domain,
710 bo->u.sparse.flags | RADEON_FLAG_NO_SUBALLOC);
711 if (!buf) {
712 FREE(best_backing->chunks);
713 FREE(best_backing);
714 return NULL;
715 }
716
717 /* We might have gotten a bigger buffer than requested via caching. */
718 pages = buf->size / RADEON_SPARSE_PAGE_SIZE;
719
720 best_backing->bo = amdgpu_winsys_bo(buf);
721 best_backing->num_chunks = 1;
722 best_backing->chunks[0].begin = 0;
723 best_backing->chunks[0].end = pages;
724
725 list_add(&best_backing->list, &bo->u.sparse.backing);
726 bo->u.sparse.num_backing_pages += pages;
727
728 best_idx = 0;
729 best_num_pages = pages;
730 }
731
732 *pnum_pages = MIN2(*pnum_pages, best_num_pages);
733 *pstart_page = best_backing->chunks[best_idx].begin;
734 best_backing->chunks[best_idx].begin += *pnum_pages;
735
736 if (best_backing->chunks[best_idx].begin >= best_backing->chunks[best_idx].end) {
737 memmove(&best_backing->chunks[best_idx], &best_backing->chunks[best_idx + 1],
738 sizeof(*best_backing->chunks) * (best_backing->num_chunks - best_idx - 1));
739 best_backing->num_chunks--;
740 }
741
742 return best_backing;
743 }
744
745 static void
746 sparse_free_backing_buffer(struct amdgpu_winsys_bo *bo,
747 struct amdgpu_sparse_backing *backing)
748 {
749 struct amdgpu_winsys *ws = backing->bo->ws;
750
751 bo->u.sparse.num_backing_pages -= backing->bo->base.size / RADEON_SPARSE_PAGE_SIZE;
752
753 simple_mtx_lock(&ws->bo_fence_lock);
754 amdgpu_add_fences(backing->bo, bo->num_fences, bo->fences);
755 simple_mtx_unlock(&ws->bo_fence_lock);
756
757 list_del(&backing->list);
758 amdgpu_winsys_bo_reference(&backing->bo, NULL);
759 FREE(backing->chunks);
760 FREE(backing);
761 }
762
763 /*
764 * Return a range of pages from the given backing buffer back into the
765 * free structure.
766 */
767 static bool
768 sparse_backing_free(struct amdgpu_winsys_bo *bo,
769 struct amdgpu_sparse_backing *backing,
770 uint32_t start_page, uint32_t num_pages)
771 {
772 uint32_t end_page = start_page + num_pages;
773 unsigned low = 0;
774 unsigned high = backing->num_chunks;
775
776 /* Find the first chunk with begin >= start_page. */
777 while (low < high) {
778 unsigned mid = low + (high - low) / 2;
779
780 if (backing->chunks[mid].begin >= start_page)
781 high = mid;
782 else
783 low = mid + 1;
784 }
785
786 assert(low >= backing->num_chunks || end_page <= backing->chunks[low].begin);
787 assert(low == 0 || backing->chunks[low - 1].end <= start_page);
788
789 if (low > 0 && backing->chunks[low - 1].end == start_page) {
790 backing->chunks[low - 1].end = end_page;
791
792 if (low < backing->num_chunks && end_page == backing->chunks[low].begin) {
793 backing->chunks[low - 1].end = backing->chunks[low].end;
794 memmove(&backing->chunks[low], &backing->chunks[low + 1],
795 sizeof(*backing->chunks) * (backing->num_chunks - low - 1));
796 backing->num_chunks--;
797 }
798 } else if (low < backing->num_chunks && end_page == backing->chunks[low].begin) {
799 backing->chunks[low].begin = start_page;
800 } else {
801 if (backing->num_chunks >= backing->max_chunks) {
802 unsigned new_max_chunks = 2 * backing->max_chunks;
803 struct amdgpu_sparse_backing_chunk *new_chunks =
804 REALLOC(backing->chunks,
805 sizeof(*backing->chunks) * backing->max_chunks,
806 sizeof(*backing->chunks) * new_max_chunks);
807 if (!new_chunks)
808 return false;
809
810 backing->max_chunks = new_max_chunks;
811 backing->chunks = new_chunks;
812 }
813
814 memmove(&backing->chunks[low + 1], &backing->chunks[low],
815 sizeof(*backing->chunks) * (backing->num_chunks - low));
816 backing->chunks[low].begin = start_page;
817 backing->chunks[low].end = end_page;
818 backing->num_chunks++;
819 }
820
821 if (backing->num_chunks == 1 && backing->chunks[0].begin == 0 &&
822 backing->chunks[0].end == backing->bo->base.size / RADEON_SPARSE_PAGE_SIZE)
823 sparse_free_backing_buffer(bo, backing);
824
825 return true;
826 }
827
828 static void amdgpu_bo_sparse_destroy(struct pb_buffer *_buf)
829 {
830 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(_buf);
831 int r;
832
833 assert(!bo->bo && bo->sparse);
834
835 r = amdgpu_bo_va_op_raw(bo->ws->dev, NULL, 0,
836 (uint64_t)bo->u.sparse.num_va_pages * RADEON_SPARSE_PAGE_SIZE,
837 bo->va, 0, AMDGPU_VA_OP_CLEAR);
838 if (r) {
839 fprintf(stderr, "amdgpu: clearing PRT VA region on destroy failed (%d)\n", r);
840 }
841
842 while (!list_empty(&bo->u.sparse.backing)) {
843 struct amdgpu_sparse_backing *dummy = NULL;
844 sparse_free_backing_buffer(bo,
845 container_of(bo->u.sparse.backing.next,
846 dummy, list));
847 }
848
849 amdgpu_va_range_free(bo->u.sparse.va_handle);
850 simple_mtx_destroy(&bo->u.sparse.commit_lock);
851 FREE(bo->u.sparse.commitments);
852 FREE(bo);
853 }
854
855 static const struct pb_vtbl amdgpu_winsys_bo_sparse_vtbl = {
856 amdgpu_bo_sparse_destroy
857 /* other functions are never called */
858 };
859
860 static struct pb_buffer *
861 amdgpu_bo_sparse_create(struct amdgpu_winsys *ws, uint64_t size,
862 enum radeon_bo_domain domain,
863 enum radeon_bo_flag flags)
864 {
865 struct amdgpu_winsys_bo *bo;
866 uint64_t map_size;
867 uint64_t va_gap_size;
868 int r;
869
870 /* We use 32-bit page numbers; refuse to attempt allocating sparse buffers
871 * that exceed this limit. This is not really a restriction: we don't have
872 * that much virtual address space anyway.
873 */
874 if (size > (uint64_t)INT32_MAX * RADEON_SPARSE_PAGE_SIZE)
875 return NULL;
876
877 bo = CALLOC_STRUCT(amdgpu_winsys_bo);
878 if (!bo)
879 return NULL;
880
881 pipe_reference_init(&bo->base.reference, 1);
882 bo->base.alignment = RADEON_SPARSE_PAGE_SIZE;
883 bo->base.size = size;
884 bo->base.vtbl = &amdgpu_winsys_bo_sparse_vtbl;
885 bo->ws = ws;
886 bo->initial_domain = domain;
887 bo->unique_id = __sync_fetch_and_add(&ws->next_bo_unique_id, 1);
888 bo->sparse = true;
889 bo->u.sparse.flags = flags & ~RADEON_FLAG_SPARSE;
890
891 bo->u.sparse.num_va_pages = DIV_ROUND_UP(size, RADEON_SPARSE_PAGE_SIZE);
892 bo->u.sparse.commitments = CALLOC(bo->u.sparse.num_va_pages,
893 sizeof(*bo->u.sparse.commitments));
894 if (!bo->u.sparse.commitments)
895 goto error_alloc_commitments;
896
897 simple_mtx_init(&bo->u.sparse.commit_lock, mtx_plain);
898 LIST_INITHEAD(&bo->u.sparse.backing);
899
900 /* For simplicity, we always map a multiple of the page size. */
901 map_size = align64(size, RADEON_SPARSE_PAGE_SIZE);
902 va_gap_size = ws->check_vm ? 4 * RADEON_SPARSE_PAGE_SIZE : 0;
903 r = amdgpu_va_range_alloc(ws->dev, amdgpu_gpu_va_range_general,
904 map_size + va_gap_size, RADEON_SPARSE_PAGE_SIZE,
905 0, &bo->va, &bo->u.sparse.va_handle,
906 AMDGPU_VA_RANGE_HIGH);
907 if (r)
908 goto error_va_alloc;
909
910 r = amdgpu_bo_va_op_raw(bo->ws->dev, NULL, 0, size, bo->va,
911 AMDGPU_VM_PAGE_PRT, AMDGPU_VA_OP_MAP);
912 if (r)
913 goto error_va_map;
914
915 return &bo->base;
916
917 error_va_map:
918 amdgpu_va_range_free(bo->u.sparse.va_handle);
919 error_va_alloc:
920 simple_mtx_destroy(&bo->u.sparse.commit_lock);
921 FREE(bo->u.sparse.commitments);
922 error_alloc_commitments:
923 FREE(bo);
924 return NULL;
925 }
926
927 static bool
928 amdgpu_bo_sparse_commit(struct pb_buffer *buf, uint64_t offset, uint64_t size,
929 bool commit)
930 {
931 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(buf);
932 struct amdgpu_sparse_commitment *comm;
933 uint32_t va_page, end_va_page;
934 bool ok = true;
935 int r;
936
937 assert(bo->sparse);
938 assert(offset % RADEON_SPARSE_PAGE_SIZE == 0);
939 assert(offset <= bo->base.size);
940 assert(size <= bo->base.size - offset);
941 assert(size % RADEON_SPARSE_PAGE_SIZE == 0 || offset + size == bo->base.size);
942
943 comm = bo->u.sparse.commitments;
944 va_page = offset / RADEON_SPARSE_PAGE_SIZE;
945 end_va_page = va_page + DIV_ROUND_UP(size, RADEON_SPARSE_PAGE_SIZE);
946
947 simple_mtx_lock(&bo->u.sparse.commit_lock);
948
949 #if DEBUG_SPARSE_COMMITS
950 sparse_dump(bo, __func__);
951 #endif
952
953 if (commit) {
954 while (va_page < end_va_page) {
955 uint32_t span_va_page;
956
957 /* Skip pages that are already committed. */
958 if (comm[va_page].backing) {
959 va_page++;
960 continue;
961 }
962
963 /* Determine length of uncommitted span. */
964 span_va_page = va_page;
965 while (va_page < end_va_page && !comm[va_page].backing)
966 va_page++;
967
968 /* Fill the uncommitted span with chunks of backing memory. */
969 while (span_va_page < va_page) {
970 struct amdgpu_sparse_backing *backing;
971 uint32_t backing_start, backing_size;
972
973 backing_size = va_page - span_va_page;
974 backing = sparse_backing_alloc(bo, &backing_start, &backing_size);
975 if (!backing) {
976 ok = false;
977 goto out;
978 }
979
980 r = amdgpu_bo_va_op_raw(bo->ws->dev, backing->bo->bo,
981 (uint64_t)backing_start * RADEON_SPARSE_PAGE_SIZE,
982 (uint64_t)backing_size * RADEON_SPARSE_PAGE_SIZE,
983 bo->va + (uint64_t)span_va_page * RADEON_SPARSE_PAGE_SIZE,
984 AMDGPU_VM_PAGE_READABLE |
985 AMDGPU_VM_PAGE_WRITEABLE |
986 AMDGPU_VM_PAGE_EXECUTABLE,
987 AMDGPU_VA_OP_REPLACE);
988 if (r) {
989 ok = sparse_backing_free(bo, backing, backing_start, backing_size);
990 assert(ok && "sufficient memory should already be allocated");
991
992 ok = false;
993 goto out;
994 }
995
996 while (backing_size) {
997 comm[span_va_page].backing = backing;
998 comm[span_va_page].page = backing_start;
999 span_va_page++;
1000 backing_start++;
1001 backing_size--;
1002 }
1003 }
1004 }
1005 } else {
1006 r = amdgpu_bo_va_op_raw(bo->ws->dev, NULL, 0,
1007 (uint64_t)(end_va_page - va_page) * RADEON_SPARSE_PAGE_SIZE,
1008 bo->va + (uint64_t)va_page * RADEON_SPARSE_PAGE_SIZE,
1009 AMDGPU_VM_PAGE_PRT, AMDGPU_VA_OP_REPLACE);
1010 if (r) {
1011 ok = false;
1012 goto out;
1013 }
1014
1015 while (va_page < end_va_page) {
1016 struct amdgpu_sparse_backing *backing;
1017 uint32_t backing_start;
1018 uint32_t span_pages;
1019
1020 /* Skip pages that are already uncommitted. */
1021 if (!comm[va_page].backing) {
1022 va_page++;
1023 continue;
1024 }
1025
1026 /* Group contiguous spans of pages. */
1027 backing = comm[va_page].backing;
1028 backing_start = comm[va_page].page;
1029 comm[va_page].backing = NULL;
1030
1031 span_pages = 1;
1032 va_page++;
1033
1034 while (va_page < end_va_page &&
1035 comm[va_page].backing == backing &&
1036 comm[va_page].page == backing_start + span_pages) {
1037 comm[va_page].backing = NULL;
1038 va_page++;
1039 span_pages++;
1040 }
1041
1042 if (!sparse_backing_free(bo, backing, backing_start, span_pages)) {
1043 /* Couldn't allocate tracking data structures, so we have to leak */
1044 fprintf(stderr, "amdgpu: leaking PRT backing memory\n");
1045 ok = false;
1046 }
1047 }
1048 }
1049 out:
1050
1051 simple_mtx_unlock(&bo->u.sparse.commit_lock);
1052
1053 return ok;
1054 }
1055
1056 static unsigned eg_tile_split(unsigned tile_split)
1057 {
1058 switch (tile_split) {
1059 case 0: tile_split = 64; break;
1060 case 1: tile_split = 128; break;
1061 case 2: tile_split = 256; break;
1062 case 3: tile_split = 512; break;
1063 default:
1064 case 4: tile_split = 1024; break;
1065 case 5: tile_split = 2048; break;
1066 case 6: tile_split = 4096; break;
1067 }
1068 return tile_split;
1069 }
1070
1071 static unsigned eg_tile_split_rev(unsigned eg_tile_split)
1072 {
1073 switch (eg_tile_split) {
1074 case 64: return 0;
1075 case 128: return 1;
1076 case 256: return 2;
1077 case 512: return 3;
1078 default:
1079 case 1024: return 4;
1080 case 2048: return 5;
1081 case 4096: return 6;
1082 }
1083 }
1084
1085 static void amdgpu_buffer_get_metadata(struct pb_buffer *_buf,
1086 struct radeon_bo_metadata *md)
1087 {
1088 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(_buf);
1089 struct amdgpu_bo_info info = {0};
1090 uint64_t tiling_flags;
1091 int r;
1092
1093 assert(bo->bo && "must not be called for slab entries");
1094
1095 r = amdgpu_bo_query_info(bo->bo, &info);
1096 if (r)
1097 return;
1098
1099 tiling_flags = info.metadata.tiling_info;
1100
1101 if (bo->ws->info.chip_class >= GFX9) {
1102 md->u.gfx9.swizzle_mode = AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);
1103 } else {
1104 md->u.legacy.microtile = RADEON_LAYOUT_LINEAR;
1105 md->u.legacy.macrotile = RADEON_LAYOUT_LINEAR;
1106
1107 if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == 4) /* 2D_TILED_THIN1 */
1108 md->u.legacy.macrotile = RADEON_LAYOUT_TILED;
1109 else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == 2) /* 1D_TILED_THIN1 */
1110 md->u.legacy.microtile = RADEON_LAYOUT_TILED;
1111
1112 md->u.legacy.pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
1113 md->u.legacy.bankw = 1 << AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
1114 md->u.legacy.bankh = 1 << AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
1115 md->u.legacy.tile_split = eg_tile_split(AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT));
1116 md->u.legacy.mtilea = 1 << AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
1117 md->u.legacy.num_banks = 2 << AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
1118 md->u.legacy.scanout = AMDGPU_TILING_GET(tiling_flags, MICRO_TILE_MODE) == 0; /* DISPLAY */
1119 }
1120
1121 md->size_metadata = info.metadata.size_metadata;
1122 memcpy(md->metadata, info.metadata.umd_metadata, sizeof(md->metadata));
1123 }
1124
1125 static void amdgpu_buffer_set_metadata(struct pb_buffer *_buf,
1126 struct radeon_bo_metadata *md)
1127 {
1128 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(_buf);
1129 struct amdgpu_bo_metadata metadata = {0};
1130 uint64_t tiling_flags = 0;
1131
1132 assert(bo->bo && "must not be called for slab entries");
1133
1134 if (bo->ws->info.chip_class >= GFX9) {
1135 tiling_flags |= AMDGPU_TILING_SET(SWIZZLE_MODE, md->u.gfx9.swizzle_mode);
1136 } else {
1137 if (md->u.legacy.macrotile == RADEON_LAYOUT_TILED)
1138 tiling_flags |= AMDGPU_TILING_SET(ARRAY_MODE, 4); /* 2D_TILED_THIN1 */
1139 else if (md->u.legacy.microtile == RADEON_LAYOUT_TILED)
1140 tiling_flags |= AMDGPU_TILING_SET(ARRAY_MODE, 2); /* 1D_TILED_THIN1 */
1141 else
1142 tiling_flags |= AMDGPU_TILING_SET(ARRAY_MODE, 1); /* LINEAR_ALIGNED */
1143
1144 tiling_flags |= AMDGPU_TILING_SET(PIPE_CONFIG, md->u.legacy.pipe_config);
1145 tiling_flags |= AMDGPU_TILING_SET(BANK_WIDTH, util_logbase2(md->u.legacy.bankw));
1146 tiling_flags |= AMDGPU_TILING_SET(BANK_HEIGHT, util_logbase2(md->u.legacy.bankh));
1147 if (md->u.legacy.tile_split)
1148 tiling_flags |= AMDGPU_TILING_SET(TILE_SPLIT, eg_tile_split_rev(md->u.legacy.tile_split));
1149 tiling_flags |= AMDGPU_TILING_SET(MACRO_TILE_ASPECT, util_logbase2(md->u.legacy.mtilea));
1150 tiling_flags |= AMDGPU_TILING_SET(NUM_BANKS, util_logbase2(md->u.legacy.num_banks)-1);
1151
1152 if (md->u.legacy.scanout)
1153 tiling_flags |= AMDGPU_TILING_SET(MICRO_TILE_MODE, 0); /* DISPLAY_MICRO_TILING */
1154 else
1155 tiling_flags |= AMDGPU_TILING_SET(MICRO_TILE_MODE, 1); /* THIN_MICRO_TILING */
1156 }
1157
1158 metadata.tiling_info = tiling_flags;
1159 metadata.size_metadata = md->size_metadata;
1160 memcpy(metadata.umd_metadata, md->metadata, sizeof(md->metadata));
1161
1162 amdgpu_bo_set_metadata(bo->bo, &metadata);
1163 }
1164
1165 static struct pb_buffer *
1166 amdgpu_bo_create(struct radeon_winsys *rws,
1167 uint64_t size,
1168 unsigned alignment,
1169 enum radeon_bo_domain domain,
1170 enum radeon_bo_flag flags)
1171 {
1172 struct amdgpu_winsys *ws = amdgpu_winsys(rws);
1173 struct amdgpu_winsys_bo *bo;
1174 int heap = -1;
1175
1176 /* VRAM implies WC. This is not optional. */
1177 assert(!(domain & RADEON_DOMAIN_VRAM) || flags & RADEON_FLAG_GTT_WC);
1178
1179 /* NO_CPU_ACCESS is valid with VRAM only. */
1180 assert(domain == RADEON_DOMAIN_VRAM || !(flags & RADEON_FLAG_NO_CPU_ACCESS));
1181
1182 /* Sparse buffers must have NO_CPU_ACCESS set. */
1183 assert(!(flags & RADEON_FLAG_SPARSE) || flags & RADEON_FLAG_NO_CPU_ACCESS);
1184
1185 /* Sub-allocate small buffers from slabs. */
1186 if (!(flags & (RADEON_FLAG_NO_SUBALLOC | RADEON_FLAG_SPARSE)) &&
1187 size <= (1 << AMDGPU_SLAB_MAX_SIZE_LOG2) &&
1188 alignment <= MAX2(1 << AMDGPU_SLAB_MIN_SIZE_LOG2, util_next_power_of_two(size))) {
1189 struct pb_slab_entry *entry;
1190 int heap = radeon_get_heap_index(domain, flags);
1191
1192 if (heap < 0 || heap >= RADEON_MAX_SLAB_HEAPS)
1193 goto no_slab;
1194
1195 entry = pb_slab_alloc(&ws->bo_slabs, size, heap);
1196 if (!entry) {
1197 /* Clear the cache and try again. */
1198 pb_cache_release_all_buffers(&ws->bo_cache);
1199
1200 entry = pb_slab_alloc(&ws->bo_slabs, size, heap);
1201 }
1202 if (!entry)
1203 return NULL;
1204
1205 bo = NULL;
1206 bo = container_of(entry, bo, u.slab.entry);
1207
1208 pipe_reference_init(&bo->base.reference, 1);
1209
1210 return &bo->base;
1211 }
1212 no_slab:
1213
1214 if (flags & RADEON_FLAG_SPARSE) {
1215 assert(RADEON_SPARSE_PAGE_SIZE % alignment == 0);
1216
1217 return amdgpu_bo_sparse_create(ws, size, domain, flags);
1218 }
1219
1220 /* This flag is irrelevant for the cache. */
1221 flags &= ~RADEON_FLAG_NO_SUBALLOC;
1222
1223 /* Align size to page size. This is the minimum alignment for normal
1224 * BOs. Aligning this here helps the cached bufmgr. Especially small BOs,
1225 * like constant/uniform buffers, can benefit from better and more reuse.
1226 */
1227 size = align64(size, ws->info.gart_page_size);
1228 alignment = align(alignment, ws->info.gart_page_size);
1229
1230 bool use_reusable_pool = flags & RADEON_FLAG_NO_INTERPROCESS_SHARING;
1231
1232 if (use_reusable_pool) {
1233 heap = radeon_get_heap_index(domain, flags);
1234 assert(heap >= 0 && heap < RADEON_MAX_CACHED_HEAPS);
1235
1236 /* Get a buffer from the cache. */
1237 bo = (struct amdgpu_winsys_bo*)
1238 pb_cache_reclaim_buffer(&ws->bo_cache, size, alignment, 0, heap);
1239 if (bo)
1240 return &bo->base;
1241 }
1242
1243 /* Create a new one. */
1244 bo = amdgpu_create_bo(ws, size, alignment, domain, flags, heap);
1245 if (!bo) {
1246 /* Clear the cache and try again. */
1247 pb_slabs_reclaim(&ws->bo_slabs);
1248 pb_cache_release_all_buffers(&ws->bo_cache);
1249 bo = amdgpu_create_bo(ws, size, alignment, domain, flags, heap);
1250 if (!bo)
1251 return NULL;
1252 }
1253
1254 bo->u.real.use_reusable_pool = use_reusable_pool;
1255 return &bo->base;
1256 }
1257
1258 static struct pb_buffer *amdgpu_bo_from_handle(struct radeon_winsys *rws,
1259 struct winsys_handle *whandle,
1260 unsigned *stride,
1261 unsigned *offset)
1262 {
1263 struct amdgpu_winsys *ws = amdgpu_winsys(rws);
1264 struct amdgpu_winsys_bo *bo;
1265 enum amdgpu_bo_handle_type type;
1266 struct amdgpu_bo_import_result result = {0};
1267 uint64_t va;
1268 amdgpu_va_handle va_handle;
1269 struct amdgpu_bo_info info = {0};
1270 enum radeon_bo_domain initial = 0;
1271 int r;
1272
1273 /* Initialize the structure. */
1274 bo = CALLOC_STRUCT(amdgpu_winsys_bo);
1275 if (!bo) {
1276 return NULL;
1277 }
1278
1279 switch (whandle->type) {
1280 case WINSYS_HANDLE_TYPE_SHARED:
1281 type = amdgpu_bo_handle_type_gem_flink_name;
1282 break;
1283 case WINSYS_HANDLE_TYPE_FD:
1284 type = amdgpu_bo_handle_type_dma_buf_fd;
1285 break;
1286 default:
1287 return NULL;
1288 }
1289
1290 r = amdgpu_bo_import(ws->dev, type, whandle->handle, &result);
1291 if (r)
1292 goto error;
1293
1294 /* Get initial domains. */
1295 r = amdgpu_bo_query_info(result.buf_handle, &info);
1296 if (r)
1297 goto error_query;
1298
1299 r = amdgpu_va_range_alloc(ws->dev, amdgpu_gpu_va_range_general,
1300 result.alloc_size, 1 << 20, 0, &va, &va_handle,
1301 AMDGPU_VA_RANGE_HIGH);
1302 if (r)
1303 goto error_query;
1304
1305 r = amdgpu_bo_va_op(result.buf_handle, 0, result.alloc_size, va, 0, AMDGPU_VA_OP_MAP);
1306 if (r)
1307 goto error_va_map;
1308
1309 if (info.preferred_heap & AMDGPU_GEM_DOMAIN_VRAM)
1310 initial |= RADEON_DOMAIN_VRAM;
1311 if (info.preferred_heap & AMDGPU_GEM_DOMAIN_GTT)
1312 initial |= RADEON_DOMAIN_GTT;
1313
1314
1315 pipe_reference_init(&bo->base.reference, 1);
1316 bo->base.alignment = info.phys_alignment;
1317 bo->bo = result.buf_handle;
1318 bo->base.size = result.alloc_size;
1319 bo->base.vtbl = &amdgpu_winsys_bo_vtbl;
1320 bo->ws = ws;
1321 bo->va = va;
1322 bo->u.real.va_handle = va_handle;
1323 bo->initial_domain = initial;
1324 bo->unique_id = __sync_fetch_and_add(&ws->next_bo_unique_id, 1);
1325 bo->is_shared = true;
1326
1327 if (stride)
1328 *stride = whandle->stride;
1329 if (offset)
1330 *offset = whandle->offset;
1331
1332 if (bo->initial_domain & RADEON_DOMAIN_VRAM)
1333 ws->allocated_vram += align64(bo->base.size, ws->info.gart_page_size);
1334 else if (bo->initial_domain & RADEON_DOMAIN_GTT)
1335 ws->allocated_gtt += align64(bo->base.size, ws->info.gart_page_size);
1336
1337 amdgpu_add_buffer_to_global_list(bo);
1338
1339 return &bo->base;
1340
1341 error_va_map:
1342 amdgpu_va_range_free(va_handle);
1343
1344 error_query:
1345 amdgpu_bo_free(result.buf_handle);
1346
1347 error:
1348 FREE(bo);
1349 return NULL;
1350 }
1351
1352 static bool amdgpu_bo_get_handle(struct pb_buffer *buffer,
1353 unsigned stride, unsigned offset,
1354 unsigned slice_size,
1355 struct winsys_handle *whandle)
1356 {
1357 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(buffer);
1358 enum amdgpu_bo_handle_type type;
1359 int r;
1360
1361 /* Don't allow exports of slab entries and sparse buffers. */
1362 if (!bo->bo)
1363 return false;
1364
1365 bo->u.real.use_reusable_pool = false;
1366
1367 switch (whandle->type) {
1368 case WINSYS_HANDLE_TYPE_SHARED:
1369 type = amdgpu_bo_handle_type_gem_flink_name;
1370 break;
1371 case WINSYS_HANDLE_TYPE_FD:
1372 type = amdgpu_bo_handle_type_dma_buf_fd;
1373 break;
1374 case WINSYS_HANDLE_TYPE_KMS:
1375 type = amdgpu_bo_handle_type_kms;
1376 break;
1377 default:
1378 return false;
1379 }
1380
1381 r = amdgpu_bo_export(bo->bo, type, &whandle->handle);
1382 if (r)
1383 return false;
1384
1385 whandle->stride = stride;
1386 whandle->offset = offset;
1387 whandle->offset += slice_size * whandle->layer;
1388 bo->is_shared = true;
1389 return true;
1390 }
1391
1392 static struct pb_buffer *amdgpu_bo_from_ptr(struct radeon_winsys *rws,
1393 void *pointer, uint64_t size)
1394 {
1395 struct amdgpu_winsys *ws = amdgpu_winsys(rws);
1396 amdgpu_bo_handle buf_handle;
1397 struct amdgpu_winsys_bo *bo;
1398 uint64_t va;
1399 amdgpu_va_handle va_handle;
1400 /* Avoid failure when the size is not page aligned */
1401 uint64_t aligned_size = align64(size, ws->info.gart_page_size);
1402
1403 bo = CALLOC_STRUCT(amdgpu_winsys_bo);
1404 if (!bo)
1405 return NULL;
1406
1407 if (amdgpu_create_bo_from_user_mem(ws->dev, pointer,
1408 aligned_size, &buf_handle))
1409 goto error;
1410
1411 if (amdgpu_va_range_alloc(ws->dev, amdgpu_gpu_va_range_general,
1412 aligned_size, 1 << 12, 0, &va, &va_handle,
1413 AMDGPU_VA_RANGE_HIGH))
1414 goto error_va_alloc;
1415
1416 if (amdgpu_bo_va_op(buf_handle, 0, aligned_size, va, 0, AMDGPU_VA_OP_MAP))
1417 goto error_va_map;
1418
1419 /* Initialize it. */
1420 pipe_reference_init(&bo->base.reference, 1);
1421 bo->bo = buf_handle;
1422 bo->base.alignment = 0;
1423 bo->base.size = size;
1424 bo->base.vtbl = &amdgpu_winsys_bo_vtbl;
1425 bo->ws = ws;
1426 bo->user_ptr = pointer;
1427 bo->va = va;
1428 bo->u.real.va_handle = va_handle;
1429 bo->initial_domain = RADEON_DOMAIN_GTT;
1430 bo->unique_id = __sync_fetch_and_add(&ws->next_bo_unique_id, 1);
1431
1432 ws->allocated_gtt += aligned_size;
1433
1434 amdgpu_add_buffer_to_global_list(bo);
1435
1436 return (struct pb_buffer*)bo;
1437
1438 error_va_map:
1439 amdgpu_va_range_free(va_handle);
1440
1441 error_va_alloc:
1442 amdgpu_bo_free(buf_handle);
1443
1444 error:
1445 FREE(bo);
1446 return NULL;
1447 }
1448
1449 static bool amdgpu_bo_is_user_ptr(struct pb_buffer *buf)
1450 {
1451 return ((struct amdgpu_winsys_bo*)buf)->user_ptr != NULL;
1452 }
1453
1454 static bool amdgpu_bo_is_suballocated(struct pb_buffer *buf)
1455 {
1456 struct amdgpu_winsys_bo *bo = (struct amdgpu_winsys_bo*)buf;
1457
1458 return !bo->bo && !bo->sparse;
1459 }
1460
1461 static uint64_t amdgpu_bo_get_va(struct pb_buffer *buf)
1462 {
1463 return ((struct amdgpu_winsys_bo*)buf)->va;
1464 }
1465
1466 void amdgpu_bo_init_functions(struct amdgpu_winsys *ws)
1467 {
1468 ws->base.buffer_set_metadata = amdgpu_buffer_set_metadata;
1469 ws->base.buffer_get_metadata = amdgpu_buffer_get_metadata;
1470 ws->base.buffer_map = amdgpu_bo_map;
1471 ws->base.buffer_unmap = amdgpu_bo_unmap;
1472 ws->base.buffer_wait = amdgpu_bo_wait;
1473 ws->base.buffer_create = amdgpu_bo_create;
1474 ws->base.buffer_from_handle = amdgpu_bo_from_handle;
1475 ws->base.buffer_from_ptr = amdgpu_bo_from_ptr;
1476 ws->base.buffer_is_user_ptr = amdgpu_bo_is_user_ptr;
1477 ws->base.buffer_is_suballocated = amdgpu_bo_is_suballocated;
1478 ws->base.buffer_get_handle = amdgpu_bo_get_handle;
1479 ws->base.buffer_commit = amdgpu_bo_sparse_commit;
1480 ws->base.buffer_get_virtual_address = amdgpu_bo_get_va;
1481 ws->base.buffer_get_initial_domain = amdgpu_bo_get_initial_domain;
1482 }