Added few more stubs so that control reaches to DestroyDevice().
[mesa.git] / src / intel / compiler / brw_nir.c
1 /*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24 #include "brw_nir.h"
25 #include "brw_shader.h"
26 #include "dev/gen_debug.h"
27 #include "compiler/glsl_types.h"
28 #include "compiler/nir/nir_builder.h"
29 #include "util/u_math.h"
30
31 static bool
32 remap_tess_levels(nir_builder *b, nir_intrinsic_instr *intr,
33 GLenum primitive_mode)
34 {
35 const int location = nir_intrinsic_base(intr);
36 const unsigned component = nir_intrinsic_component(intr);
37 bool out_of_bounds;
38
39 if (location == VARYING_SLOT_TESS_LEVEL_INNER) {
40 switch (primitive_mode) {
41 case GL_QUADS:
42 /* gl_TessLevelInner[0..1] lives at DWords 3-2 (reversed). */
43 nir_intrinsic_set_base(intr, 0);
44 nir_intrinsic_set_component(intr, 3 - component);
45 out_of_bounds = false;
46 break;
47 case GL_TRIANGLES:
48 /* gl_TessLevelInner[0] lives at DWord 4. */
49 nir_intrinsic_set_base(intr, 1);
50 out_of_bounds = component > 0;
51 break;
52 case GL_ISOLINES:
53 out_of_bounds = true;
54 break;
55 default:
56 unreachable("Bogus tessellation domain");
57 }
58 } else if (location == VARYING_SLOT_TESS_LEVEL_OUTER) {
59 if (primitive_mode == GL_ISOLINES) {
60 /* gl_TessLevelOuter[0..1] lives at DWords 6-7 (in order). */
61 nir_intrinsic_set_base(intr, 1);
62 nir_intrinsic_set_component(intr, 2 + nir_intrinsic_component(intr));
63 out_of_bounds = component > 1;
64 } else {
65 /* Triangles use DWords 7-5 (reversed); Quads use 7-4 (reversed) */
66 nir_intrinsic_set_base(intr, 1);
67 nir_intrinsic_set_component(intr, 3 - nir_intrinsic_component(intr));
68 out_of_bounds = component == 3 && primitive_mode == GL_TRIANGLES;
69 }
70 } else {
71 return false;
72 }
73
74 if (out_of_bounds) {
75 if (nir_intrinsic_infos[intr->intrinsic].has_dest) {
76 b->cursor = nir_before_instr(&intr->instr);
77 nir_ssa_def *undef = nir_ssa_undef(b, 1, 32);
78 nir_ssa_def_rewrite_uses(&intr->dest.ssa, nir_src_for_ssa(undef));
79 }
80 nir_instr_remove(&intr->instr);
81 }
82
83 return true;
84 }
85
86 static bool
87 is_input(nir_intrinsic_instr *intrin)
88 {
89 return intrin->intrinsic == nir_intrinsic_load_input ||
90 intrin->intrinsic == nir_intrinsic_load_per_vertex_input ||
91 intrin->intrinsic == nir_intrinsic_load_interpolated_input;
92 }
93
94 static bool
95 is_output(nir_intrinsic_instr *intrin)
96 {
97 return intrin->intrinsic == nir_intrinsic_load_output ||
98 intrin->intrinsic == nir_intrinsic_load_per_vertex_output ||
99 intrin->intrinsic == nir_intrinsic_store_output ||
100 intrin->intrinsic == nir_intrinsic_store_per_vertex_output;
101 }
102
103
104 static bool
105 remap_patch_urb_offsets(nir_block *block, nir_builder *b,
106 const struct brw_vue_map *vue_map,
107 GLenum tes_primitive_mode)
108 {
109 const bool is_passthrough_tcs = b->shader->info.name &&
110 strcmp(b->shader->info.name, "passthrough") == 0;
111
112 nir_foreach_instr_safe(instr, block) {
113 if (instr->type != nir_instr_type_intrinsic)
114 continue;
115
116 nir_intrinsic_instr *intrin = nir_instr_as_intrinsic(instr);
117
118 gl_shader_stage stage = b->shader->info.stage;
119
120 if ((stage == MESA_SHADER_TESS_CTRL && is_output(intrin)) ||
121 (stage == MESA_SHADER_TESS_EVAL && is_input(intrin))) {
122
123 if (!is_passthrough_tcs &&
124 remap_tess_levels(b, intrin, tes_primitive_mode))
125 continue;
126
127 int vue_slot = vue_map->varying_to_slot[intrin->const_index[0]];
128 assert(vue_slot != -1);
129 intrin->const_index[0] = vue_slot;
130
131 nir_src *vertex = nir_get_io_vertex_index_src(intrin);
132 if (vertex) {
133 if (nir_src_is_const(*vertex)) {
134 intrin->const_index[0] += nir_src_as_uint(*vertex) *
135 vue_map->num_per_vertex_slots;
136 } else {
137 b->cursor = nir_before_instr(&intrin->instr);
138
139 /* Multiply by the number of per-vertex slots. */
140 nir_ssa_def *vertex_offset =
141 nir_imul(b,
142 nir_ssa_for_src(b, *vertex, 1),
143 nir_imm_int(b,
144 vue_map->num_per_vertex_slots));
145
146 /* Add it to the existing offset */
147 nir_src *offset = nir_get_io_offset_src(intrin);
148 nir_ssa_def *total_offset =
149 nir_iadd(b, vertex_offset,
150 nir_ssa_for_src(b, *offset, 1));
151
152 nir_instr_rewrite_src(&intrin->instr, offset,
153 nir_src_for_ssa(total_offset));
154 }
155 }
156 }
157 }
158 return true;
159 }
160
161 void
162 brw_nir_lower_vs_inputs(nir_shader *nir,
163 const uint8_t *vs_attrib_wa_flags)
164 {
165 /* Start with the location of the variable's base. */
166 nir_foreach_shader_in_variable(var, nir)
167 var->data.driver_location = var->data.location;
168
169 /* Now use nir_lower_io to walk dereference chains. Attribute arrays are
170 * loaded as one vec4 or dvec4 per element (or matrix column), depending on
171 * whether it is a double-precision type or not.
172 */
173 nir_lower_io(nir, nir_var_shader_in, type_size_vec4,
174 nir_lower_io_lower_64bit_to_32);
175
176 /* This pass needs actual constants */
177 nir_opt_constant_folding(nir);
178
179 nir_io_add_const_offset_to_base(nir, nir_var_shader_in);
180
181 brw_nir_apply_attribute_workarounds(nir, vs_attrib_wa_flags);
182
183 /* The last step is to remap VERT_ATTRIB_* to actual registers */
184
185 /* Whether or not we have any system generated values. gl_DrawID is not
186 * included here as it lives in its own vec4.
187 */
188 const bool has_sgvs =
189 nir->info.system_values_read &
190 (BITFIELD64_BIT(SYSTEM_VALUE_FIRST_VERTEX) |
191 BITFIELD64_BIT(SYSTEM_VALUE_BASE_INSTANCE) |
192 BITFIELD64_BIT(SYSTEM_VALUE_VERTEX_ID_ZERO_BASE) |
193 BITFIELD64_BIT(SYSTEM_VALUE_INSTANCE_ID));
194
195 const unsigned num_inputs = util_bitcount64(nir->info.inputs_read);
196
197 nir_foreach_function(function, nir) {
198 if (!function->impl)
199 continue;
200
201 nir_builder b;
202 nir_builder_init(&b, function->impl);
203
204 nir_foreach_block(block, function->impl) {
205 nir_foreach_instr_safe(instr, block) {
206 if (instr->type != nir_instr_type_intrinsic)
207 continue;
208
209 nir_intrinsic_instr *intrin = nir_instr_as_intrinsic(instr);
210
211 switch (intrin->intrinsic) {
212 case nir_intrinsic_load_first_vertex:
213 case nir_intrinsic_load_base_instance:
214 case nir_intrinsic_load_vertex_id_zero_base:
215 case nir_intrinsic_load_instance_id:
216 case nir_intrinsic_load_is_indexed_draw:
217 case nir_intrinsic_load_draw_id: {
218 b.cursor = nir_after_instr(&intrin->instr);
219
220 /* gl_VertexID and friends are stored by the VF as the last
221 * vertex element. We convert them to load_input intrinsics at
222 * the right location.
223 */
224 nir_intrinsic_instr *load =
225 nir_intrinsic_instr_create(nir, nir_intrinsic_load_input);
226 load->src[0] = nir_src_for_ssa(nir_imm_int(&b, 0));
227
228 nir_intrinsic_set_base(load, num_inputs);
229 switch (intrin->intrinsic) {
230 case nir_intrinsic_load_first_vertex:
231 nir_intrinsic_set_component(load, 0);
232 break;
233 case nir_intrinsic_load_base_instance:
234 nir_intrinsic_set_component(load, 1);
235 break;
236 case nir_intrinsic_load_vertex_id_zero_base:
237 nir_intrinsic_set_component(load, 2);
238 break;
239 case nir_intrinsic_load_instance_id:
240 nir_intrinsic_set_component(load, 3);
241 break;
242 case nir_intrinsic_load_draw_id:
243 case nir_intrinsic_load_is_indexed_draw:
244 /* gl_DrawID and IsIndexedDraw are stored right after
245 * gl_VertexID and friends if any of them exist.
246 */
247 nir_intrinsic_set_base(load, num_inputs + has_sgvs);
248 if (intrin->intrinsic == nir_intrinsic_load_draw_id)
249 nir_intrinsic_set_component(load, 0);
250 else
251 nir_intrinsic_set_component(load, 1);
252 break;
253 default:
254 unreachable("Invalid system value intrinsic");
255 }
256
257 load->num_components = 1;
258 nir_ssa_dest_init(&load->instr, &load->dest, 1, 32, NULL);
259 nir_builder_instr_insert(&b, &load->instr);
260
261 nir_ssa_def_rewrite_uses(&intrin->dest.ssa,
262 nir_src_for_ssa(&load->dest.ssa));
263 nir_instr_remove(&intrin->instr);
264 break;
265 }
266
267 case nir_intrinsic_load_input: {
268 /* Attributes come in a contiguous block, ordered by their
269 * gl_vert_attrib value. That means we can compute the slot
270 * number for an attribute by masking out the enabled attributes
271 * before it and counting the bits.
272 */
273 int attr = nir_intrinsic_base(intrin);
274 int slot = util_bitcount64(nir->info.inputs_read &
275 BITFIELD64_MASK(attr));
276 nir_intrinsic_set_base(intrin, slot);
277 break;
278 }
279
280 default:
281 break; /* Nothing to do */
282 }
283 }
284 }
285 }
286 }
287
288 void
289 brw_nir_lower_vue_inputs(nir_shader *nir,
290 const struct brw_vue_map *vue_map)
291 {
292 nir_foreach_shader_in_variable(var, nir)
293 var->data.driver_location = var->data.location;
294
295 /* Inputs are stored in vec4 slots, so use type_size_vec4(). */
296 nir_lower_io(nir, nir_var_shader_in, type_size_vec4,
297 nir_lower_io_lower_64bit_to_32);
298
299 /* This pass needs actual constants */
300 nir_opt_constant_folding(nir);
301
302 nir_io_add_const_offset_to_base(nir, nir_var_shader_in);
303
304 nir_foreach_function(function, nir) {
305 if (!function->impl)
306 continue;
307
308 nir_foreach_block(block, function->impl) {
309 nir_foreach_instr(instr, block) {
310 if (instr->type != nir_instr_type_intrinsic)
311 continue;
312
313 nir_intrinsic_instr *intrin = nir_instr_as_intrinsic(instr);
314
315 if (intrin->intrinsic == nir_intrinsic_load_input ||
316 intrin->intrinsic == nir_intrinsic_load_per_vertex_input) {
317 /* Offset 0 is the VUE header, which contains
318 * VARYING_SLOT_LAYER [.y], VARYING_SLOT_VIEWPORT [.z], and
319 * VARYING_SLOT_PSIZ [.w].
320 */
321 int varying = nir_intrinsic_base(intrin);
322 int vue_slot;
323 switch (varying) {
324 case VARYING_SLOT_PSIZ:
325 nir_intrinsic_set_base(intrin, 0);
326 nir_intrinsic_set_component(intrin, 3);
327 break;
328
329 default:
330 vue_slot = vue_map->varying_to_slot[varying];
331 assert(vue_slot != -1);
332 nir_intrinsic_set_base(intrin, vue_slot);
333 break;
334 }
335 }
336 }
337 }
338 }
339 }
340
341 void
342 brw_nir_lower_tes_inputs(nir_shader *nir, const struct brw_vue_map *vue_map)
343 {
344 nir_foreach_shader_in_variable(var, nir)
345 var->data.driver_location = var->data.location;
346
347 nir_lower_io(nir, nir_var_shader_in, type_size_vec4,
348 nir_lower_io_lower_64bit_to_32);
349
350 /* This pass needs actual constants */
351 nir_opt_constant_folding(nir);
352
353 nir_io_add_const_offset_to_base(nir, nir_var_shader_in);
354
355 nir_foreach_function(function, nir) {
356 if (function->impl) {
357 nir_builder b;
358 nir_builder_init(&b, function->impl);
359 nir_foreach_block(block, function->impl) {
360 remap_patch_urb_offsets(block, &b, vue_map,
361 nir->info.tess.primitive_mode);
362 }
363 }
364 }
365 }
366
367 void
368 brw_nir_lower_fs_inputs(nir_shader *nir,
369 const struct gen_device_info *devinfo,
370 const struct brw_wm_prog_key *key)
371 {
372 nir_foreach_shader_in_variable(var, nir) {
373 var->data.driver_location = var->data.location;
374
375 /* Apply default interpolation mode.
376 *
377 * Everything defaults to smooth except for the legacy GL color
378 * built-in variables, which might be flat depending on API state.
379 */
380 if (var->data.interpolation == INTERP_MODE_NONE) {
381 const bool flat = key->flat_shade &&
382 (var->data.location == VARYING_SLOT_COL0 ||
383 var->data.location == VARYING_SLOT_COL1);
384
385 var->data.interpolation = flat ? INTERP_MODE_FLAT
386 : INTERP_MODE_SMOOTH;
387 }
388
389 /* On Ironlake and below, there is only one interpolation mode.
390 * Centroid interpolation doesn't mean anything on this hardware --
391 * there is no multisampling.
392 */
393 if (devinfo->gen < 6) {
394 var->data.centroid = false;
395 var->data.sample = false;
396 }
397 }
398
399 nir_lower_io_options lower_io_options = nir_lower_io_lower_64bit_to_32;
400 if (key->persample_interp)
401 lower_io_options |= nir_lower_io_force_sample_interpolation;
402
403 nir_lower_io(nir, nir_var_shader_in, type_size_vec4, lower_io_options);
404 if (devinfo->gen >= 11)
405 nir_lower_interpolation(nir, ~0);
406
407 /* This pass needs actual constants */
408 nir_opt_constant_folding(nir);
409
410 nir_io_add_const_offset_to_base(nir, nir_var_shader_in);
411 }
412
413 void
414 brw_nir_lower_vue_outputs(nir_shader *nir)
415 {
416 nir_foreach_shader_out_variable(var, nir) {
417 var->data.driver_location = var->data.location;
418 }
419
420 nir_lower_io(nir, nir_var_shader_out, type_size_vec4,
421 nir_lower_io_lower_64bit_to_32);
422 }
423
424 void
425 brw_nir_lower_tcs_outputs(nir_shader *nir, const struct brw_vue_map *vue_map,
426 GLenum tes_primitive_mode)
427 {
428 nir_foreach_shader_out_variable(var, nir) {
429 var->data.driver_location = var->data.location;
430 }
431
432 nir_lower_io(nir, nir_var_shader_out, type_size_vec4,
433 nir_lower_io_lower_64bit_to_32);
434
435 /* This pass needs actual constants */
436 nir_opt_constant_folding(nir);
437
438 nir_io_add_const_offset_to_base(nir, nir_var_shader_out);
439
440 nir_foreach_function(function, nir) {
441 if (function->impl) {
442 nir_builder b;
443 nir_builder_init(&b, function->impl);
444 nir_foreach_block(block, function->impl) {
445 remap_patch_urb_offsets(block, &b, vue_map, tes_primitive_mode);
446 }
447 }
448 }
449 }
450
451 void
452 brw_nir_lower_fs_outputs(nir_shader *nir)
453 {
454 nir_foreach_shader_out_variable(var, nir) {
455 var->data.driver_location =
456 SET_FIELD(var->data.index, BRW_NIR_FRAG_OUTPUT_INDEX) |
457 SET_FIELD(var->data.location, BRW_NIR_FRAG_OUTPUT_LOCATION);
458 }
459
460 nir_lower_io(nir, nir_var_shader_out, type_size_dvec4, 0);
461 }
462
463 #define OPT(pass, ...) ({ \
464 bool this_progress = false; \
465 NIR_PASS(this_progress, nir, pass, ##__VA_ARGS__); \
466 if (this_progress) \
467 progress = true; \
468 this_progress; \
469 })
470
471 static nir_variable_mode
472 brw_nir_no_indirect_mask(const struct brw_compiler *compiler,
473 gl_shader_stage stage)
474 {
475 const struct gen_device_info *devinfo = compiler->devinfo;
476 const bool is_scalar = compiler->scalar_stage[stage];
477 nir_variable_mode indirect_mask = 0;
478
479 switch (stage) {
480 case MESA_SHADER_VERTEX:
481 case MESA_SHADER_FRAGMENT:
482 indirect_mask |= nir_var_shader_in;
483 break;
484
485 case MESA_SHADER_GEOMETRY:
486 if (!is_scalar)
487 indirect_mask |= nir_var_shader_in;
488 break;
489
490 default:
491 /* Everything else can handle indirect inputs */
492 break;
493 }
494
495 if (is_scalar && stage != MESA_SHADER_TESS_CTRL)
496 indirect_mask |= nir_var_shader_out;
497
498 /* On HSW+, we allow indirects in scalar shaders. They get implemented
499 * using nir_lower_vars_to_explicit_types and nir_lower_explicit_io in
500 * brw_postprocess_nir.
501 *
502 * We haven't plumbed through the indirect scratch messages on gen6 or
503 * earlier so doing indirects via scratch doesn't work there. On gen7 and
504 * earlier the scratch space size is limited to 12kB. If we allowed
505 * indirects as scratch all the time, we may easily exceed this limit
506 * without having any fallback.
507 */
508 if (is_scalar && devinfo->gen <= 7 && !devinfo->is_haswell)
509 indirect_mask |= nir_var_function_temp;
510
511 return indirect_mask;
512 }
513
514 void
515 brw_nir_optimize(nir_shader *nir, const struct brw_compiler *compiler,
516 bool is_scalar, bool allow_copies)
517 {
518 nir_variable_mode loop_indirect_mask =
519 brw_nir_no_indirect_mask(compiler, nir->info.stage);
520
521 /* We can handle indirects via scratch messages. However, they are
522 * expensive so we'd rather not if we can avoid it. Have loop unrolling
523 * try to get rid of them.
524 */
525 if (is_scalar)
526 loop_indirect_mask |= nir_var_function_temp;
527
528 bool progress;
529 unsigned lower_flrp =
530 (nir->options->lower_flrp16 ? 16 : 0) |
531 (nir->options->lower_flrp32 ? 32 : 0) |
532 (nir->options->lower_flrp64 ? 64 : 0);
533
534 do {
535 progress = false;
536 OPT(nir_split_array_vars, nir_var_function_temp);
537 OPT(nir_shrink_vec_array_vars, nir_var_function_temp);
538 OPT(nir_opt_deref);
539 OPT(nir_lower_vars_to_ssa);
540 if (allow_copies) {
541 /* Only run this pass in the first call to brw_nir_optimize. Later
542 * calls assume that we've lowered away any copy_deref instructions
543 * and we don't want to introduce any more.
544 */
545 OPT(nir_opt_find_array_copies);
546 }
547 OPT(nir_opt_copy_prop_vars);
548 OPT(nir_opt_dead_write_vars);
549 OPT(nir_opt_combine_stores, nir_var_all);
550
551 if (is_scalar) {
552 OPT(nir_lower_alu_to_scalar, NULL, NULL);
553 } else {
554 OPT(nir_opt_shrink_vectors);
555 }
556
557 OPT(nir_copy_prop);
558
559 if (is_scalar) {
560 OPT(nir_lower_phis_to_scalar);
561 }
562
563 OPT(nir_copy_prop);
564 OPT(nir_opt_dce);
565 OPT(nir_opt_cse);
566 OPT(nir_opt_combine_stores, nir_var_all);
567
568 /* Passing 0 to the peephole select pass causes it to convert
569 * if-statements that contain only move instructions in the branches
570 * regardless of the count.
571 *
572 * Passing 1 to the peephole select pass causes it to convert
573 * if-statements that contain at most a single ALU instruction (total)
574 * in both branches. Before Gen6, some math instructions were
575 * prohibitively expensive and the results of compare operations need an
576 * extra resolve step. For these reasons, this pass is more harmful
577 * than good on those platforms.
578 *
579 * For indirect loads of uniforms (push constants), we assume that array
580 * indices will nearly always be in bounds and the cost of the load is
581 * low. Therefore there shouldn't be a performance benefit to avoid it.
582 * However, in vec4 tessellation shaders, these loads operate by
583 * actually pulling from memory.
584 */
585 const bool is_vec4_tessellation = !is_scalar &&
586 (nir->info.stage == MESA_SHADER_TESS_CTRL ||
587 nir->info.stage == MESA_SHADER_TESS_EVAL);
588 OPT(nir_opt_peephole_select, 0, !is_vec4_tessellation, false);
589 OPT(nir_opt_peephole_select, 8, !is_vec4_tessellation,
590 compiler->devinfo->gen >= 6);
591
592 OPT(nir_opt_intrinsics);
593 OPT(nir_opt_idiv_const, 32);
594 OPT(nir_opt_algebraic);
595 OPT(nir_opt_constant_folding);
596
597 if (lower_flrp != 0) {
598 if (OPT(nir_lower_flrp,
599 lower_flrp,
600 false /* always_precise */)) {
601 OPT(nir_opt_constant_folding);
602 }
603
604 /* Nothing should rematerialize any flrps, so we only need to do this
605 * lowering once.
606 */
607 lower_flrp = 0;
608 }
609
610 OPT(nir_opt_dead_cf);
611 if (OPT(nir_opt_trivial_continues)) {
612 /* If nir_opt_trivial_continues makes progress, then we need to clean
613 * things up if we want any hope of nir_opt_if or nir_opt_loop_unroll
614 * to make progress.
615 */
616 OPT(nir_copy_prop);
617 OPT(nir_opt_dce);
618 }
619 OPT(nir_opt_if, false);
620 OPT(nir_opt_conditional_discard);
621 if (nir->options->max_unroll_iterations != 0) {
622 OPT(nir_opt_loop_unroll, loop_indirect_mask);
623 }
624 OPT(nir_opt_remove_phis);
625 OPT(nir_opt_undef);
626 OPT(nir_lower_pack);
627 } while (progress);
628
629 /* Workaround Gfxbench unused local sampler variable which will trigger an
630 * assert in the opt_large_constants pass.
631 */
632 OPT(nir_remove_dead_variables, nir_var_function_temp, NULL);
633 }
634
635 static unsigned
636 lower_bit_size_callback(const nir_alu_instr *alu, UNUSED void *data)
637 {
638 assert(alu->dest.dest.is_ssa);
639 if (alu->dest.dest.ssa.bit_size >= 32)
640 return 0;
641
642 const struct brw_compiler *compiler = (const struct brw_compiler *) data;
643
644 switch (alu->op) {
645 case nir_op_idiv:
646 case nir_op_imod:
647 case nir_op_irem:
648 case nir_op_udiv:
649 case nir_op_umod:
650 case nir_op_fceil:
651 case nir_op_ffloor:
652 case nir_op_ffract:
653 case nir_op_fround_even:
654 case nir_op_ftrunc:
655 return 32;
656 case nir_op_frcp:
657 case nir_op_frsq:
658 case nir_op_fsqrt:
659 case nir_op_fpow:
660 case nir_op_fexp2:
661 case nir_op_flog2:
662 case nir_op_fsin:
663 case nir_op_fcos:
664 return compiler->devinfo->gen < 9 ? 32 : 0;
665 default:
666 return 0;
667 }
668 }
669
670 /* Does some simple lowering and runs the standard suite of optimizations
671 *
672 * This is intended to be called more-or-less directly after you get the
673 * shader out of GLSL or some other source. While it is geared towards i965,
674 * it is not at all generator-specific except for the is_scalar flag. Even
675 * there, it is safe to call with is_scalar = false for a shader that is
676 * intended for the FS backend as long as nir_optimize is called again with
677 * is_scalar = true to scalarize everything prior to code gen.
678 */
679 void
680 brw_preprocess_nir(const struct brw_compiler *compiler, nir_shader *nir,
681 const nir_shader *softfp64)
682 {
683 const struct gen_device_info *devinfo = compiler->devinfo;
684 UNUSED bool progress; /* Written by OPT */
685
686 const bool is_scalar = compiler->scalar_stage[nir->info.stage];
687
688 if (is_scalar) {
689 OPT(nir_lower_alu_to_scalar, NULL, NULL);
690 }
691
692 if (nir->info.stage == MESA_SHADER_GEOMETRY)
693 OPT(nir_lower_gs_intrinsics, false);
694
695 /* See also brw_nir_trig_workarounds.py */
696 if (compiler->precise_trig &&
697 !(devinfo->gen >= 10 || devinfo->is_kabylake))
698 OPT(brw_nir_apply_trig_workarounds);
699
700 if (devinfo->gen >= 12)
701 OPT(brw_nir_clamp_image_1d_2d_array_sizes);
702
703 static const nir_lower_tex_options tex_options = {
704 .lower_txp = ~0,
705 .lower_txf_offset = true,
706 .lower_rect_offset = true,
707 .lower_tex_without_implicit_lod = true,
708 .lower_txd_cube_map = true,
709 .lower_txb_shadow_clamp = true,
710 .lower_txd_shadow_clamp = true,
711 .lower_txd_offset_clamp = true,
712 .lower_tg4_offsets = true,
713 };
714
715 OPT(nir_lower_tex, &tex_options);
716 OPT(nir_normalize_cubemap_coords);
717
718 OPT(nir_lower_global_vars_to_local);
719
720 OPT(nir_split_var_copies);
721 OPT(nir_split_struct_vars, nir_var_function_temp);
722
723 brw_nir_optimize(nir, compiler, is_scalar, true);
724
725 OPT(nir_lower_doubles, softfp64, nir->options->lower_doubles_options);
726 OPT(nir_lower_int64);
727
728 OPT(nir_lower_bit_size, lower_bit_size_callback, (void *)compiler);
729
730 if (is_scalar) {
731 OPT(nir_lower_load_const_to_scalar);
732 }
733
734 /* Lower a bunch of stuff */
735 OPT(nir_lower_var_copies);
736
737 /* This needs to be run after the first optimization pass but before we
738 * lower indirect derefs away
739 */
740 if (compiler->supports_shader_constants) {
741 OPT(nir_opt_large_constants, NULL, 32);
742 }
743
744 OPT(nir_lower_system_values);
745 OPT(nir_lower_compute_system_values, NULL);
746
747 const nir_lower_subgroups_options subgroups_options = {
748 .ballot_bit_size = 32,
749 .lower_to_scalar = true,
750 .lower_vote_trivial = !is_scalar,
751 .lower_shuffle = true,
752 .lower_quad_broadcast_dynamic = true,
753 };
754 OPT(nir_lower_subgroups, &subgroups_options);
755
756 OPT(nir_lower_clip_cull_distance_arrays);
757
758 nir_variable_mode indirect_mask =
759 brw_nir_no_indirect_mask(compiler, nir->info.stage);
760 OPT(nir_lower_indirect_derefs, indirect_mask, UINT32_MAX);
761
762 /* Even in cases where we can handle indirect temporaries via scratch, we
763 * it can still be expensive. Lower indirects on small arrays to
764 * conditional load/stores.
765 *
766 * The threshold of 16 was chosen semi-arbitrarily. The idea is that an
767 * indirect on an array of 16 elements is about 30 instructions at which
768 * point, you may be better off doing a send. With a SIMD8 program, 16
769 * floats is 1/8 of the entire register file. Any array larger than that
770 * is likely to cause pressure issues. Also, this value is sufficiently
771 * high that the benchmarks known to suffer from large temporary array
772 * issues are helped but nothing else in shader-db is hurt except for maybe
773 * that one kerbal space program shader.
774 */
775 if (is_scalar && !(indirect_mask & nir_var_function_temp))
776 OPT(nir_lower_indirect_derefs, nir_var_function_temp, 16);
777
778 /* Lower array derefs of vectors for SSBO and UBO loads. For both UBOs and
779 * SSBOs, our back-end is capable of loading an entire vec4 at a time and
780 * we would like to take advantage of that whenever possible regardless of
781 * whether or not the app gives us full loads. This should allow the
782 * optimizer to combine UBO and SSBO load operations and save us some send
783 * messages.
784 */
785 OPT(nir_lower_array_deref_of_vec,
786 nir_var_mem_ubo | nir_var_mem_ssbo,
787 nir_lower_direct_array_deref_of_vec_load);
788
789 /* Get rid of split copies */
790 brw_nir_optimize(nir, compiler, is_scalar, false);
791 }
792
793 void
794 brw_nir_link_shaders(const struct brw_compiler *compiler,
795 nir_shader *producer, nir_shader *consumer)
796 {
797 nir_lower_io_arrays_to_elements(producer, consumer);
798 nir_validate_shader(producer, "after nir_lower_io_arrays_to_elements");
799 nir_validate_shader(consumer, "after nir_lower_io_arrays_to_elements");
800
801 const bool p_is_scalar = compiler->scalar_stage[producer->info.stage];
802 const bool c_is_scalar = compiler->scalar_stage[consumer->info.stage];
803
804 if (p_is_scalar && c_is_scalar) {
805 NIR_PASS_V(producer, nir_lower_io_to_scalar_early, nir_var_shader_out);
806 NIR_PASS_V(consumer, nir_lower_io_to_scalar_early, nir_var_shader_in);
807 brw_nir_optimize(producer, compiler, p_is_scalar, false);
808 brw_nir_optimize(consumer, compiler, c_is_scalar, false);
809 }
810
811 if (nir_link_opt_varyings(producer, consumer))
812 brw_nir_optimize(consumer, compiler, c_is_scalar, false);
813
814 NIR_PASS_V(producer, nir_remove_dead_variables, nir_var_shader_out, NULL);
815 NIR_PASS_V(consumer, nir_remove_dead_variables, nir_var_shader_in, NULL);
816
817 if (nir_remove_unused_varyings(producer, consumer)) {
818 NIR_PASS_V(producer, nir_lower_global_vars_to_local);
819 NIR_PASS_V(consumer, nir_lower_global_vars_to_local);
820
821 /* The backend might not be able to handle indirects on
822 * temporaries so we need to lower indirects on any of the
823 * varyings we have demoted here.
824 */
825 NIR_PASS_V(producer, nir_lower_indirect_derefs,
826 brw_nir_no_indirect_mask(compiler, producer->info.stage),
827 UINT32_MAX);
828 NIR_PASS_V(consumer, nir_lower_indirect_derefs,
829 brw_nir_no_indirect_mask(compiler, consumer->info.stage),
830 UINT32_MAX);
831
832 brw_nir_optimize(producer, compiler, p_is_scalar, false);
833 brw_nir_optimize(consumer, compiler, c_is_scalar, false);
834 }
835
836 NIR_PASS_V(producer, nir_lower_io_to_vector, nir_var_shader_out);
837 NIR_PASS_V(producer, nir_opt_combine_stores, nir_var_shader_out);
838 NIR_PASS_V(consumer, nir_lower_io_to_vector, nir_var_shader_in);
839
840 if (producer->info.stage != MESA_SHADER_TESS_CTRL) {
841 /* Calling lower_io_to_vector creates output variable writes with
842 * write-masks. On non-TCS outputs, the back-end can't handle it and we
843 * need to call nir_lower_io_to_temporaries to get rid of them. This,
844 * in turn, creates temporary variables and extra copy_deref intrinsics
845 * that we need to clean up.
846 */
847 NIR_PASS_V(producer, nir_lower_io_to_temporaries,
848 nir_shader_get_entrypoint(producer), true, false);
849 NIR_PASS_V(producer, nir_lower_global_vars_to_local);
850 NIR_PASS_V(producer, nir_split_var_copies);
851 NIR_PASS_V(producer, nir_lower_var_copies);
852 }
853 }
854
855 static bool
856 brw_nir_should_vectorize_mem(unsigned align, unsigned bit_size,
857 unsigned num_components, unsigned high_offset,
858 nir_intrinsic_instr *low,
859 nir_intrinsic_instr *high)
860 {
861 /* Don't combine things to generate 64-bit loads/stores. We have to split
862 * those back into 32-bit ones anyway and UBO loads aren't split in NIR so
863 * we don't want to make a mess for the back-end.
864 */
865 if (bit_size > 32)
866 return false;
867
868 /* We can handle at most a vec4 right now. Anything bigger would get
869 * immediately split by brw_nir_lower_mem_access_bit_sizes anyway.
870 */
871 if (num_components > 4)
872 return false;
873
874 if (align < bit_size / 8)
875 return false;
876
877 return true;
878 }
879
880 static
881 bool combine_all_barriers(nir_intrinsic_instr *a,
882 nir_intrinsic_instr *b,
883 void *data)
884 {
885 /* Translation to backend IR will get rid of modes we don't care about, so
886 * no harm in always combining them.
887 *
888 * TODO: While HW has only ACQUIRE|RELEASE fences, we could improve the
889 * scheduling so that it can take advantage of the different semantics.
890 */
891 nir_intrinsic_set_memory_modes(a, nir_intrinsic_memory_modes(a) |
892 nir_intrinsic_memory_modes(b));
893 nir_intrinsic_set_memory_semantics(a, nir_intrinsic_memory_semantics(a) |
894 nir_intrinsic_memory_semantics(b));
895 nir_intrinsic_set_memory_scope(a, MAX2(nir_intrinsic_memory_scope(a),
896 nir_intrinsic_memory_scope(b)));
897 return true;
898 }
899
900 static void
901 brw_vectorize_lower_mem_access(nir_shader *nir,
902 const struct brw_compiler *compiler,
903 bool is_scalar)
904 {
905 const struct gen_device_info *devinfo = compiler->devinfo;
906 bool progress = false;
907
908 if (is_scalar) {
909 OPT(nir_opt_load_store_vectorize,
910 nir_var_mem_ubo | nir_var_mem_ssbo |
911 nir_var_mem_global | nir_var_mem_shared,
912 brw_nir_should_vectorize_mem,
913 (nir_variable_mode)0);
914 }
915
916 OPT(brw_nir_lower_mem_access_bit_sizes, devinfo);
917
918 while (progress) {
919 progress = false;
920
921 OPT(nir_lower_pack);
922 OPT(nir_copy_prop);
923 OPT(nir_opt_dce);
924 OPT(nir_opt_cse);
925 OPT(nir_opt_algebraic);
926 OPT(nir_opt_constant_folding);
927 }
928 }
929
930 static bool
931 nir_shader_has_local_variables(const nir_shader *nir)
932 {
933 nir_foreach_function(func, nir) {
934 if (func->impl && !exec_list_is_empty(&func->impl->locals))
935 return true;
936 }
937
938 return false;
939 }
940
941 /* Prepare the given shader for codegen
942 *
943 * This function is intended to be called right before going into the actual
944 * backend and is highly backend-specific. Also, once this function has been
945 * called on a shader, it will no longer be in SSA form so most optimizations
946 * will not work.
947 */
948 void
949 brw_postprocess_nir(nir_shader *nir, const struct brw_compiler *compiler,
950 bool is_scalar)
951 {
952 const struct gen_device_info *devinfo = compiler->devinfo;
953 bool debug_enabled =
954 (INTEL_DEBUG & intel_debug_flag_for_shader_stage(nir->info.stage));
955
956 UNUSED bool progress; /* Written by OPT */
957
958 OPT(brw_nir_lower_scoped_barriers);
959 OPT(nir_opt_combine_memory_barriers, combine_all_barriers, NULL);
960
961 do {
962 progress = false;
963 OPT(nir_opt_algebraic_before_ffma);
964 } while (progress);
965
966 brw_nir_optimize(nir, compiler, is_scalar, false);
967
968 if (is_scalar && nir_shader_has_local_variables(nir)) {
969 OPT(nir_lower_vars_to_explicit_types, nir_var_function_temp,
970 glsl_get_natural_size_align_bytes);
971 OPT(nir_lower_explicit_io, nir_var_function_temp,
972 nir_address_format_32bit_offset);
973 brw_nir_optimize(nir, compiler, is_scalar, false);
974 }
975
976 brw_vectorize_lower_mem_access(nir, compiler, is_scalar);
977
978 if (OPT(nir_lower_int64))
979 brw_nir_optimize(nir, compiler, is_scalar, false);
980
981 if (devinfo->gen >= 6) {
982 /* Try and fuse multiply-adds */
983 OPT(brw_nir_opt_peephole_ffma);
984 }
985
986 if (OPT(nir_opt_comparison_pre)) {
987 OPT(nir_copy_prop);
988 OPT(nir_opt_dce);
989 OPT(nir_opt_cse);
990
991 /* Do the select peepehole again. nir_opt_comparison_pre (combined with
992 * the other optimization passes) will have removed at least one
993 * instruction from one of the branches of the if-statement, so now it
994 * might be under the threshold of conversion to bcsel.
995 *
996 * See brw_nir_optimize for the explanation of is_vec4_tessellation.
997 */
998 const bool is_vec4_tessellation = !is_scalar &&
999 (nir->info.stage == MESA_SHADER_TESS_CTRL ||
1000 nir->info.stage == MESA_SHADER_TESS_EVAL);
1001 OPT(nir_opt_peephole_select, 0, is_vec4_tessellation, false);
1002 OPT(nir_opt_peephole_select, 1, is_vec4_tessellation,
1003 compiler->devinfo->gen >= 6);
1004 }
1005
1006 do {
1007 progress = false;
1008 if (OPT(nir_opt_algebraic_late)) {
1009 /* At this late stage, anything that makes more constants will wreak
1010 * havok on the vec4 backend. The handling of constants in the vec4
1011 * backend is not good.
1012 */
1013 if (is_scalar)
1014 OPT(nir_opt_constant_folding);
1015
1016 OPT(nir_copy_prop);
1017 OPT(nir_opt_dce);
1018 OPT(nir_opt_cse);
1019 }
1020 } while (progress);
1021
1022
1023 OPT(brw_nir_lower_conversions);
1024
1025 if (is_scalar)
1026 OPT(nir_lower_alu_to_scalar, NULL, NULL);
1027
1028 while (OPT(nir_opt_algebraic_distribute_src_mods)) {
1029 OPT(nir_copy_prop);
1030 OPT(nir_opt_dce);
1031 OPT(nir_opt_cse);
1032 }
1033
1034 OPT(nir_copy_prop);
1035 OPT(nir_opt_dce);
1036 OPT(nir_opt_move, nir_move_comparisons);
1037
1038 OPT(nir_lower_bool_to_int32);
1039 OPT(nir_copy_prop);
1040 OPT(nir_opt_dce);
1041
1042 OPT(nir_lower_locals_to_regs);
1043
1044 if (unlikely(debug_enabled)) {
1045 /* Re-index SSA defs so we print more sensible numbers. */
1046 nir_foreach_function(function, nir) {
1047 if (function->impl)
1048 nir_index_ssa_defs(function->impl);
1049 }
1050
1051 fprintf(stderr, "NIR (SSA form) for %s shader:\n",
1052 _mesa_shader_stage_to_string(nir->info.stage));
1053 nir_print_shader(nir, stderr);
1054 }
1055
1056 OPT(nir_convert_from_ssa, true);
1057
1058 if (!is_scalar) {
1059 OPT(nir_move_vec_src_uses_to_dest);
1060 OPT(nir_lower_vec_to_movs);
1061 }
1062
1063 OPT(nir_opt_dce);
1064
1065 if (OPT(nir_opt_rematerialize_compares))
1066 OPT(nir_opt_dce);
1067
1068 /* This is the last pass we run before we start emitting stuff. It
1069 * determines when we need to insert boolean resolves on Gen <= 5. We
1070 * run it last because it stashes data in instr->pass_flags and we don't
1071 * want that to be squashed by other NIR passes.
1072 */
1073 if (devinfo->gen <= 5)
1074 brw_nir_analyze_boolean_resolves(nir);
1075
1076 nir_sweep(nir);
1077
1078 if (unlikely(debug_enabled)) {
1079 fprintf(stderr, "NIR (final form) for %s shader:\n",
1080 _mesa_shader_stage_to_string(nir->info.stage));
1081 nir_print_shader(nir, stderr);
1082 }
1083 }
1084
1085 static bool
1086 brw_nir_apply_sampler_key(nir_shader *nir,
1087 const struct brw_compiler *compiler,
1088 const struct brw_sampler_prog_key_data *key_tex)
1089 {
1090 const struct gen_device_info *devinfo = compiler->devinfo;
1091 nir_lower_tex_options tex_options = {
1092 .lower_txd_clamp_bindless_sampler = true,
1093 .lower_txd_clamp_if_sampler_index_not_lt_16 = true,
1094 };
1095
1096 /* Iron Lake and prior require lowering of all rectangle textures */
1097 if (devinfo->gen < 6)
1098 tex_options.lower_rect = true;
1099
1100 /* Prior to Broadwell, our hardware can't actually do GL_CLAMP */
1101 if (devinfo->gen < 8) {
1102 tex_options.saturate_s = key_tex->gl_clamp_mask[0];
1103 tex_options.saturate_t = key_tex->gl_clamp_mask[1];
1104 tex_options.saturate_r = key_tex->gl_clamp_mask[2];
1105 }
1106
1107 /* Prior to Haswell, we have to fake texture swizzle */
1108 for (unsigned s = 0; s < MAX_SAMPLERS; s++) {
1109 if (key_tex->swizzles[s] == SWIZZLE_NOOP)
1110 continue;
1111
1112 tex_options.swizzle_result |= BITFIELD_BIT(s);
1113 for (unsigned c = 0; c < 4; c++)
1114 tex_options.swizzles[s][c] = GET_SWZ(key_tex->swizzles[s], c);
1115 }
1116
1117 /* Prior to Haswell, we have to lower gradients on shadow samplers */
1118 tex_options.lower_txd_shadow = devinfo->gen < 8 && !devinfo->is_haswell;
1119
1120 tex_options.lower_y_uv_external = key_tex->y_uv_image_mask;
1121 tex_options.lower_y_u_v_external = key_tex->y_u_v_image_mask;
1122 tex_options.lower_yx_xuxv_external = key_tex->yx_xuxv_image_mask;
1123 tex_options.lower_xy_uxvx_external = key_tex->xy_uxvx_image_mask;
1124 tex_options.lower_ayuv_external = key_tex->ayuv_image_mask;
1125 tex_options.lower_xyuv_external = key_tex->xyuv_image_mask;
1126 tex_options.bt709_external = key_tex->bt709_mask;
1127 tex_options.bt2020_external = key_tex->bt2020_mask;
1128
1129 /* Setup array of scaling factors for each texture. */
1130 memcpy(&tex_options.scale_factors, &key_tex->scale_factors,
1131 sizeof(tex_options.scale_factors));
1132
1133 return nir_lower_tex(nir, &tex_options);
1134 }
1135
1136 static unsigned
1137 get_subgroup_size(gl_shader_stage stage,
1138 const struct brw_base_prog_key *key,
1139 unsigned max_subgroup_size)
1140 {
1141 switch (key->subgroup_size_type) {
1142 case BRW_SUBGROUP_SIZE_API_CONSTANT:
1143 /* We have to use the global constant size. */
1144 return BRW_SUBGROUP_SIZE;
1145
1146 case BRW_SUBGROUP_SIZE_UNIFORM:
1147 /* It has to be uniform across all invocations but can vary per stage
1148 * if we want. This gives us a bit more freedom.
1149 *
1150 * For compute, brw_nir_apply_key is called per-dispatch-width so this
1151 * is the actual subgroup size and not a maximum. However, we only
1152 * invoke one size of any given compute shader so it's still guaranteed
1153 * to be uniform across invocations.
1154 */
1155 return max_subgroup_size;
1156
1157 case BRW_SUBGROUP_SIZE_VARYING:
1158 /* The subgroup size is allowed to be fully varying. For geometry
1159 * stages, we know it's always 8 which is max_subgroup_size so we can
1160 * return that. For compute, brw_nir_apply_key is called once per
1161 * dispatch-width so max_subgroup_size is the real subgroup size.
1162 *
1163 * For fragment, we return 0 and let it fall through to the back-end
1164 * compiler. This means we can't optimize based on subgroup size but
1165 * that's a risk the client took when it asked for a varying subgroup
1166 * size.
1167 */
1168 return stage == MESA_SHADER_FRAGMENT ? 0 : max_subgroup_size;
1169
1170 case BRW_SUBGROUP_SIZE_REQUIRE_8:
1171 case BRW_SUBGROUP_SIZE_REQUIRE_16:
1172 case BRW_SUBGROUP_SIZE_REQUIRE_32:
1173 assert(stage == MESA_SHADER_COMPUTE);
1174 /* These enum values are expressly chosen to be equal to the subgroup
1175 * size that they require.
1176 */
1177 return key->subgroup_size_type;
1178 }
1179
1180 unreachable("Invalid subgroup size type");
1181 }
1182
1183 void
1184 brw_nir_apply_key(nir_shader *nir,
1185 const struct brw_compiler *compiler,
1186 const struct brw_base_prog_key *key,
1187 unsigned max_subgroup_size,
1188 bool is_scalar)
1189 {
1190 bool progress = false;
1191
1192 OPT(brw_nir_apply_sampler_key, compiler, &key->tex);
1193
1194 const nir_lower_subgroups_options subgroups_options = {
1195 .subgroup_size = get_subgroup_size(nir->info.stage, key,
1196 max_subgroup_size),
1197 .ballot_bit_size = 32,
1198 .lower_subgroup_masks = true,
1199 };
1200 OPT(nir_lower_subgroups, &subgroups_options);
1201
1202 if (progress)
1203 brw_nir_optimize(nir, compiler, is_scalar, false);
1204 }
1205
1206 enum brw_conditional_mod
1207 brw_cmod_for_nir_comparison(nir_op op)
1208 {
1209 switch (op) {
1210 case nir_op_flt:
1211 case nir_op_flt32:
1212 case nir_op_ilt:
1213 case nir_op_ilt32:
1214 case nir_op_ult:
1215 case nir_op_ult32:
1216 return BRW_CONDITIONAL_L;
1217
1218 case nir_op_fge:
1219 case nir_op_fge32:
1220 case nir_op_ige:
1221 case nir_op_ige32:
1222 case nir_op_uge:
1223 case nir_op_uge32:
1224 return BRW_CONDITIONAL_GE;
1225
1226 case nir_op_feq:
1227 case nir_op_feq32:
1228 case nir_op_ieq:
1229 case nir_op_ieq32:
1230 case nir_op_b32all_fequal2:
1231 case nir_op_b32all_iequal2:
1232 case nir_op_b32all_fequal3:
1233 case nir_op_b32all_iequal3:
1234 case nir_op_b32all_fequal4:
1235 case nir_op_b32all_iequal4:
1236 return BRW_CONDITIONAL_Z;
1237
1238 case nir_op_fneu:
1239 case nir_op_fneu32:
1240 case nir_op_ine:
1241 case nir_op_ine32:
1242 case nir_op_b32any_fnequal2:
1243 case nir_op_b32any_inequal2:
1244 case nir_op_b32any_fnequal3:
1245 case nir_op_b32any_inequal3:
1246 case nir_op_b32any_fnequal4:
1247 case nir_op_b32any_inequal4:
1248 return BRW_CONDITIONAL_NZ;
1249
1250 default:
1251 unreachable("Unsupported NIR comparison op");
1252 }
1253 }
1254
1255 uint32_t
1256 brw_aop_for_nir_intrinsic(const nir_intrinsic_instr *atomic)
1257 {
1258 switch (atomic->intrinsic) {
1259 #define AOP_CASE(atom) \
1260 case nir_intrinsic_image_atomic_##atom: \
1261 case nir_intrinsic_bindless_image_atomic_##atom: \
1262 case nir_intrinsic_ssbo_atomic_##atom: \
1263 case nir_intrinsic_shared_atomic_##atom: \
1264 case nir_intrinsic_global_atomic_##atom
1265
1266 AOP_CASE(add): {
1267 unsigned src_idx;
1268 switch (atomic->intrinsic) {
1269 case nir_intrinsic_image_atomic_add:
1270 case nir_intrinsic_bindless_image_atomic_add:
1271 src_idx = 3;
1272 break;
1273 case nir_intrinsic_ssbo_atomic_add:
1274 src_idx = 2;
1275 break;
1276 case nir_intrinsic_shared_atomic_add:
1277 case nir_intrinsic_global_atomic_add:
1278 src_idx = 1;
1279 break;
1280 default:
1281 unreachable("Invalid add atomic opcode");
1282 }
1283
1284 if (nir_src_is_const(atomic->src[src_idx])) {
1285 int64_t add_val = nir_src_as_int(atomic->src[src_idx]);
1286 if (add_val == 1)
1287 return BRW_AOP_INC;
1288 else if (add_val == -1)
1289 return BRW_AOP_DEC;
1290 }
1291 return BRW_AOP_ADD;
1292 }
1293
1294 AOP_CASE(imin): return BRW_AOP_IMIN;
1295 AOP_CASE(umin): return BRW_AOP_UMIN;
1296 AOP_CASE(imax): return BRW_AOP_IMAX;
1297 AOP_CASE(umax): return BRW_AOP_UMAX;
1298 AOP_CASE(and): return BRW_AOP_AND;
1299 AOP_CASE(or): return BRW_AOP_OR;
1300 AOP_CASE(xor): return BRW_AOP_XOR;
1301 AOP_CASE(exchange): return BRW_AOP_MOV;
1302 AOP_CASE(comp_swap): return BRW_AOP_CMPWR;
1303
1304 #undef AOP_CASE
1305 #define AOP_CASE(atom) \
1306 case nir_intrinsic_ssbo_atomic_##atom: \
1307 case nir_intrinsic_shared_atomic_##atom: \
1308 case nir_intrinsic_global_atomic_##atom
1309
1310 AOP_CASE(fmin): return BRW_AOP_FMIN;
1311 AOP_CASE(fmax): return BRW_AOP_FMAX;
1312 AOP_CASE(fcomp_swap): return BRW_AOP_FCMPWR;
1313
1314 #undef AOP_CASE
1315
1316 default:
1317 unreachable("Unsupported NIR atomic intrinsic");
1318 }
1319 }
1320
1321 enum brw_reg_type
1322 brw_type_for_nir_type(const struct gen_device_info *devinfo, nir_alu_type type)
1323 {
1324 switch (type) {
1325 case nir_type_uint:
1326 case nir_type_uint32:
1327 return BRW_REGISTER_TYPE_UD;
1328 case nir_type_bool:
1329 case nir_type_int:
1330 case nir_type_bool32:
1331 case nir_type_int32:
1332 return BRW_REGISTER_TYPE_D;
1333 case nir_type_float:
1334 case nir_type_float32:
1335 return BRW_REGISTER_TYPE_F;
1336 case nir_type_float16:
1337 return BRW_REGISTER_TYPE_HF;
1338 case nir_type_float64:
1339 return BRW_REGISTER_TYPE_DF;
1340 case nir_type_int64:
1341 return devinfo->gen < 8 ? BRW_REGISTER_TYPE_DF : BRW_REGISTER_TYPE_Q;
1342 case nir_type_uint64:
1343 return devinfo->gen < 8 ? BRW_REGISTER_TYPE_DF : BRW_REGISTER_TYPE_UQ;
1344 case nir_type_int16:
1345 return BRW_REGISTER_TYPE_W;
1346 case nir_type_uint16:
1347 return BRW_REGISTER_TYPE_UW;
1348 case nir_type_int8:
1349 return BRW_REGISTER_TYPE_B;
1350 case nir_type_uint8:
1351 return BRW_REGISTER_TYPE_UB;
1352 default:
1353 unreachable("unknown type");
1354 }
1355
1356 return BRW_REGISTER_TYPE_F;
1357 }
1358
1359 /* Returns the glsl_base_type corresponding to a nir_alu_type.
1360 * This is used by both brw_vec4_nir and brw_fs_nir.
1361 */
1362 enum glsl_base_type
1363 brw_glsl_base_type_for_nir_type(nir_alu_type type)
1364 {
1365 switch (type) {
1366 case nir_type_float:
1367 case nir_type_float32:
1368 return GLSL_TYPE_FLOAT;
1369
1370 case nir_type_float16:
1371 return GLSL_TYPE_FLOAT16;
1372
1373 case nir_type_float64:
1374 return GLSL_TYPE_DOUBLE;
1375
1376 case nir_type_int:
1377 case nir_type_int32:
1378 return GLSL_TYPE_INT;
1379
1380 case nir_type_uint:
1381 case nir_type_uint32:
1382 return GLSL_TYPE_UINT;
1383
1384 case nir_type_int16:
1385 return GLSL_TYPE_INT16;
1386
1387 case nir_type_uint16:
1388 return GLSL_TYPE_UINT16;
1389
1390 default:
1391 unreachable("bad type");
1392 }
1393 }
1394
1395 nir_shader *
1396 brw_nir_create_passthrough_tcs(void *mem_ctx, const struct brw_compiler *compiler,
1397 const nir_shader_compiler_options *options,
1398 const struct brw_tcs_prog_key *key)
1399 {
1400 nir_builder b;
1401 nir_builder_init_simple_shader(&b, mem_ctx, MESA_SHADER_TESS_CTRL,
1402 options);
1403 nir_shader *nir = b.shader;
1404 nir_variable *var;
1405 nir_intrinsic_instr *load;
1406 nir_intrinsic_instr *store;
1407 nir_ssa_def *zero = nir_imm_int(&b, 0);
1408 nir_ssa_def *invoc_id = nir_load_invocation_id(&b);
1409
1410 nir->info.inputs_read = key->outputs_written &
1411 ~(VARYING_BIT_TESS_LEVEL_INNER | VARYING_BIT_TESS_LEVEL_OUTER);
1412 nir->info.outputs_written = key->outputs_written;
1413 nir->info.tess.tcs_vertices_out = key->input_vertices;
1414 nir->info.name = ralloc_strdup(nir, "passthrough");
1415 nir->num_uniforms = 8 * sizeof(uint32_t);
1416
1417 var = nir_variable_create(nir, nir_var_uniform, glsl_vec4_type(), "hdr_0");
1418 var->data.location = 0;
1419 var = nir_variable_create(nir, nir_var_uniform, glsl_vec4_type(), "hdr_1");
1420 var->data.location = 1;
1421
1422 /* Write the patch URB header. */
1423 for (int i = 0; i <= 1; i++) {
1424 load = nir_intrinsic_instr_create(nir, nir_intrinsic_load_uniform);
1425 load->num_components = 4;
1426 load->src[0] = nir_src_for_ssa(zero);
1427 nir_ssa_dest_init(&load->instr, &load->dest, 4, 32, NULL);
1428 nir_intrinsic_set_base(load, i * 4 * sizeof(uint32_t));
1429 nir_builder_instr_insert(&b, &load->instr);
1430
1431 store = nir_intrinsic_instr_create(nir, nir_intrinsic_store_output);
1432 store->num_components = 4;
1433 store->src[0] = nir_src_for_ssa(&load->dest.ssa);
1434 store->src[1] = nir_src_for_ssa(zero);
1435 nir_intrinsic_set_base(store, VARYING_SLOT_TESS_LEVEL_INNER - i);
1436 nir_intrinsic_set_write_mask(store, WRITEMASK_XYZW);
1437 nir_builder_instr_insert(&b, &store->instr);
1438 }
1439
1440 /* Copy inputs to outputs. */
1441 uint64_t varyings = nir->info.inputs_read;
1442
1443 while (varyings != 0) {
1444 const int varying = ffsll(varyings) - 1;
1445
1446 load = nir_intrinsic_instr_create(nir,
1447 nir_intrinsic_load_per_vertex_input);
1448 load->num_components = 4;
1449 load->src[0] = nir_src_for_ssa(invoc_id);
1450 load->src[1] = nir_src_for_ssa(zero);
1451 nir_ssa_dest_init(&load->instr, &load->dest, 4, 32, NULL);
1452 nir_intrinsic_set_base(load, varying);
1453 nir_builder_instr_insert(&b, &load->instr);
1454
1455 store = nir_intrinsic_instr_create(nir,
1456 nir_intrinsic_store_per_vertex_output);
1457 store->num_components = 4;
1458 store->src[0] = nir_src_for_ssa(&load->dest.ssa);
1459 store->src[1] = nir_src_for_ssa(invoc_id);
1460 store->src[2] = nir_src_for_ssa(zero);
1461 nir_intrinsic_set_base(store, varying);
1462 nir_intrinsic_set_write_mask(store, WRITEMASK_XYZW);
1463 nir_builder_instr_insert(&b, &store->instr);
1464
1465 varyings &= ~BITFIELD64_BIT(varying);
1466 }
1467
1468 nir_validate_shader(nir, "in brw_nir_create_passthrough_tcs");
1469
1470 brw_preprocess_nir(compiler, nir, NULL);
1471
1472 return nir;
1473 }