anv: Add support for new MMAP_OFFSET ioctl.
[mesa.git] / src / intel / vulkan / anv_private.h
1 /*
2 * Copyright © 2015 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24 #ifndef ANV_PRIVATE_H
25 #define ANV_PRIVATE_H
26
27 #include <stdlib.h>
28 #include <stdio.h>
29 #include <stdbool.h>
30 #include <pthread.h>
31 #include <assert.h>
32 #include <stdint.h>
33 #include "drm-uapi/i915_drm.h"
34
35 #ifdef HAVE_VALGRIND
36 #include <valgrind.h>
37 #include <memcheck.h>
38 #define VG(x) x
39 #ifndef NDEBUG
40 #define __gen_validate_value(x) VALGRIND_CHECK_MEM_IS_DEFINED(&(x), sizeof(x))
41 #endif
42 #else
43 #define VG(x) ((void)0)
44 #endif
45
46 #include "common/gen_clflush.h"
47 #include "common/gen_decoder.h"
48 #include "common/gen_gem.h"
49 #include "common/gen_l3_config.h"
50 #include "dev/gen_device_info.h"
51 #include "blorp/blorp.h"
52 #include "compiler/brw_compiler.h"
53 #include "util/bitset.h"
54 #include "util/macros.h"
55 #include "util/hash_table.h"
56 #include "util/list.h"
57 #include "util/sparse_array.h"
58 #include "util/u_atomic.h"
59 #include "util/u_vector.h"
60 #include "util/u_math.h"
61 #include "util/vma.h"
62 #include "util/xmlconfig.h"
63 #include "vk_alloc.h"
64 #include "vk_debug_report.h"
65
66 /* Pre-declarations needed for WSI entrypoints */
67 struct wl_surface;
68 struct wl_display;
69 typedef struct xcb_connection_t xcb_connection_t;
70 typedef uint32_t xcb_visualid_t;
71 typedef uint32_t xcb_window_t;
72
73 struct anv_batch;
74 struct anv_buffer;
75 struct anv_buffer_view;
76 struct anv_image_view;
77 struct anv_instance;
78
79 struct gen_aux_map_context;
80 struct gen_perf_config;
81
82 #include <vulkan/vulkan.h>
83 #include <vulkan/vulkan_intel.h>
84 #include <vulkan/vk_icd.h>
85
86 #include "anv_android.h"
87 #include "anv_entrypoints.h"
88 #include "anv_extensions.h"
89 #include "isl/isl.h"
90
91 #include "dev/gen_debug.h"
92 #include "common/intel_log.h"
93 #include "wsi_common.h"
94
95 #define NSEC_PER_SEC 1000000000ull
96
97 /* anv Virtual Memory Layout
98 * =========================
99 *
100 * When the anv driver is determining the virtual graphics addresses of memory
101 * objects itself using the softpin mechanism, the following memory ranges
102 * will be used.
103 *
104 * Three special considerations to notice:
105 *
106 * (1) the dynamic state pool is located within the same 4 GiB as the low
107 * heap. This is to work around a VF cache issue described in a comment in
108 * anv_physical_device_init_heaps.
109 *
110 * (2) the binding table pool is located at lower addresses than the surface
111 * state pool, within a 4 GiB range. This allows surface state base addresses
112 * to cover both binding tables (16 bit offsets) and surface states (32 bit
113 * offsets).
114 *
115 * (3) the last 4 GiB of the address space is withheld from the high
116 * heap. Various hardware units will read past the end of an object for
117 * various reasons. This healthy margin prevents reads from wrapping around
118 * 48-bit addresses.
119 */
120 #define LOW_HEAP_MIN_ADDRESS 0x000000001000ULL /* 4 KiB */
121 #define LOW_HEAP_MAX_ADDRESS 0x0000bfffffffULL
122 #define DYNAMIC_STATE_POOL_MIN_ADDRESS 0x0000c0000000ULL /* 3 GiB */
123 #define DYNAMIC_STATE_POOL_MAX_ADDRESS 0x0000ffffffffULL
124 #define BINDING_TABLE_POOL_MIN_ADDRESS 0x000100000000ULL /* 4 GiB */
125 #define BINDING_TABLE_POOL_MAX_ADDRESS 0x00013fffffffULL
126 #define SURFACE_STATE_POOL_MIN_ADDRESS 0x000140000000ULL /* 5 GiB */
127 #define SURFACE_STATE_POOL_MAX_ADDRESS 0x00017fffffffULL
128 #define INSTRUCTION_STATE_POOL_MIN_ADDRESS 0x000180000000ULL /* 6 GiB */
129 #define INSTRUCTION_STATE_POOL_MAX_ADDRESS 0x0001bfffffffULL
130 #define CLIENT_VISIBLE_HEAP_MIN_ADDRESS 0x0001c0000000ULL /* 7 GiB */
131 #define CLIENT_VISIBLE_HEAP_MAX_ADDRESS 0x0002bfffffffULL
132 #define HIGH_HEAP_MIN_ADDRESS 0x0002c0000000ULL /* 11 GiB */
133
134 #define LOW_HEAP_SIZE \
135 (LOW_HEAP_MAX_ADDRESS - LOW_HEAP_MIN_ADDRESS + 1)
136 #define DYNAMIC_STATE_POOL_SIZE \
137 (DYNAMIC_STATE_POOL_MAX_ADDRESS - DYNAMIC_STATE_POOL_MIN_ADDRESS + 1)
138 #define BINDING_TABLE_POOL_SIZE \
139 (BINDING_TABLE_POOL_MAX_ADDRESS - BINDING_TABLE_POOL_MIN_ADDRESS + 1)
140 #define SURFACE_STATE_POOL_SIZE \
141 (SURFACE_STATE_POOL_MAX_ADDRESS - SURFACE_STATE_POOL_MIN_ADDRESS + 1)
142 #define INSTRUCTION_STATE_POOL_SIZE \
143 (INSTRUCTION_STATE_POOL_MAX_ADDRESS - INSTRUCTION_STATE_POOL_MIN_ADDRESS + 1)
144 #define CLIENT_VISIBLE_HEAP_SIZE \
145 (CLIENT_VISIBLE_HEAP_MAX_ADDRESS - CLIENT_VISIBLE_HEAP_MIN_ADDRESS + 1)
146
147 /* Allowing different clear colors requires us to perform a depth resolve at
148 * the end of certain render passes. This is because while slow clears store
149 * the clear color in the HiZ buffer, fast clears (without a resolve) don't.
150 * See the PRMs for examples describing when additional resolves would be
151 * necessary. To enable fast clears without requiring extra resolves, we set
152 * the clear value to a globally-defined one. We could allow different values
153 * if the user doesn't expect coherent data during or after a render passes
154 * (VK_ATTACHMENT_STORE_OP_DONT_CARE), but such users (aside from the CTS)
155 * don't seem to exist yet. In almost all Vulkan applications tested thus far,
156 * 1.0f seems to be the only value used. The only application that doesn't set
157 * this value does so through the usage of an seemingly uninitialized clear
158 * value.
159 */
160 #define ANV_HZ_FC_VAL 1.0f
161
162 #define MAX_VBS 28
163 #define MAX_XFB_BUFFERS 4
164 #define MAX_XFB_STREAMS 4
165 #define MAX_SETS 8
166 #define MAX_RTS 8
167 #define MAX_VIEWPORTS 16
168 #define MAX_SCISSORS 16
169 #define MAX_PUSH_CONSTANTS_SIZE 128
170 #define MAX_DYNAMIC_BUFFERS 16
171 #define MAX_IMAGES 64
172 #define MAX_PUSH_DESCRIPTORS 32 /* Minimum requirement */
173 #define MAX_INLINE_UNIFORM_BLOCK_SIZE 4096
174 #define MAX_INLINE_UNIFORM_BLOCK_DESCRIPTORS 32
175 #define ANV_UBO_BOUNDS_CHECK_ALIGNMENT 32
176 #define ANV_SSBO_BOUNDS_CHECK_ALIGNMENT 4
177 #define MAX_VIEWS_FOR_PRIMITIVE_REPLICATION 16
178
179 /* From the Skylake PRM Vol. 7 "Binding Table Surface State Model":
180 *
181 * "The surface state model is used when a Binding Table Index (specified
182 * in the message descriptor) of less than 240 is specified. In this model,
183 * the Binding Table Index is used to index into the binding table, and the
184 * binding table entry contains a pointer to the SURFACE_STATE."
185 *
186 * Binding table values above 240 are used for various things in the hardware
187 * such as stateless, stateless with incoherent cache, SLM, and bindless.
188 */
189 #define MAX_BINDING_TABLE_SIZE 240
190
191 /* The kernel relocation API has a limitation of a 32-bit delta value
192 * applied to the address before it is written which, in spite of it being
193 * unsigned, is treated as signed . Because of the way that this maps to
194 * the Vulkan API, we cannot handle an offset into a buffer that does not
195 * fit into a signed 32 bits. The only mechanism we have for dealing with
196 * this at the moment is to limit all VkDeviceMemory objects to a maximum
197 * of 2GB each. The Vulkan spec allows us to do this:
198 *
199 * "Some platforms may have a limit on the maximum size of a single
200 * allocation. For example, certain systems may fail to create
201 * allocations with a size greater than or equal to 4GB. Such a limit is
202 * implementation-dependent, and if such a failure occurs then the error
203 * VK_ERROR_OUT_OF_DEVICE_MEMORY should be returned."
204 *
205 * We don't use vk_error here because it's not an error so much as an
206 * indication to the application that the allocation is too large.
207 */
208 #define MAX_MEMORY_ALLOCATION_SIZE (1ull << 31)
209
210 #define ANV_SVGS_VB_INDEX MAX_VBS
211 #define ANV_DRAWID_VB_INDEX (MAX_VBS + 1)
212
213 /* We reserve this MI ALU register for the purpose of handling predication.
214 * Other code which uses the MI ALU should leave it alone.
215 */
216 #define ANV_PREDICATE_RESULT_REG 0x2678 /* MI_ALU_REG15 */
217
218 /* For gen12 we set the streamout buffers using 4 separate commands
219 * (3DSTATE_SO_BUFFER_INDEX_*) instead of 3DSTATE_SO_BUFFER. However the layout
220 * of the 3DSTATE_SO_BUFFER_INDEX_* commands is identical to that of
221 * 3DSTATE_SO_BUFFER apart from the SOBufferIndex field, so for now we use the
222 * 3DSTATE_SO_BUFFER command, but change the 3DCommandSubOpcode.
223 * SO_BUFFER_INDEX_0_CMD is actually the 3DCommandSubOpcode for
224 * 3DSTATE_SO_BUFFER_INDEX_0.
225 */
226 #define SO_BUFFER_INDEX_0_CMD 0x60
227 #define anv_printflike(a, b) __attribute__((__format__(__printf__, a, b)))
228
229 static inline uint32_t
230 align_down_npot_u32(uint32_t v, uint32_t a)
231 {
232 return v - (v % a);
233 }
234
235 static inline uint32_t
236 align_down_u32(uint32_t v, uint32_t a)
237 {
238 assert(a != 0 && a == (a & -a));
239 return v & ~(a - 1);
240 }
241
242 static inline uint32_t
243 align_u32(uint32_t v, uint32_t a)
244 {
245 assert(a != 0 && a == (a & -a));
246 return align_down_u32(v + a - 1, a);
247 }
248
249 static inline uint64_t
250 align_down_u64(uint64_t v, uint64_t a)
251 {
252 assert(a != 0 && a == (a & -a));
253 return v & ~(a - 1);
254 }
255
256 static inline uint64_t
257 align_u64(uint64_t v, uint64_t a)
258 {
259 return align_down_u64(v + a - 1, a);
260 }
261
262 static inline int32_t
263 align_i32(int32_t v, int32_t a)
264 {
265 assert(a != 0 && a == (a & -a));
266 return (v + a - 1) & ~(a - 1);
267 }
268
269 /** Alignment must be a power of 2. */
270 static inline bool
271 anv_is_aligned(uintmax_t n, uintmax_t a)
272 {
273 assert(a == (a & -a));
274 return (n & (a - 1)) == 0;
275 }
276
277 static inline uint32_t
278 anv_minify(uint32_t n, uint32_t levels)
279 {
280 if (unlikely(n == 0))
281 return 0;
282 else
283 return MAX2(n >> levels, 1);
284 }
285
286 static inline float
287 anv_clamp_f(float f, float min, float max)
288 {
289 assert(min < max);
290
291 if (f > max)
292 return max;
293 else if (f < min)
294 return min;
295 else
296 return f;
297 }
298
299 static inline bool
300 anv_clear_mask(uint32_t *inout_mask, uint32_t clear_mask)
301 {
302 if (*inout_mask & clear_mask) {
303 *inout_mask &= ~clear_mask;
304 return true;
305 } else {
306 return false;
307 }
308 }
309
310 static inline union isl_color_value
311 vk_to_isl_color(VkClearColorValue color)
312 {
313 return (union isl_color_value) {
314 .u32 = {
315 color.uint32[0],
316 color.uint32[1],
317 color.uint32[2],
318 color.uint32[3],
319 },
320 };
321 }
322
323 static inline void *anv_unpack_ptr(uintptr_t ptr, int bits, int *flags)
324 {
325 uintptr_t mask = (1ull << bits) - 1;
326 *flags = ptr & mask;
327 return (void *) (ptr & ~mask);
328 }
329
330 static inline uintptr_t anv_pack_ptr(void *ptr, int bits, int flags)
331 {
332 uintptr_t value = (uintptr_t) ptr;
333 uintptr_t mask = (1ull << bits) - 1;
334 return value | (mask & flags);
335 }
336
337 #define for_each_bit(b, dword) \
338 for (uint32_t __dword = (dword); \
339 (b) = __builtin_ffs(__dword) - 1, __dword; \
340 __dword &= ~(1 << (b)))
341
342 #define typed_memcpy(dest, src, count) ({ \
343 STATIC_ASSERT(sizeof(*src) == sizeof(*dest)); \
344 memcpy((dest), (src), (count) * sizeof(*(src))); \
345 })
346
347 /* Mapping from anv object to VkDebugReportObjectTypeEXT. New types need
348 * to be added here in order to utilize mapping in debug/error/perf macros.
349 */
350 #define REPORT_OBJECT_TYPE(o) \
351 __builtin_choose_expr ( \
352 __builtin_types_compatible_p (__typeof (o), struct anv_instance*), \
353 VK_DEBUG_REPORT_OBJECT_TYPE_INSTANCE_EXT, \
354 __builtin_choose_expr ( \
355 __builtin_types_compatible_p (__typeof (o), struct anv_physical_device*), \
356 VK_DEBUG_REPORT_OBJECT_TYPE_PHYSICAL_DEVICE_EXT, \
357 __builtin_choose_expr ( \
358 __builtin_types_compatible_p (__typeof (o), struct anv_device*), \
359 VK_DEBUG_REPORT_OBJECT_TYPE_DEVICE_EXT, \
360 __builtin_choose_expr ( \
361 __builtin_types_compatible_p (__typeof (o), const struct anv_device*), \
362 VK_DEBUG_REPORT_OBJECT_TYPE_DEVICE_EXT, \
363 __builtin_choose_expr ( \
364 __builtin_types_compatible_p (__typeof (o), struct anv_queue*), \
365 VK_DEBUG_REPORT_OBJECT_TYPE_QUEUE_EXT, \
366 __builtin_choose_expr ( \
367 __builtin_types_compatible_p (__typeof (o), struct anv_semaphore*), \
368 VK_DEBUG_REPORT_OBJECT_TYPE_SEMAPHORE_EXT, \
369 __builtin_choose_expr ( \
370 __builtin_types_compatible_p (__typeof (o), struct anv_cmd_buffer*), \
371 VK_DEBUG_REPORT_OBJECT_TYPE_COMMAND_BUFFER_EXT, \
372 __builtin_choose_expr ( \
373 __builtin_types_compatible_p (__typeof (o), struct anv_fence*), \
374 VK_DEBUG_REPORT_OBJECT_TYPE_FENCE_EXT, \
375 __builtin_choose_expr ( \
376 __builtin_types_compatible_p (__typeof (o), struct anv_device_memory*), \
377 VK_DEBUG_REPORT_OBJECT_TYPE_DEVICE_MEMORY_EXT, \
378 __builtin_choose_expr ( \
379 __builtin_types_compatible_p (__typeof (o), struct anv_buffer*), \
380 VK_DEBUG_REPORT_OBJECT_TYPE_BUFFER_EXT, \
381 __builtin_choose_expr ( \
382 __builtin_types_compatible_p (__typeof (o), struct anv_image*), \
383 VK_DEBUG_REPORT_OBJECT_TYPE_IMAGE_EXT, \
384 __builtin_choose_expr ( \
385 __builtin_types_compatible_p (__typeof (o), const struct anv_image*), \
386 VK_DEBUG_REPORT_OBJECT_TYPE_IMAGE_EXT, \
387 __builtin_choose_expr ( \
388 __builtin_types_compatible_p (__typeof (o), struct anv_event*), \
389 VK_DEBUG_REPORT_OBJECT_TYPE_EVENT_EXT, \
390 __builtin_choose_expr ( \
391 __builtin_types_compatible_p (__typeof (o), struct anv_query_pool*), \
392 VK_DEBUG_REPORT_OBJECT_TYPE_QUERY_POOL_EXT, \
393 __builtin_choose_expr ( \
394 __builtin_types_compatible_p (__typeof (o), struct anv_buffer_view*), \
395 VK_DEBUG_REPORT_OBJECT_TYPE_BUFFER_VIEW_EXT, \
396 __builtin_choose_expr ( \
397 __builtin_types_compatible_p (__typeof (o), struct anv_image_view*), \
398 VK_DEBUG_REPORT_OBJECT_TYPE_IMAGE_VIEW_EXT, \
399 __builtin_choose_expr ( \
400 __builtin_types_compatible_p (__typeof (o), struct anv_shader_module*), \
401 VK_DEBUG_REPORT_OBJECT_TYPE_SHADER_MODULE_EXT, \
402 __builtin_choose_expr ( \
403 __builtin_types_compatible_p (__typeof (o), struct anv_pipeline_cache*), \
404 VK_DEBUG_REPORT_OBJECT_TYPE_PIPELINE_CACHE_EXT, \
405 __builtin_choose_expr ( \
406 __builtin_types_compatible_p (__typeof (o), struct anv_pipeline_layout*), \
407 VK_DEBUG_REPORT_OBJECT_TYPE_PIPELINE_LAYOUT_EXT, \
408 __builtin_choose_expr ( \
409 __builtin_types_compatible_p (__typeof (o), struct anv_render_pass*), \
410 VK_DEBUG_REPORT_OBJECT_TYPE_RENDER_PASS_EXT, \
411 __builtin_choose_expr ( \
412 __builtin_types_compatible_p (__typeof (o), struct anv_pipeline*), \
413 VK_DEBUG_REPORT_OBJECT_TYPE_PIPELINE_EXT, \
414 __builtin_choose_expr ( \
415 __builtin_types_compatible_p (__typeof (o), struct anv_descriptor_set_layout*), \
416 VK_DEBUG_REPORT_OBJECT_TYPE_DESCRIPTOR_SET_LAYOUT_EXT, \
417 __builtin_choose_expr ( \
418 __builtin_types_compatible_p (__typeof (o), struct anv_sampler*), \
419 VK_DEBUG_REPORT_OBJECT_TYPE_SAMPLER_EXT, \
420 __builtin_choose_expr ( \
421 __builtin_types_compatible_p (__typeof (o), struct anv_descriptor_pool*), \
422 VK_DEBUG_REPORT_OBJECT_TYPE_DESCRIPTOR_POOL_EXT, \
423 __builtin_choose_expr ( \
424 __builtin_types_compatible_p (__typeof (o), struct anv_descriptor_set*), \
425 VK_DEBUG_REPORT_OBJECT_TYPE_DESCRIPTOR_SET_EXT, \
426 __builtin_choose_expr ( \
427 __builtin_types_compatible_p (__typeof (o), struct anv_framebuffer*), \
428 VK_DEBUG_REPORT_OBJECT_TYPE_FRAMEBUFFER_EXT, \
429 __builtin_choose_expr ( \
430 __builtin_types_compatible_p (__typeof (o), struct anv_cmd_pool*), \
431 VK_DEBUG_REPORT_OBJECT_TYPE_COMMAND_POOL_EXT, \
432 __builtin_choose_expr ( \
433 __builtin_types_compatible_p (__typeof (o), struct anv_surface*), \
434 VK_DEBUG_REPORT_OBJECT_TYPE_SURFACE_KHR_EXT, \
435 __builtin_choose_expr ( \
436 __builtin_types_compatible_p (__typeof (o), struct wsi_swapchain*), \
437 VK_DEBUG_REPORT_OBJECT_TYPE_SWAPCHAIN_KHR_EXT, \
438 __builtin_choose_expr ( \
439 __builtin_types_compatible_p (__typeof (o), struct vk_debug_callback*), \
440 VK_DEBUG_REPORT_OBJECT_TYPE_DEBUG_REPORT_CALLBACK_EXT_EXT, \
441 __builtin_choose_expr ( \
442 __builtin_types_compatible_p (__typeof (o), void*), \
443 VK_DEBUG_REPORT_OBJECT_TYPE_UNKNOWN_EXT, \
444 /* The void expression results in a compile-time error \
445 when assigning the result to something. */ \
446 (void)0)))))))))))))))))))))))))))))))
447
448 /* Whenever we generate an error, pass it through this function. Useful for
449 * debugging, where we can break on it. Only call at error site, not when
450 * propagating errors. Might be useful to plug in a stack trace here.
451 */
452
453 VkResult __vk_errorv(struct anv_instance *instance, const void *object,
454 VkDebugReportObjectTypeEXT type, VkResult error,
455 const char *file, int line, const char *format,
456 va_list args);
457
458 VkResult __vk_errorf(struct anv_instance *instance, const void *object,
459 VkDebugReportObjectTypeEXT type, VkResult error,
460 const char *file, int line, const char *format, ...)
461 anv_printflike(7, 8);
462
463 #ifdef DEBUG
464 #define vk_error(error) __vk_errorf(NULL, NULL,\
465 VK_DEBUG_REPORT_OBJECT_TYPE_UNKNOWN_EXT,\
466 error, __FILE__, __LINE__, NULL)
467 #define vk_errorfi(instance, obj, error, format, ...)\
468 __vk_errorf(instance, obj, REPORT_OBJECT_TYPE(obj), error,\
469 __FILE__, __LINE__, format, ## __VA_ARGS__)
470 #define vk_errorf(device, obj, error, format, ...)\
471 vk_errorfi(anv_device_instance_or_null(device),\
472 obj, error, format, ## __VA_ARGS__)
473 #else
474 #define vk_error(error) error
475 #define vk_errorfi(instance, obj, error, format, ...) error
476 #define vk_errorf(device, obj, error, format, ...) error
477 #endif
478
479 /**
480 * Warn on ignored extension structs.
481 *
482 * The Vulkan spec requires us to ignore unsupported or unknown structs in
483 * a pNext chain. In debug mode, emitting warnings for ignored structs may
484 * help us discover structs that we should not have ignored.
485 *
486 *
487 * From the Vulkan 1.0.38 spec:
488 *
489 * Any component of the implementation (the loader, any enabled layers,
490 * and drivers) must skip over, without processing (other than reading the
491 * sType and pNext members) any chained structures with sType values not
492 * defined by extensions supported by that component.
493 */
494 #define anv_debug_ignored_stype(sType) \
495 intel_logd("%s: ignored VkStructureType %u\n", __func__, (sType))
496
497 void __anv_perf_warn(struct anv_device *device, const void *object,
498 VkDebugReportObjectTypeEXT type, const char *file,
499 int line, const char *format, ...)
500 anv_printflike(6, 7);
501 void anv_loge(const char *format, ...) anv_printflike(1, 2);
502 void anv_loge_v(const char *format, va_list va);
503
504 /**
505 * Print a FINISHME message, including its source location.
506 */
507 #define anv_finishme(format, ...) \
508 do { \
509 static bool reported = false; \
510 if (!reported) { \
511 intel_logw("%s:%d: FINISHME: " format, __FILE__, __LINE__, \
512 ##__VA_ARGS__); \
513 reported = true; \
514 } \
515 } while (0)
516
517 /**
518 * Print a perf warning message. Set INTEL_DEBUG=perf to see these.
519 */
520 #define anv_perf_warn(instance, obj, format, ...) \
521 do { \
522 static bool reported = false; \
523 if (!reported && unlikely(INTEL_DEBUG & DEBUG_PERF)) { \
524 __anv_perf_warn(instance, obj, REPORT_OBJECT_TYPE(obj), __FILE__, __LINE__,\
525 format, ##__VA_ARGS__); \
526 reported = true; \
527 } \
528 } while (0)
529
530 /* A non-fatal assert. Useful for debugging. */
531 #ifdef DEBUG
532 #define anv_assert(x) ({ \
533 if (unlikely(!(x))) \
534 intel_loge("%s:%d ASSERT: %s", __FILE__, __LINE__, #x); \
535 })
536 #else
537 #define anv_assert(x)
538 #endif
539
540 /* A multi-pointer allocator
541 *
542 * When copying data structures from the user (such as a render pass), it's
543 * common to need to allocate data for a bunch of different things. Instead
544 * of doing several allocations and having to handle all of the error checking
545 * that entails, it can be easier to do a single allocation. This struct
546 * helps facilitate that. The intended usage looks like this:
547 *
548 * ANV_MULTIALLOC(ma)
549 * anv_multialloc_add(&ma, &main_ptr, 1);
550 * anv_multialloc_add(&ma, &substruct1, substruct1Count);
551 * anv_multialloc_add(&ma, &substruct2, substruct2Count);
552 *
553 * if (!anv_multialloc_alloc(&ma, pAllocator, VK_ALLOCATION_SCOPE_FOO))
554 * return vk_error(VK_ERROR_OUT_OF_HOST_MEORY);
555 */
556 struct anv_multialloc {
557 size_t size;
558 size_t align;
559
560 uint32_t ptr_count;
561 void **ptrs[8];
562 };
563
564 #define ANV_MULTIALLOC_INIT \
565 ((struct anv_multialloc) { 0, })
566
567 #define ANV_MULTIALLOC(_name) \
568 struct anv_multialloc _name = ANV_MULTIALLOC_INIT
569
570 __attribute__((always_inline))
571 static inline void
572 _anv_multialloc_add(struct anv_multialloc *ma,
573 void **ptr, size_t size, size_t align)
574 {
575 size_t offset = align_u64(ma->size, align);
576 ma->size = offset + size;
577 ma->align = MAX2(ma->align, align);
578
579 /* Store the offset in the pointer. */
580 *ptr = (void *)(uintptr_t)offset;
581
582 assert(ma->ptr_count < ARRAY_SIZE(ma->ptrs));
583 ma->ptrs[ma->ptr_count++] = ptr;
584 }
585
586 #define anv_multialloc_add_size(_ma, _ptr, _size) \
587 _anv_multialloc_add((_ma), (void **)(_ptr), (_size), __alignof__(**(_ptr)))
588
589 #define anv_multialloc_add(_ma, _ptr, _count) \
590 anv_multialloc_add_size(_ma, _ptr, (_count) * sizeof(**(_ptr)));
591
592 __attribute__((always_inline))
593 static inline void *
594 anv_multialloc_alloc(struct anv_multialloc *ma,
595 const VkAllocationCallbacks *alloc,
596 VkSystemAllocationScope scope)
597 {
598 void *ptr = vk_alloc(alloc, ma->size, ma->align, scope);
599 if (!ptr)
600 return NULL;
601
602 /* Fill out each of the pointers with their final value.
603 *
604 * for (uint32_t i = 0; i < ma->ptr_count; i++)
605 * *ma->ptrs[i] = ptr + (uintptr_t)*ma->ptrs[i];
606 *
607 * Unfortunately, even though ma->ptr_count is basically guaranteed to be a
608 * constant, GCC is incapable of figuring this out and unrolling the loop
609 * so we have to give it a little help.
610 */
611 STATIC_ASSERT(ARRAY_SIZE(ma->ptrs) == 8);
612 #define _ANV_MULTIALLOC_UPDATE_POINTER(_i) \
613 if ((_i) < ma->ptr_count) \
614 *ma->ptrs[_i] = ptr + (uintptr_t)*ma->ptrs[_i]
615 _ANV_MULTIALLOC_UPDATE_POINTER(0);
616 _ANV_MULTIALLOC_UPDATE_POINTER(1);
617 _ANV_MULTIALLOC_UPDATE_POINTER(2);
618 _ANV_MULTIALLOC_UPDATE_POINTER(3);
619 _ANV_MULTIALLOC_UPDATE_POINTER(4);
620 _ANV_MULTIALLOC_UPDATE_POINTER(5);
621 _ANV_MULTIALLOC_UPDATE_POINTER(6);
622 _ANV_MULTIALLOC_UPDATE_POINTER(7);
623 #undef _ANV_MULTIALLOC_UPDATE_POINTER
624
625 return ptr;
626 }
627
628 __attribute__((always_inline))
629 static inline void *
630 anv_multialloc_alloc2(struct anv_multialloc *ma,
631 const VkAllocationCallbacks *parent_alloc,
632 const VkAllocationCallbacks *alloc,
633 VkSystemAllocationScope scope)
634 {
635 return anv_multialloc_alloc(ma, alloc ? alloc : parent_alloc, scope);
636 }
637
638 struct anv_bo {
639 uint32_t gem_handle;
640
641 uint32_t refcount;
642
643 /* Index into the current validation list. This is used by the
644 * validation list building alrogithm to track which buffers are already
645 * in the validation list so that we can ensure uniqueness.
646 */
647 uint32_t index;
648
649 /* Index for use with util_sparse_array_free_list */
650 uint32_t free_index;
651
652 /* Last known offset. This value is provided by the kernel when we
653 * execbuf and is used as the presumed offset for the next bunch of
654 * relocations.
655 */
656 uint64_t offset;
657
658 /** Size of the buffer not including implicit aux */
659 uint64_t size;
660
661 /* Map for internally mapped BOs.
662 *
663 * If ANV_BO_WRAPPER is set in flags, map points to the wrapped BO.
664 */
665 void *map;
666
667 /** Size of the implicit CCS range at the end of the buffer
668 *
669 * On Gen12, CCS data is always a direct 1/256 scale-down. A single 64K
670 * page of main surface data maps to a 256B chunk of CCS data and that
671 * mapping is provided on TGL-LP by the AUX table which maps virtual memory
672 * addresses in the main surface to virtual memory addresses for CCS data.
673 *
674 * Because we can't change these maps around easily and because Vulkan
675 * allows two VkImages to be bound to overlapping memory regions (as long
676 * as the app is careful), it's not feasible to make this mapping part of
677 * the image. (On Gen11 and earlier, the mapping was provided via
678 * RENDER_SURFACE_STATE so each image had its own main -> CCS mapping.)
679 * Instead, we attach the CCS data directly to the buffer object and setup
680 * the AUX table mapping at BO creation time.
681 *
682 * This field is for internal tracking use by the BO allocator only and
683 * should not be touched by other parts of the code. If something wants to
684 * know if a BO has implicit CCS data, it should instead look at the
685 * has_implicit_ccs boolean below.
686 *
687 * This data is not included in maps of this buffer.
688 */
689 uint32_t _ccs_size;
690
691 /** Flags to pass to the kernel through drm_i915_exec_object2::flags */
692 uint32_t flags;
693
694 /** True if this BO may be shared with other processes */
695 bool is_external:1;
696
697 /** True if this BO is a wrapper
698 *
699 * When set to true, none of the fields in this BO are meaningful except
700 * for anv_bo::is_wrapper and anv_bo::map which points to the actual BO.
701 * See also anv_bo_unwrap(). Wrapper BOs are not allowed when use_softpin
702 * is set in the physical device.
703 */
704 bool is_wrapper:1;
705
706 /** See also ANV_BO_ALLOC_FIXED_ADDRESS */
707 bool has_fixed_address:1;
708
709 /** True if this BO wraps a host pointer */
710 bool from_host_ptr:1;
711
712 /** See also ANV_BO_ALLOC_CLIENT_VISIBLE_ADDRESS */
713 bool has_client_visible_address:1;
714
715 /** True if this BO has implicit CCS data attached to it */
716 bool has_implicit_ccs:1;
717 };
718
719 static inline struct anv_bo *
720 anv_bo_ref(struct anv_bo *bo)
721 {
722 p_atomic_inc(&bo->refcount);
723 return bo;
724 }
725
726 static inline struct anv_bo *
727 anv_bo_unwrap(struct anv_bo *bo)
728 {
729 while (bo->is_wrapper)
730 bo = bo->map;
731 return bo;
732 }
733
734 /* Represents a lock-free linked list of "free" things. This is used by
735 * both the block pool and the state pools. Unfortunately, in order to
736 * solve the ABA problem, we can't use a single uint32_t head.
737 */
738 union anv_free_list {
739 struct {
740 uint32_t offset;
741
742 /* A simple count that is incremented every time the head changes. */
743 uint32_t count;
744 };
745 /* Make sure it's aligned to 64 bits. This will make atomic operations
746 * faster on 32 bit platforms.
747 */
748 uint64_t u64 __attribute__ ((aligned (8)));
749 };
750
751 #define ANV_FREE_LIST_EMPTY ((union anv_free_list) { { UINT32_MAX, 0 } })
752
753 struct anv_block_state {
754 union {
755 struct {
756 uint32_t next;
757 uint32_t end;
758 };
759 /* Make sure it's aligned to 64 bits. This will make atomic operations
760 * faster on 32 bit platforms.
761 */
762 uint64_t u64 __attribute__ ((aligned (8)));
763 };
764 };
765
766 #define anv_block_pool_foreach_bo(bo, pool) \
767 for (struct anv_bo **_pp_bo = (pool)->bos, *bo; \
768 _pp_bo != &(pool)->bos[(pool)->nbos] && (bo = *_pp_bo, true); \
769 _pp_bo++)
770
771 #define ANV_MAX_BLOCK_POOL_BOS 20
772
773 struct anv_block_pool {
774 struct anv_device *device;
775 bool use_softpin;
776
777 /* Wrapper BO for use in relocation lists. This BO is simply a wrapper
778 * around the actual BO so that we grow the pool after the wrapper BO has
779 * been put in a relocation list. This is only used in the non-softpin
780 * case.
781 */
782 struct anv_bo wrapper_bo;
783
784 struct anv_bo *bos[ANV_MAX_BLOCK_POOL_BOS];
785 struct anv_bo *bo;
786 uint32_t nbos;
787
788 uint64_t size;
789
790 /* The address where the start of the pool is pinned. The various bos that
791 * are created as the pool grows will have addresses in the range
792 * [start_address, start_address + BLOCK_POOL_MEMFD_SIZE).
793 */
794 uint64_t start_address;
795
796 /* The offset from the start of the bo to the "center" of the block
797 * pool. Pointers to allocated blocks are given by
798 * bo.map + center_bo_offset + offsets.
799 */
800 uint32_t center_bo_offset;
801
802 /* Current memory map of the block pool. This pointer may or may not
803 * point to the actual beginning of the block pool memory. If
804 * anv_block_pool_alloc_back has ever been called, then this pointer
805 * will point to the "center" position of the buffer and all offsets
806 * (negative or positive) given out by the block pool alloc functions
807 * will be valid relative to this pointer.
808 *
809 * In particular, map == bo.map + center_offset
810 *
811 * DO NOT access this pointer directly. Use anv_block_pool_map() instead,
812 * since it will handle the softpin case as well, where this points to NULL.
813 */
814 void *map;
815 int fd;
816
817 /**
818 * Array of mmaps and gem handles owned by the block pool, reclaimed when
819 * the block pool is destroyed.
820 */
821 struct u_vector mmap_cleanups;
822
823 struct anv_block_state state;
824
825 struct anv_block_state back_state;
826 };
827
828 /* Block pools are backed by a fixed-size 1GB memfd */
829 #define BLOCK_POOL_MEMFD_SIZE (1ul << 30)
830
831 /* The center of the block pool is also the middle of the memfd. This may
832 * change in the future if we decide differently for some reason.
833 */
834 #define BLOCK_POOL_MEMFD_CENTER (BLOCK_POOL_MEMFD_SIZE / 2)
835
836 static inline uint32_t
837 anv_block_pool_size(struct anv_block_pool *pool)
838 {
839 return pool->state.end + pool->back_state.end;
840 }
841
842 struct anv_state {
843 int32_t offset;
844 uint32_t alloc_size;
845 void *map;
846 uint32_t idx;
847 };
848
849 #define ANV_STATE_NULL ((struct anv_state) { .alloc_size = 0 })
850
851 struct anv_fixed_size_state_pool {
852 union anv_free_list free_list;
853 struct anv_block_state block;
854 };
855
856 #define ANV_MIN_STATE_SIZE_LOG2 6
857 #define ANV_MAX_STATE_SIZE_LOG2 21
858
859 #define ANV_STATE_BUCKETS (ANV_MAX_STATE_SIZE_LOG2 - ANV_MIN_STATE_SIZE_LOG2 + 1)
860
861 struct anv_free_entry {
862 uint32_t next;
863 struct anv_state state;
864 };
865
866 struct anv_state_table {
867 struct anv_device *device;
868 int fd;
869 struct anv_free_entry *map;
870 uint32_t size;
871 struct anv_block_state state;
872 struct u_vector cleanups;
873 };
874
875 struct anv_state_pool {
876 struct anv_block_pool block_pool;
877
878 struct anv_state_table table;
879
880 /* The size of blocks which will be allocated from the block pool */
881 uint32_t block_size;
882
883 /** Free list for "back" allocations */
884 union anv_free_list back_alloc_free_list;
885
886 struct anv_fixed_size_state_pool buckets[ANV_STATE_BUCKETS];
887 };
888
889 struct anv_state_stream {
890 struct anv_state_pool *state_pool;
891
892 /* The size of blocks to allocate from the state pool */
893 uint32_t block_size;
894
895 /* Current block we're allocating from */
896 struct anv_state block;
897
898 /* Offset into the current block at which to allocate the next state */
899 uint32_t next;
900
901 /* List of all blocks allocated from this pool */
902 struct util_dynarray all_blocks;
903 };
904
905 /* The block_pool functions exported for testing only. The block pool should
906 * only be used via a state pool (see below).
907 */
908 VkResult anv_block_pool_init(struct anv_block_pool *pool,
909 struct anv_device *device,
910 uint64_t start_address,
911 uint32_t initial_size);
912 void anv_block_pool_finish(struct anv_block_pool *pool);
913 int32_t anv_block_pool_alloc(struct anv_block_pool *pool,
914 uint32_t block_size, uint32_t *padding);
915 int32_t anv_block_pool_alloc_back(struct anv_block_pool *pool,
916 uint32_t block_size);
917 void* anv_block_pool_map(struct anv_block_pool *pool, int32_t offset, uint32_t
918 size);
919
920 VkResult anv_state_pool_init(struct anv_state_pool *pool,
921 struct anv_device *device,
922 uint64_t start_address,
923 uint32_t block_size);
924 void anv_state_pool_finish(struct anv_state_pool *pool);
925 struct anv_state anv_state_pool_alloc(struct anv_state_pool *pool,
926 uint32_t state_size, uint32_t alignment);
927 struct anv_state anv_state_pool_alloc_back(struct anv_state_pool *pool);
928 void anv_state_pool_free(struct anv_state_pool *pool, struct anv_state state);
929 void anv_state_stream_init(struct anv_state_stream *stream,
930 struct anv_state_pool *state_pool,
931 uint32_t block_size);
932 void anv_state_stream_finish(struct anv_state_stream *stream);
933 struct anv_state anv_state_stream_alloc(struct anv_state_stream *stream,
934 uint32_t size, uint32_t alignment);
935
936 VkResult anv_state_table_init(struct anv_state_table *table,
937 struct anv_device *device,
938 uint32_t initial_entries);
939 void anv_state_table_finish(struct anv_state_table *table);
940 VkResult anv_state_table_add(struct anv_state_table *table, uint32_t *idx,
941 uint32_t count);
942 void anv_free_list_push(union anv_free_list *list,
943 struct anv_state_table *table,
944 uint32_t idx, uint32_t count);
945 struct anv_state* anv_free_list_pop(union anv_free_list *list,
946 struct anv_state_table *table);
947
948
949 static inline struct anv_state *
950 anv_state_table_get(struct anv_state_table *table, uint32_t idx)
951 {
952 return &table->map[idx].state;
953 }
954 /**
955 * Implements a pool of re-usable BOs. The interface is identical to that
956 * of block_pool except that each block is its own BO.
957 */
958 struct anv_bo_pool {
959 struct anv_device *device;
960
961 struct util_sparse_array_free_list free_list[16];
962 };
963
964 void anv_bo_pool_init(struct anv_bo_pool *pool, struct anv_device *device);
965 void anv_bo_pool_finish(struct anv_bo_pool *pool);
966 VkResult anv_bo_pool_alloc(struct anv_bo_pool *pool, uint32_t size,
967 struct anv_bo **bo_out);
968 void anv_bo_pool_free(struct anv_bo_pool *pool, struct anv_bo *bo);
969
970 struct anv_scratch_pool {
971 /* Indexed by Per-Thread Scratch Space number (the hardware value) and stage */
972 struct anv_bo *bos[16][MESA_SHADER_STAGES];
973 };
974
975 void anv_scratch_pool_init(struct anv_device *device,
976 struct anv_scratch_pool *pool);
977 void anv_scratch_pool_finish(struct anv_device *device,
978 struct anv_scratch_pool *pool);
979 struct anv_bo *anv_scratch_pool_alloc(struct anv_device *device,
980 struct anv_scratch_pool *pool,
981 gl_shader_stage stage,
982 unsigned per_thread_scratch);
983
984 /** Implements a BO cache that ensures a 1-1 mapping of GEM BOs to anv_bos */
985 struct anv_bo_cache {
986 struct util_sparse_array bo_map;
987 pthread_mutex_t mutex;
988 };
989
990 VkResult anv_bo_cache_init(struct anv_bo_cache *cache);
991 void anv_bo_cache_finish(struct anv_bo_cache *cache);
992
993 struct anv_memory_type {
994 /* Standard bits passed on to the client */
995 VkMemoryPropertyFlags propertyFlags;
996 uint32_t heapIndex;
997 };
998
999 struct anv_memory_heap {
1000 /* Standard bits passed on to the client */
1001 VkDeviceSize size;
1002 VkMemoryHeapFlags flags;
1003
1004 /* Driver-internal book-keeping */
1005 VkDeviceSize used;
1006 };
1007
1008 struct anv_physical_device {
1009 VK_LOADER_DATA _loader_data;
1010
1011 /* Link in anv_instance::physical_devices */
1012 struct list_head link;
1013
1014 struct anv_instance * instance;
1015 bool no_hw;
1016 char path[20];
1017 const char * name;
1018 struct {
1019 uint16_t domain;
1020 uint8_t bus;
1021 uint8_t device;
1022 uint8_t function;
1023 } pci_info;
1024 struct gen_device_info info;
1025 /** Amount of "GPU memory" we want to advertise
1026 *
1027 * Clearly, this value is bogus since Intel is a UMA architecture. On
1028 * gen7 platforms, we are limited by GTT size unless we want to implement
1029 * fine-grained tracking and GTT splitting. On Broadwell and above we are
1030 * practically unlimited. However, we will never report more than 3/4 of
1031 * the total system ram to try and avoid running out of RAM.
1032 */
1033 bool supports_48bit_addresses;
1034 struct brw_compiler * compiler;
1035 struct isl_device isl_dev;
1036 struct gen_perf_config * perf;
1037 int cmd_parser_version;
1038 bool has_softpin;
1039 bool has_exec_async;
1040 bool has_exec_capture;
1041 bool has_exec_fence;
1042 bool has_syncobj;
1043 bool has_syncobj_wait;
1044 bool has_context_priority;
1045 bool has_context_isolation;
1046 bool has_mem_available;
1047 bool has_mmap_offset;
1048 uint64_t gtt_size;
1049
1050 bool use_softpin;
1051 bool always_use_bindless;
1052
1053 /** True if we can access buffers using A64 messages */
1054 bool has_a64_buffer_access;
1055 /** True if we can use bindless access for images */
1056 bool has_bindless_images;
1057 /** True if we can use bindless access for samplers */
1058 bool has_bindless_samplers;
1059
1060 /** True if this device has implicit AUX
1061 *
1062 * If true, CCS is handled as an implicit attachment to the BO rather than
1063 * as an explicitly bound surface.
1064 */
1065 bool has_implicit_ccs;
1066
1067 bool always_flush_cache;
1068
1069 struct anv_device_extension_table supported_extensions;
1070
1071 uint32_t eu_total;
1072 uint32_t subslice_total;
1073
1074 struct {
1075 uint32_t type_count;
1076 struct anv_memory_type types[VK_MAX_MEMORY_TYPES];
1077 uint32_t heap_count;
1078 struct anv_memory_heap heaps[VK_MAX_MEMORY_HEAPS];
1079 } memory;
1080
1081 uint8_t driver_build_sha1[20];
1082 uint8_t pipeline_cache_uuid[VK_UUID_SIZE];
1083 uint8_t driver_uuid[VK_UUID_SIZE];
1084 uint8_t device_uuid[VK_UUID_SIZE];
1085
1086 struct disk_cache * disk_cache;
1087
1088 struct wsi_device wsi_device;
1089 int local_fd;
1090 int master_fd;
1091 };
1092
1093 struct anv_app_info {
1094 const char* app_name;
1095 uint32_t app_version;
1096 const char* engine_name;
1097 uint32_t engine_version;
1098 uint32_t api_version;
1099 };
1100
1101 struct anv_instance {
1102 VK_LOADER_DATA _loader_data;
1103
1104 VkAllocationCallbacks alloc;
1105
1106 struct anv_app_info app_info;
1107
1108 struct anv_instance_extension_table enabled_extensions;
1109 struct anv_instance_dispatch_table dispatch;
1110 struct anv_physical_device_dispatch_table physical_device_dispatch;
1111 struct anv_device_dispatch_table device_dispatch;
1112
1113 bool physical_devices_enumerated;
1114 struct list_head physical_devices;
1115
1116 bool pipeline_cache_enabled;
1117
1118 struct vk_debug_report_instance debug_report_callbacks;
1119
1120 struct driOptionCache dri_options;
1121 struct driOptionCache available_dri_options;
1122 };
1123
1124 VkResult anv_init_wsi(struct anv_physical_device *physical_device);
1125 void anv_finish_wsi(struct anv_physical_device *physical_device);
1126
1127 uint32_t anv_physical_device_api_version(struct anv_physical_device *dev);
1128 bool anv_physical_device_extension_supported(struct anv_physical_device *dev,
1129 const char *name);
1130
1131 struct anv_queue_submit {
1132 struct anv_cmd_buffer * cmd_buffer;
1133
1134 uint32_t fence_count;
1135 uint32_t fence_array_length;
1136 struct drm_i915_gem_exec_fence * fences;
1137
1138 uint32_t temporary_semaphore_count;
1139 uint32_t temporary_semaphore_array_length;
1140 struct anv_semaphore_impl * temporary_semaphores;
1141
1142 /* Semaphores to be signaled with a SYNC_FD. */
1143 struct anv_semaphore ** sync_fd_semaphores;
1144 uint32_t sync_fd_semaphore_count;
1145 uint32_t sync_fd_semaphore_array_length;
1146
1147 /* Allocated only with non shareable timelines. */
1148 struct anv_timeline ** wait_timelines;
1149 uint32_t wait_timeline_count;
1150 uint32_t wait_timeline_array_length;
1151 uint64_t * wait_timeline_values;
1152
1153 struct anv_timeline ** signal_timelines;
1154 uint32_t signal_timeline_count;
1155 uint32_t signal_timeline_array_length;
1156 uint64_t * signal_timeline_values;
1157
1158 int in_fence;
1159 bool need_out_fence;
1160 int out_fence;
1161
1162 uint32_t fence_bo_count;
1163 uint32_t fence_bo_array_length;
1164 /* An array of struct anv_bo pointers with lower bit used as a flag to
1165 * signal we will wait on that BO (see anv_(un)pack_ptr).
1166 */
1167 uintptr_t * fence_bos;
1168
1169 const VkAllocationCallbacks * alloc;
1170 VkSystemAllocationScope alloc_scope;
1171
1172 struct anv_bo * simple_bo;
1173 uint32_t simple_bo_size;
1174
1175 struct list_head link;
1176 };
1177
1178 struct anv_queue {
1179 VK_LOADER_DATA _loader_data;
1180
1181 struct anv_device * device;
1182
1183 /*
1184 * A list of struct anv_queue_submit to be submitted to i915.
1185 */
1186 struct list_head queued_submits;
1187
1188 VkDeviceQueueCreateFlags flags;
1189 };
1190
1191 struct anv_pipeline_cache {
1192 struct anv_device * device;
1193 pthread_mutex_t mutex;
1194
1195 struct hash_table * nir_cache;
1196
1197 struct hash_table * cache;
1198 };
1199
1200 struct nir_xfb_info;
1201 struct anv_pipeline_bind_map;
1202
1203 void anv_pipeline_cache_init(struct anv_pipeline_cache *cache,
1204 struct anv_device *device,
1205 bool cache_enabled);
1206 void anv_pipeline_cache_finish(struct anv_pipeline_cache *cache);
1207
1208 struct anv_shader_bin *
1209 anv_pipeline_cache_search(struct anv_pipeline_cache *cache,
1210 const void *key, uint32_t key_size);
1211 struct anv_shader_bin *
1212 anv_pipeline_cache_upload_kernel(struct anv_pipeline_cache *cache,
1213 gl_shader_stage stage,
1214 const void *key_data, uint32_t key_size,
1215 const void *kernel_data, uint32_t kernel_size,
1216 const void *constant_data,
1217 uint32_t constant_data_size,
1218 const struct brw_stage_prog_data *prog_data,
1219 uint32_t prog_data_size,
1220 const struct brw_compile_stats *stats,
1221 uint32_t num_stats,
1222 const struct nir_xfb_info *xfb_info,
1223 const struct anv_pipeline_bind_map *bind_map);
1224
1225 struct anv_shader_bin *
1226 anv_device_search_for_kernel(struct anv_device *device,
1227 struct anv_pipeline_cache *cache,
1228 const void *key_data, uint32_t key_size,
1229 bool *user_cache_bit);
1230
1231 struct anv_shader_bin *
1232 anv_device_upload_kernel(struct anv_device *device,
1233 struct anv_pipeline_cache *cache,
1234 gl_shader_stage stage,
1235 const void *key_data, uint32_t key_size,
1236 const void *kernel_data, uint32_t kernel_size,
1237 const void *constant_data,
1238 uint32_t constant_data_size,
1239 const struct brw_stage_prog_data *prog_data,
1240 uint32_t prog_data_size,
1241 const struct brw_compile_stats *stats,
1242 uint32_t num_stats,
1243 const struct nir_xfb_info *xfb_info,
1244 const struct anv_pipeline_bind_map *bind_map);
1245
1246 struct nir_shader;
1247 struct nir_shader_compiler_options;
1248
1249 struct nir_shader *
1250 anv_device_search_for_nir(struct anv_device *device,
1251 struct anv_pipeline_cache *cache,
1252 const struct nir_shader_compiler_options *nir_options,
1253 unsigned char sha1_key[20],
1254 void *mem_ctx);
1255
1256 void
1257 anv_device_upload_nir(struct anv_device *device,
1258 struct anv_pipeline_cache *cache,
1259 const struct nir_shader *nir,
1260 unsigned char sha1_key[20]);
1261
1262 struct anv_device {
1263 VK_LOADER_DATA _loader_data;
1264
1265 VkAllocationCallbacks alloc;
1266
1267 struct anv_physical_device * physical;
1268 bool no_hw;
1269 struct gen_device_info info;
1270 struct isl_device isl_dev;
1271 int context_id;
1272 int fd;
1273 bool can_chain_batches;
1274 bool robust_buffer_access;
1275 struct anv_device_extension_table enabled_extensions;
1276 struct anv_device_dispatch_table dispatch;
1277
1278 pthread_mutex_t vma_mutex;
1279 struct util_vma_heap vma_lo;
1280 struct util_vma_heap vma_cva;
1281 struct util_vma_heap vma_hi;
1282
1283 /** List of all anv_device_memory objects */
1284 struct list_head memory_objects;
1285
1286 struct anv_bo_pool batch_bo_pool;
1287
1288 struct anv_bo_cache bo_cache;
1289
1290 struct anv_state_pool dynamic_state_pool;
1291 struct anv_state_pool instruction_state_pool;
1292 struct anv_state_pool binding_table_pool;
1293 struct anv_state_pool surface_state_pool;
1294
1295 struct anv_bo * workaround_bo;
1296 struct anv_bo * trivial_batch_bo;
1297 struct anv_bo * hiz_clear_bo;
1298
1299 struct anv_pipeline_cache default_pipeline_cache;
1300 struct blorp_context blorp;
1301
1302 struct anv_state border_colors;
1303
1304 struct anv_state slice_hash;
1305
1306 struct anv_queue queue;
1307
1308 struct anv_scratch_pool scratch_pool;
1309
1310 pthread_mutex_t mutex;
1311 pthread_cond_t queue_submit;
1312 int _lost;
1313
1314 struct gen_batch_decode_ctx decoder_ctx;
1315 /*
1316 * When decoding a anv_cmd_buffer, we might need to search for BOs through
1317 * the cmd_buffer's list.
1318 */
1319 struct anv_cmd_buffer *cmd_buffer_being_decoded;
1320
1321 int perf_fd; /* -1 if no opened */
1322 uint64_t perf_metric; /* 0 if unset */
1323
1324 struct gen_aux_map_context *aux_map_ctx;
1325 };
1326
1327 static inline struct anv_instance *
1328 anv_device_instance_or_null(const struct anv_device *device)
1329 {
1330 return device ? device->physical->instance : NULL;
1331 }
1332
1333 static inline struct anv_state_pool *
1334 anv_binding_table_pool(struct anv_device *device)
1335 {
1336 if (device->physical->use_softpin)
1337 return &device->binding_table_pool;
1338 else
1339 return &device->surface_state_pool;
1340 }
1341
1342 static inline struct anv_state
1343 anv_binding_table_pool_alloc(struct anv_device *device) {
1344 if (device->physical->use_softpin)
1345 return anv_state_pool_alloc(&device->binding_table_pool,
1346 device->binding_table_pool.block_size, 0);
1347 else
1348 return anv_state_pool_alloc_back(&device->surface_state_pool);
1349 }
1350
1351 static inline void
1352 anv_binding_table_pool_free(struct anv_device *device, struct anv_state state) {
1353 anv_state_pool_free(anv_binding_table_pool(device), state);
1354 }
1355
1356 static inline uint32_t
1357 anv_mocs_for_bo(const struct anv_device *device, const struct anv_bo *bo)
1358 {
1359 if (bo->is_external)
1360 return device->isl_dev.mocs.external;
1361 else
1362 return device->isl_dev.mocs.internal;
1363 }
1364
1365 void anv_device_init_blorp(struct anv_device *device);
1366 void anv_device_finish_blorp(struct anv_device *device);
1367
1368 void _anv_device_set_all_queue_lost(struct anv_device *device);
1369 VkResult _anv_device_set_lost(struct anv_device *device,
1370 const char *file, int line,
1371 const char *msg, ...)
1372 anv_printflike(4, 5);
1373 VkResult _anv_queue_set_lost(struct anv_queue *queue,
1374 const char *file, int line,
1375 const char *msg, ...)
1376 anv_printflike(4, 5);
1377 #define anv_device_set_lost(dev, ...) \
1378 _anv_device_set_lost(dev, __FILE__, __LINE__, __VA_ARGS__)
1379 #define anv_queue_set_lost(queue, ...) \
1380 _anv_queue_set_lost(queue, __FILE__, __LINE__, __VA_ARGS__)
1381
1382 static inline bool
1383 anv_device_is_lost(struct anv_device *device)
1384 {
1385 return unlikely(p_atomic_read(&device->_lost));
1386 }
1387
1388 VkResult anv_device_query_status(struct anv_device *device);
1389
1390
1391 enum anv_bo_alloc_flags {
1392 /** Specifies that the BO must have a 32-bit address
1393 *
1394 * This is the opposite of EXEC_OBJECT_SUPPORTS_48B_ADDRESS.
1395 */
1396 ANV_BO_ALLOC_32BIT_ADDRESS = (1 << 0),
1397
1398 /** Specifies that the BO may be shared externally */
1399 ANV_BO_ALLOC_EXTERNAL = (1 << 1),
1400
1401 /** Specifies that the BO should be mapped */
1402 ANV_BO_ALLOC_MAPPED = (1 << 2),
1403
1404 /** Specifies that the BO should be snooped so we get coherency */
1405 ANV_BO_ALLOC_SNOOPED = (1 << 3),
1406
1407 /** Specifies that the BO should be captured in error states */
1408 ANV_BO_ALLOC_CAPTURE = (1 << 4),
1409
1410 /** Specifies that the BO will have an address assigned by the caller
1411 *
1412 * Such BOs do not exist in any VMA heap.
1413 */
1414 ANV_BO_ALLOC_FIXED_ADDRESS = (1 << 5),
1415
1416 /** Enables implicit synchronization on the BO
1417 *
1418 * This is the opposite of EXEC_OBJECT_ASYNC.
1419 */
1420 ANV_BO_ALLOC_IMPLICIT_SYNC = (1 << 6),
1421
1422 /** Enables implicit synchronization on the BO
1423 *
1424 * This is equivalent to EXEC_OBJECT_WRITE.
1425 */
1426 ANV_BO_ALLOC_IMPLICIT_WRITE = (1 << 7),
1427
1428 /** Has an address which is visible to the client */
1429 ANV_BO_ALLOC_CLIENT_VISIBLE_ADDRESS = (1 << 8),
1430
1431 /** This buffer has implicit CCS data attached to it */
1432 ANV_BO_ALLOC_IMPLICIT_CCS = (1 << 9),
1433 };
1434
1435 VkResult anv_device_alloc_bo(struct anv_device *device, uint64_t size,
1436 enum anv_bo_alloc_flags alloc_flags,
1437 uint64_t explicit_address,
1438 struct anv_bo **bo);
1439 VkResult anv_device_import_bo_from_host_ptr(struct anv_device *device,
1440 void *host_ptr, uint32_t size,
1441 enum anv_bo_alloc_flags alloc_flags,
1442 uint64_t client_address,
1443 struct anv_bo **bo_out);
1444 VkResult anv_device_import_bo(struct anv_device *device, int fd,
1445 enum anv_bo_alloc_flags alloc_flags,
1446 uint64_t client_address,
1447 struct anv_bo **bo);
1448 VkResult anv_device_export_bo(struct anv_device *device,
1449 struct anv_bo *bo, int *fd_out);
1450 void anv_device_release_bo(struct anv_device *device,
1451 struct anv_bo *bo);
1452
1453 static inline struct anv_bo *
1454 anv_device_lookup_bo(struct anv_device *device, uint32_t gem_handle)
1455 {
1456 return util_sparse_array_get(&device->bo_cache.bo_map, gem_handle);
1457 }
1458
1459 VkResult anv_device_bo_busy(struct anv_device *device, struct anv_bo *bo);
1460 VkResult anv_device_wait(struct anv_device *device, struct anv_bo *bo,
1461 int64_t timeout);
1462
1463 VkResult anv_queue_init(struct anv_device *device, struct anv_queue *queue);
1464 void anv_queue_finish(struct anv_queue *queue);
1465
1466 VkResult anv_queue_execbuf_locked(struct anv_queue *queue, struct anv_queue_submit *submit);
1467 VkResult anv_queue_submit_simple_batch(struct anv_queue *queue,
1468 struct anv_batch *batch);
1469
1470 uint64_t anv_gettime_ns(void);
1471 uint64_t anv_get_absolute_timeout(uint64_t timeout);
1472
1473 void* anv_gem_mmap(struct anv_device *device,
1474 uint32_t gem_handle, uint64_t offset, uint64_t size, uint32_t flags);
1475 void anv_gem_munmap(struct anv_device *device, void *p, uint64_t size);
1476 uint32_t anv_gem_create(struct anv_device *device, uint64_t size);
1477 void anv_gem_close(struct anv_device *device, uint32_t gem_handle);
1478 uint32_t anv_gem_userptr(struct anv_device *device, void *mem, size_t size);
1479 int anv_gem_busy(struct anv_device *device, uint32_t gem_handle);
1480 int anv_gem_wait(struct anv_device *device, uint32_t gem_handle, int64_t *timeout_ns);
1481 int anv_gem_execbuffer(struct anv_device *device,
1482 struct drm_i915_gem_execbuffer2 *execbuf);
1483 int anv_gem_set_tiling(struct anv_device *device, uint32_t gem_handle,
1484 uint32_t stride, uint32_t tiling);
1485 int anv_gem_create_context(struct anv_device *device);
1486 bool anv_gem_has_context_priority(int fd);
1487 int anv_gem_destroy_context(struct anv_device *device, int context);
1488 int anv_gem_set_context_param(int fd, int context, uint32_t param,
1489 uint64_t value);
1490 int anv_gem_get_context_param(int fd, int context, uint32_t param,
1491 uint64_t *value);
1492 int anv_gem_get_param(int fd, uint32_t param);
1493 int anv_gem_get_tiling(struct anv_device *device, uint32_t gem_handle);
1494 bool anv_gem_get_bit6_swizzle(int fd, uint32_t tiling);
1495 int anv_gem_get_aperture(int fd, uint64_t *size);
1496 int anv_gem_gpu_get_reset_stats(struct anv_device *device,
1497 uint32_t *active, uint32_t *pending);
1498 int anv_gem_handle_to_fd(struct anv_device *device, uint32_t gem_handle);
1499 int anv_gem_reg_read(struct anv_device *device,
1500 uint32_t offset, uint64_t *result);
1501 uint32_t anv_gem_fd_to_handle(struct anv_device *device, int fd);
1502 int anv_gem_set_caching(struct anv_device *device, uint32_t gem_handle, uint32_t caching);
1503 int anv_gem_set_domain(struct anv_device *device, uint32_t gem_handle,
1504 uint32_t read_domains, uint32_t write_domain);
1505 int anv_gem_sync_file_merge(struct anv_device *device, int fd1, int fd2);
1506 uint32_t anv_gem_syncobj_create(struct anv_device *device, uint32_t flags);
1507 void anv_gem_syncobj_destroy(struct anv_device *device, uint32_t handle);
1508 int anv_gem_syncobj_handle_to_fd(struct anv_device *device, uint32_t handle);
1509 uint32_t anv_gem_syncobj_fd_to_handle(struct anv_device *device, int fd);
1510 int anv_gem_syncobj_export_sync_file(struct anv_device *device,
1511 uint32_t handle);
1512 int anv_gem_syncobj_import_sync_file(struct anv_device *device,
1513 uint32_t handle, int fd);
1514 void anv_gem_syncobj_reset(struct anv_device *device, uint32_t handle);
1515 bool anv_gem_supports_syncobj_wait(int fd);
1516 int anv_gem_syncobj_wait(struct anv_device *device,
1517 uint32_t *handles, uint32_t num_handles,
1518 int64_t abs_timeout_ns, bool wait_all);
1519
1520 uint64_t anv_vma_alloc(struct anv_device *device,
1521 uint64_t size, uint64_t align,
1522 enum anv_bo_alloc_flags alloc_flags,
1523 uint64_t client_address);
1524 void anv_vma_free(struct anv_device *device,
1525 uint64_t address, uint64_t size);
1526
1527 struct anv_reloc_list {
1528 uint32_t num_relocs;
1529 uint32_t array_length;
1530 struct drm_i915_gem_relocation_entry * relocs;
1531 struct anv_bo ** reloc_bos;
1532 uint32_t dep_words;
1533 BITSET_WORD * deps;
1534 };
1535
1536 VkResult anv_reloc_list_init(struct anv_reloc_list *list,
1537 const VkAllocationCallbacks *alloc);
1538 void anv_reloc_list_finish(struct anv_reloc_list *list,
1539 const VkAllocationCallbacks *alloc);
1540
1541 VkResult anv_reloc_list_add(struct anv_reloc_list *list,
1542 const VkAllocationCallbacks *alloc,
1543 uint32_t offset, struct anv_bo *target_bo,
1544 uint32_t delta, uint64_t *address_u64_out);
1545
1546 struct anv_batch_bo {
1547 /* Link in the anv_cmd_buffer.owned_batch_bos list */
1548 struct list_head link;
1549
1550 struct anv_bo * bo;
1551
1552 /* Bytes actually consumed in this batch BO */
1553 uint32_t length;
1554
1555 struct anv_reloc_list relocs;
1556 };
1557
1558 struct anv_batch {
1559 const VkAllocationCallbacks * alloc;
1560
1561 void * start;
1562 void * end;
1563 void * next;
1564
1565 struct anv_reloc_list * relocs;
1566
1567 /* This callback is called (with the associated user data) in the event
1568 * that the batch runs out of space.
1569 */
1570 VkResult (*extend_cb)(struct anv_batch *, void *);
1571 void * user_data;
1572
1573 /**
1574 * Current error status of the command buffer. Used to track inconsistent
1575 * or incomplete command buffer states that are the consequence of run-time
1576 * errors such as out of memory scenarios. We want to track this in the
1577 * batch because the command buffer object is not visible to some parts
1578 * of the driver.
1579 */
1580 VkResult status;
1581 };
1582
1583 void *anv_batch_emit_dwords(struct anv_batch *batch, int num_dwords);
1584 void anv_batch_emit_batch(struct anv_batch *batch, struct anv_batch *other);
1585 uint64_t anv_batch_emit_reloc(struct anv_batch *batch,
1586 void *location, struct anv_bo *bo, uint32_t offset);
1587
1588 static inline VkResult
1589 anv_batch_set_error(struct anv_batch *batch, VkResult error)
1590 {
1591 assert(error != VK_SUCCESS);
1592 if (batch->status == VK_SUCCESS)
1593 batch->status = error;
1594 return batch->status;
1595 }
1596
1597 static inline bool
1598 anv_batch_has_error(struct anv_batch *batch)
1599 {
1600 return batch->status != VK_SUCCESS;
1601 }
1602
1603 struct anv_address {
1604 struct anv_bo *bo;
1605 uint32_t offset;
1606 };
1607
1608 #define ANV_NULL_ADDRESS ((struct anv_address) { NULL, 0 })
1609
1610 static inline bool
1611 anv_address_is_null(struct anv_address addr)
1612 {
1613 return addr.bo == NULL && addr.offset == 0;
1614 }
1615
1616 static inline uint64_t
1617 anv_address_physical(struct anv_address addr)
1618 {
1619 if (addr.bo && (addr.bo->flags & EXEC_OBJECT_PINNED))
1620 return gen_canonical_address(addr.bo->offset + addr.offset);
1621 else
1622 return gen_canonical_address(addr.offset);
1623 }
1624
1625 static inline struct anv_address
1626 anv_address_add(struct anv_address addr, uint64_t offset)
1627 {
1628 addr.offset += offset;
1629 return addr;
1630 }
1631
1632 static inline void
1633 write_reloc(const struct anv_device *device, void *p, uint64_t v, bool flush)
1634 {
1635 unsigned reloc_size = 0;
1636 if (device->info.gen >= 8) {
1637 reloc_size = sizeof(uint64_t);
1638 *(uint64_t *)p = gen_canonical_address(v);
1639 } else {
1640 reloc_size = sizeof(uint32_t);
1641 *(uint32_t *)p = v;
1642 }
1643
1644 if (flush && !device->info.has_llc)
1645 gen_flush_range(p, reloc_size);
1646 }
1647
1648 static inline uint64_t
1649 _anv_combine_address(struct anv_batch *batch, void *location,
1650 const struct anv_address address, uint32_t delta)
1651 {
1652 if (address.bo == NULL) {
1653 return address.offset + delta;
1654 } else {
1655 assert(batch->start <= location && location < batch->end);
1656
1657 return anv_batch_emit_reloc(batch, location, address.bo, address.offset + delta);
1658 }
1659 }
1660
1661 #define __gen_address_type struct anv_address
1662 #define __gen_user_data struct anv_batch
1663 #define __gen_combine_address _anv_combine_address
1664
1665 /* Wrapper macros needed to work around preprocessor argument issues. In
1666 * particular, arguments don't get pre-evaluated if they are concatenated.
1667 * This means that, if you pass GENX(3DSTATE_PS) into the emit macro, the
1668 * GENX macro won't get evaluated if the emit macro contains "cmd ## foo".
1669 * We can work around this easily enough with these helpers.
1670 */
1671 #define __anv_cmd_length(cmd) cmd ## _length
1672 #define __anv_cmd_length_bias(cmd) cmd ## _length_bias
1673 #define __anv_cmd_header(cmd) cmd ## _header
1674 #define __anv_cmd_pack(cmd) cmd ## _pack
1675 #define __anv_reg_num(reg) reg ## _num
1676
1677 #define anv_pack_struct(dst, struc, ...) do { \
1678 struct struc __template = { \
1679 __VA_ARGS__ \
1680 }; \
1681 __anv_cmd_pack(struc)(NULL, dst, &__template); \
1682 VG(VALGRIND_CHECK_MEM_IS_DEFINED(dst, __anv_cmd_length(struc) * 4)); \
1683 } while (0)
1684
1685 #define anv_batch_emitn(batch, n, cmd, ...) ({ \
1686 void *__dst = anv_batch_emit_dwords(batch, n); \
1687 if (__dst) { \
1688 struct cmd __template = { \
1689 __anv_cmd_header(cmd), \
1690 .DWordLength = n - __anv_cmd_length_bias(cmd), \
1691 __VA_ARGS__ \
1692 }; \
1693 __anv_cmd_pack(cmd)(batch, __dst, &__template); \
1694 } \
1695 __dst; \
1696 })
1697
1698 #define anv_batch_emit_merge(batch, dwords0, dwords1) \
1699 do { \
1700 uint32_t *dw; \
1701 \
1702 STATIC_ASSERT(ARRAY_SIZE(dwords0) == ARRAY_SIZE(dwords1)); \
1703 dw = anv_batch_emit_dwords((batch), ARRAY_SIZE(dwords0)); \
1704 if (!dw) \
1705 break; \
1706 for (uint32_t i = 0; i < ARRAY_SIZE(dwords0); i++) \
1707 dw[i] = (dwords0)[i] | (dwords1)[i]; \
1708 VG(VALGRIND_CHECK_MEM_IS_DEFINED(dw, ARRAY_SIZE(dwords0) * 4));\
1709 } while (0)
1710
1711 #define anv_batch_emit(batch, cmd, name) \
1712 for (struct cmd name = { __anv_cmd_header(cmd) }, \
1713 *_dst = anv_batch_emit_dwords(batch, __anv_cmd_length(cmd)); \
1714 __builtin_expect(_dst != NULL, 1); \
1715 ({ __anv_cmd_pack(cmd)(batch, _dst, &name); \
1716 VG(VALGRIND_CHECK_MEM_IS_DEFINED(_dst, __anv_cmd_length(cmd) * 4)); \
1717 _dst = NULL; \
1718 }))
1719
1720 struct anv_device_memory {
1721 struct list_head link;
1722
1723 struct anv_bo * bo;
1724 struct anv_memory_type * type;
1725 VkDeviceSize map_size;
1726 void * map;
1727
1728 /* If set, we are holding reference to AHardwareBuffer
1729 * which we must release when memory is freed.
1730 */
1731 struct AHardwareBuffer * ahw;
1732
1733 /* If set, this memory comes from a host pointer. */
1734 void * host_ptr;
1735 };
1736
1737 /**
1738 * Header for Vertex URB Entry (VUE)
1739 */
1740 struct anv_vue_header {
1741 uint32_t Reserved;
1742 uint32_t RTAIndex; /* RenderTargetArrayIndex */
1743 uint32_t ViewportIndex;
1744 float PointWidth;
1745 };
1746
1747 /** Struct representing a sampled image descriptor
1748 *
1749 * This descriptor layout is used for sampled images, bare sampler, and
1750 * combined image/sampler descriptors.
1751 */
1752 struct anv_sampled_image_descriptor {
1753 /** Bindless image handle
1754 *
1755 * This is expected to already be shifted such that the 20-bit
1756 * SURFACE_STATE table index is in the top 20 bits.
1757 */
1758 uint32_t image;
1759
1760 /** Bindless sampler handle
1761 *
1762 * This is assumed to be a 32B-aligned SAMPLER_STATE pointer relative
1763 * to the dynamic state base address.
1764 */
1765 uint32_t sampler;
1766 };
1767
1768 struct anv_texture_swizzle_descriptor {
1769 /** Texture swizzle
1770 *
1771 * See also nir_intrinsic_channel_select_intel
1772 */
1773 uint8_t swizzle[4];
1774
1775 /** Unused padding to ensure the struct is a multiple of 64 bits */
1776 uint32_t _pad;
1777 };
1778
1779 /** Struct representing a storage image descriptor */
1780 struct anv_storage_image_descriptor {
1781 /** Bindless image handles
1782 *
1783 * These are expected to already be shifted such that the 20-bit
1784 * SURFACE_STATE table index is in the top 20 bits.
1785 */
1786 uint32_t read_write;
1787 uint32_t write_only;
1788 };
1789
1790 /** Struct representing a address/range descriptor
1791 *
1792 * The fields of this struct correspond directly to the data layout of
1793 * nir_address_format_64bit_bounded_global addresses. The last field is the
1794 * offset in the NIR address so it must be zero so that when you load the
1795 * descriptor you get a pointer to the start of the range.
1796 */
1797 struct anv_address_range_descriptor {
1798 uint64_t address;
1799 uint32_t range;
1800 uint32_t zero;
1801 };
1802
1803 enum anv_descriptor_data {
1804 /** The descriptor contains a BTI reference to a surface state */
1805 ANV_DESCRIPTOR_SURFACE_STATE = (1 << 0),
1806 /** The descriptor contains a BTI reference to a sampler state */
1807 ANV_DESCRIPTOR_SAMPLER_STATE = (1 << 1),
1808 /** The descriptor contains an actual buffer view */
1809 ANV_DESCRIPTOR_BUFFER_VIEW = (1 << 2),
1810 /** The descriptor contains auxiliary image layout data */
1811 ANV_DESCRIPTOR_IMAGE_PARAM = (1 << 3),
1812 /** The descriptor contains auxiliary image layout data */
1813 ANV_DESCRIPTOR_INLINE_UNIFORM = (1 << 4),
1814 /** anv_address_range_descriptor with a buffer address and range */
1815 ANV_DESCRIPTOR_ADDRESS_RANGE = (1 << 5),
1816 /** Bindless surface handle */
1817 ANV_DESCRIPTOR_SAMPLED_IMAGE = (1 << 6),
1818 /** Storage image handles */
1819 ANV_DESCRIPTOR_STORAGE_IMAGE = (1 << 7),
1820 /** Storage image handles */
1821 ANV_DESCRIPTOR_TEXTURE_SWIZZLE = (1 << 8),
1822 };
1823
1824 struct anv_descriptor_set_binding_layout {
1825 #ifndef NDEBUG
1826 /* The type of the descriptors in this binding */
1827 VkDescriptorType type;
1828 #endif
1829
1830 /* Flags provided when this binding was created */
1831 VkDescriptorBindingFlagsEXT flags;
1832
1833 /* Bitfield representing the type of data this descriptor contains */
1834 enum anv_descriptor_data data;
1835
1836 /* Maximum number of YCbCr texture/sampler planes */
1837 uint8_t max_plane_count;
1838
1839 /* Number of array elements in this binding (or size in bytes for inline
1840 * uniform data)
1841 */
1842 uint16_t array_size;
1843
1844 /* Index into the flattend descriptor set */
1845 uint16_t descriptor_index;
1846
1847 /* Index into the dynamic state array for a dynamic buffer */
1848 int16_t dynamic_offset_index;
1849
1850 /* Index into the descriptor set buffer views */
1851 int16_t buffer_view_index;
1852
1853 /* Offset into the descriptor buffer where this descriptor lives */
1854 uint32_t descriptor_offset;
1855
1856 /* Immutable samplers (or NULL if no immutable samplers) */
1857 struct anv_sampler **immutable_samplers;
1858 };
1859
1860 unsigned anv_descriptor_size(const struct anv_descriptor_set_binding_layout *layout);
1861
1862 unsigned anv_descriptor_type_size(const struct anv_physical_device *pdevice,
1863 VkDescriptorType type);
1864
1865 bool anv_descriptor_supports_bindless(const struct anv_physical_device *pdevice,
1866 const struct anv_descriptor_set_binding_layout *binding,
1867 bool sampler);
1868
1869 bool anv_descriptor_requires_bindless(const struct anv_physical_device *pdevice,
1870 const struct anv_descriptor_set_binding_layout *binding,
1871 bool sampler);
1872
1873 struct anv_descriptor_set_layout {
1874 /* Descriptor set layouts can be destroyed at almost any time */
1875 uint32_t ref_cnt;
1876
1877 /* Number of bindings in this descriptor set */
1878 uint16_t binding_count;
1879
1880 /* Total size of the descriptor set with room for all array entries */
1881 uint16_t size;
1882
1883 /* Shader stages affected by this descriptor set */
1884 uint16_t shader_stages;
1885
1886 /* Number of buffer views in this descriptor set */
1887 uint16_t buffer_view_count;
1888
1889 /* Number of dynamic offsets used by this descriptor set */
1890 uint16_t dynamic_offset_count;
1891
1892 /* For each shader stage, which offsets apply to that stage */
1893 uint16_t stage_dynamic_offsets[MESA_SHADER_STAGES];
1894
1895 /* Size of the descriptor buffer for this descriptor set */
1896 uint32_t descriptor_buffer_size;
1897
1898 /* Bindings in this descriptor set */
1899 struct anv_descriptor_set_binding_layout binding[0];
1900 };
1901
1902 static inline void
1903 anv_descriptor_set_layout_ref(struct anv_descriptor_set_layout *layout)
1904 {
1905 assert(layout && layout->ref_cnt >= 1);
1906 p_atomic_inc(&layout->ref_cnt);
1907 }
1908
1909 static inline void
1910 anv_descriptor_set_layout_unref(struct anv_device *device,
1911 struct anv_descriptor_set_layout *layout)
1912 {
1913 assert(layout && layout->ref_cnt >= 1);
1914 if (p_atomic_dec_zero(&layout->ref_cnt))
1915 vk_free(&device->alloc, layout);
1916 }
1917
1918 struct anv_descriptor {
1919 VkDescriptorType type;
1920
1921 union {
1922 struct {
1923 VkImageLayout layout;
1924 struct anv_image_view *image_view;
1925 struct anv_sampler *sampler;
1926 };
1927
1928 struct {
1929 struct anv_buffer *buffer;
1930 uint64_t offset;
1931 uint64_t range;
1932 };
1933
1934 struct anv_buffer_view *buffer_view;
1935 };
1936 };
1937
1938 struct anv_descriptor_set {
1939 struct anv_descriptor_pool *pool;
1940 struct anv_descriptor_set_layout *layout;
1941 uint32_t size;
1942
1943 /* State relative to anv_descriptor_pool::bo */
1944 struct anv_state desc_mem;
1945 /* Surface state for the descriptor buffer */
1946 struct anv_state desc_surface_state;
1947
1948 uint32_t buffer_view_count;
1949 struct anv_buffer_view *buffer_views;
1950
1951 /* Link to descriptor pool's desc_sets list . */
1952 struct list_head pool_link;
1953
1954 struct anv_descriptor descriptors[0];
1955 };
1956
1957 struct anv_buffer_view {
1958 enum isl_format format; /**< VkBufferViewCreateInfo::format */
1959 uint64_t range; /**< VkBufferViewCreateInfo::range */
1960
1961 struct anv_address address;
1962
1963 struct anv_state surface_state;
1964 struct anv_state storage_surface_state;
1965 struct anv_state writeonly_storage_surface_state;
1966
1967 struct brw_image_param storage_image_param;
1968 };
1969
1970 struct anv_push_descriptor_set {
1971 struct anv_descriptor_set set;
1972
1973 /* Put this field right behind anv_descriptor_set so it fills up the
1974 * descriptors[0] field. */
1975 struct anv_descriptor descriptors[MAX_PUSH_DESCRIPTORS];
1976
1977 /** True if the descriptor set buffer has been referenced by a draw or
1978 * dispatch command.
1979 */
1980 bool set_used_on_gpu;
1981
1982 struct anv_buffer_view buffer_views[MAX_PUSH_DESCRIPTORS];
1983 };
1984
1985 struct anv_descriptor_pool {
1986 uint32_t size;
1987 uint32_t next;
1988 uint32_t free_list;
1989
1990 struct anv_bo *bo;
1991 struct util_vma_heap bo_heap;
1992
1993 struct anv_state_stream surface_state_stream;
1994 void *surface_state_free_list;
1995
1996 struct list_head desc_sets;
1997
1998 char data[0];
1999 };
2000
2001 enum anv_descriptor_template_entry_type {
2002 ANV_DESCRIPTOR_TEMPLATE_ENTRY_TYPE_IMAGE,
2003 ANV_DESCRIPTOR_TEMPLATE_ENTRY_TYPE_BUFFER,
2004 ANV_DESCRIPTOR_TEMPLATE_ENTRY_TYPE_BUFFER_VIEW
2005 };
2006
2007 struct anv_descriptor_template_entry {
2008 /* The type of descriptor in this entry */
2009 VkDescriptorType type;
2010
2011 /* Binding in the descriptor set */
2012 uint32_t binding;
2013
2014 /* Offset at which to write into the descriptor set binding */
2015 uint32_t array_element;
2016
2017 /* Number of elements to write into the descriptor set binding */
2018 uint32_t array_count;
2019
2020 /* Offset into the user provided data */
2021 size_t offset;
2022
2023 /* Stride between elements into the user provided data */
2024 size_t stride;
2025 };
2026
2027 struct anv_descriptor_update_template {
2028 VkPipelineBindPoint bind_point;
2029
2030 /* The descriptor set this template corresponds to. This value is only
2031 * valid if the template was created with the templateType
2032 * VK_DESCRIPTOR_UPDATE_TEMPLATE_TYPE_DESCRIPTOR_SET.
2033 */
2034 uint8_t set;
2035
2036 /* Number of entries in this template */
2037 uint32_t entry_count;
2038
2039 /* Entries of the template */
2040 struct anv_descriptor_template_entry entries[0];
2041 };
2042
2043 size_t
2044 anv_descriptor_set_layout_size(const struct anv_descriptor_set_layout *layout);
2045
2046 void
2047 anv_descriptor_set_write_image_view(struct anv_device *device,
2048 struct anv_descriptor_set *set,
2049 const VkDescriptorImageInfo * const info,
2050 VkDescriptorType type,
2051 uint32_t binding,
2052 uint32_t element);
2053
2054 void
2055 anv_descriptor_set_write_buffer_view(struct anv_device *device,
2056 struct anv_descriptor_set *set,
2057 VkDescriptorType type,
2058 struct anv_buffer_view *buffer_view,
2059 uint32_t binding,
2060 uint32_t element);
2061
2062 void
2063 anv_descriptor_set_write_buffer(struct anv_device *device,
2064 struct anv_descriptor_set *set,
2065 struct anv_state_stream *alloc_stream,
2066 VkDescriptorType type,
2067 struct anv_buffer *buffer,
2068 uint32_t binding,
2069 uint32_t element,
2070 VkDeviceSize offset,
2071 VkDeviceSize range);
2072 void
2073 anv_descriptor_set_write_inline_uniform_data(struct anv_device *device,
2074 struct anv_descriptor_set *set,
2075 uint32_t binding,
2076 const void *data,
2077 size_t offset,
2078 size_t size);
2079
2080 void
2081 anv_descriptor_set_write_template(struct anv_device *device,
2082 struct anv_descriptor_set *set,
2083 struct anv_state_stream *alloc_stream,
2084 const struct anv_descriptor_update_template *template,
2085 const void *data);
2086
2087 VkResult
2088 anv_descriptor_set_create(struct anv_device *device,
2089 struct anv_descriptor_pool *pool,
2090 struct anv_descriptor_set_layout *layout,
2091 struct anv_descriptor_set **out_set);
2092
2093 void
2094 anv_descriptor_set_destroy(struct anv_device *device,
2095 struct anv_descriptor_pool *pool,
2096 struct anv_descriptor_set *set);
2097
2098 #define ANV_DESCRIPTOR_SET_NULL (UINT8_MAX - 5)
2099 #define ANV_DESCRIPTOR_SET_PUSH_CONSTANTS (UINT8_MAX - 4)
2100 #define ANV_DESCRIPTOR_SET_DESCRIPTORS (UINT8_MAX - 3)
2101 #define ANV_DESCRIPTOR_SET_NUM_WORK_GROUPS (UINT8_MAX - 2)
2102 #define ANV_DESCRIPTOR_SET_SHADER_CONSTANTS (UINT8_MAX - 1)
2103 #define ANV_DESCRIPTOR_SET_COLOR_ATTACHMENTS UINT8_MAX
2104
2105 struct anv_pipeline_binding {
2106 /** Index in the descriptor set
2107 *
2108 * This is a flattened index; the descriptor set layout is already taken
2109 * into account.
2110 */
2111 uint32_t index;
2112
2113 /** The descriptor set this surface corresponds to.
2114 *
2115 * The special ANV_DESCRIPTOR_SET_* values above indicates that this
2116 * binding is not a normal descriptor set but something else.
2117 */
2118 uint8_t set;
2119
2120 union {
2121 /** Plane in the binding index for images */
2122 uint8_t plane;
2123
2124 /** Input attachment index (relative to the subpass) */
2125 uint8_t input_attachment_index;
2126
2127 /** Dynamic offset index (for dynamic UBOs and SSBOs) */
2128 uint8_t dynamic_offset_index;
2129 };
2130
2131 /** For a storage image, whether it is write-only */
2132 uint8_t write_only;
2133
2134 /** Pad to 64 bits so that there are no holes and we can safely memcmp
2135 * assuming POD zero-initialization.
2136 */
2137 uint8_t pad;
2138 };
2139
2140 struct anv_push_range {
2141 /** Index in the descriptor set */
2142 uint32_t index;
2143
2144 /** Descriptor set index */
2145 uint8_t set;
2146
2147 /** Dynamic offset index (for dynamic UBOs) */
2148 uint8_t dynamic_offset_index;
2149
2150 /** Start offset in units of 32B */
2151 uint8_t start;
2152
2153 /** Range in units of 32B */
2154 uint8_t length;
2155 };
2156
2157 struct anv_pipeline_layout {
2158 struct {
2159 struct anv_descriptor_set_layout *layout;
2160 uint32_t dynamic_offset_start;
2161 } set[MAX_SETS];
2162
2163 uint32_t num_sets;
2164
2165 unsigned char sha1[20];
2166 };
2167
2168 struct anv_buffer {
2169 struct anv_device * device;
2170 VkDeviceSize size;
2171
2172 VkBufferUsageFlags usage;
2173
2174 /* Set when bound */
2175 struct anv_address address;
2176 };
2177
2178 static inline uint64_t
2179 anv_buffer_get_range(struct anv_buffer *buffer, uint64_t offset, uint64_t range)
2180 {
2181 assert(offset <= buffer->size);
2182 if (range == VK_WHOLE_SIZE) {
2183 return buffer->size - offset;
2184 } else {
2185 assert(range + offset >= range);
2186 assert(range + offset <= buffer->size);
2187 return range;
2188 }
2189 }
2190
2191 enum anv_cmd_dirty_bits {
2192 ANV_CMD_DIRTY_DYNAMIC_VIEWPORT = 1 << 0, /* VK_DYNAMIC_STATE_VIEWPORT */
2193 ANV_CMD_DIRTY_DYNAMIC_SCISSOR = 1 << 1, /* VK_DYNAMIC_STATE_SCISSOR */
2194 ANV_CMD_DIRTY_DYNAMIC_LINE_WIDTH = 1 << 2, /* VK_DYNAMIC_STATE_LINE_WIDTH */
2195 ANV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS = 1 << 3, /* VK_DYNAMIC_STATE_DEPTH_BIAS */
2196 ANV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS = 1 << 4, /* VK_DYNAMIC_STATE_BLEND_CONSTANTS */
2197 ANV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS = 1 << 5, /* VK_DYNAMIC_STATE_DEPTH_BOUNDS */
2198 ANV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK = 1 << 6, /* VK_DYNAMIC_STATE_STENCIL_COMPARE_MASK */
2199 ANV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK = 1 << 7, /* VK_DYNAMIC_STATE_STENCIL_WRITE_MASK */
2200 ANV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE = 1 << 8, /* VK_DYNAMIC_STATE_STENCIL_REFERENCE */
2201 ANV_CMD_DIRTY_PIPELINE = 1 << 9,
2202 ANV_CMD_DIRTY_INDEX_BUFFER = 1 << 10,
2203 ANV_CMD_DIRTY_RENDER_TARGETS = 1 << 11,
2204 ANV_CMD_DIRTY_XFB_ENABLE = 1 << 12,
2205 ANV_CMD_DIRTY_DYNAMIC_LINE_STIPPLE = 1 << 13, /* VK_DYNAMIC_STATE_LINE_STIPPLE_EXT */
2206 };
2207 typedef uint32_t anv_cmd_dirty_mask_t;
2208
2209 #define ANV_CMD_DIRTY_DYNAMIC_ALL \
2210 (ANV_CMD_DIRTY_DYNAMIC_VIEWPORT | \
2211 ANV_CMD_DIRTY_DYNAMIC_SCISSOR | \
2212 ANV_CMD_DIRTY_DYNAMIC_LINE_WIDTH | \
2213 ANV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS | \
2214 ANV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS | \
2215 ANV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS | \
2216 ANV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK | \
2217 ANV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK | \
2218 ANV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE | \
2219 ANV_CMD_DIRTY_DYNAMIC_LINE_STIPPLE)
2220
2221 static inline enum anv_cmd_dirty_bits
2222 anv_cmd_dirty_bit_for_vk_dynamic_state(VkDynamicState vk_state)
2223 {
2224 switch (vk_state) {
2225 case VK_DYNAMIC_STATE_VIEWPORT:
2226 return ANV_CMD_DIRTY_DYNAMIC_VIEWPORT;
2227 case VK_DYNAMIC_STATE_SCISSOR:
2228 return ANV_CMD_DIRTY_DYNAMIC_SCISSOR;
2229 case VK_DYNAMIC_STATE_LINE_WIDTH:
2230 return ANV_CMD_DIRTY_DYNAMIC_LINE_WIDTH;
2231 case VK_DYNAMIC_STATE_DEPTH_BIAS:
2232 return ANV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS;
2233 case VK_DYNAMIC_STATE_BLEND_CONSTANTS:
2234 return ANV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS;
2235 case VK_DYNAMIC_STATE_DEPTH_BOUNDS:
2236 return ANV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS;
2237 case VK_DYNAMIC_STATE_STENCIL_COMPARE_MASK:
2238 return ANV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK;
2239 case VK_DYNAMIC_STATE_STENCIL_WRITE_MASK:
2240 return ANV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK;
2241 case VK_DYNAMIC_STATE_STENCIL_REFERENCE:
2242 return ANV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE;
2243 case VK_DYNAMIC_STATE_LINE_STIPPLE_EXT:
2244 return ANV_CMD_DIRTY_DYNAMIC_LINE_STIPPLE;
2245 default:
2246 assert(!"Unsupported dynamic state");
2247 return 0;
2248 }
2249 }
2250
2251
2252 enum anv_pipe_bits {
2253 ANV_PIPE_DEPTH_CACHE_FLUSH_BIT = (1 << 0),
2254 ANV_PIPE_STALL_AT_SCOREBOARD_BIT = (1 << 1),
2255 ANV_PIPE_STATE_CACHE_INVALIDATE_BIT = (1 << 2),
2256 ANV_PIPE_CONSTANT_CACHE_INVALIDATE_BIT = (1 << 3),
2257 ANV_PIPE_VF_CACHE_INVALIDATE_BIT = (1 << 4),
2258 ANV_PIPE_DATA_CACHE_FLUSH_BIT = (1 << 5),
2259 ANV_PIPE_TILE_CACHE_FLUSH_BIT = (1 << 6),
2260 ANV_PIPE_TEXTURE_CACHE_INVALIDATE_BIT = (1 << 10),
2261 ANV_PIPE_INSTRUCTION_CACHE_INVALIDATE_BIT = (1 << 11),
2262 ANV_PIPE_RENDER_TARGET_CACHE_FLUSH_BIT = (1 << 12),
2263 ANV_PIPE_DEPTH_STALL_BIT = (1 << 13),
2264 ANV_PIPE_CS_STALL_BIT = (1 << 20),
2265 ANV_PIPE_END_OF_PIPE_SYNC_BIT = (1 << 21),
2266
2267 /* This bit does not exist directly in PIPE_CONTROL. Instead it means that
2268 * a flush has happened but not a CS stall. The next time we do any sort
2269 * of invalidation we need to insert a CS stall at that time. Otherwise,
2270 * we would have to CS stall on every flush which could be bad.
2271 */
2272 ANV_PIPE_NEEDS_END_OF_PIPE_SYNC_BIT = (1 << 22),
2273
2274 /* This bit does not exist directly in PIPE_CONTROL. It means that render
2275 * target operations related to transfer commands with VkBuffer as
2276 * destination are ongoing. Some operations like copies on the command
2277 * streamer might need to be aware of this to trigger the appropriate stall
2278 * before they can proceed with the copy.
2279 */
2280 ANV_PIPE_RENDER_TARGET_BUFFER_WRITES = (1 << 23),
2281
2282 /* This bit does not exist directly in PIPE_CONTROL. It means that Gen12
2283 * AUX-TT data has changed and we need to invalidate AUX-TT data. This is
2284 * done by writing the AUX-TT register.
2285 */
2286 ANV_PIPE_AUX_TABLE_INVALIDATE_BIT = (1 << 24),
2287
2288 /* This bit does not exist directly in PIPE_CONTROL. It means that a
2289 * PIPE_CONTROL with a post-sync operation will follow. This is used to
2290 * implement a workaround for Gen9.
2291 */
2292 ANV_PIPE_POST_SYNC_BIT = (1 << 25),
2293 };
2294
2295 #define ANV_PIPE_FLUSH_BITS ( \
2296 ANV_PIPE_DEPTH_CACHE_FLUSH_BIT | \
2297 ANV_PIPE_DATA_CACHE_FLUSH_BIT | \
2298 ANV_PIPE_RENDER_TARGET_CACHE_FLUSH_BIT | \
2299 ANV_PIPE_TILE_CACHE_FLUSH_BIT)
2300
2301 #define ANV_PIPE_STALL_BITS ( \
2302 ANV_PIPE_STALL_AT_SCOREBOARD_BIT | \
2303 ANV_PIPE_DEPTH_STALL_BIT | \
2304 ANV_PIPE_CS_STALL_BIT)
2305
2306 #define ANV_PIPE_INVALIDATE_BITS ( \
2307 ANV_PIPE_STATE_CACHE_INVALIDATE_BIT | \
2308 ANV_PIPE_CONSTANT_CACHE_INVALIDATE_BIT | \
2309 ANV_PIPE_VF_CACHE_INVALIDATE_BIT | \
2310 ANV_PIPE_DATA_CACHE_FLUSH_BIT | \
2311 ANV_PIPE_TEXTURE_CACHE_INVALIDATE_BIT | \
2312 ANV_PIPE_INSTRUCTION_CACHE_INVALIDATE_BIT | \
2313 ANV_PIPE_AUX_TABLE_INVALIDATE_BIT)
2314
2315 static inline enum anv_pipe_bits
2316 anv_pipe_flush_bits_for_access_flags(VkAccessFlags flags)
2317 {
2318 enum anv_pipe_bits pipe_bits = 0;
2319
2320 unsigned b;
2321 for_each_bit(b, flags) {
2322 switch ((VkAccessFlagBits)(1 << b)) {
2323 case VK_ACCESS_SHADER_WRITE_BIT:
2324 /* We're transitioning a buffer that was previously used as write
2325 * destination through the data port. To make its content available
2326 * to future operations, flush the data cache.
2327 */
2328 pipe_bits |= ANV_PIPE_DATA_CACHE_FLUSH_BIT;
2329 break;
2330 case VK_ACCESS_COLOR_ATTACHMENT_WRITE_BIT:
2331 /* We're transitioning a buffer that was previously used as render
2332 * target. To make its content available to future operations, flush
2333 * the render target cache.
2334 */
2335 pipe_bits |= ANV_PIPE_RENDER_TARGET_CACHE_FLUSH_BIT;
2336 break;
2337 case VK_ACCESS_DEPTH_STENCIL_ATTACHMENT_WRITE_BIT:
2338 /* We're transitioning a buffer that was previously used as depth
2339 * buffer. To make its content available to future operations, flush
2340 * the depth cache.
2341 */
2342 pipe_bits |= ANV_PIPE_DEPTH_CACHE_FLUSH_BIT;
2343 break;
2344 case VK_ACCESS_TRANSFER_WRITE_BIT:
2345 /* We're transitioning a buffer that was previously used as a
2346 * transfer write destination. Generic write operations include color
2347 * & depth operations as well as buffer operations like :
2348 * - vkCmdClearColorImage()
2349 * - vkCmdClearDepthStencilImage()
2350 * - vkCmdBlitImage()
2351 * - vkCmdCopy*(), vkCmdUpdate*(), vkCmdFill*()
2352 *
2353 * Most of these operations are implemented using Blorp which writes
2354 * through the render target, so flush that cache to make it visible
2355 * to future operations. And for depth related operations we also
2356 * need to flush the depth cache.
2357 */
2358 pipe_bits |= ANV_PIPE_RENDER_TARGET_CACHE_FLUSH_BIT;
2359 pipe_bits |= ANV_PIPE_DEPTH_CACHE_FLUSH_BIT;
2360 break;
2361 case VK_ACCESS_MEMORY_WRITE_BIT:
2362 /* We're transitioning a buffer for generic write operations. Flush
2363 * all the caches.
2364 */
2365 pipe_bits |= ANV_PIPE_FLUSH_BITS;
2366 break;
2367 default:
2368 break; /* Nothing to do */
2369 }
2370 }
2371
2372 return pipe_bits;
2373 }
2374
2375 static inline enum anv_pipe_bits
2376 anv_pipe_invalidate_bits_for_access_flags(VkAccessFlags flags)
2377 {
2378 enum anv_pipe_bits pipe_bits = 0;
2379
2380 unsigned b;
2381 for_each_bit(b, flags) {
2382 switch ((VkAccessFlagBits)(1 << b)) {
2383 case VK_ACCESS_INDIRECT_COMMAND_READ_BIT:
2384 /* Indirect draw commands take a buffer as input that we're going to
2385 * read from the command streamer to load some of the HW registers
2386 * (see genX_cmd_buffer.c:load_indirect_parameters). This requires a
2387 * command streamer stall so that all the cache flushes have
2388 * completed before the command streamer loads from memory.
2389 */
2390 pipe_bits |= ANV_PIPE_CS_STALL_BIT;
2391 /* Indirect draw commands also set gl_BaseVertex & gl_BaseIndex
2392 * through a vertex buffer, so invalidate that cache.
2393 */
2394 pipe_bits |= ANV_PIPE_VF_CACHE_INVALIDATE_BIT;
2395 /* For CmdDipatchIndirect, we also load gl_NumWorkGroups through a
2396 * UBO from the buffer, so we need to invalidate constant cache.
2397 */
2398 pipe_bits |= ANV_PIPE_CONSTANT_CACHE_INVALIDATE_BIT;
2399 break;
2400 case VK_ACCESS_INDEX_READ_BIT:
2401 case VK_ACCESS_VERTEX_ATTRIBUTE_READ_BIT:
2402 /* We transitioning a buffer to be used for as input for vkCmdDraw*
2403 * commands, so we invalidate the VF cache to make sure there is no
2404 * stale data when we start rendering.
2405 */
2406 pipe_bits |= ANV_PIPE_VF_CACHE_INVALIDATE_BIT;
2407 break;
2408 case VK_ACCESS_UNIFORM_READ_BIT:
2409 /* We transitioning a buffer to be used as uniform data. Because
2410 * uniform is accessed through the data port & sampler, we need to
2411 * invalidate the texture cache (sampler) & constant cache (data
2412 * port) to avoid stale data.
2413 */
2414 pipe_bits |= ANV_PIPE_CONSTANT_CACHE_INVALIDATE_BIT;
2415 pipe_bits |= ANV_PIPE_TEXTURE_CACHE_INVALIDATE_BIT;
2416 break;
2417 case VK_ACCESS_SHADER_READ_BIT:
2418 case VK_ACCESS_INPUT_ATTACHMENT_READ_BIT:
2419 case VK_ACCESS_TRANSFER_READ_BIT:
2420 /* Transitioning a buffer to be read through the sampler, so
2421 * invalidate the texture cache, we don't want any stale data.
2422 */
2423 pipe_bits |= ANV_PIPE_TEXTURE_CACHE_INVALIDATE_BIT;
2424 break;
2425 case VK_ACCESS_MEMORY_READ_BIT:
2426 /* Transitioning a buffer for generic read, invalidate all the
2427 * caches.
2428 */
2429 pipe_bits |= ANV_PIPE_INVALIDATE_BITS;
2430 break;
2431 case VK_ACCESS_MEMORY_WRITE_BIT:
2432 /* Generic write, make sure all previously written things land in
2433 * memory.
2434 */
2435 pipe_bits |= ANV_PIPE_FLUSH_BITS;
2436 break;
2437 case VK_ACCESS_CONDITIONAL_RENDERING_READ_BIT_EXT:
2438 /* Transitioning a buffer for conditional rendering. We'll load the
2439 * content of this buffer into HW registers using the command
2440 * streamer, so we need to stall the command streamer to make sure
2441 * any in-flight flush operations have completed.
2442 */
2443 pipe_bits |= ANV_PIPE_CS_STALL_BIT;
2444 break;
2445 default:
2446 break; /* Nothing to do */
2447 }
2448 }
2449
2450 return pipe_bits;
2451 }
2452
2453 #define VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV ( \
2454 VK_IMAGE_ASPECT_COLOR_BIT | \
2455 VK_IMAGE_ASPECT_PLANE_0_BIT | \
2456 VK_IMAGE_ASPECT_PLANE_1_BIT | \
2457 VK_IMAGE_ASPECT_PLANE_2_BIT)
2458 #define VK_IMAGE_ASPECT_PLANES_BITS_ANV ( \
2459 VK_IMAGE_ASPECT_PLANE_0_BIT | \
2460 VK_IMAGE_ASPECT_PLANE_1_BIT | \
2461 VK_IMAGE_ASPECT_PLANE_2_BIT)
2462
2463 struct anv_vertex_binding {
2464 struct anv_buffer * buffer;
2465 VkDeviceSize offset;
2466 };
2467
2468 struct anv_xfb_binding {
2469 struct anv_buffer * buffer;
2470 VkDeviceSize offset;
2471 VkDeviceSize size;
2472 };
2473
2474 struct anv_push_constants {
2475 /** Push constant data provided by the client through vkPushConstants */
2476 uint8_t client_data[MAX_PUSH_CONSTANTS_SIZE];
2477
2478 /** Dynamic offsets for dynamic UBOs and SSBOs */
2479 uint32_t dynamic_offsets[MAX_DYNAMIC_BUFFERS];
2480
2481 uint64_t push_reg_mask;
2482
2483 /** Pad out to a multiple of 32 bytes */
2484 uint32_t pad[2];
2485
2486 struct {
2487 /** Base workgroup ID
2488 *
2489 * Used for vkCmdDispatchBase.
2490 */
2491 uint32_t base_work_group_id[3];
2492
2493 /** Subgroup ID
2494 *
2495 * This is never set by software but is implicitly filled out when
2496 * uploading the push constants for compute shaders.
2497 */
2498 uint32_t subgroup_id;
2499 } cs;
2500 };
2501
2502 struct anv_dynamic_state {
2503 struct {
2504 uint32_t count;
2505 VkViewport viewports[MAX_VIEWPORTS];
2506 } viewport;
2507
2508 struct {
2509 uint32_t count;
2510 VkRect2D scissors[MAX_SCISSORS];
2511 } scissor;
2512
2513 float line_width;
2514
2515 struct {
2516 float bias;
2517 float clamp;
2518 float slope;
2519 } depth_bias;
2520
2521 float blend_constants[4];
2522
2523 struct {
2524 float min;
2525 float max;
2526 } depth_bounds;
2527
2528 struct {
2529 uint32_t front;
2530 uint32_t back;
2531 } stencil_compare_mask;
2532
2533 struct {
2534 uint32_t front;
2535 uint32_t back;
2536 } stencil_write_mask;
2537
2538 struct {
2539 uint32_t front;
2540 uint32_t back;
2541 } stencil_reference;
2542
2543 struct {
2544 uint32_t factor;
2545 uint16_t pattern;
2546 } line_stipple;
2547 };
2548
2549 extern const struct anv_dynamic_state default_dynamic_state;
2550
2551 uint32_t anv_dynamic_state_copy(struct anv_dynamic_state *dest,
2552 const struct anv_dynamic_state *src,
2553 uint32_t copy_mask);
2554
2555 struct anv_surface_state {
2556 struct anv_state state;
2557 /** Address of the surface referred to by this state
2558 *
2559 * This address is relative to the start of the BO.
2560 */
2561 struct anv_address address;
2562 /* Address of the aux surface, if any
2563 *
2564 * This field is ANV_NULL_ADDRESS if and only if no aux surface exists.
2565 *
2566 * With the exception of gen8, the bottom 12 bits of this address' offset
2567 * include extra aux information.
2568 */
2569 struct anv_address aux_address;
2570 /* Address of the clear color, if any
2571 *
2572 * This address is relative to the start of the BO.
2573 */
2574 struct anv_address clear_address;
2575 };
2576
2577 /**
2578 * Attachment state when recording a renderpass instance.
2579 *
2580 * The clear value is valid only if there exists a pending clear.
2581 */
2582 struct anv_attachment_state {
2583 enum isl_aux_usage aux_usage;
2584 enum isl_aux_usage input_aux_usage;
2585 struct anv_surface_state color;
2586 struct anv_surface_state input;
2587
2588 VkImageLayout current_layout;
2589 VkImageLayout current_stencil_layout;
2590 VkImageAspectFlags pending_clear_aspects;
2591 VkImageAspectFlags pending_load_aspects;
2592 bool fast_clear;
2593 VkClearValue clear_value;
2594 bool clear_color_is_zero_one;
2595 bool clear_color_is_zero;
2596
2597 /* When multiview is active, attachments with a renderpass clear
2598 * operation have their respective layers cleared on the first
2599 * subpass that uses them, and only in that subpass. We keep track
2600 * of this using a bitfield to indicate which layers of an attachment
2601 * have not been cleared yet when multiview is active.
2602 */
2603 uint32_t pending_clear_views;
2604 struct anv_image_view * image_view;
2605 };
2606
2607 /** State tracking for vertex buffer flushes
2608 *
2609 * On Gen8-9, the VF cache only considers the bottom 32 bits of memory
2610 * addresses. If you happen to have two vertex buffers which get placed
2611 * exactly 4 GiB apart and use them in back-to-back draw calls, you can get
2612 * collisions. In order to solve this problem, we track vertex address ranges
2613 * which are live in the cache and invalidate the cache if one ever exceeds 32
2614 * bits.
2615 */
2616 struct anv_vb_cache_range {
2617 /* Virtual address at which the live vertex buffer cache range starts for
2618 * this vertex buffer index.
2619 */
2620 uint64_t start;
2621
2622 /* Virtual address of the byte after where vertex buffer cache range ends.
2623 * This is exclusive such that end - start is the size of the range.
2624 */
2625 uint64_t end;
2626 };
2627
2628 /** State tracking for particular pipeline bind point
2629 *
2630 * This struct is the base struct for anv_cmd_graphics_state and
2631 * anv_cmd_compute_state. These are used to track state which is bound to a
2632 * particular type of pipeline. Generic state that applies per-stage such as
2633 * binding table offsets and push constants is tracked generically with a
2634 * per-stage array in anv_cmd_state.
2635 */
2636 struct anv_cmd_pipeline_state {
2637 struct anv_descriptor_set *descriptors[MAX_SETS];
2638 struct anv_push_descriptor_set *push_descriptors[MAX_SETS];
2639 };
2640
2641 /** State tracking for graphics pipeline
2642 *
2643 * This has anv_cmd_pipeline_state as a base struct to track things which get
2644 * bound to a graphics pipeline. Along with general pipeline bind point state
2645 * which is in the anv_cmd_pipeline_state base struct, it also contains other
2646 * state which is graphics-specific.
2647 */
2648 struct anv_cmd_graphics_state {
2649 struct anv_cmd_pipeline_state base;
2650
2651 struct anv_graphics_pipeline *pipeline;
2652
2653 anv_cmd_dirty_mask_t dirty;
2654 uint32_t vb_dirty;
2655
2656 struct anv_vb_cache_range ib_bound_range;
2657 struct anv_vb_cache_range ib_dirty_range;
2658 struct anv_vb_cache_range vb_bound_ranges[33];
2659 struct anv_vb_cache_range vb_dirty_ranges[33];
2660
2661 struct anv_dynamic_state dynamic;
2662
2663 struct {
2664 struct anv_buffer *index_buffer;
2665 uint32_t index_type; /**< 3DSTATE_INDEX_BUFFER.IndexFormat */
2666 uint32_t index_offset;
2667 } gen7;
2668 };
2669
2670 /** State tracking for compute pipeline
2671 *
2672 * This has anv_cmd_pipeline_state as a base struct to track things which get
2673 * bound to a compute pipeline. Along with general pipeline bind point state
2674 * which is in the anv_cmd_pipeline_state base struct, it also contains other
2675 * state which is compute-specific.
2676 */
2677 struct anv_cmd_compute_state {
2678 struct anv_cmd_pipeline_state base;
2679
2680 struct anv_compute_pipeline *pipeline;
2681
2682 bool pipeline_dirty;
2683
2684 struct anv_address num_workgroups;
2685 };
2686
2687 /** State required while building cmd buffer */
2688 struct anv_cmd_state {
2689 /* PIPELINE_SELECT.PipelineSelection */
2690 uint32_t current_pipeline;
2691 const struct gen_l3_config * current_l3_config;
2692 uint32_t last_aux_map_state;
2693
2694 struct anv_cmd_graphics_state gfx;
2695 struct anv_cmd_compute_state compute;
2696
2697 enum anv_pipe_bits pending_pipe_bits;
2698 VkShaderStageFlags descriptors_dirty;
2699 VkShaderStageFlags push_constants_dirty;
2700
2701 struct anv_framebuffer * framebuffer;
2702 struct anv_render_pass * pass;
2703 struct anv_subpass * subpass;
2704 VkRect2D render_area;
2705 uint32_t restart_index;
2706 struct anv_vertex_binding vertex_bindings[MAX_VBS];
2707 bool xfb_enabled;
2708 struct anv_xfb_binding xfb_bindings[MAX_XFB_BUFFERS];
2709 VkShaderStageFlags push_constant_stages;
2710 struct anv_push_constants push_constants[MESA_SHADER_STAGES];
2711 struct anv_state binding_tables[MESA_SHADER_STAGES];
2712 struct anv_state samplers[MESA_SHADER_STAGES];
2713
2714 unsigned char sampler_sha1s[MESA_SHADER_STAGES][20];
2715 unsigned char surface_sha1s[MESA_SHADER_STAGES][20];
2716 unsigned char push_sha1s[MESA_SHADER_STAGES][20];
2717
2718 /**
2719 * Whether or not the gen8 PMA fix is enabled. We ensure that, at the top
2720 * of any command buffer it is disabled by disabling it in EndCommandBuffer
2721 * and before invoking the secondary in ExecuteCommands.
2722 */
2723 bool pma_fix_enabled;
2724
2725 /**
2726 * Whether or not we know for certain that HiZ is enabled for the current
2727 * subpass. If, for whatever reason, we are unsure as to whether HiZ is
2728 * enabled or not, this will be false.
2729 */
2730 bool hiz_enabled;
2731
2732 bool conditional_render_enabled;
2733
2734 /**
2735 * Last rendering scale argument provided to
2736 * genX(cmd_buffer_emit_hashing_mode)().
2737 */
2738 unsigned current_hash_scale;
2739
2740 /**
2741 * Array length is anv_cmd_state::pass::attachment_count. Array content is
2742 * valid only when recording a render pass instance.
2743 */
2744 struct anv_attachment_state * attachments;
2745
2746 /**
2747 * Surface states for color render targets. These are stored in a single
2748 * flat array. For depth-stencil attachments, the surface state is simply
2749 * left blank.
2750 */
2751 struct anv_state render_pass_states;
2752
2753 /**
2754 * A null surface state of the right size to match the framebuffer. This
2755 * is one of the states in render_pass_states.
2756 */
2757 struct anv_state null_surface_state;
2758 };
2759
2760 struct anv_cmd_pool {
2761 VkAllocationCallbacks alloc;
2762 struct list_head cmd_buffers;
2763 };
2764
2765 #define ANV_CMD_BUFFER_BATCH_SIZE 8192
2766
2767 enum anv_cmd_buffer_exec_mode {
2768 ANV_CMD_BUFFER_EXEC_MODE_PRIMARY,
2769 ANV_CMD_BUFFER_EXEC_MODE_EMIT,
2770 ANV_CMD_BUFFER_EXEC_MODE_GROW_AND_EMIT,
2771 ANV_CMD_BUFFER_EXEC_MODE_CHAIN,
2772 ANV_CMD_BUFFER_EXEC_MODE_COPY_AND_CHAIN,
2773 };
2774
2775 struct anv_cmd_buffer {
2776 VK_LOADER_DATA _loader_data;
2777
2778 struct anv_device * device;
2779
2780 struct anv_cmd_pool * pool;
2781 struct list_head pool_link;
2782
2783 struct anv_batch batch;
2784
2785 /* Fields required for the actual chain of anv_batch_bo's.
2786 *
2787 * These fields are initialized by anv_cmd_buffer_init_batch_bo_chain().
2788 */
2789 struct list_head batch_bos;
2790 enum anv_cmd_buffer_exec_mode exec_mode;
2791
2792 /* A vector of anv_batch_bo pointers for every batch or surface buffer
2793 * referenced by this command buffer
2794 *
2795 * initialized by anv_cmd_buffer_init_batch_bo_chain()
2796 */
2797 struct u_vector seen_bbos;
2798
2799 /* A vector of int32_t's for every block of binding tables.
2800 *
2801 * initialized by anv_cmd_buffer_init_batch_bo_chain()
2802 */
2803 struct u_vector bt_block_states;
2804 struct anv_state bt_next;
2805
2806 struct anv_reloc_list surface_relocs;
2807 /** Last seen surface state block pool center bo offset */
2808 uint32_t last_ss_pool_center;
2809
2810 /* Serial for tracking buffer completion */
2811 uint32_t serial;
2812
2813 /* Stream objects for storing temporary data */
2814 struct anv_state_stream surface_state_stream;
2815 struct anv_state_stream dynamic_state_stream;
2816
2817 VkCommandBufferUsageFlags usage_flags;
2818 VkCommandBufferLevel level;
2819
2820 struct anv_cmd_state state;
2821
2822 /* Set by SetPerformanceMarkerINTEL, written into queries by CmdBeginQuery */
2823 uint64_t intel_perf_marker;
2824 };
2825
2826 VkResult anv_cmd_buffer_init_batch_bo_chain(struct anv_cmd_buffer *cmd_buffer);
2827 void anv_cmd_buffer_fini_batch_bo_chain(struct anv_cmd_buffer *cmd_buffer);
2828 void anv_cmd_buffer_reset_batch_bo_chain(struct anv_cmd_buffer *cmd_buffer);
2829 void anv_cmd_buffer_end_batch_buffer(struct anv_cmd_buffer *cmd_buffer);
2830 void anv_cmd_buffer_add_secondary(struct anv_cmd_buffer *primary,
2831 struct anv_cmd_buffer *secondary);
2832 void anv_cmd_buffer_prepare_execbuf(struct anv_cmd_buffer *cmd_buffer);
2833 VkResult anv_cmd_buffer_execbuf(struct anv_queue *queue,
2834 struct anv_cmd_buffer *cmd_buffer,
2835 const VkSemaphore *in_semaphores,
2836 const uint64_t *in_wait_values,
2837 uint32_t num_in_semaphores,
2838 const VkSemaphore *out_semaphores,
2839 const uint64_t *out_signal_values,
2840 uint32_t num_out_semaphores,
2841 VkFence fence);
2842
2843 VkResult anv_cmd_buffer_reset(struct anv_cmd_buffer *cmd_buffer);
2844
2845 struct anv_state anv_cmd_buffer_emit_dynamic(struct anv_cmd_buffer *cmd_buffer,
2846 const void *data, uint32_t size, uint32_t alignment);
2847 struct anv_state anv_cmd_buffer_merge_dynamic(struct anv_cmd_buffer *cmd_buffer,
2848 uint32_t *a, uint32_t *b,
2849 uint32_t dwords, uint32_t alignment);
2850
2851 struct anv_address
2852 anv_cmd_buffer_surface_base_address(struct anv_cmd_buffer *cmd_buffer);
2853 struct anv_state
2854 anv_cmd_buffer_alloc_binding_table(struct anv_cmd_buffer *cmd_buffer,
2855 uint32_t entries, uint32_t *state_offset);
2856 struct anv_state
2857 anv_cmd_buffer_alloc_surface_state(struct anv_cmd_buffer *cmd_buffer);
2858 struct anv_state
2859 anv_cmd_buffer_alloc_dynamic_state(struct anv_cmd_buffer *cmd_buffer,
2860 uint32_t size, uint32_t alignment);
2861
2862 VkResult
2863 anv_cmd_buffer_new_binding_table_block(struct anv_cmd_buffer *cmd_buffer);
2864
2865 void gen8_cmd_buffer_emit_viewport(struct anv_cmd_buffer *cmd_buffer);
2866 void gen8_cmd_buffer_emit_depth_viewport(struct anv_cmd_buffer *cmd_buffer,
2867 bool depth_clamp_enable);
2868 void gen7_cmd_buffer_emit_scissor(struct anv_cmd_buffer *cmd_buffer);
2869
2870 void anv_cmd_buffer_setup_attachments(struct anv_cmd_buffer *cmd_buffer,
2871 struct anv_render_pass *pass,
2872 struct anv_framebuffer *framebuffer,
2873 const VkClearValue *clear_values);
2874
2875 void anv_cmd_buffer_emit_state_base_address(struct anv_cmd_buffer *cmd_buffer);
2876
2877 struct anv_state
2878 anv_cmd_buffer_push_constants(struct anv_cmd_buffer *cmd_buffer,
2879 gl_shader_stage stage);
2880 struct anv_state
2881 anv_cmd_buffer_cs_push_constants(struct anv_cmd_buffer *cmd_buffer);
2882
2883 const struct anv_image_view *
2884 anv_cmd_buffer_get_depth_stencil_view(const struct anv_cmd_buffer *cmd_buffer);
2885
2886 VkResult
2887 anv_cmd_buffer_alloc_blorp_binding_table(struct anv_cmd_buffer *cmd_buffer,
2888 uint32_t num_entries,
2889 uint32_t *state_offset,
2890 struct anv_state *bt_state);
2891
2892 void anv_cmd_buffer_dump(struct anv_cmd_buffer *cmd_buffer);
2893
2894 void anv_cmd_emit_conditional_render_predicate(struct anv_cmd_buffer *cmd_buffer);
2895
2896 enum anv_fence_type {
2897 ANV_FENCE_TYPE_NONE = 0,
2898 ANV_FENCE_TYPE_BO,
2899 ANV_FENCE_TYPE_WSI_BO,
2900 ANV_FENCE_TYPE_SYNCOBJ,
2901 ANV_FENCE_TYPE_WSI,
2902 };
2903
2904 enum anv_bo_fence_state {
2905 /** Indicates that this is a new (or newly reset fence) */
2906 ANV_BO_FENCE_STATE_RESET,
2907
2908 /** Indicates that this fence has been submitted to the GPU but is still
2909 * (as far as we know) in use by the GPU.
2910 */
2911 ANV_BO_FENCE_STATE_SUBMITTED,
2912
2913 ANV_BO_FENCE_STATE_SIGNALED,
2914 };
2915
2916 struct anv_fence_impl {
2917 enum anv_fence_type type;
2918
2919 union {
2920 /** Fence implementation for BO fences
2921 *
2922 * These fences use a BO and a set of CPU-tracked state flags. The BO
2923 * is added to the object list of the last execbuf call in a QueueSubmit
2924 * and is marked EXEC_WRITE. The state flags track when the BO has been
2925 * submitted to the kernel. We need to do this because Vulkan lets you
2926 * wait on a fence that has not yet been submitted and I915_GEM_BUSY
2927 * will say it's idle in this case.
2928 */
2929 struct {
2930 struct anv_bo *bo;
2931 enum anv_bo_fence_state state;
2932 } bo;
2933
2934 /** DRM syncobj handle for syncobj-based fences */
2935 uint32_t syncobj;
2936
2937 /** WSI fence */
2938 struct wsi_fence *fence_wsi;
2939 };
2940 };
2941
2942 struct anv_fence {
2943 /* Permanent fence state. Every fence has some form of permanent state
2944 * (type != ANV_SEMAPHORE_TYPE_NONE). This may be a BO to fence on (for
2945 * cross-process fences) or it could just be a dummy for use internally.
2946 */
2947 struct anv_fence_impl permanent;
2948
2949 /* Temporary fence state. A fence *may* have temporary state. That state
2950 * is added to the fence by an import operation and is reset back to
2951 * ANV_SEMAPHORE_TYPE_NONE when the fence is reset. A fence with temporary
2952 * state cannot be signaled because the fence must already be signaled
2953 * before the temporary state can be exported from the fence in the other
2954 * process and imported here.
2955 */
2956 struct anv_fence_impl temporary;
2957 };
2958
2959 void anv_fence_reset_temporary(struct anv_device *device,
2960 struct anv_fence *fence);
2961
2962 struct anv_event {
2963 uint64_t semaphore;
2964 struct anv_state state;
2965 };
2966
2967 enum anv_semaphore_type {
2968 ANV_SEMAPHORE_TYPE_NONE = 0,
2969 ANV_SEMAPHORE_TYPE_DUMMY,
2970 ANV_SEMAPHORE_TYPE_BO,
2971 ANV_SEMAPHORE_TYPE_WSI_BO,
2972 ANV_SEMAPHORE_TYPE_SYNC_FILE,
2973 ANV_SEMAPHORE_TYPE_DRM_SYNCOBJ,
2974 ANV_SEMAPHORE_TYPE_TIMELINE,
2975 };
2976
2977 struct anv_timeline_point {
2978 struct list_head link;
2979
2980 uint64_t serial;
2981
2982 /* Number of waiter on this point, when > 0 the point should not be garbage
2983 * collected.
2984 */
2985 int waiting;
2986
2987 /* BO used for synchronization. */
2988 struct anv_bo *bo;
2989 };
2990
2991 struct anv_timeline {
2992 pthread_mutex_t mutex;
2993 pthread_cond_t cond;
2994
2995 uint64_t highest_past;
2996 uint64_t highest_pending;
2997
2998 struct list_head points;
2999 struct list_head free_points;
3000 };
3001
3002 struct anv_semaphore_impl {
3003 enum anv_semaphore_type type;
3004
3005 union {
3006 /* A BO representing this semaphore when type == ANV_SEMAPHORE_TYPE_BO
3007 * or type == ANV_SEMAPHORE_TYPE_WSI_BO. This BO will be added to the
3008 * object list on any execbuf2 calls for which this semaphore is used as
3009 * a wait or signal fence. When used as a signal fence or when type ==
3010 * ANV_SEMAPHORE_TYPE_WSI_BO, the EXEC_OBJECT_WRITE flag will be set.
3011 */
3012 struct anv_bo *bo;
3013
3014 /* The sync file descriptor when type == ANV_SEMAPHORE_TYPE_SYNC_FILE.
3015 * If the semaphore is in the unsignaled state due to either just being
3016 * created or because it has been used for a wait, fd will be -1.
3017 */
3018 int fd;
3019
3020 /* Sync object handle when type == ANV_SEMAPHORE_TYPE_DRM_SYNCOBJ.
3021 * Unlike GEM BOs, DRM sync objects aren't deduplicated by the kernel on
3022 * import so we don't need to bother with a userspace cache.
3023 */
3024 uint32_t syncobj;
3025
3026 /* Non shareable timeline semaphore
3027 *
3028 * Used when kernel don't have support for timeline semaphores.
3029 */
3030 struct anv_timeline timeline;
3031 };
3032 };
3033
3034 struct anv_semaphore {
3035 uint32_t refcount;
3036
3037 /* Permanent semaphore state. Every semaphore has some form of permanent
3038 * state (type != ANV_SEMAPHORE_TYPE_NONE). This may be a BO to fence on
3039 * (for cross-process semaphores0 or it could just be a dummy for use
3040 * internally.
3041 */
3042 struct anv_semaphore_impl permanent;
3043
3044 /* Temporary semaphore state. A semaphore *may* have temporary state.
3045 * That state is added to the semaphore by an import operation and is reset
3046 * back to ANV_SEMAPHORE_TYPE_NONE when the semaphore is waited on. A
3047 * semaphore with temporary state cannot be signaled because the semaphore
3048 * must already be signaled before the temporary state can be exported from
3049 * the semaphore in the other process and imported here.
3050 */
3051 struct anv_semaphore_impl temporary;
3052 };
3053
3054 void anv_semaphore_reset_temporary(struct anv_device *device,
3055 struct anv_semaphore *semaphore);
3056
3057 struct anv_shader_module {
3058 unsigned char sha1[20];
3059 uint32_t size;
3060 char data[0];
3061 };
3062
3063 static inline gl_shader_stage
3064 vk_to_mesa_shader_stage(VkShaderStageFlagBits vk_stage)
3065 {
3066 assert(__builtin_popcount(vk_stage) == 1);
3067 return ffs(vk_stage) - 1;
3068 }
3069
3070 static inline VkShaderStageFlagBits
3071 mesa_to_vk_shader_stage(gl_shader_stage mesa_stage)
3072 {
3073 return (1 << mesa_stage);
3074 }
3075
3076 #define ANV_STAGE_MASK ((1 << MESA_SHADER_STAGES) - 1)
3077
3078 #define anv_foreach_stage(stage, stage_bits) \
3079 for (gl_shader_stage stage, \
3080 __tmp = (gl_shader_stage)((stage_bits) & ANV_STAGE_MASK); \
3081 stage = __builtin_ffs(__tmp) - 1, __tmp; \
3082 __tmp &= ~(1 << (stage)))
3083
3084 struct anv_pipeline_bind_map {
3085 unsigned char surface_sha1[20];
3086 unsigned char sampler_sha1[20];
3087 unsigned char push_sha1[20];
3088
3089 uint32_t surface_count;
3090 uint32_t sampler_count;
3091
3092 struct anv_pipeline_binding * surface_to_descriptor;
3093 struct anv_pipeline_binding * sampler_to_descriptor;
3094
3095 struct anv_push_range push_ranges[4];
3096 };
3097
3098 struct anv_shader_bin_key {
3099 uint32_t size;
3100 uint8_t data[0];
3101 };
3102
3103 struct anv_shader_bin {
3104 uint32_t ref_cnt;
3105
3106 gl_shader_stage stage;
3107
3108 const struct anv_shader_bin_key *key;
3109
3110 struct anv_state kernel;
3111 uint32_t kernel_size;
3112
3113 struct anv_state constant_data;
3114 uint32_t constant_data_size;
3115
3116 const struct brw_stage_prog_data *prog_data;
3117 uint32_t prog_data_size;
3118
3119 struct brw_compile_stats stats[3];
3120 uint32_t num_stats;
3121
3122 struct nir_xfb_info *xfb_info;
3123
3124 struct anv_pipeline_bind_map bind_map;
3125 };
3126
3127 struct anv_shader_bin *
3128 anv_shader_bin_create(struct anv_device *device,
3129 gl_shader_stage stage,
3130 const void *key, uint32_t key_size,
3131 const void *kernel, uint32_t kernel_size,
3132 const void *constant_data, uint32_t constant_data_size,
3133 const struct brw_stage_prog_data *prog_data,
3134 uint32_t prog_data_size,
3135 const struct brw_compile_stats *stats, uint32_t num_stats,
3136 const struct nir_xfb_info *xfb_info,
3137 const struct anv_pipeline_bind_map *bind_map);
3138
3139 void
3140 anv_shader_bin_destroy(struct anv_device *device, struct anv_shader_bin *shader);
3141
3142 static inline void
3143 anv_shader_bin_ref(struct anv_shader_bin *shader)
3144 {
3145 assert(shader && shader->ref_cnt >= 1);
3146 p_atomic_inc(&shader->ref_cnt);
3147 }
3148
3149 static inline void
3150 anv_shader_bin_unref(struct anv_device *device, struct anv_shader_bin *shader)
3151 {
3152 assert(shader && shader->ref_cnt >= 1);
3153 if (p_atomic_dec_zero(&shader->ref_cnt))
3154 anv_shader_bin_destroy(device, shader);
3155 }
3156
3157 struct anv_pipeline_executable {
3158 gl_shader_stage stage;
3159
3160 struct brw_compile_stats stats;
3161
3162 char *nir;
3163 char *disasm;
3164 };
3165
3166 enum anv_pipeline_type {
3167 ANV_PIPELINE_GRAPHICS,
3168 ANV_PIPELINE_COMPUTE,
3169 };
3170
3171 struct anv_pipeline {
3172 struct anv_device * device;
3173
3174 struct anv_batch batch;
3175 struct anv_reloc_list batch_relocs;
3176
3177 void * mem_ctx;
3178
3179 enum anv_pipeline_type type;
3180 VkPipelineCreateFlags flags;
3181
3182 struct util_dynarray executables;
3183
3184 const struct gen_l3_config * l3_config;
3185 };
3186
3187 struct anv_graphics_pipeline {
3188 struct anv_pipeline base;
3189
3190 uint32_t batch_data[512];
3191
3192 anv_cmd_dirty_mask_t dynamic_state_mask;
3193 struct anv_dynamic_state dynamic_state;
3194
3195 uint32_t topology;
3196
3197 struct anv_subpass * subpass;
3198
3199 struct anv_shader_bin * shaders[MESA_SHADER_STAGES];
3200
3201 VkShaderStageFlags active_stages;
3202
3203 bool primitive_restart;
3204 bool writes_depth;
3205 bool depth_test_enable;
3206 bool writes_stencil;
3207 bool stencil_test_enable;
3208 bool depth_clamp_enable;
3209 bool depth_clip_enable;
3210 bool sample_shading_enable;
3211 bool kill_pixel;
3212 bool depth_bounds_test_enable;
3213
3214 /* When primitive replication is used, subpass->view_mask will describe what
3215 * views to replicate.
3216 */
3217 bool use_primitive_replication;
3218
3219 struct anv_state blend_state;
3220
3221 uint32_t vb_used;
3222 struct anv_pipeline_vertex_binding {
3223 uint32_t stride;
3224 bool instanced;
3225 uint32_t instance_divisor;
3226 } vb[MAX_VBS];
3227
3228 struct {
3229 uint32_t sf[7];
3230 uint32_t depth_stencil_state[3];
3231 } gen7;
3232
3233 struct {
3234 uint32_t sf[4];
3235 uint32_t raster[5];
3236 uint32_t wm_depth_stencil[3];
3237 } gen8;
3238
3239 struct {
3240 uint32_t wm_depth_stencil[4];
3241 } gen9;
3242 };
3243
3244 struct anv_compute_pipeline {
3245 struct anv_pipeline base;
3246
3247 struct anv_shader_bin * cs;
3248 uint32_t cs_right_mask;
3249 uint32_t batch_data[9];
3250 uint32_t interface_descriptor_data[8];
3251 };
3252
3253 #define ANV_DECL_PIPELINE_DOWNCAST(pipe_type, pipe_enum) \
3254 static inline struct anv_##pipe_type##_pipeline * \
3255 anv_pipeline_to_##pipe_type(struct anv_pipeline *pipeline) \
3256 { \
3257 assert(pipeline->type == pipe_enum); \
3258 return (struct anv_##pipe_type##_pipeline *) pipeline; \
3259 }
3260
3261 ANV_DECL_PIPELINE_DOWNCAST(graphics, ANV_PIPELINE_GRAPHICS)
3262 ANV_DECL_PIPELINE_DOWNCAST(compute, ANV_PIPELINE_COMPUTE)
3263
3264 static inline bool
3265 anv_pipeline_has_stage(const struct anv_graphics_pipeline *pipeline,
3266 gl_shader_stage stage)
3267 {
3268 return (pipeline->active_stages & mesa_to_vk_shader_stage(stage)) != 0;
3269 }
3270
3271 #define ANV_DECL_GET_GRAPHICS_PROG_DATA_FUNC(prefix, stage) \
3272 static inline const struct brw_##prefix##_prog_data * \
3273 get_##prefix##_prog_data(const struct anv_graphics_pipeline *pipeline) \
3274 { \
3275 if (anv_pipeline_has_stage(pipeline, stage)) { \
3276 return (const struct brw_##prefix##_prog_data *) \
3277 pipeline->shaders[stage]->prog_data; \
3278 } else { \
3279 return NULL; \
3280 } \
3281 }
3282
3283 ANV_DECL_GET_GRAPHICS_PROG_DATA_FUNC(vs, MESA_SHADER_VERTEX)
3284 ANV_DECL_GET_GRAPHICS_PROG_DATA_FUNC(tcs, MESA_SHADER_TESS_CTRL)
3285 ANV_DECL_GET_GRAPHICS_PROG_DATA_FUNC(tes, MESA_SHADER_TESS_EVAL)
3286 ANV_DECL_GET_GRAPHICS_PROG_DATA_FUNC(gs, MESA_SHADER_GEOMETRY)
3287 ANV_DECL_GET_GRAPHICS_PROG_DATA_FUNC(wm, MESA_SHADER_FRAGMENT)
3288
3289 static inline const struct brw_cs_prog_data *
3290 get_cs_prog_data(const struct anv_compute_pipeline *pipeline)
3291 {
3292 assert(pipeline->cs);
3293 return (const struct brw_cs_prog_data *) pipeline->cs->prog_data;
3294 }
3295
3296 static inline const struct brw_vue_prog_data *
3297 anv_pipeline_get_last_vue_prog_data(const struct anv_graphics_pipeline *pipeline)
3298 {
3299 if (anv_pipeline_has_stage(pipeline, MESA_SHADER_GEOMETRY))
3300 return &get_gs_prog_data(pipeline)->base;
3301 else if (anv_pipeline_has_stage(pipeline, MESA_SHADER_TESS_EVAL))
3302 return &get_tes_prog_data(pipeline)->base;
3303 else
3304 return &get_vs_prog_data(pipeline)->base;
3305 }
3306
3307 VkResult
3308 anv_pipeline_init(struct anv_graphics_pipeline *pipeline, struct anv_device *device,
3309 struct anv_pipeline_cache *cache,
3310 const VkGraphicsPipelineCreateInfo *pCreateInfo,
3311 const VkAllocationCallbacks *alloc);
3312
3313 VkResult
3314 anv_pipeline_compile_cs(struct anv_compute_pipeline *pipeline,
3315 struct anv_pipeline_cache *cache,
3316 const VkComputePipelineCreateInfo *info,
3317 const struct anv_shader_module *module,
3318 const char *entrypoint,
3319 const VkSpecializationInfo *spec_info);
3320
3321 uint32_t
3322 anv_cs_workgroup_size(const struct anv_compute_pipeline *pipeline);
3323
3324 uint32_t
3325 anv_cs_threads(const struct anv_compute_pipeline *pipeline);
3326
3327 struct anv_format_plane {
3328 enum isl_format isl_format:16;
3329 struct isl_swizzle swizzle;
3330
3331 /* Whether this plane contains chroma channels */
3332 bool has_chroma;
3333
3334 /* For downscaling of YUV planes */
3335 uint8_t denominator_scales[2];
3336
3337 /* How to map sampled ycbcr planes to a single 4 component element. */
3338 struct isl_swizzle ycbcr_swizzle;
3339
3340 /* What aspect is associated to this plane */
3341 VkImageAspectFlags aspect;
3342 };
3343
3344
3345 struct anv_format {
3346 struct anv_format_plane planes[3];
3347 VkFormat vk_format;
3348 uint8_t n_planes;
3349 bool can_ycbcr;
3350 };
3351
3352 /**
3353 * Return the aspect's _format_ plane, not its _memory_ plane (using the
3354 * vocabulary of VK_EXT_image_drm_format_modifier). As a consequence, \a
3355 * aspect_mask may contain VK_IMAGE_ASPECT_PLANE_*, but must not contain
3356 * VK_IMAGE_ASPECT_MEMORY_PLANE_* .
3357 */
3358 static inline uint32_t
3359 anv_image_aspect_to_plane(VkImageAspectFlags image_aspects,
3360 VkImageAspectFlags aspect_mask)
3361 {
3362 switch (aspect_mask) {
3363 case VK_IMAGE_ASPECT_COLOR_BIT:
3364 case VK_IMAGE_ASPECT_DEPTH_BIT:
3365 case VK_IMAGE_ASPECT_PLANE_0_BIT:
3366 return 0;
3367 case VK_IMAGE_ASPECT_STENCIL_BIT:
3368 if ((image_aspects & VK_IMAGE_ASPECT_DEPTH_BIT) == 0)
3369 return 0;
3370 /* Fall-through */
3371 case VK_IMAGE_ASPECT_PLANE_1_BIT:
3372 return 1;
3373 case VK_IMAGE_ASPECT_PLANE_2_BIT:
3374 return 2;
3375 default:
3376 /* Purposefully assert with depth/stencil aspects. */
3377 unreachable("invalid image aspect");
3378 }
3379 }
3380
3381 static inline VkImageAspectFlags
3382 anv_plane_to_aspect(VkImageAspectFlags image_aspects,
3383 uint32_t plane)
3384 {
3385 if (image_aspects & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV) {
3386 if (util_bitcount(image_aspects) > 1)
3387 return VK_IMAGE_ASPECT_PLANE_0_BIT << plane;
3388 return VK_IMAGE_ASPECT_COLOR_BIT;
3389 }
3390 if (image_aspects & VK_IMAGE_ASPECT_DEPTH_BIT)
3391 return VK_IMAGE_ASPECT_DEPTH_BIT << plane;
3392 assert(image_aspects == VK_IMAGE_ASPECT_STENCIL_BIT);
3393 return VK_IMAGE_ASPECT_STENCIL_BIT;
3394 }
3395
3396 #define anv_foreach_image_aspect_bit(b, image, aspects) \
3397 for_each_bit(b, anv_image_expand_aspects(image, aspects))
3398
3399 const struct anv_format *
3400 anv_get_format(VkFormat format);
3401
3402 static inline uint32_t
3403 anv_get_format_planes(VkFormat vk_format)
3404 {
3405 const struct anv_format *format = anv_get_format(vk_format);
3406
3407 return format != NULL ? format->n_planes : 0;
3408 }
3409
3410 struct anv_format_plane
3411 anv_get_format_plane(const struct gen_device_info *devinfo, VkFormat vk_format,
3412 VkImageAspectFlagBits aspect, VkImageTiling tiling);
3413
3414 static inline enum isl_format
3415 anv_get_isl_format(const struct gen_device_info *devinfo, VkFormat vk_format,
3416 VkImageAspectFlags aspect, VkImageTiling tiling)
3417 {
3418 return anv_get_format_plane(devinfo, vk_format, aspect, tiling).isl_format;
3419 }
3420
3421 bool anv_formats_ccs_e_compatible(const struct gen_device_info *devinfo,
3422 VkImageCreateFlags create_flags,
3423 VkFormat vk_format,
3424 VkImageTiling vk_tiling,
3425 const VkImageFormatListCreateInfoKHR *fmt_list);
3426
3427 static inline struct isl_swizzle
3428 anv_swizzle_for_render(struct isl_swizzle swizzle)
3429 {
3430 /* Sometimes the swizzle will have alpha map to one. We do this to fake
3431 * RGB as RGBA for texturing
3432 */
3433 assert(swizzle.a == ISL_CHANNEL_SELECT_ONE ||
3434 swizzle.a == ISL_CHANNEL_SELECT_ALPHA);
3435
3436 /* But it doesn't matter what we render to that channel */
3437 swizzle.a = ISL_CHANNEL_SELECT_ALPHA;
3438
3439 return swizzle;
3440 }
3441
3442 void
3443 anv_pipeline_setup_l3_config(struct anv_pipeline *pipeline, bool needs_slm);
3444
3445 /**
3446 * Subsurface of an anv_image.
3447 */
3448 struct anv_surface {
3449 /** Valid only if isl_surf::size_B > 0. */
3450 struct isl_surf isl;
3451
3452 /**
3453 * Offset from VkImage's base address, as bound by vkBindImageMemory().
3454 */
3455 uint32_t offset;
3456 };
3457
3458 struct anv_image {
3459 VkImageType type; /**< VkImageCreateInfo::imageType */
3460 /* The original VkFormat provided by the client. This may not match any
3461 * of the actual surface formats.
3462 */
3463 VkFormat vk_format;
3464 const struct anv_format *format;
3465
3466 VkImageAspectFlags aspects;
3467 VkExtent3D extent;
3468 uint32_t levels;
3469 uint32_t array_size;
3470 uint32_t samples; /**< VkImageCreateInfo::samples */
3471 uint32_t n_planes;
3472 VkImageUsageFlags usage; /**< VkImageCreateInfo::usage. */
3473 VkImageUsageFlags stencil_usage;
3474 VkImageCreateFlags create_flags; /* Flags used when creating image. */
3475 VkImageTiling tiling; /** VkImageCreateInfo::tiling */
3476
3477 /** True if this is needs to be bound to an appropriately tiled BO.
3478 *
3479 * When not using modifiers, consumers such as X11, Wayland, and KMS need
3480 * the tiling passed via I915_GEM_SET_TILING. When exporting these buffers
3481 * we require a dedicated allocation so that we can know to allocate a
3482 * tiled buffer.
3483 */
3484 bool needs_set_tiling;
3485
3486 /**
3487 * Must be DRM_FORMAT_MOD_INVALID unless tiling is
3488 * VK_IMAGE_TILING_DRM_FORMAT_MODIFIER_EXT.
3489 */
3490 uint64_t drm_format_mod;
3491
3492 VkDeviceSize size;
3493 uint32_t alignment;
3494
3495 /* Whether the image is made of several underlying buffer objects rather a
3496 * single one with different offsets.
3497 */
3498 bool disjoint;
3499
3500 /* Image was created with external format. */
3501 bool external_format;
3502
3503 /**
3504 * Image subsurfaces
3505 *
3506 * For each foo, anv_image::planes[x].surface is valid if and only if
3507 * anv_image::aspects has a x aspect. Refer to anv_image_aspect_to_plane()
3508 * to figure the number associated with a given aspect.
3509 *
3510 * The hardware requires that the depth buffer and stencil buffer be
3511 * separate surfaces. From Vulkan's perspective, though, depth and stencil
3512 * reside in the same VkImage. To satisfy both the hardware and Vulkan, we
3513 * allocate the depth and stencil buffers as separate surfaces in the same
3514 * bo.
3515 *
3516 * Memory layout :
3517 *
3518 * -----------------------
3519 * | surface0 | /|\
3520 * ----------------------- |
3521 * | shadow surface0 | |
3522 * ----------------------- | Plane 0
3523 * | aux surface0 | |
3524 * ----------------------- |
3525 * | fast clear colors0 | \|/
3526 * -----------------------
3527 * | surface1 | /|\
3528 * ----------------------- |
3529 * | shadow surface1 | |
3530 * ----------------------- | Plane 1
3531 * | aux surface1 | |
3532 * ----------------------- |
3533 * | fast clear colors1 | \|/
3534 * -----------------------
3535 * | ... |
3536 * | |
3537 * -----------------------
3538 */
3539 struct {
3540 /**
3541 * Offset of the entire plane (whenever the image is disjoint this is
3542 * set to 0).
3543 */
3544 uint32_t offset;
3545
3546 VkDeviceSize size;
3547 uint32_t alignment;
3548
3549 struct anv_surface surface;
3550
3551 /**
3552 * A surface which shadows the main surface and may have different
3553 * tiling. This is used for sampling using a tiling that isn't supported
3554 * for other operations.
3555 */
3556 struct anv_surface shadow_surface;
3557
3558 /**
3559 * The base aux usage for this image. For color images, this can be
3560 * either CCS_E or CCS_D depending on whether or not we can reliably
3561 * leave CCS on all the time.
3562 */
3563 enum isl_aux_usage aux_usage;
3564
3565 struct anv_surface aux_surface;
3566
3567 /**
3568 * Offset of the fast clear state (used to compute the
3569 * fast_clear_state_offset of the following planes).
3570 */
3571 uint32_t fast_clear_state_offset;
3572
3573 /**
3574 * BO associated with this plane, set when bound.
3575 */
3576 struct anv_address address;
3577
3578 /**
3579 * When destroying the image, also free the bo.
3580 * */
3581 bool bo_is_owned;
3582 } planes[3];
3583 };
3584
3585 /* The ordering of this enum is important */
3586 enum anv_fast_clear_type {
3587 /** Image does not have/support any fast-clear blocks */
3588 ANV_FAST_CLEAR_NONE = 0,
3589 /** Image has/supports fast-clear but only to the default value */
3590 ANV_FAST_CLEAR_DEFAULT_VALUE = 1,
3591 /** Image has/supports fast-clear with an arbitrary fast-clear value */
3592 ANV_FAST_CLEAR_ANY = 2,
3593 };
3594
3595 /* Returns the number of auxiliary buffer levels attached to an image. */
3596 static inline uint8_t
3597 anv_image_aux_levels(const struct anv_image * const image,
3598 VkImageAspectFlagBits aspect)
3599 {
3600 uint32_t plane = anv_image_aspect_to_plane(image->aspects, aspect);
3601 if (image->planes[plane].aux_usage == ISL_AUX_USAGE_NONE)
3602 return 0;
3603
3604 /* The Gen12 CCS aux surface is represented with only one level. */
3605 return image->planes[plane].aux_surface.isl.tiling == ISL_TILING_GEN12_CCS ?
3606 image->planes[plane].surface.isl.levels :
3607 image->planes[plane].aux_surface.isl.levels;
3608 }
3609
3610 /* Returns the number of auxiliary buffer layers attached to an image. */
3611 static inline uint32_t
3612 anv_image_aux_layers(const struct anv_image * const image,
3613 VkImageAspectFlagBits aspect,
3614 const uint8_t miplevel)
3615 {
3616 assert(image);
3617
3618 /* The miplevel must exist in the main buffer. */
3619 assert(miplevel < image->levels);
3620
3621 if (miplevel >= anv_image_aux_levels(image, aspect)) {
3622 /* There are no layers with auxiliary data because the miplevel has no
3623 * auxiliary data.
3624 */
3625 return 0;
3626 } else {
3627 uint32_t plane = anv_image_aspect_to_plane(image->aspects, aspect);
3628
3629 /* The Gen12 CCS aux surface is represented with only one layer. */
3630 const struct isl_extent4d *aux_logical_level0_px =
3631 image->planes[plane].aux_surface.isl.tiling == ISL_TILING_GEN12_CCS ?
3632 &image->planes[plane].surface.isl.logical_level0_px :
3633 &image->planes[plane].aux_surface.isl.logical_level0_px;
3634
3635 return MAX2(aux_logical_level0_px->array_len,
3636 aux_logical_level0_px->depth >> miplevel);
3637 }
3638 }
3639
3640 static inline struct anv_address
3641 anv_image_get_clear_color_addr(const struct anv_device *device,
3642 const struct anv_image *image,
3643 VkImageAspectFlagBits aspect)
3644 {
3645 assert(image->aspects & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV);
3646
3647 uint32_t plane = anv_image_aspect_to_plane(image->aspects, aspect);
3648 return anv_address_add(image->planes[plane].address,
3649 image->planes[plane].fast_clear_state_offset);
3650 }
3651
3652 static inline struct anv_address
3653 anv_image_get_fast_clear_type_addr(const struct anv_device *device,
3654 const struct anv_image *image,
3655 VkImageAspectFlagBits aspect)
3656 {
3657 struct anv_address addr =
3658 anv_image_get_clear_color_addr(device, image, aspect);
3659
3660 const unsigned clear_color_state_size = device->info.gen >= 10 ?
3661 device->isl_dev.ss.clear_color_state_size :
3662 device->isl_dev.ss.clear_value_size;
3663 return anv_address_add(addr, clear_color_state_size);
3664 }
3665
3666 static inline struct anv_address
3667 anv_image_get_compression_state_addr(const struct anv_device *device,
3668 const struct anv_image *image,
3669 VkImageAspectFlagBits aspect,
3670 uint32_t level, uint32_t array_layer)
3671 {
3672 assert(level < anv_image_aux_levels(image, aspect));
3673 assert(array_layer < anv_image_aux_layers(image, aspect, level));
3674 UNUSED uint32_t plane = anv_image_aspect_to_plane(image->aspects, aspect);
3675 assert(image->planes[plane].aux_usage == ISL_AUX_USAGE_CCS_E);
3676
3677 struct anv_address addr =
3678 anv_image_get_fast_clear_type_addr(device, image, aspect);
3679 addr.offset += 4; /* Go past the fast clear type */
3680
3681 if (image->type == VK_IMAGE_TYPE_3D) {
3682 for (uint32_t l = 0; l < level; l++)
3683 addr.offset += anv_minify(image->extent.depth, l) * 4;
3684 } else {
3685 addr.offset += level * image->array_size * 4;
3686 }
3687 addr.offset += array_layer * 4;
3688
3689 assert(addr.offset <
3690 image->planes[plane].address.offset + image->planes[plane].size);
3691 return addr;
3692 }
3693
3694 /* Returns true if a HiZ-enabled depth buffer can be sampled from. */
3695 static inline bool
3696 anv_can_sample_with_hiz(const struct gen_device_info * const devinfo,
3697 const struct anv_image *image)
3698 {
3699 if (!(image->aspects & VK_IMAGE_ASPECT_DEPTH_BIT))
3700 return false;
3701
3702 /* For Gen8-11, there are some restrictions around sampling from HiZ.
3703 * The Skylake PRM docs for RENDER_SURFACE_STATE::AuxiliarySurfaceMode
3704 * say:
3705 *
3706 * "If this field is set to AUX_HIZ, Number of Multisamples must
3707 * be MULTISAMPLECOUNT_1, and Surface Type cannot be SURFTYPE_3D."
3708 */
3709 if (image->type == VK_IMAGE_TYPE_3D)
3710 return false;
3711
3712 /* Allow this feature on BDW even though it is disabled in the BDW devinfo
3713 * struct. There's documentation which suggests that this feature actually
3714 * reduces performance on BDW, but it has only been observed to help so
3715 * far. Sampling fast-cleared blocks on BDW must also be handled with care
3716 * (see depth_stencil_attachment_compute_aux_usage() for more info).
3717 */
3718 if (devinfo->gen != 8 && !devinfo->has_sample_with_hiz)
3719 return false;
3720
3721 return image->samples == 1;
3722 }
3723
3724 static inline bool
3725 anv_image_plane_uses_aux_map(const struct anv_device *device,
3726 const struct anv_image *image,
3727 uint32_t plane)
3728 {
3729 return device->info.has_aux_map &&
3730 isl_aux_usage_has_ccs(image->planes[plane].aux_usage);
3731 }
3732
3733 void
3734 anv_cmd_buffer_mark_image_written(struct anv_cmd_buffer *cmd_buffer,
3735 const struct anv_image *image,
3736 VkImageAspectFlagBits aspect,
3737 enum isl_aux_usage aux_usage,
3738 uint32_t level,
3739 uint32_t base_layer,
3740 uint32_t layer_count);
3741
3742 void
3743 anv_image_clear_color(struct anv_cmd_buffer *cmd_buffer,
3744 const struct anv_image *image,
3745 VkImageAspectFlagBits aspect,
3746 enum isl_aux_usage aux_usage,
3747 enum isl_format format, struct isl_swizzle swizzle,
3748 uint32_t level, uint32_t base_layer, uint32_t layer_count,
3749 VkRect2D area, union isl_color_value clear_color);
3750 void
3751 anv_image_clear_depth_stencil(struct anv_cmd_buffer *cmd_buffer,
3752 const struct anv_image *image,
3753 VkImageAspectFlags aspects,
3754 enum isl_aux_usage depth_aux_usage,
3755 uint32_t level,
3756 uint32_t base_layer, uint32_t layer_count,
3757 VkRect2D area,
3758 float depth_value, uint8_t stencil_value);
3759 void
3760 anv_image_msaa_resolve(struct anv_cmd_buffer *cmd_buffer,
3761 const struct anv_image *src_image,
3762 enum isl_aux_usage src_aux_usage,
3763 uint32_t src_level, uint32_t src_base_layer,
3764 const struct anv_image *dst_image,
3765 enum isl_aux_usage dst_aux_usage,
3766 uint32_t dst_level, uint32_t dst_base_layer,
3767 VkImageAspectFlagBits aspect,
3768 uint32_t src_x, uint32_t src_y,
3769 uint32_t dst_x, uint32_t dst_y,
3770 uint32_t width, uint32_t height,
3771 uint32_t layer_count,
3772 enum blorp_filter filter);
3773 void
3774 anv_image_hiz_op(struct anv_cmd_buffer *cmd_buffer,
3775 const struct anv_image *image,
3776 VkImageAspectFlagBits aspect, uint32_t level,
3777 uint32_t base_layer, uint32_t layer_count,
3778 enum isl_aux_op hiz_op);
3779 void
3780 anv_image_hiz_clear(struct anv_cmd_buffer *cmd_buffer,
3781 const struct anv_image *image,
3782 VkImageAspectFlags aspects,
3783 uint32_t level,
3784 uint32_t base_layer, uint32_t layer_count,
3785 VkRect2D area, uint8_t stencil_value);
3786 void
3787 anv_image_mcs_op(struct anv_cmd_buffer *cmd_buffer,
3788 const struct anv_image *image,
3789 enum isl_format format, struct isl_swizzle swizzle,
3790 VkImageAspectFlagBits aspect,
3791 uint32_t base_layer, uint32_t layer_count,
3792 enum isl_aux_op mcs_op, union isl_color_value *clear_value,
3793 bool predicate);
3794 void
3795 anv_image_ccs_op(struct anv_cmd_buffer *cmd_buffer,
3796 const struct anv_image *image,
3797 enum isl_format format, struct isl_swizzle swizzle,
3798 VkImageAspectFlagBits aspect, uint32_t level,
3799 uint32_t base_layer, uint32_t layer_count,
3800 enum isl_aux_op ccs_op, union isl_color_value *clear_value,
3801 bool predicate);
3802
3803 void
3804 anv_image_copy_to_shadow(struct anv_cmd_buffer *cmd_buffer,
3805 const struct anv_image *image,
3806 VkImageAspectFlagBits aspect,
3807 uint32_t base_level, uint32_t level_count,
3808 uint32_t base_layer, uint32_t layer_count);
3809
3810 enum isl_aux_state
3811 anv_layout_to_aux_state(const struct gen_device_info * const devinfo,
3812 const struct anv_image *image,
3813 const VkImageAspectFlagBits aspect,
3814 const VkImageLayout layout);
3815
3816 enum isl_aux_usage
3817 anv_layout_to_aux_usage(const struct gen_device_info * const devinfo,
3818 const struct anv_image *image,
3819 const VkImageAspectFlagBits aspect,
3820 const VkImageUsageFlagBits usage,
3821 const VkImageLayout layout);
3822
3823 enum anv_fast_clear_type
3824 anv_layout_to_fast_clear_type(const struct gen_device_info * const devinfo,
3825 const struct anv_image * const image,
3826 const VkImageAspectFlagBits aspect,
3827 const VkImageLayout layout);
3828
3829 /* This is defined as a macro so that it works for both
3830 * VkImageSubresourceRange and VkImageSubresourceLayers
3831 */
3832 #define anv_get_layerCount(_image, _range) \
3833 ((_range)->layerCount == VK_REMAINING_ARRAY_LAYERS ? \
3834 (_image)->array_size - (_range)->baseArrayLayer : (_range)->layerCount)
3835
3836 static inline uint32_t
3837 anv_get_levelCount(const struct anv_image *image,
3838 const VkImageSubresourceRange *range)
3839 {
3840 return range->levelCount == VK_REMAINING_MIP_LEVELS ?
3841 image->levels - range->baseMipLevel : range->levelCount;
3842 }
3843
3844 static inline VkImageAspectFlags
3845 anv_image_expand_aspects(const struct anv_image *image,
3846 VkImageAspectFlags aspects)
3847 {
3848 /* If the underlying image has color plane aspects and
3849 * VK_IMAGE_ASPECT_COLOR_BIT has been requested, then return the aspects of
3850 * the underlying image. */
3851 if ((image->aspects & VK_IMAGE_ASPECT_PLANES_BITS_ANV) != 0 &&
3852 aspects == VK_IMAGE_ASPECT_COLOR_BIT)
3853 return image->aspects;
3854
3855 return aspects;
3856 }
3857
3858 static inline bool
3859 anv_image_aspects_compatible(VkImageAspectFlags aspects1,
3860 VkImageAspectFlags aspects2)
3861 {
3862 if (aspects1 == aspects2)
3863 return true;
3864
3865 /* Only 1 color aspects are compatibles. */
3866 if ((aspects1 & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV) != 0 &&
3867 (aspects2 & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV) != 0 &&
3868 util_bitcount(aspects1) == util_bitcount(aspects2))
3869 return true;
3870
3871 return false;
3872 }
3873
3874 struct anv_image_view {
3875 const struct anv_image *image; /**< VkImageViewCreateInfo::image */
3876
3877 VkImageAspectFlags aspect_mask;
3878 VkFormat vk_format;
3879 VkExtent3D extent; /**< Extent of VkImageViewCreateInfo::baseMipLevel. */
3880
3881 unsigned n_planes;
3882 struct {
3883 uint32_t image_plane;
3884
3885 struct isl_view isl;
3886
3887 /**
3888 * RENDER_SURFACE_STATE when using image as a sampler surface with an
3889 * image layout of SHADER_READ_ONLY_OPTIMAL or
3890 * DEPTH_STENCIL_READ_ONLY_OPTIMAL.
3891 */
3892 struct anv_surface_state optimal_sampler_surface_state;
3893
3894 /**
3895 * RENDER_SURFACE_STATE when using image as a sampler surface with an
3896 * image layout of GENERAL.
3897 */
3898 struct anv_surface_state general_sampler_surface_state;
3899
3900 /**
3901 * RENDER_SURFACE_STATE when using image as a storage image. Separate
3902 * states for write-only and readable, using the real format for
3903 * write-only and the lowered format for readable.
3904 */
3905 struct anv_surface_state storage_surface_state;
3906 struct anv_surface_state writeonly_storage_surface_state;
3907
3908 struct brw_image_param storage_image_param;
3909 } planes[3];
3910 };
3911
3912 enum anv_image_view_state_flags {
3913 ANV_IMAGE_VIEW_STATE_STORAGE_WRITE_ONLY = (1 << 0),
3914 ANV_IMAGE_VIEW_STATE_TEXTURE_OPTIMAL = (1 << 1),
3915 };
3916
3917 void anv_image_fill_surface_state(struct anv_device *device,
3918 const struct anv_image *image,
3919 VkImageAspectFlagBits aspect,
3920 const struct isl_view *view,
3921 isl_surf_usage_flags_t view_usage,
3922 enum isl_aux_usage aux_usage,
3923 const union isl_color_value *clear_color,
3924 enum anv_image_view_state_flags flags,
3925 struct anv_surface_state *state_inout,
3926 struct brw_image_param *image_param_out);
3927
3928 struct anv_image_create_info {
3929 const VkImageCreateInfo *vk_info;
3930
3931 /** An opt-in bitmask which filters an ISL-mapping of the Vulkan tiling. */
3932 isl_tiling_flags_t isl_tiling_flags;
3933
3934 /** These flags will be added to any derived from VkImageCreateInfo. */
3935 isl_surf_usage_flags_t isl_extra_usage_flags;
3936
3937 uint32_t stride;
3938 bool external_format;
3939 };
3940
3941 VkResult anv_image_create(VkDevice _device,
3942 const struct anv_image_create_info *info,
3943 const VkAllocationCallbacks* alloc,
3944 VkImage *pImage);
3945
3946 enum isl_format
3947 anv_isl_format_for_descriptor_type(VkDescriptorType type);
3948
3949 static inline VkExtent3D
3950 anv_sanitize_image_extent(const VkImageType imageType,
3951 const VkExtent3D imageExtent)
3952 {
3953 switch (imageType) {
3954 case VK_IMAGE_TYPE_1D:
3955 return (VkExtent3D) { imageExtent.width, 1, 1 };
3956 case VK_IMAGE_TYPE_2D:
3957 return (VkExtent3D) { imageExtent.width, imageExtent.height, 1 };
3958 case VK_IMAGE_TYPE_3D:
3959 return imageExtent;
3960 default:
3961 unreachable("invalid image type");
3962 }
3963 }
3964
3965 static inline VkOffset3D
3966 anv_sanitize_image_offset(const VkImageType imageType,
3967 const VkOffset3D imageOffset)
3968 {
3969 switch (imageType) {
3970 case VK_IMAGE_TYPE_1D:
3971 return (VkOffset3D) { imageOffset.x, 0, 0 };
3972 case VK_IMAGE_TYPE_2D:
3973 return (VkOffset3D) { imageOffset.x, imageOffset.y, 0 };
3974 case VK_IMAGE_TYPE_3D:
3975 return imageOffset;
3976 default:
3977 unreachable("invalid image type");
3978 }
3979 }
3980
3981 VkFormatFeatureFlags
3982 anv_get_image_format_features(const struct gen_device_info *devinfo,
3983 VkFormat vk_format,
3984 const struct anv_format *anv_format,
3985 VkImageTiling vk_tiling);
3986
3987 void anv_fill_buffer_surface_state(struct anv_device *device,
3988 struct anv_state state,
3989 enum isl_format format,
3990 struct anv_address address,
3991 uint32_t range, uint32_t stride);
3992
3993 static inline void
3994 anv_clear_color_from_att_state(union isl_color_value *clear_color,
3995 const struct anv_attachment_state *att_state,
3996 const struct anv_image_view *iview)
3997 {
3998 const struct isl_format_layout *view_fmtl =
3999 isl_format_get_layout(iview->planes[0].isl.format);
4000
4001 #define COPY_CLEAR_COLOR_CHANNEL(c, i) \
4002 if (view_fmtl->channels.c.bits) \
4003 clear_color->u32[i] = att_state->clear_value.color.uint32[i]
4004
4005 COPY_CLEAR_COLOR_CHANNEL(r, 0);
4006 COPY_CLEAR_COLOR_CHANNEL(g, 1);
4007 COPY_CLEAR_COLOR_CHANNEL(b, 2);
4008 COPY_CLEAR_COLOR_CHANNEL(a, 3);
4009
4010 #undef COPY_CLEAR_COLOR_CHANNEL
4011 }
4012
4013
4014 struct anv_ycbcr_conversion {
4015 const struct anv_format * format;
4016 VkSamplerYcbcrModelConversion ycbcr_model;
4017 VkSamplerYcbcrRange ycbcr_range;
4018 VkComponentSwizzle mapping[4];
4019 VkChromaLocation chroma_offsets[2];
4020 VkFilter chroma_filter;
4021 bool chroma_reconstruction;
4022 };
4023
4024 struct anv_sampler {
4025 uint32_t state[3][4];
4026 uint32_t n_planes;
4027 struct anv_ycbcr_conversion *conversion;
4028
4029 /* Blob of sampler state data which is guaranteed to be 32-byte aligned
4030 * and with a 32-byte stride for use as bindless samplers.
4031 */
4032 struct anv_state bindless_state;
4033 };
4034
4035 struct anv_framebuffer {
4036 uint32_t width;
4037 uint32_t height;
4038 uint32_t layers;
4039
4040 uint32_t attachment_count;
4041 struct anv_image_view * attachments[0];
4042 };
4043
4044 struct anv_subpass_attachment {
4045 VkImageUsageFlagBits usage;
4046 uint32_t attachment;
4047 VkImageLayout layout;
4048
4049 /* Used only with attachment containing stencil data. */
4050 VkImageLayout stencil_layout;
4051 };
4052
4053 struct anv_subpass {
4054 uint32_t attachment_count;
4055
4056 /**
4057 * A pointer to all attachment references used in this subpass.
4058 * Only valid if ::attachment_count > 0.
4059 */
4060 struct anv_subpass_attachment * attachments;
4061 uint32_t input_count;
4062 struct anv_subpass_attachment * input_attachments;
4063 uint32_t color_count;
4064 struct anv_subpass_attachment * color_attachments;
4065 struct anv_subpass_attachment * resolve_attachments;
4066
4067 struct anv_subpass_attachment * depth_stencil_attachment;
4068 struct anv_subpass_attachment * ds_resolve_attachment;
4069 VkResolveModeFlagBitsKHR depth_resolve_mode;
4070 VkResolveModeFlagBitsKHR stencil_resolve_mode;
4071
4072 uint32_t view_mask;
4073
4074 /** Subpass has a depth/stencil self-dependency */
4075 bool has_ds_self_dep;
4076
4077 /** Subpass has at least one color resolve attachment */
4078 bool has_color_resolve;
4079 };
4080
4081 static inline unsigned
4082 anv_subpass_view_count(const struct anv_subpass *subpass)
4083 {
4084 return MAX2(1, util_bitcount(subpass->view_mask));
4085 }
4086
4087 struct anv_render_pass_attachment {
4088 /* TODO: Consider using VkAttachmentDescription instead of storing each of
4089 * its members individually.
4090 */
4091 VkFormat format;
4092 uint32_t samples;
4093 VkImageUsageFlags usage;
4094 VkAttachmentLoadOp load_op;
4095 VkAttachmentStoreOp store_op;
4096 VkAttachmentLoadOp stencil_load_op;
4097 VkImageLayout initial_layout;
4098 VkImageLayout final_layout;
4099 VkImageLayout first_subpass_layout;
4100
4101 VkImageLayout stencil_initial_layout;
4102 VkImageLayout stencil_final_layout;
4103
4104 /* The subpass id in which the attachment will be used last. */
4105 uint32_t last_subpass_idx;
4106 };
4107
4108 struct anv_render_pass {
4109 uint32_t attachment_count;
4110 uint32_t subpass_count;
4111 /* An array of subpass_count+1 flushes, one per subpass boundary */
4112 enum anv_pipe_bits * subpass_flushes;
4113 struct anv_render_pass_attachment * attachments;
4114 struct anv_subpass subpasses[0];
4115 };
4116
4117 #define ANV_PIPELINE_STATISTICS_MASK 0x000007ff
4118
4119 struct anv_query_pool {
4120 VkQueryType type;
4121 VkQueryPipelineStatisticFlags pipeline_statistics;
4122 /** Stride between slots, in bytes */
4123 uint32_t stride;
4124 /** Number of slots in this query pool */
4125 uint32_t slots;
4126 struct anv_bo * bo;
4127 };
4128
4129 int anv_get_instance_entrypoint_index(const char *name);
4130 int anv_get_device_entrypoint_index(const char *name);
4131 int anv_get_physical_device_entrypoint_index(const char *name);
4132
4133 const char *anv_get_instance_entry_name(int index);
4134 const char *anv_get_physical_device_entry_name(int index);
4135 const char *anv_get_device_entry_name(int index);
4136
4137 bool
4138 anv_instance_entrypoint_is_enabled(int index, uint32_t core_version,
4139 const struct anv_instance_extension_table *instance);
4140 bool
4141 anv_physical_device_entrypoint_is_enabled(int index, uint32_t core_version,
4142 const struct anv_instance_extension_table *instance);
4143 bool
4144 anv_device_entrypoint_is_enabled(int index, uint32_t core_version,
4145 const struct anv_instance_extension_table *instance,
4146 const struct anv_device_extension_table *device);
4147
4148 void *anv_lookup_entrypoint(const struct gen_device_info *devinfo,
4149 const char *name);
4150
4151 void anv_dump_image_to_ppm(struct anv_device *device,
4152 struct anv_image *image, unsigned miplevel,
4153 unsigned array_layer, VkImageAspectFlagBits aspect,
4154 const char *filename);
4155
4156 enum anv_dump_action {
4157 ANV_DUMP_FRAMEBUFFERS_BIT = 0x1,
4158 };
4159
4160 void anv_dump_start(struct anv_device *device, enum anv_dump_action actions);
4161 void anv_dump_finish(void);
4162
4163 void anv_dump_add_attachments(struct anv_cmd_buffer *cmd_buffer);
4164
4165 static inline uint32_t
4166 anv_get_subpass_id(const struct anv_cmd_state * const cmd_state)
4167 {
4168 /* This function must be called from within a subpass. */
4169 assert(cmd_state->pass && cmd_state->subpass);
4170
4171 const uint32_t subpass_id = cmd_state->subpass - cmd_state->pass->subpasses;
4172
4173 /* The id of this subpass shouldn't exceed the number of subpasses in this
4174 * render pass minus 1.
4175 */
4176 assert(subpass_id < cmd_state->pass->subpass_count);
4177 return subpass_id;
4178 }
4179
4180 struct gen_perf_config *anv_get_perf(const struct gen_device_info *devinfo, int fd);
4181 void anv_device_perf_init(struct anv_device *device);
4182
4183 #define ANV_DEFINE_HANDLE_CASTS(__anv_type, __VkType) \
4184 \
4185 static inline struct __anv_type * \
4186 __anv_type ## _from_handle(__VkType _handle) \
4187 { \
4188 return (struct __anv_type *) _handle; \
4189 } \
4190 \
4191 static inline __VkType \
4192 __anv_type ## _to_handle(struct __anv_type *_obj) \
4193 { \
4194 return (__VkType) _obj; \
4195 }
4196
4197 #define ANV_DEFINE_NONDISP_HANDLE_CASTS(__anv_type, __VkType) \
4198 \
4199 static inline struct __anv_type * \
4200 __anv_type ## _from_handle(__VkType _handle) \
4201 { \
4202 return (struct __anv_type *)(uintptr_t) _handle; \
4203 } \
4204 \
4205 static inline __VkType \
4206 __anv_type ## _to_handle(struct __anv_type *_obj) \
4207 { \
4208 return (__VkType)(uintptr_t) _obj; \
4209 }
4210
4211 #define ANV_FROM_HANDLE(__anv_type, __name, __handle) \
4212 struct __anv_type *__name = __anv_type ## _from_handle(__handle)
4213
4214 ANV_DEFINE_HANDLE_CASTS(anv_cmd_buffer, VkCommandBuffer)
4215 ANV_DEFINE_HANDLE_CASTS(anv_device, VkDevice)
4216 ANV_DEFINE_HANDLE_CASTS(anv_instance, VkInstance)
4217 ANV_DEFINE_HANDLE_CASTS(anv_physical_device, VkPhysicalDevice)
4218 ANV_DEFINE_HANDLE_CASTS(anv_queue, VkQueue)
4219
4220 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_cmd_pool, VkCommandPool)
4221 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_buffer, VkBuffer)
4222 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_buffer_view, VkBufferView)
4223 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_descriptor_pool, VkDescriptorPool)
4224 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_descriptor_set, VkDescriptorSet)
4225 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_descriptor_set_layout, VkDescriptorSetLayout)
4226 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_descriptor_update_template, VkDescriptorUpdateTemplate)
4227 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_device_memory, VkDeviceMemory)
4228 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_fence, VkFence)
4229 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_event, VkEvent)
4230 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_framebuffer, VkFramebuffer)
4231 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_image, VkImage)
4232 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_image_view, VkImageView);
4233 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_pipeline_cache, VkPipelineCache)
4234 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_pipeline, VkPipeline)
4235 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_pipeline_layout, VkPipelineLayout)
4236 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_query_pool, VkQueryPool)
4237 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_render_pass, VkRenderPass)
4238 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_sampler, VkSampler)
4239 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_semaphore, VkSemaphore)
4240 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_shader_module, VkShaderModule)
4241 ANV_DEFINE_NONDISP_HANDLE_CASTS(vk_debug_report_callback, VkDebugReportCallbackEXT)
4242 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_ycbcr_conversion, VkSamplerYcbcrConversion)
4243
4244 /* Gen-specific function declarations */
4245 #ifdef genX
4246 # include "anv_genX.h"
4247 #else
4248 # define genX(x) gen7_##x
4249 # include "anv_genX.h"
4250 # undef genX
4251 # define genX(x) gen75_##x
4252 # include "anv_genX.h"
4253 # undef genX
4254 # define genX(x) gen8_##x
4255 # include "anv_genX.h"
4256 # undef genX
4257 # define genX(x) gen9_##x
4258 # include "anv_genX.h"
4259 # undef genX
4260 # define genX(x) gen10_##x
4261 # include "anv_genX.h"
4262 # undef genX
4263 # define genX(x) gen11_##x
4264 # include "anv_genX.h"
4265 # undef genX
4266 # define genX(x) gen12_##x
4267 # include "anv_genX.h"
4268 # undef genX
4269 #endif
4270
4271 #endif /* ANV_PRIVATE_H */