radeon / r200: Eliminate BEGIN_BATCH_NO_AUTOSTATE
[mesa.git] / src / mesa / drivers / dri / radeon / radeon_context.c
1 /**************************************************************************
2
3 Copyright 2000, 2001 ATI Technologies Inc., Ontario, Canada, and
4 VA Linux Systems Inc., Fremont, California.
5
6 All Rights Reserved.
7
8 Permission is hereby granted, free of charge, to any person obtaining
9 a copy of this software and associated documentation files (the
10 "Software"), to deal in the Software without restriction, including
11 without limitation the rights to use, copy, modify, merge, publish,
12 distribute, sublicense, and/or sell copies of the Software, and to
13 permit persons to whom the Software is furnished to do so, subject to
14 the following conditions:
15
16 The above copyright notice and this permission notice (including the
17 next paragraph) shall be included in all copies or substantial
18 portions of the Software.
19
20 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
21 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
23 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
24 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
25 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
26 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27
28 **************************************************************************/
29
30 /*
31 * Authors:
32 * Kevin E. Martin <martin@valinux.com>
33 * Gareth Hughes <gareth@valinux.com>
34 * Keith Whitwell <keithw@vmware.com>
35 */
36
37 #include <stdbool.h>
38 #include "main/glheader.h"
39 #include "main/api_arrayelt.h"
40 #include "main/api_exec.h"
41 #include "main/context.h"
42 #include "main/simple_list.h"
43 #include "main/imports.h"
44 #include "main/extensions.h"
45 #include "main/version.h"
46 #include "main/vtxfmt.h"
47
48 #include "swrast/swrast.h"
49 #include "swrast_setup/swrast_setup.h"
50 #include "vbo/vbo.h"
51
52 #include "tnl/tnl.h"
53 #include "tnl/t_pipeline.h"
54
55 #include "drivers/common/driverfuncs.h"
56
57 #include "radeon_common.h"
58 #include "radeon_context.h"
59 #include "radeon_ioctl.h"
60 #include "radeon_state.h"
61 #include "radeon_span.h"
62 #include "radeon_tex.h"
63 #include "radeon_swtcl.h"
64 #include "radeon_tcl.h"
65 #include "radeon_queryobj.h"
66 #include "radeon_blit.h"
67 #include "radeon_fog.h"
68
69 #include "utils.h"
70 #include "xmlpool.h" /* for symbolic values of enum-type options */
71
72 extern const struct tnl_pipeline_stage _radeon_render_stage;
73 extern const struct tnl_pipeline_stage _radeon_tcl_stage;
74
75 static const struct tnl_pipeline_stage *radeon_pipeline[] = {
76
77 /* Try and go straight to t&l
78 */
79 &_radeon_tcl_stage,
80
81 /* Catch any t&l fallbacks
82 */
83 &_tnl_vertex_transform_stage,
84 &_tnl_normal_transform_stage,
85 &_tnl_lighting_stage,
86 &_tnl_fog_coordinate_stage,
87 &_tnl_texgen_stage,
88 &_tnl_texture_transform_stage,
89
90 &_radeon_render_stage,
91 &_tnl_render_stage, /* FALLBACK: */
92 NULL,
93 };
94
95 static void r100_get_lock(radeonContextPtr radeon)
96 {
97 r100ContextPtr rmesa = (r100ContextPtr)radeon;
98 drm_radeon_sarea_t *sarea = radeon->sarea;
99
100 RADEON_STATECHANGE(rmesa, ctx);
101 if (rmesa->radeon.sarea->tiling_enabled) {
102 rmesa->hw.ctx.cmd[CTX_RB3D_COLORPITCH] |=
103 RADEON_COLOR_TILE_ENABLE;
104 } else {
105 rmesa->hw.ctx.cmd[CTX_RB3D_COLORPITCH] &=
106 ~RADEON_COLOR_TILE_ENABLE;
107 }
108
109 if (sarea->ctx_owner != rmesa->radeon.dri.hwContext) {
110 sarea->ctx_owner = rmesa->radeon.dri.hwContext;
111 }
112 }
113
114 static void r100_vtbl_emit_cs_header(struct radeon_cs *cs, radeonContextPtr rmesa)
115 {
116 }
117
118 static void r100_vtbl_pre_emit_state(radeonContextPtr radeon)
119 {
120 r100ContextPtr rmesa = (r100ContextPtr)radeon;
121
122 /* r100 always needs to emit ZBS to avoid TCL lockups */
123 rmesa->hw.zbs.dirty = 1;
124 radeon->hw.is_dirty = 1;
125 }
126
127 static void r100_vtbl_free_context(struct gl_context *ctx)
128 {
129 r100ContextPtr rmesa = R100_CONTEXT(ctx);
130 _mesa_vector4f_free( &rmesa->tcl.ObjClean );
131 }
132
133 static void r100_emit_query_finish(radeonContextPtr radeon)
134 {
135 BATCH_LOCALS(radeon);
136 struct radeon_query_object *query = radeon->query.current;
137
138 BEGIN_BATCH(4);
139 OUT_BATCH(CP_PACKET0(RADEON_RB3D_ZPASS_ADDR, 0));
140 OUT_BATCH_RELOC(0, query->bo, query->curr_offset, 0, RADEON_GEM_DOMAIN_GTT, 0);
141 END_BATCH();
142 query->curr_offset += sizeof(uint32_t);
143 assert(query->curr_offset < RADEON_QUERY_PAGE_SIZE);
144 query->emitted_begin = GL_FALSE;
145 }
146
147 static void r100_init_vtbl(radeonContextPtr radeon)
148 {
149 radeon->vtbl.get_lock = r100_get_lock;
150 radeon->vtbl.update_viewport_offset = radeonUpdateViewportOffset;
151 radeon->vtbl.emit_cs_header = r100_vtbl_emit_cs_header;
152 radeon->vtbl.swtcl_flush = r100_swtcl_flush;
153 radeon->vtbl.pre_emit_state = r100_vtbl_pre_emit_state;
154 radeon->vtbl.fallback = radeonFallback;
155 radeon->vtbl.free_context = r100_vtbl_free_context;
156 radeon->vtbl.emit_query_finish = r100_emit_query_finish;
157 radeon->vtbl.check_blit = r100_check_blit;
158 radeon->vtbl.blit = r100_blit;
159 radeon->vtbl.is_format_renderable = radeonIsFormatRenderable;
160 }
161
162 /* Create the device specific context.
163 */
164 GLboolean
165 r100CreateContext( gl_api api,
166 const struct gl_config *glVisual,
167 __DRIcontext *driContextPriv,
168 unsigned major_version,
169 unsigned minor_version,
170 uint32_t flags,
171 bool notify_reset,
172 unsigned *error,
173 void *sharedContextPrivate)
174 {
175 __DRIscreen *sPriv = driContextPriv->driScreenPriv;
176 radeonScreenPtr screen = (radeonScreenPtr)(sPriv->driverPrivate);
177 struct dd_function_table functions;
178 r100ContextPtr rmesa;
179 struct gl_context *ctx;
180 int i;
181 int tcl_mode, fthrottle_mode;
182
183 if (flags & ~__DRI_CTX_FLAG_DEBUG) {
184 *error = __DRI_CTX_ERROR_UNKNOWN_FLAG;
185 return false;
186 }
187
188 if (notify_reset) {
189 *error = __DRI_CTX_ERROR_UNKNOWN_ATTRIBUTE;
190 return false;
191 }
192
193 assert(glVisual);
194 assert(driContextPriv);
195 assert(screen);
196
197 /* Allocate the Radeon context */
198 rmesa = calloc(1, sizeof(*rmesa));
199 if ( !rmesa ) {
200 *error = __DRI_CTX_ERROR_NO_MEMORY;
201 return GL_FALSE;
202 }
203
204 rmesa->radeon.radeonScreen = screen;
205 r100_init_vtbl(&rmesa->radeon);
206
207 /* init exp fog table data */
208 radeonInitStaticFogData();
209
210 /* Parse configuration files.
211 * Do this here so that initialMaxAnisotropy is set before we create
212 * the default textures.
213 */
214 driParseConfigFiles (&rmesa->radeon.optionCache, &screen->optionCache,
215 screen->driScreen->myNum, "radeon");
216 rmesa->radeon.initialMaxAnisotropy = driQueryOptionf(&rmesa->radeon.optionCache,
217 "def_max_anisotropy");
218
219 if ( driQueryOptionb( &rmesa->radeon.optionCache, "hyperz" ) ) {
220 if ( sPriv->drm_version.minor < 13 )
221 fprintf( stderr, "DRM version 1.%d too old to support HyperZ, "
222 "disabling.\n", sPriv->drm_version.minor );
223 else
224 rmesa->using_hyperz = GL_TRUE;
225 }
226
227 if ( sPriv->drm_version.minor >= 15 )
228 rmesa->texmicrotile = GL_TRUE;
229
230 /* Init default driver functions then plug in our Radeon-specific functions
231 * (the texture functions are especially important)
232 */
233 _mesa_init_driver_functions( &functions );
234 radeonInitTextureFuncs( &rmesa->radeon, &functions );
235 radeonInitQueryObjFunctions(&functions);
236
237 if (!radeonInitContext(&rmesa->radeon, &functions,
238 glVisual, driContextPriv,
239 sharedContextPrivate)) {
240 free(rmesa);
241 *error = __DRI_CTX_ERROR_NO_MEMORY;
242 return GL_FALSE;
243 }
244
245 driContextSetFlags(ctx, flags);
246
247 rmesa->radeon.swtcl.RenderIndex = ~0;
248 rmesa->radeon.hw.all_dirty = GL_TRUE;
249
250 ctx = &rmesa->radeon.glCtx;
251 /* Initialize the software rasterizer and helper modules.
252 */
253 _swrast_CreateContext( ctx );
254 _vbo_CreateContext( ctx );
255 _tnl_CreateContext( ctx );
256 _swsetup_CreateContext( ctx );
257 _ae_create_context( ctx );
258
259 ctx->Const.MaxTextureUnits = driQueryOptioni (&rmesa->radeon.optionCache,
260 "texture_units");
261 ctx->Const.Program[MESA_SHADER_FRAGMENT].MaxTextureImageUnits = ctx->Const.MaxTextureUnits;
262 ctx->Const.MaxTextureCoordUnits = ctx->Const.MaxTextureUnits;
263 ctx->Const.MaxCombinedTextureImageUnits = ctx->Const.MaxTextureUnits;
264
265 ctx->Const.StripTextureBorder = GL_TRUE;
266
267 /* FIXME: When no memory manager is available we should set this
268 * to some reasonable value based on texture memory pool size */
269 ctx->Const.MaxTextureLevels = 12;
270 ctx->Const.Max3DTextureLevels = 9;
271 ctx->Const.MaxCubeTextureLevels = 12;
272 ctx->Const.MaxTextureRectSize = 2048;
273
274 ctx->Const.MaxTextureMaxAnisotropy = 16.0;
275
276 /* No wide points.
277 */
278 ctx->Const.MinPointSize = 1.0;
279 ctx->Const.MinPointSizeAA = 1.0;
280 ctx->Const.MaxPointSize = 1.0;
281 ctx->Const.MaxPointSizeAA = 1.0;
282
283 ctx->Const.MinLineWidth = 1.0;
284 ctx->Const.MinLineWidthAA = 1.0;
285 ctx->Const.MaxLineWidth = 10.0;
286 ctx->Const.MaxLineWidthAA = 10.0;
287 ctx->Const.LineWidthGranularity = 0.0625;
288
289 /* Set maxlocksize (and hence vb size) small enough to avoid
290 * fallbacks in radeon_tcl.c. ie. guarentee that all vertices can
291 * fit in a single dma buffer for indexed rendering of quad strips,
292 * etc.
293 */
294 ctx->Const.MaxArrayLockSize =
295 MIN2( ctx->Const.MaxArrayLockSize,
296 RADEON_BUFFER_SIZE / RADEON_MAX_TCL_VERTSIZE );
297
298 rmesa->boxes = 0;
299
300 ctx->Const.MaxDrawBuffers = 1;
301 ctx->Const.MaxColorAttachments = 1;
302 ctx->Const.MaxRenderbufferSize = 2048;
303
304 ctx->ShaderCompilerOptions[MESA_SHADER_VERTEX].OptimizeForAOS = true;
305
306 /* Install the customized pipeline:
307 */
308 _tnl_destroy_pipeline( ctx );
309 _tnl_install_pipeline( ctx, radeon_pipeline );
310
311 /* Try and keep materials and vertices separate:
312 */
313 /* _tnl_isolate_materials( ctx, GL_TRUE ); */
314
315 /* Configure swrast and T&L to match hardware characteristics:
316 */
317 _swrast_allow_pixel_fog( ctx, GL_FALSE );
318 _swrast_allow_vertex_fog( ctx, GL_TRUE );
319 _tnl_allow_pixel_fog( ctx, GL_FALSE );
320 _tnl_allow_vertex_fog( ctx, GL_TRUE );
321
322
323 for ( i = 0 ; i < RADEON_MAX_TEXTURE_UNITS ; i++ ) {
324 _math_matrix_ctr( &rmesa->TexGenMatrix[i] );
325 _math_matrix_ctr( &rmesa->tmpmat[i] );
326 _math_matrix_set_identity( &rmesa->TexGenMatrix[i] );
327 _math_matrix_set_identity( &rmesa->tmpmat[i] );
328 }
329
330 ctx->Extensions.ARB_occlusion_query = true;
331 ctx->Extensions.ARB_texture_border_clamp = true;
332 ctx->Extensions.ARB_texture_cube_map = true;
333 ctx->Extensions.ARB_texture_env_combine = true;
334 ctx->Extensions.ARB_texture_env_crossbar = true;
335 ctx->Extensions.ARB_texture_env_dot3 = true;
336 ctx->Extensions.ARB_texture_mirror_clamp_to_edge = true;
337 ctx->Extensions.ATI_texture_env_combine3 = true;
338 ctx->Extensions.ATI_texture_mirror_once = true;
339 ctx->Extensions.EXT_texture_env_dot3 = true;
340 ctx->Extensions.EXT_texture_filter_anisotropic = true;
341 ctx->Extensions.EXT_texture_mirror_clamp = true;
342 ctx->Extensions.MESA_ycbcr_texture = true;
343 ctx->Extensions.NV_texture_rectangle = true;
344 ctx->Extensions.OES_EGL_image = true;
345
346 if (rmesa->radeon.glCtx.Mesa_DXTn) {
347 ctx->Extensions.EXT_texture_compression_s3tc = true;
348 ctx->Extensions.ANGLE_texture_compression_dxt = true;
349 }
350 else if (driQueryOptionb (&rmesa->radeon.optionCache, "force_s3tc_enable")) {
351 ctx->Extensions.EXT_texture_compression_s3tc = true;
352 ctx->Extensions.ANGLE_texture_compression_dxt = true;
353 }
354
355 /* XXX these should really go right after _mesa_init_driver_functions() */
356 radeon_fbo_init(&rmesa->radeon);
357 radeonInitSpanFuncs( ctx );
358 radeonInitIoctlFuncs( ctx );
359 radeonInitStateFuncs( ctx );
360 radeonInitState( rmesa );
361 radeonInitSwtcl( ctx );
362
363 _mesa_vector4f_alloc( &rmesa->tcl.ObjClean, 0,
364 ctx->Const.MaxArrayLockSize, 32 );
365
366 fthrottle_mode = driQueryOptioni(&rmesa->radeon.optionCache, "fthrottle_mode");
367 rmesa->radeon.iw.irq_seq = -1;
368 rmesa->radeon.irqsEmitted = 0;
369 rmesa->radeon.do_irqs = (rmesa->radeon.radeonScreen->irq != 0 &&
370 fthrottle_mode == DRI_CONF_FTHROTTLE_IRQS);
371
372 rmesa->radeon.do_usleeps = (fthrottle_mode == DRI_CONF_FTHROTTLE_USLEEPS);
373
374
375 #if DO_DEBUG
376 RADEON_DEBUG = driParseDebugString( getenv( "RADEON_DEBUG" ),
377 debug_control );
378 #endif
379
380 tcl_mode = driQueryOptioni(&rmesa->radeon.optionCache, "tcl_mode");
381 if (driQueryOptionb(&rmesa->radeon.optionCache, "no_rast")) {
382 fprintf(stderr, "disabling 3D acceleration\n");
383 FALLBACK(rmesa, RADEON_FALLBACK_DISABLE, 1);
384 } else if (tcl_mode == DRI_CONF_TCL_SW ||
385 !(rmesa->radeon.radeonScreen->chip_flags & RADEON_CHIPSET_TCL)) {
386 if (rmesa->radeon.radeonScreen->chip_flags & RADEON_CHIPSET_TCL) {
387 rmesa->radeon.radeonScreen->chip_flags &= ~RADEON_CHIPSET_TCL;
388 fprintf(stderr, "Disabling HW TCL support\n");
389 }
390 TCL_FALLBACK(&rmesa->radeon.glCtx, RADEON_TCL_FALLBACK_TCL_DISABLE, 1);
391 }
392
393 if (rmesa->radeon.radeonScreen->chip_flags & RADEON_CHIPSET_TCL) {
394 /* _tnl_need_dlist_norm_lengths( ctx, GL_FALSE ); */
395 }
396
397 _mesa_compute_version(ctx);
398
399 /* Exec table initialization requires the version to be computed */
400 _mesa_initialize_dispatch_tables(ctx);
401 _mesa_initialize_vbo_vtxfmt(ctx);
402
403 *error = __DRI_CTX_ERROR_SUCCESS;
404 return GL_TRUE;
405 }