panfrost: Document Midgard Inf/NaN suppress bit
[mesa.git] / src / panfrost / include / panfrost-job.h
1 /*
2 * © Copyright 2017-2018 Alyssa Rosenzweig
3 * © Copyright 2017-2018 Connor Abbott
4 * © Copyright 2017-2018 Lyude Paul
5 * © Copyright2019 Collabora, Ltd.
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the "Software"),
9 * to deal in the Software without restriction, including without limitation
10 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
11 * and/or sell copies of the Software, and to permit persons to whom the
12 * Software is furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the next
15 * paragraph) shall be included in all copies or substantial portions of the
16 * Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
24 * SOFTWARE.
25 *
26 */
27
28 #ifndef __PANFROST_JOB_H__
29 #define __PANFROST_JOB_H__
30
31 #include <stdint.h>
32 #include <stdbool.h>
33 #include <panfrost-misc.h>
34
35 enum mali_job_type {
36 JOB_NOT_STARTED = 0,
37 JOB_TYPE_NULL = 1,
38 JOB_TYPE_WRITE_VALUE = 2,
39 JOB_TYPE_CACHE_FLUSH = 3,
40 JOB_TYPE_COMPUTE = 4,
41 JOB_TYPE_VERTEX = 5,
42 JOB_TYPE_GEOMETRY = 6,
43 JOB_TYPE_TILER = 7,
44 JOB_TYPE_FUSED = 8,
45 JOB_TYPE_FRAGMENT = 9,
46 };
47
48 enum mali_draw_mode {
49 MALI_DRAW_NONE = 0x0,
50 MALI_POINTS = 0x1,
51 MALI_LINES = 0x2,
52 MALI_LINE_STRIP = 0x4,
53 MALI_LINE_LOOP = 0x6,
54 MALI_TRIANGLES = 0x8,
55 MALI_TRIANGLE_STRIP = 0xA,
56 MALI_TRIANGLE_FAN = 0xC,
57 MALI_POLYGON = 0xD,
58 MALI_QUADS = 0xE,
59 MALI_QUAD_STRIP = 0xF,
60
61 /* All other modes invalid */
62 };
63
64 /* Applies to tiler_gl_enables */
65
66 #define MALI_OCCLUSION_QUERY (1 << 3)
67 #define MALI_OCCLUSION_PRECISE (1 << 4)
68
69 /* Set for a glFrontFace(GL_CCW) in a Y=0=TOP coordinate system (like Gallium).
70 * In OpenGL, this would corresponds to glFrontFace(GL_CW). Mesa and the blob
71 * disagree about how to do viewport flipping, so the blob actually sets this
72 * for GL_CW but then has a negative viewport stride */
73
74 #define MALI_FRONT_CCW_TOP (1 << 5)
75
76 #define MALI_CULL_FACE_FRONT (1 << 6)
77 #define MALI_CULL_FACE_BACK (1 << 7)
78
79 /* Used in stencil and depth tests */
80
81 enum mali_func {
82 MALI_FUNC_NEVER = 0,
83 MALI_FUNC_LESS = 1,
84 MALI_FUNC_EQUAL = 2,
85 MALI_FUNC_LEQUAL = 3,
86 MALI_FUNC_GREATER = 4,
87 MALI_FUNC_NOTEQUAL = 5,
88 MALI_FUNC_GEQUAL = 6,
89 MALI_FUNC_ALWAYS = 7
90 };
91
92 /* Flags apply to unknown2_3? */
93
94 #define MALI_HAS_MSAA (1 << 0)
95 #define MALI_CAN_DISCARD (1 << 5)
96
97 /* Applies on SFBD systems, specifying that programmable blending is in use */
98 #define MALI_HAS_BLEND_SHADER (1 << 6)
99
100 /* func is mali_func */
101 #define MALI_DEPTH_FUNC(func) (func << 8)
102 #define MALI_GET_DEPTH_FUNC(flags) ((flags >> 8) & 0x7)
103 #define MALI_DEPTH_FUNC_MASK MALI_DEPTH_FUNC(0x7)
104
105 #define MALI_DEPTH_WRITEMASK (1 << 11)
106
107 /* Next flags to unknown2_4 */
108 #define MALI_STENCIL_TEST (1 << 0)
109
110 /* What?! */
111 #define MALI_SAMPLE_ALPHA_TO_COVERAGE_NO_BLEND_SHADER (1 << 1)
112
113 #define MALI_NO_DITHER (1 << 9)
114 #define MALI_DEPTH_RANGE_A (1 << 12)
115 #define MALI_DEPTH_RANGE_B (1 << 13)
116 #define MALI_NO_MSAA (1 << 14)
117
118 /* Stencil test state is all encoded in a single u32, just with a lot of
119 * enums... */
120
121 enum mali_stencil_op {
122 MALI_STENCIL_KEEP = 0,
123 MALI_STENCIL_REPLACE = 1,
124 MALI_STENCIL_ZERO = 2,
125 MALI_STENCIL_INVERT = 3,
126 MALI_STENCIL_INCR_WRAP = 4,
127 MALI_STENCIL_DECR_WRAP = 5,
128 MALI_STENCIL_INCR = 6,
129 MALI_STENCIL_DECR = 7
130 };
131
132 struct mali_stencil_test {
133 unsigned ref : 8;
134 unsigned mask : 8;
135 enum mali_func func : 3;
136 enum mali_stencil_op sfail : 3;
137 enum mali_stencil_op dpfail : 3;
138 enum mali_stencil_op dppass : 3;
139 unsigned zero : 4;
140 } __attribute__((packed));
141
142 #define MALI_MASK_R (1 << 0)
143 #define MALI_MASK_G (1 << 1)
144 #define MALI_MASK_B (1 << 2)
145 #define MALI_MASK_A (1 << 3)
146
147 enum mali_nondominant_mode {
148 MALI_BLEND_NON_MIRROR = 0,
149 MALI_BLEND_NON_ZERO = 1
150 };
151
152 enum mali_dominant_blend {
153 MALI_BLEND_DOM_SOURCE = 0,
154 MALI_BLEND_DOM_DESTINATION = 1
155 };
156
157 enum mali_dominant_factor {
158 MALI_DOMINANT_UNK0 = 0,
159 MALI_DOMINANT_ZERO = 1,
160 MALI_DOMINANT_SRC_COLOR = 2,
161 MALI_DOMINANT_DST_COLOR = 3,
162 MALI_DOMINANT_UNK4 = 4,
163 MALI_DOMINANT_SRC_ALPHA = 5,
164 MALI_DOMINANT_DST_ALPHA = 6,
165 MALI_DOMINANT_CONSTANT = 7,
166 };
167
168 enum mali_blend_modifier {
169 MALI_BLEND_MOD_UNK0 = 0,
170 MALI_BLEND_MOD_NORMAL = 1,
171 MALI_BLEND_MOD_SOURCE_ONE = 2,
172 MALI_BLEND_MOD_DEST_ONE = 3,
173 };
174
175 struct mali_blend_mode {
176 enum mali_blend_modifier clip_modifier : 2;
177 unsigned unused_0 : 1;
178 unsigned negate_source : 1;
179
180 enum mali_dominant_blend dominant : 1;
181
182 enum mali_nondominant_mode nondominant_mode : 1;
183
184 unsigned unused_1 : 1;
185
186 unsigned negate_dest : 1;
187
188 enum mali_dominant_factor dominant_factor : 3;
189 unsigned complement_dominant : 1;
190 } __attribute__((packed));
191
192 struct mali_blend_equation {
193 /* Of type mali_blend_mode */
194 unsigned rgb_mode : 12;
195 unsigned alpha_mode : 12;
196
197 unsigned zero1 : 4;
198
199 /* Corresponds to MALI_MASK_* above and glColorMask arguments */
200
201 unsigned color_mask : 4;
202 } __attribute__((packed));
203
204 /* Used with channel swizzling */
205 enum mali_channel {
206 MALI_CHANNEL_RED = 0,
207 MALI_CHANNEL_GREEN = 1,
208 MALI_CHANNEL_BLUE = 2,
209 MALI_CHANNEL_ALPHA = 3,
210 MALI_CHANNEL_ZERO = 4,
211 MALI_CHANNEL_ONE = 5,
212 MALI_CHANNEL_RESERVED_0 = 6,
213 MALI_CHANNEL_RESERVED_1 = 7,
214 };
215
216 struct mali_channel_swizzle {
217 enum mali_channel r : 3;
218 enum mali_channel g : 3;
219 enum mali_channel b : 3;
220 enum mali_channel a : 3;
221 } __attribute__((packed));
222
223 /* Compressed per-pixel formats. Each of these formats expands to one to four
224 * floating-point or integer numbers, as defined by the OpenGL specification.
225 * There are various places in OpenGL where the user can specify a compressed
226 * format in memory, which all use the same 8-bit enum in the various
227 * descriptors, although different hardware units support different formats.
228 */
229
230 /* The top 3 bits specify how the bits of each component are interpreted. */
231
232 /* e.g. ETC2_RGB8 */
233 #define MALI_FORMAT_COMPRESSED (0 << 5)
234
235 /* e.g. R11F_G11F_B10F */
236 #define MALI_FORMAT_SPECIAL (2 << 5)
237
238 /* signed normalized, e.g. RGBA8_SNORM */
239 #define MALI_FORMAT_SNORM (3 << 5)
240
241 /* e.g. RGBA8UI */
242 #define MALI_FORMAT_UINT (4 << 5)
243
244 /* e.g. RGBA8 and RGBA32F */
245 #define MALI_FORMAT_UNORM (5 << 5)
246
247 /* e.g. RGBA8I and RGBA16F */
248 #define MALI_FORMAT_SINT (6 << 5)
249
250 /* These formats seem to largely duplicate the others. They're used at least
251 * for Bifrost framebuffer output.
252 */
253 #define MALI_FORMAT_SPECIAL2 (7 << 5)
254
255 /* If the high 3 bits are 3 to 6 these two bits say how many components
256 * there are.
257 */
258 #define MALI_NR_CHANNELS(n) ((n - 1) << 3)
259
260 /* If the high 3 bits are 3 to 6, then the low 3 bits say how big each
261 * component is, except the special MALI_CHANNEL_FLOAT which overrides what the
262 * bits mean.
263 */
264
265 #define MALI_CHANNEL_4 2
266
267 #define MALI_CHANNEL_8 3
268
269 #define MALI_CHANNEL_16 4
270
271 #define MALI_CHANNEL_32 5
272
273 /* For MALI_FORMAT_SINT it means a half-float (e.g. RG16F). For
274 * MALI_FORMAT_UNORM, it means a 32-bit float.
275 */
276 #define MALI_CHANNEL_FLOAT 7
277
278 enum mali_format {
279 MALI_ETC2_RGB8 = MALI_FORMAT_COMPRESSED | 0x1,
280 MALI_ETC2_R11_UNORM = MALI_FORMAT_COMPRESSED | 0x2,
281 MALI_ETC2_RGBA8 = MALI_FORMAT_COMPRESSED | 0x3,
282 MALI_ETC2_RG11_UNORM = MALI_FORMAT_COMPRESSED | 0x4,
283 MALI_ETC2_R11_SNORM = MALI_FORMAT_COMPRESSED | 0x11,
284 MALI_ETC2_RG11_SNORM = MALI_FORMAT_COMPRESSED | 0x12,
285 MALI_ETC2_RGB8A1 = MALI_FORMAT_COMPRESSED | 0x13,
286 MALI_ASTC_SRGB_SUPP = MALI_FORMAT_COMPRESSED | 0x16,
287 MALI_ASTC_HDR_SUPP = MALI_FORMAT_COMPRESSED | 0x17,
288
289 MALI_RGB565 = MALI_FORMAT_SPECIAL | 0x0,
290 MALI_RGB5_X1_UNORM = MALI_FORMAT_SPECIAL | 0x1,
291 MALI_RGB5_A1_UNORM = MALI_FORMAT_SPECIAL | 0x2,
292 MALI_RGB10_A2_UNORM = MALI_FORMAT_SPECIAL | 0x3,
293 MALI_RGB10_A2_SNORM = MALI_FORMAT_SPECIAL | 0x5,
294 MALI_RGB10_A2UI = MALI_FORMAT_SPECIAL | 0x7,
295 MALI_RGB10_A2I = MALI_FORMAT_SPECIAL | 0x9,
296
297 MALI_RGB332_UNORM = MALI_FORMAT_SPECIAL | 0xb,
298 MALI_RGB233_UNORM = MALI_FORMAT_SPECIAL | 0xc,
299
300 MALI_Z24X8_UNORM = MALI_FORMAT_SPECIAL | 0xd,
301 MALI_R32_FIXED = MALI_FORMAT_SPECIAL | 0x11,
302 MALI_RG32_FIXED = MALI_FORMAT_SPECIAL | 0x12,
303 MALI_RGB32_FIXED = MALI_FORMAT_SPECIAL | 0x13,
304 MALI_RGBA32_FIXED = MALI_FORMAT_SPECIAL | 0x14,
305 MALI_R11F_G11F_B10F = MALI_FORMAT_SPECIAL | 0x19,
306 MALI_R9F_G9F_B9F_E5F = MALI_FORMAT_SPECIAL | 0x1b,
307 /* Only used for varyings, to indicate the transformed gl_Position */
308 MALI_VARYING_POS = MALI_FORMAT_SPECIAL | 0x1e,
309 /* Only used for varyings, to indicate that the write should be
310 * discarded.
311 */
312 MALI_VARYING_DISCARD = MALI_FORMAT_SPECIAL | 0x1f,
313
314 MALI_R8_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(1) | MALI_CHANNEL_8,
315 MALI_R16_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(1) | MALI_CHANNEL_16,
316 MALI_R32_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(1) | MALI_CHANNEL_32,
317 MALI_RG8_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(2) | MALI_CHANNEL_8,
318 MALI_RG16_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(2) | MALI_CHANNEL_16,
319 MALI_RG32_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(2) | MALI_CHANNEL_32,
320 MALI_RGB8_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(3) | MALI_CHANNEL_8,
321 MALI_RGB16_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(3) | MALI_CHANNEL_16,
322 MALI_RGB32_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(3) | MALI_CHANNEL_32,
323 MALI_RGBA8_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(4) | MALI_CHANNEL_8,
324 MALI_RGBA16_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(4) | MALI_CHANNEL_16,
325 MALI_RGBA32_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(4) | MALI_CHANNEL_32,
326
327 MALI_R8UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(1) | MALI_CHANNEL_8,
328 MALI_R16UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(1) | MALI_CHANNEL_16,
329 MALI_R32UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(1) | MALI_CHANNEL_32,
330 MALI_RG8UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(2) | MALI_CHANNEL_8,
331 MALI_RG16UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(2) | MALI_CHANNEL_16,
332 MALI_RG32UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(2) | MALI_CHANNEL_32,
333 MALI_RGB8UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(3) | MALI_CHANNEL_8,
334 MALI_RGB16UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(3) | MALI_CHANNEL_16,
335 MALI_RGB32UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(3) | MALI_CHANNEL_32,
336 MALI_RGBA8UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(4) | MALI_CHANNEL_8,
337 MALI_RGBA16UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(4) | MALI_CHANNEL_16,
338 MALI_RGBA32UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(4) | MALI_CHANNEL_32,
339
340 MALI_R8_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(1) | MALI_CHANNEL_8,
341 MALI_R16_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(1) | MALI_CHANNEL_16,
342 MALI_R32_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(1) | MALI_CHANNEL_32,
343 MALI_R32F = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(1) | MALI_CHANNEL_FLOAT,
344 MALI_RG8_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(2) | MALI_CHANNEL_8,
345 MALI_RG16_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(2) | MALI_CHANNEL_16,
346 MALI_RG32_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(2) | MALI_CHANNEL_32,
347 MALI_RG32F = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(2) | MALI_CHANNEL_FLOAT,
348 MALI_RGB8_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(3) | MALI_CHANNEL_8,
349 MALI_RGB16_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(3) | MALI_CHANNEL_16,
350 MALI_RGB32_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(3) | MALI_CHANNEL_32,
351 MALI_RGB32F = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(3) | MALI_CHANNEL_FLOAT,
352 MALI_RGBA4_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(4) | MALI_CHANNEL_4,
353 MALI_RGBA8_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(4) | MALI_CHANNEL_8,
354 MALI_RGBA16_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(4) | MALI_CHANNEL_16,
355 MALI_RGBA32_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(4) | MALI_CHANNEL_32,
356 MALI_RGBA32F = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(4) | MALI_CHANNEL_FLOAT,
357
358 MALI_R8I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(1) | MALI_CHANNEL_8,
359 MALI_R16I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(1) | MALI_CHANNEL_16,
360 MALI_R32I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(1) | MALI_CHANNEL_32,
361 MALI_R16F = MALI_FORMAT_SINT | MALI_NR_CHANNELS(1) | MALI_CHANNEL_FLOAT,
362 MALI_RG8I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(2) | MALI_CHANNEL_8,
363 MALI_RG16I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(2) | MALI_CHANNEL_16,
364 MALI_RG32I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(2) | MALI_CHANNEL_32,
365 MALI_RG16F = MALI_FORMAT_SINT | MALI_NR_CHANNELS(2) | MALI_CHANNEL_FLOAT,
366 MALI_RGB8I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(3) | MALI_CHANNEL_8,
367 MALI_RGB16I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(3) | MALI_CHANNEL_16,
368 MALI_RGB32I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(3) | MALI_CHANNEL_32,
369 MALI_RGB16F = MALI_FORMAT_SINT | MALI_NR_CHANNELS(3) | MALI_CHANNEL_FLOAT,
370 MALI_RGBA8I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(4) | MALI_CHANNEL_8,
371 MALI_RGBA16I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(4) | MALI_CHANNEL_16,
372 MALI_RGBA32I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(4) | MALI_CHANNEL_32,
373 MALI_RGBA16F = MALI_FORMAT_SINT | MALI_NR_CHANNELS(4) | MALI_CHANNEL_FLOAT,
374
375 MALI_RGBA4 = MALI_FORMAT_SPECIAL2 | 0x8,
376 MALI_RGBA8_2 = MALI_FORMAT_SPECIAL2 | 0xd,
377 MALI_RGB10_A2_2 = MALI_FORMAT_SPECIAL2 | 0xe,
378 };
379
380
381 /* Alpha coverage is encoded as 4-bits (from a clampf), with inversion
382 * literally performing a bitwise invert. This function produces slightly wrong
383 * results and I'm not sure why; some rounding issue I suppose... */
384
385 #define MALI_ALPHA_COVERAGE(clampf) ((uint16_t) (int) (clampf * 15.0f))
386 #define MALI_GET_ALPHA_COVERAGE(nibble) ((float) nibble / 15.0f)
387
388 /* Applies to midgard1.flags_lo */
389
390 /* Should be set when the fragment shader updates the depth value. */
391 #define MALI_WRITES_Z (1 << 4)
392
393 /* Should the hardware perform early-Z testing? Normally should be set
394 * for performance reasons. Clear if you use: discard,
395 * alpha-to-coverage... * It's also possible this disables
396 * forward-pixel kill; we're not quite sure which bit is which yet.
397 * TODO: How does this interact with blending?*/
398
399 #define MALI_EARLY_Z (1 << 6)
400
401 /* Should the hardware calculate derivatives (via helper invocations)? Set in a
402 * fragment shader that uses texturing or derivative functions */
403
404 #define MALI_HELPER_INVOCATIONS (1 << 7)
405
406 /* Flags denoting the fragment shader's use of tilebuffer readback. If the
407 * shader might read any part of the tilebuffer, set MALI_READS_TILEBUFFER. If
408 * it might read depth/stencil in particular, also set MALI_READS_ZS */
409
410 #define MALI_READS_ZS (1 << 8)
411 #define MALI_READS_TILEBUFFER (1 << 12)
412
413 /* Applies to midgard1.flags_hi */
414
415 /* Should be set when the fragment shader updates the stencil value. */
416 #define MALI_WRITES_S (1 << 2)
417
418 /* Mode to suppress generation of Infinity and NaN values by clamping inf
419 * (-inf) to MAX_FLOAT (-MIN_FLOAT) and flushing NaN to 0.0
420 *
421 * Compare suppress_inf/suppress_nan flags on the Bifrost clause header for the
422 * same functionality.
423 *
424 * This is not conformant on GLES3 or OpenCL, but is optional on GLES2, where
425 * it works around app bugs (e.g. in glmark2-es2 -bterrain with FP16).
426 */
427 #define MALI_SUPPRESS_INF_NAN (1 << 3)
428
429 /* The raw Midgard blend payload can either be an equation or a shader
430 * address, depending on the context */
431
432 union midgard_blend {
433 mali_ptr shader;
434
435 struct {
436 struct mali_blend_equation equation;
437 float constant;
438 };
439 };
440
441 /* We need to load the tilebuffer to blend (i.e. the destination factor is not
442 * ZERO) */
443
444 #define MALI_BLEND_LOAD_TIB (0x1)
445
446 /* A blend shader is used to blend this render target */
447 #define MALI_BLEND_MRT_SHADER (0x2)
448
449 /* On MRT Midgard systems (using an MFBD), each render target gets its own
450 * blend descriptor */
451
452 #define MALI_BLEND_SRGB (0x400)
453
454 /* Dithering is specified here for MFBD, otherwise NO_DITHER for SFBD */
455 #define MALI_BLEND_NO_DITHER (0x800)
456
457 struct midgard_blend_rt {
458 /* Flags base value of 0x200 to enable the render target.
459 * OR with 0x1 for blending (anything other than REPLACE).
460 * OR with 0x2 for programmable blending
461 * OR with MALI_BLEND_SRGB for implicit sRGB
462 */
463
464 u64 flags;
465 union midgard_blend blend;
466 } __attribute__((packed));
467
468 /* On Bifrost systems (all MRT), each render target gets one of these
469 * descriptors */
470
471 enum bifrost_shader_type {
472 BIFROST_BLEND_F16 = 0,
473 BIFROST_BLEND_F32 = 1,
474 BIFROST_BLEND_I32 = 2,
475 BIFROST_BLEND_U32 = 3,
476 BIFROST_BLEND_I16 = 4,
477 BIFROST_BLEND_U16 = 5,
478 };
479
480 #define BIFROST_MAX_RENDER_TARGET_COUNT 8
481
482 struct bifrost_blend_rt {
483 /* This is likely an analogue of the flags on
484 * midgard_blend_rt */
485
486 u16 flags; // = 0x200
487
488 /* Single-channel blend constants are encoded in a sort of
489 * fixed-point. Basically, the float is mapped to a byte, becoming
490 * a high byte, and then the lower-byte is added for precision.
491 * For the original float f:
492 *
493 * f = (constant_hi / 255) + (constant_lo / 65535)
494 *
495 * constant_hi = int(f / 255)
496 * constant_lo = 65535*f - (65535/255) * constant_hi
497 */
498 u16 constant;
499
500 struct mali_blend_equation equation;
501
502 /*
503 * - 0x19 normally
504 * - 0x3 when this slot is unused (everything else is 0 except the index)
505 * - 0x11 when this is the fourth slot (and it's used)
506 * - 0 when there is a blend shader
507 */
508 u16 unk2;
509
510 /* increments from 0 to 3 */
511 u16 index;
512
513 union {
514 struct {
515 /* So far, I've only seen:
516 * - R001 for 1-component formats
517 * - RG01 for 2-component formats
518 * - RGB1 for 3-component formats
519 * - RGBA for 4-component formats
520 */
521 u32 swizzle : 12;
522 enum mali_format format : 8;
523
524 /* Type of the shader output variable. Note, this can
525 * be different from the format.
526 * enum bifrost_shader_type
527 */
528 u32 zero1 : 4;
529 u32 shader_type : 3;
530 u32 zero2 : 5;
531 };
532
533 /* Only the low 32 bits of the blend shader are stored, the
534 * high 32 bits are implicitly the same as the original shader.
535 * According to the kernel driver, the program counter for
536 * shaders is actually only 24 bits, so shaders cannot cross
537 * the 2^24-byte boundary, and neither can the blend shader.
538 * The blob handles this by allocating a 2^24 byte pool for
539 * shaders, and making sure that any blend shaders are stored
540 * in the same pool as the original shader. The kernel will
541 * make sure this allocation is aligned to 2^24 bytes.
542 */
543 u32 shader;
544 };
545 } __attribute__((packed));
546
547 /* Descriptor for the shader. Following this is at least one, up to four blend
548 * descriptors for each active render target */
549
550 struct mali_shader_meta {
551 mali_ptr shader;
552 u16 sampler_count;
553 u16 texture_count;
554 u16 attribute_count;
555 u16 varying_count;
556
557 union {
558 struct {
559 u32 uniform_buffer_count : 4;
560 u32 unk1 : 28; // = 0x800000 for vertex, 0x958020 for tiler
561 } bifrost1;
562 struct {
563 unsigned uniform_buffer_count : 4;
564 unsigned flags_lo : 12;
565
566 /* vec4 units */
567 unsigned work_count : 5;
568 unsigned uniform_count : 5;
569 unsigned flags_hi : 6;
570 } midgard1;
571 };
572
573 /* Same as glPolygoOffset() arguments */
574 float depth_units;
575 float depth_factor;
576
577 u32 unknown2_2;
578
579 u16 alpha_coverage;
580 u16 unknown2_3;
581
582 u8 stencil_mask_front;
583 u8 stencil_mask_back;
584 u16 unknown2_4;
585
586 struct mali_stencil_test stencil_front;
587 struct mali_stencil_test stencil_back;
588
589 union {
590 struct {
591 u32 unk3 : 7;
592 /* On Bifrost, some system values are preloaded in
593 * registers R55-R62 by the thread dispatcher prior to
594 * the start of shader execution. This is a bitfield
595 * with one entry for each register saying which
596 * registers need to be preloaded. Right now, the known
597 * values are:
598 *
599 * Vertex/compute:
600 * - R55 : gl_LocalInvocationID.xy
601 * - R56 : gl_LocalInvocationID.z + unknown in high 16 bits
602 * - R57 : gl_WorkGroupID.x
603 * - R58 : gl_WorkGroupID.y
604 * - R59 : gl_WorkGroupID.z
605 * - R60 : gl_GlobalInvocationID.x
606 * - R61 : gl_GlobalInvocationID.y/gl_VertexID (without base)
607 * - R62 : gl_GlobalInvocationID.z/gl_InstanceID (without base)
608 *
609 * Fragment:
610 * - R55 : unknown, never seen (but the bit for this is
611 * always set?)
612 * - R56 : unknown (bit always unset)
613 * - R57 : gl_PrimitiveID
614 * - R58 : gl_FrontFacing in low bit, potentially other stuff
615 * - R59 : u16 fragment coordinates (used to compute
616 * gl_FragCoord.xy, together with sample positions)
617 * - R60 : gl_SampleMask (used in epilog, so pretty
618 * much always used, but the bit is always 0 -- is
619 * this just always pushed?)
620 * - R61 : gl_SampleMaskIn and gl_SampleID, used by
621 * varying interpolation.
622 * - R62 : unknown (bit always unset).
623 *
624 * Later GPUs (starting with Mali-G52?) support
625 * preloading float varyings into r0-r7. This is
626 * indicated by setting 0x40. There is no distinction
627 * here between 1 varying and 2.
628 */
629 u32 preload_regs : 8;
630 /* In units of 8 bytes or 64 bits, since the
631 * uniform/const port loads 64 bits at a time.
632 */
633 u32 uniform_count : 7;
634 u32 unk4 : 10; // = 2
635 } bifrost2;
636 struct {
637 u32 unknown2_7;
638 } midgard2;
639 };
640
641 u32 padding;
642
643 /* Blending information for the older non-MRT Midgard HW. Check for
644 * MALI_HAS_BLEND_SHADER to decide how to interpret.
645 */
646
647 union midgard_blend blend;
648 } __attribute__((packed));
649
650 /* This only concerns hardware jobs */
651
652 /* Possible values for job_descriptor_size */
653
654 #define MALI_JOB_32 0
655 #define MALI_JOB_64 1
656
657 struct mali_job_descriptor_header {
658 u32 exception_status;
659 u32 first_incomplete_task;
660 u64 fault_pointer;
661 u8 job_descriptor_size : 1;
662 enum mali_job_type job_type : 7;
663 u8 job_barrier : 1;
664 u8 unknown_flags : 7;
665 u16 job_index;
666 u16 job_dependency_index_1;
667 u16 job_dependency_index_2;
668 u64 next_job;
669 } __attribute__((packed));
670
671 /* These concern exception_status */
672
673 /* Access type causing a fault, paralleling AS_FAULTSTATUS_* entries in the
674 * kernel */
675
676 enum mali_exception_access {
677 /* Atomic in the kernel for MMU, but that doesn't make sense for a job
678 * fault so it's just unused */
679 MALI_EXCEPTION_ACCESS_NONE = 0,
680
681 MALI_EXCEPTION_ACCESS_EXECUTE = 1,
682 MALI_EXCEPTION_ACCESS_READ = 2,
683 MALI_EXCEPTION_ACCESS_WRITE = 3
684 };
685
686 /* Details about write_value from panfrost igt tests which use it as a generic
687 * dword write primitive */
688
689 #define MALI_WRITE_VALUE_ZERO 3
690
691 struct mali_payload_write_value {
692 u64 address;
693 u32 value_descriptor;
694 u32 reserved;
695 u64 immediate;
696 } __attribute__((packed));
697
698 /*
699 * Mali Attributes
700 *
701 * This structure lets the attribute unit compute the address of an attribute
702 * given the vertex and instance ID. Unfortunately, the way this works is
703 * rather complicated when instancing is enabled.
704 *
705 * To explain this, first we need to explain how compute and vertex threads are
706 * dispatched. This is a guess (although a pretty firm guess!) since the
707 * details are mostly hidden from the driver, except for attribute instancing.
708 * When a quad is dispatched, it receives a single, linear index. However, we
709 * need to translate that index into a (vertex id, instance id) pair, or a
710 * (local id x, local id y, local id z) triple for compute shaders (although
711 * vertex shaders and compute shaders are handled almost identically).
712 * Focusing on vertex shaders, one option would be to do:
713 *
714 * vertex_id = linear_id % num_vertices
715 * instance_id = linear_id / num_vertices
716 *
717 * but this involves a costly division and modulus by an arbitrary number.
718 * Instead, we could pad num_vertices. We dispatch padded_num_vertices *
719 * num_instances threads instead of num_vertices * num_instances, which results
720 * in some "extra" threads with vertex_id >= num_vertices, which we have to
721 * discard. The more we pad num_vertices, the more "wasted" threads we
722 * dispatch, but the division is potentially easier.
723 *
724 * One straightforward choice is to pad num_vertices to the next power of two,
725 * which means that the division and modulus are just simple bit shifts and
726 * masking. But the actual algorithm is a bit more complicated. The thread
727 * dispatcher has special support for dividing by 3, 5, 7, and 9, in addition
728 * to dividing by a power of two. This is possibly using the technique
729 * described in patent US20170010862A1. As a result, padded_num_vertices can be
730 * 1, 3, 5, 7, or 9 times a power of two. This results in less wasted threads,
731 * since we need less padding.
732 *
733 * padded_num_vertices is picked by the hardware. The driver just specifies the
734 * actual number of vertices. At least for Mali G71, the first few cases are
735 * given by:
736 *
737 * num_vertices | padded_num_vertices
738 * 3 | 4
739 * 4-7 | 8
740 * 8-11 | 12 (3 * 4)
741 * 12-15 | 16
742 * 16-19 | 20 (5 * 4)
743 *
744 * Note that padded_num_vertices is a multiple of four (presumably because
745 * threads are dispatched in groups of 4). Also, padded_num_vertices is always
746 * at least one more than num_vertices, which seems like a quirk of the
747 * hardware. For larger num_vertices, the hardware uses the following
748 * algorithm: using the binary representation of num_vertices, we look at the
749 * most significant set bit as well as the following 3 bits. Let n be the
750 * number of bits after those 4 bits. Then we set padded_num_vertices according
751 * to the following table:
752 *
753 * high bits | padded_num_vertices
754 * 1000 | 9 * 2^n
755 * 1001 | 5 * 2^(n+1)
756 * 101x | 3 * 2^(n+2)
757 * 110x | 7 * 2^(n+1)
758 * 111x | 2^(n+4)
759 *
760 * For example, if num_vertices = 70 is passed to glDraw(), its binary
761 * representation is 1000110, so n = 3 and the high bits are 1000, and
762 * therefore padded_num_vertices = 9 * 2^3 = 72.
763 *
764 * The attribute unit works in terms of the original linear_id. if
765 * num_instances = 1, then they are the same, and everything is simple.
766 * However, with instancing things get more complicated. There are four
767 * possible modes, two of them we can group together:
768 *
769 * 1. Use the linear_id directly. Only used when there is no instancing.
770 *
771 * 2. Use the linear_id modulo a constant. This is used for per-vertex
772 * attributes with instancing enabled by making the constant equal
773 * padded_num_vertices. Because the modulus is always padded_num_vertices, this
774 * mode only supports a modulus that is a power of 2 times 1, 3, 5, 7, or 9.
775 * The shift field specifies the power of two, while the extra_flags field
776 * specifies the odd number. If shift = n and extra_flags = m, then the modulus
777 * is (2m + 1) * 2^n. As an example, if num_vertices = 70, then as computed
778 * above, padded_num_vertices = 9 * 2^3, so we should set extra_flags = 4 and
779 * shift = 3. Note that we must exactly follow the hardware algorithm used to
780 * get padded_num_vertices in order to correctly implement per-vertex
781 * attributes.
782 *
783 * 3. Divide the linear_id by a constant. In order to correctly implement
784 * instance divisors, we have to divide linear_id by padded_num_vertices times
785 * to user-specified divisor. So first we compute padded_num_vertices, again
786 * following the exact same algorithm that the hardware uses, then multiply it
787 * by the GL-level divisor to get the hardware-level divisor. This case is
788 * further divided into two more cases. If the hardware-level divisor is a
789 * power of two, then we just need to shift. The shift amount is specified by
790 * the shift field, so that the hardware-level divisor is just 2^shift.
791 *
792 * If it isn't a power of two, then we have to divide by an arbitrary integer.
793 * For that, we use the well-known technique of multiplying by an approximation
794 * of the inverse. The driver must compute the magic multiplier and shift
795 * amount, and then the hardware does the multiplication and shift. The
796 * hardware and driver also use the "round-down" optimization as described in
797 * http://ridiculousfish.com/files/faster_unsigned_division_by_constants.pdf.
798 * The hardware further assumes the multiplier is between 2^31 and 2^32, so the
799 * high bit is implicitly set to 1 even though it is set to 0 by the driver --
800 * presumably this simplifies the hardware multiplier a little. The hardware
801 * first multiplies linear_id by the multiplier and takes the high 32 bits,
802 * then applies the round-down correction if extra_flags = 1, then finally
803 * shifts right by the shift field.
804 *
805 * There are some differences between ridiculousfish's algorithm and the Mali
806 * hardware algorithm, which means that the reference code from ridiculousfish
807 * doesn't always produce the right constants. Mali does not use the pre-shift
808 * optimization, since that would make a hardware implementation slower (it
809 * would have to always do the pre-shift, multiply, and post-shift operations).
810 * It also forces the multplier to be at least 2^31, which means that the
811 * exponent is entirely fixed, so there is no trial-and-error. Altogether,
812 * given the divisor d, the algorithm the driver must follow is:
813 *
814 * 1. Set shift = floor(log2(d)).
815 * 2. Compute m = ceil(2^(shift + 32) / d) and e = 2^(shift + 32) % d.
816 * 3. If e <= 2^shift, then we need to use the round-down algorithm. Set
817 * magic_divisor = m - 1 and extra_flags = 1.
818 * 4. Otherwise, set magic_divisor = m and extra_flags = 0.
819 *
820 * Unrelated to instancing/actual attributes, images (the OpenCL kind) are
821 * implemented as special attributes, denoted by MALI_ATTR_IMAGE. For images,
822 * let shift=extra_flags=0. Stride is set to the image format's bytes-per-pixel
823 * (*NOT the row stride*). Size is set to the size of the image itself.
824 *
825 * Special internal attribtues and varyings (gl_VertexID, gl_FrontFacing, etc)
826 * use particular fixed addresses with modified structures.
827 */
828
829 enum mali_attr_mode {
830 MALI_ATTR_UNUSED = 0,
831 MALI_ATTR_LINEAR = 1,
832 MALI_ATTR_POT_DIVIDE = 2,
833 MALI_ATTR_MODULO = 3,
834 MALI_ATTR_NPOT_DIVIDE = 4,
835 MALI_ATTR_IMAGE = 5,
836 };
837
838 /* Pseudo-address for gl_VertexID, gl_FragCoord, gl_FrontFacing */
839
840 #define MALI_ATTR_VERTEXID (0x22)
841 #define MALI_ATTR_INSTANCEID (0x24)
842 #define MALI_VARYING_FRAG_COORD (0x25)
843 #define MALI_VARYING_FRONT_FACING (0x26)
844
845 /* This magic "pseudo-address" is used as `elements` to implement
846 * gl_PointCoord. When read from a fragment shader, it generates a point
847 * coordinate per the OpenGL ES 2.0 specification. Flipped coordinate spaces
848 * require an affine transformation in the shader. */
849
850 #define MALI_VARYING_POINT_COORD (0x61)
851
852 /* Used for comparison to check if an address is special. Mostly a guess, but
853 * it doesn't really matter. */
854
855 #define MALI_RECORD_SPECIAL (0x100)
856
857 union mali_attr {
858 /* This is used for actual attributes. */
859 struct {
860 /* The bottom 3 bits are the mode */
861 mali_ptr elements : 64 - 8;
862 u32 shift : 5;
863 u32 extra_flags : 3;
864 u32 stride;
865 u32 size;
866 };
867 /* The entry after an NPOT_DIVIDE entry has this format. It stores
868 * extra information that wouldn't fit in a normal entry.
869 */
870 struct {
871 u32 unk; /* = 0x20 */
872 u32 magic_divisor;
873 u32 zero;
874 /* This is the original, GL-level divisor. */
875 u32 divisor;
876 };
877 } __attribute__((packed));
878
879 struct mali_attr_meta {
880 /* Vertex buffer index */
881 u8 index;
882
883 unsigned unknown1 : 2;
884 unsigned swizzle : 12;
885 enum mali_format format : 8;
886
887 /* Always observed to be zero at the moment */
888 unsigned unknown3 : 2;
889
890 /* When packing multiple attributes in a buffer, offset addresses by
891 * this value. Obscurely, this is signed. */
892 int32_t src_offset;
893 } __attribute__((packed));
894
895 #define FBD_MASK (~0x3f)
896
897 /* MFBD, rather than SFBD */
898 #define MALI_MFBD (0x1)
899
900 /* ORed into an MFBD address to specify the fbx section is included */
901 #define MALI_MFBD_TAG_EXTRA (0x2)
902
903 /* Uniform buffer objects are 64-bit fields divided as:
904 *
905 * u64 size : 10;
906 * mali_ptr ptr : 64 - 10;
907 *
908 * The size is actually the size minus 1 (MALI_POSITIVE), in units of 16 bytes.
909 * This gives a maximum of 2^14 bytes, which just so happens to be the GL
910 * minimum-maximum for GL_MAX_UNIFORM_BLOCK_SIZE.
911 *
912 * The pointer is missing the bottom 2 bits and top 8 bits. The top 8 bits
913 * should be 0 for userspace pointers, according to
914 * https://lwn.net/Articles/718895/. By reusing these bits, we can make each
915 * entry in the table only 64 bits.
916 */
917
918 #define MALI_MAKE_UBO(elements, ptr) \
919 (MALI_POSITIVE((elements)) | (((ptr) >> 2) << 10))
920
921 /* On Bifrost, these fields are the same between the vertex and tiler payloads.
922 * They also seem to be the same between Bifrost and Midgard. They're shared in
923 * fused payloads.
924 */
925
926 /* Applies to unknown_draw */
927
928 #define MALI_DRAW_INDEXED_UINT8 (0x10)
929 #define MALI_DRAW_INDEXED_UINT16 (0x20)
930 #define MALI_DRAW_INDEXED_UINT32 (0x30)
931 #define MALI_DRAW_INDEXED_SIZE (0x30)
932 #define MALI_DRAW_INDEXED_SHIFT (4)
933
934 #define MALI_DRAW_VARYING_SIZE (0x100)
935
936 /* Set to use first vertex as the provoking vertex for flatshading. Clear to
937 * use the last vertex. This is the default in DX and VK, but not in GL. */
938
939 #define MALI_DRAW_FLATSHADE_FIRST (0x800)
940
941 #define MALI_DRAW_PRIMITIVE_RESTART_FIXED_INDEX (0x10000)
942
943 struct mali_vertex_tiler_prefix {
944 /* This is a dynamic bitfield containing the following things in this order:
945 *
946 * - gl_WorkGroupSize.x
947 * - gl_WorkGroupSize.y
948 * - gl_WorkGroupSize.z
949 * - gl_NumWorkGroups.x
950 * - gl_NumWorkGroups.y
951 * - gl_NumWorkGroups.z
952 *
953 * The number of bits allocated for each number is based on the *_shift
954 * fields below. For example, workgroups_y_shift gives the bit that
955 * gl_NumWorkGroups.y starts at, and workgroups_z_shift gives the bit
956 * that gl_NumWorkGroups.z starts at (and therefore one after the bit
957 * that gl_NumWorkGroups.y ends at). The actual value for each gl_*
958 * value is one more than the stored value, since if any of the values
959 * are zero, then there would be no invocations (and hence no job). If
960 * there were 0 bits allocated to a given field, then it must be zero,
961 * and hence the real value is one.
962 *
963 * Vertex jobs reuse the same job dispatch mechanism as compute jobs,
964 * effectively doing glDispatchCompute(1, vertex_count, instance_count)
965 * where vertex count is the number of vertices.
966 */
967 u32 invocation_count;
968
969 /* Bitfield for shifts:
970 *
971 * size_y_shift : 5
972 * size_z_shift : 5
973 * workgroups_x_shift : 6
974 * workgroups_y_shift : 6
975 * workgroups_z_shift : 6
976 * workgroups_x_shift_2 : 4
977 */
978 u32 invocation_shifts;
979
980 u32 draw_mode : 4;
981 u32 unknown_draw : 22;
982
983 /* This is the the same as workgroups_x_shift_2 in compute shaders, but
984 * always 5 for vertex jobs and 6 for tiler jobs. I suspect this has
985 * something to do with how many quads get put in the same execution
986 * engine, which is a balance (you don't want to starve the engine, but
987 * you also want to distribute work evenly).
988 */
989 u32 workgroups_x_shift_3 : 6;
990
991
992 /* Negative of min_index. This is used to compute
993 * the unbiased index in tiler/fragment shader runs.
994 *
995 * The hardware adds offset_bias_correction in each run,
996 * so that absent an index bias, the first vertex processed is
997 * genuinely the first vertex (0). But with an index bias,
998 * the first vertex process is numbered the same as the bias.
999 *
1000 * To represent this more conviniently:
1001 * unbiased_index = lower_bound_index +
1002 * index_bias +
1003 * offset_bias_correction
1004 *
1005 * This is done since the hardware doesn't accept a index_bias
1006 * and this allows it to recover the unbiased index.
1007 */
1008 int32_t offset_bias_correction;
1009 u32 zero1;
1010
1011 /* Like many other strictly nonzero quantities, index_count is
1012 * subtracted by one. For an indexed cube, this is equal to 35 = 6
1013 * faces * 2 triangles/per face * 3 vertices/per triangle - 1. That is,
1014 * for an indexed draw, index_count is the number of actual vertices
1015 * rendered whereas invocation_count is the number of unique vertices
1016 * rendered (the number of times the vertex shader must be invoked).
1017 * For non-indexed draws, this is just equal to invocation_count. */
1018
1019 u32 index_count;
1020
1021 /* No hidden structure; literally just a pointer to an array of uint
1022 * indices (width depends on flags). Thanks, guys, for not making my
1023 * life insane for once! NULL for non-indexed draws. */
1024
1025 u64 indices;
1026 } __attribute__((packed));
1027
1028 /* Point size / line width can either be specified as a 32-bit float (for
1029 * constant size) or as a [machine word size]-bit GPU pointer (for varying size). If a pointer
1030 * is selected, by setting the appropriate MALI_DRAW_VARYING_SIZE bit in the tiler
1031 * payload, the contents of varying_pointer will be intepreted as an array of
1032 * fp16 sizes, one for each vertex. gl_PointSize is therefore implemented by
1033 * creating a special MALI_R16F varying writing to varying_pointer. */
1034
1035 union midgard_primitive_size {
1036 float constant;
1037 u64 pointer;
1038 };
1039
1040 struct bifrost_tiler_heap_meta {
1041 u32 zero;
1042 u32 heap_size;
1043 /* note: these are just guesses! */
1044 mali_ptr tiler_heap_start;
1045 mali_ptr tiler_heap_free;
1046 mali_ptr tiler_heap_end;
1047
1048 /* hierarchy weights? but they're still 0 after the job has run... */
1049 u32 zeros[10];
1050 u32 unk1;
1051 u32 unk7e007e;
1052 } __attribute__((packed));
1053
1054 struct bifrost_tiler_meta {
1055 u32 tiler_heap_next_start; /* To be written by the GPU */
1056 u32 used_hierarchy_mask; /* To be written by the GPU */
1057 u16 hierarchy_mask; /* Five values observed: 0xa, 0x14, 0x28, 0x50, 0xa0 */
1058 u16 flags;
1059 u16 width;
1060 u16 height;
1061 u64 zero0;
1062 mali_ptr tiler_heap_meta;
1063 /* TODO what is this used for? */
1064 u64 zeros[20];
1065 } __attribute__((packed));
1066
1067 struct bifrost_tiler_only {
1068 /* 0x20 */
1069 union midgard_primitive_size primitive_size;
1070
1071 mali_ptr tiler_meta;
1072
1073 u64 zero1, zero2, zero3, zero4, zero5, zero6;
1074 } __attribute__((packed));
1075
1076 struct mali_vertex_tiler_postfix {
1077 u16 gl_enables; // 0x6 on Midgard, 0x2 on Bifrost
1078
1079 /* Both zero for non-instanced draws. For instanced draws, a
1080 * decomposition of padded_num_vertices. See the comments about the
1081 * corresponding fields in mali_attr for context. */
1082
1083 unsigned instance_shift : 5;
1084 unsigned instance_odd : 3;
1085
1086 u8 zero4;
1087
1088 /* Offset for first vertex in buffer */
1089 u32 offset_start;
1090
1091 u64 zero5;
1092
1093 /* Zero for vertex jobs. Pointer to the position (gl_Position) varying
1094 * output from the vertex shader for tiler jobs.
1095 */
1096
1097 u64 position_varying;
1098
1099 /* An array of mali_uniform_buffer_meta's. The size is given by the
1100 * shader_meta.
1101 */
1102 u64 uniform_buffers;
1103
1104 /* On Bifrost, this is a pointer to an array of bifrost_texture_descriptor.
1105 * On Midgard, this is a pointer to an array of pointers to the texture
1106 * descriptors, number of pointers bounded by number of textures. The
1107 * indirection is needed to accomodate varying numbers and sizes of
1108 * texture descriptors */
1109 u64 textures;
1110
1111 /* For OpenGL, from what I've seen, this is intimately connected to
1112 * texture_meta. cwabbott says this is not the case under Vulkan, hence
1113 * why this field is seperate (Midgard is Vulkan capable). Pointer to
1114 * array of sampler descriptors (which are uniform in size) */
1115 u64 sampler_descriptor;
1116
1117 u64 uniforms;
1118 u64 shader;
1119 u64 attributes; /* struct attribute_buffer[] */
1120 u64 attribute_meta; /* attribute_meta[] */
1121 u64 varyings; /* struct attr */
1122 u64 varying_meta; /* pointer */
1123 u64 viewport;
1124 u64 occlusion_counter; /* A single bit as far as I can tell */
1125
1126 /* On Bifrost, this points directly to a mali_shared_memory structure.
1127 * On Midgard, this points to a framebuffer (either SFBD or MFBD as
1128 * tagged), which embeds a mali_shared_memory structure */
1129 mali_ptr shared_memory;
1130 } __attribute__((packed));
1131
1132 struct midgard_payload_vertex_tiler {
1133 struct mali_vertex_tiler_prefix prefix;
1134 struct mali_vertex_tiler_postfix postfix;
1135
1136 union midgard_primitive_size primitive_size;
1137 } __attribute__((packed));
1138
1139 struct bifrost_payload_vertex {
1140 struct mali_vertex_tiler_prefix prefix;
1141 struct mali_vertex_tiler_postfix postfix;
1142 } __attribute__((packed));
1143
1144 struct bifrost_payload_tiler {
1145 struct mali_vertex_tiler_prefix prefix;
1146 struct bifrost_tiler_only tiler;
1147 struct mali_vertex_tiler_postfix postfix;
1148 } __attribute__((packed));
1149
1150 struct bifrost_payload_fused {
1151 struct mali_vertex_tiler_prefix prefix;
1152 struct bifrost_tiler_only tiler;
1153 struct mali_vertex_tiler_postfix tiler_postfix;
1154 u64 padding; /* zero */
1155 struct mali_vertex_tiler_postfix vertex_postfix;
1156 } __attribute__((packed));
1157
1158 /* Purposeful off-by-one in width, height fields. For example, a (64, 64)
1159 * texture is stored as (63, 63) in these fields. This adjusts for that.
1160 * There's an identical pattern in the framebuffer descriptor. Even vertex
1161 * count fields work this way, hence the generic name -- integral fields that
1162 * are strictly positive generally need this adjustment. */
1163
1164 #define MALI_POSITIVE(dim) (dim - 1)
1165
1166 /* Used with wrapping. Unclear what top bit conveys */
1167
1168 enum mali_wrap_mode {
1169 MALI_WRAP_REPEAT = 0x8 | 0x0,
1170 MALI_WRAP_CLAMP_TO_EDGE = 0x8 | 0x1,
1171 MALI_WRAP_CLAMP = 0x8 | 0x2,
1172 MALI_WRAP_CLAMP_TO_BORDER = 0x8 | 0x3,
1173 MALI_WRAP_MIRRORED_REPEAT = 0x8 | 0x4 | 0x0,
1174 MALI_WRAP_MIRRORED_CLAMP_TO_EDGE = 0x8 | 0x4 | 0x1,
1175 MALI_WRAP_MIRRORED_CLAMP = 0x8 | 0x4 | 0x2,
1176 MALI_WRAP_MIRRORED_CLAMP_TO_BORDER = 0x8 | 0x4 | 0x3,
1177 };
1178
1179 /* Shared across both command stream and Midgard, and even with Bifrost */
1180
1181 enum mali_texture_type {
1182 MALI_TEX_CUBE = 0x0,
1183 MALI_TEX_1D = 0x1,
1184 MALI_TEX_2D = 0x2,
1185 MALI_TEX_3D = 0x3
1186 };
1187
1188 /* 8192x8192 */
1189 #define MAX_MIP_LEVELS (13)
1190
1191 /* Cubemap bloats everything up */
1192 #define MAX_CUBE_FACES (6)
1193
1194 /* For each pointer, there is an address and optionally also a stride */
1195 #define MAX_ELEMENTS (2)
1196
1197 /* It's not known why there are 4-bits allocated -- this enum is almost
1198 * certainly incomplete */
1199
1200 enum mali_texture_layout {
1201 /* For a Z/S texture, this is linear */
1202 MALI_TEXTURE_TILED = 0x1,
1203
1204 /* Z/S textures cannot be tiled */
1205 MALI_TEXTURE_LINEAR = 0x2,
1206
1207 /* 16x16 sparse */
1208 MALI_TEXTURE_AFBC = 0xC
1209 };
1210
1211 /* Corresponds to the type passed to glTexImage2D and so forth */
1212
1213 struct mali_texture_format {
1214 unsigned swizzle : 12;
1215 enum mali_format format : 8;
1216
1217 unsigned srgb : 1;
1218 unsigned unknown1 : 1;
1219
1220 enum mali_texture_type type : 2;
1221 enum mali_texture_layout layout : 4;
1222
1223 /* Always set */
1224 unsigned unknown2 : 1;
1225
1226 /* Set to allow packing an explicit stride */
1227 unsigned manual_stride : 1;
1228
1229 unsigned zero : 2;
1230 } __attribute__((packed));
1231
1232 struct mali_texture_descriptor {
1233 uint16_t width;
1234 uint16_t height;
1235 uint16_t depth;
1236 uint16_t array_size;
1237
1238 struct mali_texture_format format;
1239
1240 uint16_t unknown3;
1241
1242 /* One for non-mipmapped, zero for mipmapped */
1243 uint8_t unknown3A;
1244
1245 /* Zero for non-mipmapped, (number of levels - 1) for mipmapped */
1246 uint8_t levels;
1247
1248 /* Swizzling is a single 32-bit word, broken up here for convenience.
1249 * Here, swizzling refers to the ES 3.0 texture parameters for channel
1250 * level swizzling, not the internal pixel-level swizzling which is
1251 * below OpenGL's reach */
1252
1253 unsigned swizzle : 12;
1254 unsigned swizzle_zero : 20;
1255
1256 uint32_t unknown5;
1257 uint32_t unknown6;
1258 uint32_t unknown7;
1259 } __attribute__((packed));
1260
1261 /* While Midgard texture descriptors are variable length, Bifrost descriptors
1262 * are fixed like samplers with more pointers to expand if necessary */
1263
1264 struct bifrost_texture_descriptor {
1265 unsigned format_unk : 4; /* 2 */
1266 enum mali_texture_type type : 2;
1267 unsigned zero : 4;
1268 unsigned format_swizzle : 12;
1269 enum mali_format format : 8;
1270 unsigned srgb : 1;
1271 unsigned format_unk3 : 1; /* 0 */
1272
1273 uint16_t width; /* MALI_POSITIVE */
1274 uint16_t height; /* MALI_POSITIVE */
1275
1276 /* OpenGL swizzle */
1277 unsigned swizzle : 12;
1278 enum mali_texture_layout layout : 4;
1279 uint8_t levels : 8; /* Number of levels-1 if mipmapped, 0 if not */
1280 unsigned unk1 : 8;
1281
1282 unsigned levels_unk : 24; /* 0 */
1283 unsigned level_2 : 8; /* Number of levels, again? */
1284
1285 mali_ptr payload;
1286
1287 uint16_t array_size;
1288 uint16_t unk4;
1289
1290 uint16_t depth;
1291 uint16_t unk5;
1292 } __attribute__((packed));
1293
1294 /* filter_mode */
1295
1296 #define MALI_SAMP_MAG_NEAREST (1 << 0)
1297 #define MALI_SAMP_MIN_NEAREST (1 << 1)
1298
1299 /* TODO: What do these bits mean individually? Only seen set together */
1300
1301 #define MALI_SAMP_MIP_LINEAR_1 (1 << 3)
1302 #define MALI_SAMP_MIP_LINEAR_2 (1 << 4)
1303
1304 /* Flag in filter_mode, corresponding to OpenCL's NORMALIZED_COORDS_TRUE
1305 * sampler_t flag. For typical OpenGL textures, this is always set. */
1306
1307 #define MALI_SAMP_NORM_COORDS (1 << 5)
1308
1309 /* Used for lod encoding. Thanks @urjaman for pointing out these routines can
1310 * be cleaned up a lot. */
1311
1312 #define DECODE_FIXED_16(x) ((float) (x / 256.0))
1313
1314 static inline int16_t
1315 FIXED_16(float x, bool allow_negative)
1316 {
1317 /* Clamp inputs, accounting for float error */
1318 float max_lod = (32.0 - (1.0 / 512.0));
1319 float min_lod = allow_negative ? -max_lod : 0.0;
1320
1321 x = ((x > max_lod) ? max_lod : ((x < min_lod) ? min_lod : x));
1322
1323 return (int) (x * 256.0);
1324 }
1325
1326 struct mali_sampler_descriptor {
1327 uint16_t filter_mode;
1328
1329 /* Fixed point, signed.
1330 * Upper 7 bits before the decimal point, although it caps [0-31].
1331 * Lower 8 bits after the decimal point: int(round(x * 256)) */
1332
1333 int16_t lod_bias;
1334 int16_t min_lod;
1335 int16_t max_lod;
1336
1337 /* All one word in reality, but packed a bit. Comparisons are flipped
1338 * from OpenGL. */
1339
1340 enum mali_wrap_mode wrap_s : 4;
1341 enum mali_wrap_mode wrap_t : 4;
1342 enum mali_wrap_mode wrap_r : 4;
1343 enum mali_func compare_func : 3;
1344
1345 /* No effect on 2D textures. For cubemaps, set for ES3 and clear for
1346 * ES2, controlling seamless cubemapping */
1347 unsigned seamless_cube_map : 1;
1348
1349 unsigned zero : 16;
1350
1351 uint32_t zero2;
1352 float border_color[4];
1353 } __attribute__((packed));
1354
1355 /* Bifrost sampler descriptors look pretty similar */
1356
1357 #define BIFROST_SAMP_MIN_NEAREST (1)
1358 #define BIFROST_SAMP_MAG_LINEAR (1)
1359
1360 struct bifrost_sampler_descriptor {
1361 uint8_t unk1;
1362
1363 enum mali_wrap_mode wrap_r : 4;
1364 enum mali_wrap_mode wrap_t : 4;
1365 enum mali_wrap_mode wrap_s : 4;
1366 uint8_t unk8 : 4;
1367
1368 uint8_t unk2 : 1;
1369 uint8_t norm_coords : 1;
1370 uint8_t unk3 : 1;
1371 uint8_t min_filter : 1;
1372 uint8_t zero1 : 1;
1373 uint8_t mag_filter : 1;
1374 uint8_t mip_filter : 1;
1375
1376 int16_t min_lod;
1377 int16_t max_lod;
1378
1379 uint64_t zero2;
1380 uint64_t zero3;
1381 uint64_t zero4;
1382 } __attribute__((packed));
1383
1384 /* viewport0/viewport1 form the arguments to glViewport. viewport1 is
1385 * modified by MALI_POSITIVE; viewport0 is as-is.
1386 */
1387
1388 struct mali_viewport {
1389 /* XY clipping planes */
1390 float clip_minx;
1391 float clip_miny;
1392 float clip_maxx;
1393 float clip_maxy;
1394
1395 /* Depth clipping planes */
1396 float clip_minz;
1397 float clip_maxz;
1398
1399 u16 viewport0[2];
1400 u16 viewport1[2];
1401 } __attribute__((packed));
1402
1403 /* From presentations, 16x16 tiles externally. Use shift for fast computation
1404 * of tile numbers. */
1405
1406 #define MALI_TILE_SHIFT 4
1407 #define MALI_TILE_LENGTH (1 << MALI_TILE_SHIFT)
1408
1409 /* Tile coordinates are stored as a compact u32, as only 12 bits are needed to
1410 * each component. Notice that this provides a theoretical upper bound of (1 <<
1411 * 12) = 4096 tiles in each direction, addressing a maximum framebuffer of size
1412 * 65536x65536. Multiplying that together, times another four given that Mali
1413 * framebuffers are 32-bit ARGB8888, means that this upper bound would take 16
1414 * gigabytes of RAM just to store the uncompressed framebuffer itself, let
1415 * alone rendering in real-time to such a buffer.
1416 *
1417 * Nice job, guys.*/
1418
1419 /* From mali_kbase_10969_workaround.c */
1420 #define MALI_X_COORD_MASK 0x00000FFF
1421 #define MALI_Y_COORD_MASK 0x0FFF0000
1422
1423 /* Extract parts of a tile coordinate */
1424
1425 #define MALI_TILE_COORD_X(coord) ((coord) & MALI_X_COORD_MASK)
1426 #define MALI_TILE_COORD_Y(coord) (((coord) & MALI_Y_COORD_MASK) >> 16)
1427
1428 /* Helpers to generate tile coordinates based on the boundary coordinates in
1429 * screen space. So, with the bounds (0, 0) to (128, 128) for the screen, these
1430 * functions would convert it to the bounding tiles (0, 0) to (7, 7).
1431 * Intentional "off-by-one"; finding the tile number is a form of fencepost
1432 * problem. */
1433
1434 #define MALI_MAKE_TILE_COORDS(X, Y) ((X) | ((Y) << 16))
1435 #define MALI_BOUND_TO_TILE(B, bias) ((B - bias) >> MALI_TILE_SHIFT)
1436 #define MALI_COORDINATE_TO_TILE(W, H, bias) MALI_MAKE_TILE_COORDS(MALI_BOUND_TO_TILE(W, bias), MALI_BOUND_TO_TILE(H, bias))
1437 #define MALI_COORDINATE_TO_TILE_MIN(W, H) MALI_COORDINATE_TO_TILE(W, H, 0)
1438 #define MALI_COORDINATE_TO_TILE_MAX(W, H) MALI_COORDINATE_TO_TILE(W, H, 1)
1439
1440 struct mali_payload_fragment {
1441 u32 min_tile_coord;
1442 u32 max_tile_coord;
1443 mali_ptr framebuffer;
1444 } __attribute__((packed));
1445
1446 /* Single Framebuffer Descriptor */
1447
1448 /* Flags apply to format. With just MSAA_A and MSAA_B, the framebuffer is
1449 * configured for 4x. With MSAA_8, it is configured for 8x. */
1450
1451 #define MALI_SFBD_FORMAT_MSAA_8 (1 << 3)
1452 #define MALI_SFBD_FORMAT_MSAA_A (1 << 4)
1453 #define MALI_SFBD_FORMAT_MSAA_B (1 << 4)
1454 #define MALI_SFBD_FORMAT_SRGB (1 << 5)
1455
1456 /* Fast/slow based on whether all three buffers are cleared at once */
1457
1458 #define MALI_CLEAR_FAST (1 << 18)
1459 #define MALI_CLEAR_SLOW (1 << 28)
1460 #define MALI_CLEAR_SLOW_STENCIL (1 << 31)
1461
1462 /* Configures hierarchical tiling on Midgard for both SFBD/MFBD (embedded
1463 * within the larget framebuffer descriptor). Analogous to
1464 * bifrost_tiler_heap_meta and bifrost_tiler_meta*/
1465
1466 /* See pan_tiler.c for derivation */
1467 #define MALI_HIERARCHY_MASK ((1 << 9) - 1)
1468
1469 /* Flag disabling the tiler for clear-only jobs, with
1470 hierarchical tiling */
1471 #define MALI_TILER_DISABLED (1 << 12)
1472
1473 /* Flag selecting userspace-generated polygon list, for clear-only jobs without
1474 * hierarhical tiling. */
1475 #define MALI_TILER_USER 0xFFF
1476
1477 /* Absent any geometry, the minimum size of the polygon list header */
1478 #define MALI_TILER_MINIMUM_HEADER_SIZE 0x200
1479
1480 struct midgard_tiler_descriptor {
1481 /* Size of the entire polygon list; see pan_tiler.c for the
1482 * computation. It's based on hierarchical tiling */
1483
1484 u32 polygon_list_size;
1485
1486 /* Name known from the replay workaround in the kernel. What exactly is
1487 * flagged here is less known. We do that (tiler_hierarchy_mask & 0x1ff)
1488 * specifies a mask of hierarchy weights, which explains some of the
1489 * performance mysteries around setting it. We also see the bottom bit
1490 * of tiler_flags set in the kernel, but no comment why.
1491 *
1492 * hierarchy_mask can have the TILER_DISABLED flag */
1493
1494 u16 hierarchy_mask;
1495 u16 flags;
1496
1497 /* See mali_tiler.c for an explanation */
1498 mali_ptr polygon_list;
1499 mali_ptr polygon_list_body;
1500
1501 /* Names based on we see symmetry with replay jobs which name these
1502 * explicitly */
1503
1504 mali_ptr heap_start; /* tiler heap_free_address */
1505 mali_ptr heap_end;
1506
1507 /* Hierarchy weights. We know these are weights based on the kernel,
1508 * but I've never seen them be anything other than zero */
1509 u32 weights[8];
1510 };
1511
1512 enum mali_block_format {
1513 MALI_BLOCK_TILED = 0x0,
1514 MALI_BLOCK_UNKNOWN = 0x1,
1515 MALI_BLOCK_LINEAR = 0x2,
1516 MALI_BLOCK_AFBC = 0x3,
1517 };
1518
1519 struct mali_sfbd_format {
1520 /* 0x1 */
1521 unsigned unk1 : 6;
1522
1523 /* mali_channel_swizzle */
1524 unsigned swizzle : 12;
1525
1526 /* MALI_POSITIVE */
1527 unsigned nr_channels : 2;
1528
1529 /* 0x4 */
1530 unsigned unk2 : 6;
1531
1532 enum mali_block_format block : 2;
1533
1534 /* 0xb */
1535 unsigned unk3 : 4;
1536 };
1537
1538 /* Shared structure at the start of framebuffer descriptors, or used bare for
1539 * compute jobs, configuring stack and shared memory */
1540
1541 struct mali_shared_memory {
1542 u32 stack_shift : 4;
1543 u32 unk0 : 28;
1544
1545 /* Configuration for shared memory for compute shaders.
1546 * shared_workgroup_count is logarithmic and may be computed for a
1547 * compute shader using shared memory as:
1548 *
1549 * shared_workgroup_count = MAX2(ceil(log2(count_x)) + ... + ceil(log2(count_z), 10)
1550 *
1551 * For compute shaders that don't use shared memory, or non-compute
1552 * shaders, this is set to ~0
1553 */
1554
1555 u32 shared_workgroup_count : 5;
1556 u32 shared_unk1 : 3;
1557 u32 shared_shift : 4;
1558 u32 shared_zero : 20;
1559
1560 mali_ptr scratchpad;
1561
1562 /* For compute shaders, the RAM backing of workgroup-shared memory. For
1563 * fragment shaders on Bifrost, apparently multisampling locations */
1564
1565 mali_ptr shared_memory;
1566 mali_ptr unknown1;
1567 } __attribute__((packed));
1568
1569 /* Configures multisampling on Bifrost fragment jobs */
1570
1571 struct bifrost_multisampling {
1572 u64 zero1;
1573 u64 zero2;
1574 mali_ptr sample_locations;
1575 u64 zero4;
1576 } __attribute__((packed));
1577
1578 struct mali_single_framebuffer {
1579 struct mali_shared_memory shared_memory;
1580 struct mali_sfbd_format format;
1581
1582 u32 clear_flags;
1583 u32 zero2;
1584
1585 /* Purposeful off-by-one in these fields should be accounted for by the
1586 * MALI_DIMENSION macro */
1587
1588 u16 width;
1589 u16 height;
1590
1591 u32 zero3[4];
1592 mali_ptr checksum;
1593 u32 checksum_stride;
1594 u32 zero5;
1595
1596 /* By default, the framebuffer is upside down from OpenGL's
1597 * perspective. Set framebuffer to the end and negate the stride to
1598 * flip in the Y direction */
1599
1600 mali_ptr framebuffer;
1601 int32_t stride;
1602
1603 u32 zero4;
1604
1605 /* Depth and stencil buffers are interleaved, it appears, as they are
1606 * set to the same address in captures. Both fields set to zero if the
1607 * buffer is not being cleared. Depending on GL_ENABLE magic, you might
1608 * get a zero enable despite the buffer being present; that still is
1609 * disabled. */
1610
1611 mali_ptr depth_buffer; // not SAME_VA
1612 u32 depth_stride_zero : 4;
1613 u32 depth_stride : 28;
1614 u32 zero7;
1615
1616 mali_ptr stencil_buffer; // not SAME_VA
1617 u32 stencil_stride_zero : 4;
1618 u32 stencil_stride : 28;
1619 u32 zero8;
1620
1621 u32 clear_color_1; // RGBA8888 from glClear, actually used by hardware
1622 u32 clear_color_2; // always equal, but unclear function?
1623 u32 clear_color_3; // always equal, but unclear function?
1624 u32 clear_color_4; // always equal, but unclear function?
1625
1626 /* Set to zero if not cleared */
1627
1628 float clear_depth_1; // float32, ditto
1629 float clear_depth_2; // float32, ditto
1630 float clear_depth_3; // float32, ditto
1631 float clear_depth_4; // float32, ditto
1632
1633 u32 clear_stencil; // Exactly as it appears in OpenGL
1634
1635 u32 zero6[7];
1636
1637 struct midgard_tiler_descriptor tiler;
1638
1639 /* More below this, maybe */
1640 } __attribute__((packed));
1641
1642 /* Format bits for the render target flags */
1643
1644 #define MALI_MFBD_FORMAT_MSAA (1 << 1)
1645 #define MALI_MFBD_FORMAT_SRGB (1 << 2)
1646
1647 struct mali_rt_format {
1648 unsigned unk1 : 32;
1649 unsigned unk2 : 3;
1650
1651 unsigned nr_channels : 2; /* MALI_POSITIVE */
1652
1653 unsigned unk3 : 4;
1654 unsigned unk4 : 1;
1655 enum mali_block_format block : 2;
1656 unsigned flags : 4;
1657
1658 unsigned swizzle : 12;
1659
1660 unsigned zero : 3;
1661
1662 /* Disables MFBD preload. When this bit is set, the render target will
1663 * be cleared every frame. When this bit is clear, the hardware will
1664 * automatically wallpaper the render target back from main memory.
1665 * Unfortunately, MFBD preload is very broken on Midgard, so in
1666 * practice, this is a chicken bit that should always be set.
1667 * Discovered by accident, as all good chicken bits are. */
1668
1669 unsigned no_preload : 1;
1670 } __attribute__((packed));
1671
1672 struct mali_render_target {
1673 struct mali_rt_format format;
1674
1675 u64 zero1;
1676
1677 struct {
1678 /* Stuff related to ARM Framebuffer Compression. When AFBC is enabled,
1679 * there is an extra metadata buffer that contains 16 bytes per tile.
1680 * The framebuffer needs to be the same size as before, since we don't
1681 * know ahead of time how much space it will take up. The
1682 * framebuffer_stride is set to 0, since the data isn't stored linearly
1683 * anymore.
1684 *
1685 * When AFBC is disabled, these fields are zero.
1686 */
1687
1688 mali_ptr metadata;
1689 u32 stride; // stride in units of tiles
1690 u32 unk; // = 0x20000
1691 } afbc;
1692
1693 mali_ptr framebuffer;
1694
1695 u32 zero2 : 4;
1696 u32 framebuffer_stride : 28; // in units of bytes
1697 u32 zero3;
1698
1699 u32 clear_color_1; // RGBA8888 from glClear, actually used by hardware
1700 u32 clear_color_2; // always equal, but unclear function?
1701 u32 clear_color_3; // always equal, but unclear function?
1702 u32 clear_color_4; // always equal, but unclear function?
1703 } __attribute__((packed));
1704
1705 /* An optional part of mali_framebuffer. It comes between the main structure
1706 * and the array of render targets. It must be included if any of these are
1707 * enabled:
1708 *
1709 * - Transaction Elimination
1710 * - Depth/stencil
1711 * - TODO: Anything else?
1712 */
1713
1714 /* flags_hi */
1715 #define MALI_EXTRA_PRESENT (0x10)
1716
1717 /* flags_lo */
1718 #define MALI_EXTRA_ZS (0x4)
1719
1720 struct mali_framebuffer_extra {
1721 mali_ptr checksum;
1722 /* Each tile has an 8 byte checksum, so the stride is "width in tiles * 8" */
1723 u32 checksum_stride;
1724
1725 unsigned flags_lo : 4;
1726 enum mali_block_format zs_block : 2;
1727 unsigned flags_hi : 26;
1728
1729 union {
1730 /* Note: AFBC is only allowed for 24/8 combined depth/stencil. */
1731 struct {
1732 mali_ptr depth_stencil_afbc_metadata;
1733 u32 depth_stencil_afbc_stride; // in units of tiles
1734 u32 zero1;
1735
1736 mali_ptr depth_stencil;
1737
1738 u64 padding;
1739 } ds_afbc;
1740
1741 struct {
1742 /* Depth becomes depth/stencil in case of combined D/S */
1743 mali_ptr depth;
1744 u32 depth_stride_zero : 4;
1745 u32 depth_stride : 28;
1746 u32 zero1;
1747
1748 mali_ptr stencil;
1749 u32 stencil_stride_zero : 4;
1750 u32 stencil_stride : 28;
1751 u32 zero2;
1752 } ds_linear;
1753 };
1754
1755
1756 u32 clear_color_1;
1757 u32 clear_color_2;
1758 u64 zero3;
1759 } __attribute__((packed));
1760
1761 /* Flags for mfbd_flags */
1762
1763 /* Enables writing depth results back to main memory (rather than keeping them
1764 * on-chip in the tile buffer and then discarding) */
1765
1766 #define MALI_MFBD_DEPTH_WRITE (1 << 10)
1767
1768 /* The MFBD contains the extra mali_framebuffer_extra section */
1769
1770 #define MALI_MFBD_EXTRA (1 << 13)
1771
1772 struct mali_framebuffer {
1773 union {
1774 struct mali_shared_memory shared_memory;
1775 struct bifrost_multisampling msaa;
1776 };
1777
1778 /* 0x20 */
1779 u16 width1, height1;
1780 u32 zero3;
1781 u16 width2, height2;
1782 u32 unk1 : 19; // = 0x01000
1783 u32 rt_count_1 : 2; // off-by-one (use MALI_POSITIVE)
1784 u32 unk2 : 3; // = 0
1785 u32 rt_count_2 : 3; // no off-by-one
1786 u32 zero4 : 5;
1787 /* 0x30 */
1788 u32 clear_stencil : 8;
1789 u32 mfbd_flags : 24; // = 0x100
1790 float clear_depth;
1791
1792 union {
1793 struct midgard_tiler_descriptor tiler;
1794 struct {
1795 mali_ptr tiler_meta;
1796 u32 zeros[16];
1797 };
1798 };
1799
1800 /* optional: struct mali_framebuffer_extra extra */
1801 /* struct mali_render_target rts[] */
1802 } __attribute__((packed));
1803
1804 #endif /* __PANFROST_JOB_H__ */