freedreno: Move register constant files to src/freedreno.
authorBas Nieuwenhuizen <basni@chromium.org>
Fri, 28 Dec 2018 14:20:13 +0000 (15:20 +0100)
committerBas Nieuwenhuizen <bas@basnieuwenhuizen.nl>
Tue, 8 Jan 2019 20:46:14 +0000 (21:46 +0100)
This way they can be shared. Build tested with meson, but not too sure
on the autotools stuff though.

Reviewed-by: Dylan Baker <dylan@pnwbakers.com>
Acked-by: Rob Clark <robdclark@gmail.com>
21 files changed:
src/freedreno/Makefile.am
src/freedreno/Makefile.sources
src/freedreno/meson.build
src/freedreno/registers/a2xx.xml.h [new file with mode: 0644]
src/freedreno/registers/a3xx.xml.h [new file with mode: 0644]
src/freedreno/registers/a4xx.xml.h [new file with mode: 0644]
src/freedreno/registers/a5xx.xml.h [new file with mode: 0644]
src/freedreno/registers/a6xx.xml.h [new file with mode: 0644]
src/freedreno/registers/adreno_common.xml.h [new file with mode: 0644]
src/freedreno/registers/adreno_pm4.xml.h [new file with mode: 0644]
src/gallium/drivers/freedreno/Makefile.am
src/gallium/drivers/freedreno/Makefile.sources
src/gallium/drivers/freedreno/a2xx/a2xx.xml.h [deleted file]
src/gallium/drivers/freedreno/a3xx/a3xx.xml.h [deleted file]
src/gallium/drivers/freedreno/a4xx/a4xx.xml.h [deleted file]
src/gallium/drivers/freedreno/a5xx/a5xx.xml.h [deleted file]
src/gallium/drivers/freedreno/a6xx/a6xx.xml.h [deleted file]
src/gallium/drivers/freedreno/adreno_common.xml.h [deleted file]
src/gallium/drivers/freedreno/adreno_pm4.xml.h [deleted file]
src/gallium/drivers/freedreno/meson.build
src/gallium/winsys/freedreno/drm/Makefile.am

index ff104cf14726d2128a606066416c900edeb76ec9..71b94986acce1d4f0f330885442eae314fda638c 100644 (file)
@@ -37,7 +37,7 @@ include Makefile.sources
 lib_LTLIBRARIES =
 check_LTLIBRARIES =
 noinst_DATA =
-noinst_HEADERS =
+noinst_HEADERS = $(registers_FILES)
 noinst_LTLIBRARIES =
 noinst_PROGRAMS =
 check_PROGRAMS =
index 71fb7ef783d6fb16d25dd6f157095b3365bd256f..7fea9de39ef5520a70ed3c5cf84f70f10942d84d 100644 (file)
@@ -41,3 +41,11 @@ ir3_SOURCES := \
 ir3_GENERATED_FILES := \
        ir3/ir3_nir_trig.c
 
+registers_FILES := \
+       registers/a2xx.xml.h \
+       registers/a3xx.xml.h \
+       registers/a4xx.xml.h \
+       registers/a5xx.xml.h \
+       registers/a6xx.xml.h \
+       registers/adreno_common.xml.h \
+       registers/adreno_pm4.xml.h
index 26ee6213890e9851c4726dd02c4c2579401ad483..a3db4b1622bc435ed771d2903efa545f46d0949a 100644 (file)
@@ -18,7 +18,7 @@
 # OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 # SOFTWARE.
 
-inc_freedreno = include_directories('.')
+inc_freedreno = include_directories(['.', './registers'])
 
 subdir('drm')
 subdir('ir3')
diff --git a/src/freedreno/registers/a2xx.xml.h b/src/freedreno/registers/a2xx.xml.h
new file mode 100644 (file)
index 0000000..60dbce1
--- /dev/null
@@ -0,0 +1,2128 @@
+#ifndef A2XX_XML
+#define A2XX_XML
+
+/* Autogenerated file, DO NOT EDIT manually!
+
+This file was generated by the rules-ng-ng headergen tool in this git repository:
+http://github.com/freedreno/envytools/
+git clone https://github.com/freedreno/envytools.git
+
+The rules-ng-ng source files this header was generated from are:
+- /home/robclark/src/envytools/rnndb/adreno.xml               (    501 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/freedreno_copyright.xml  (   1572 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a2xx.xml          (  42463 bytes, from 2018-11-19 13:44:03)
+- /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml (  14239 bytes, from 2018-12-05 15:25:53)
+- /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml    (  43052 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a3xx.xml          (  83840 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a4xx.xml          ( 112086 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a5xx.xml          ( 147240 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a6xx.xml          ( 141895 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml      (  10431 bytes, from 2018-09-14 13:03:07)
+- /home/robclark/src/envytools/rnndb/adreno/ocmem.xml         (   1773 bytes, from 2018-07-03 19:37:13)
+
+Copyright (C) 2013-2018 by the following authors:
+- Rob Clark <robdclark@gmail.com> (robclark)
+- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
+
+Permission is hereby granted, free of charge, to any person obtaining
+a copy of this software and associated documentation files (the
+"Software"), to deal in the Software without restriction, including
+without limitation the rights to use, copy, modify, merge, publish,
+distribute, sublicense, and/or sell copies of the Software, and to
+permit persons to whom the Software is furnished to do so, subject to
+the following conditions:
+
+The above copyright notice and this permission notice (including the
+next paragraph) shall be included in all copies or substantial
+portions of the Software.
+
+THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
+EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
+MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
+IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
+LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
+OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
+WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
+*/
+
+
+enum a2xx_rb_dither_type {
+       DITHER_PIXEL = 0,
+       DITHER_SUBPIXEL = 1,
+};
+
+enum a2xx_colorformatx {
+       COLORX_4_4_4_4 = 0,
+       COLORX_1_5_5_5 = 1,
+       COLORX_5_6_5 = 2,
+       COLORX_8 = 3,
+       COLORX_8_8 = 4,
+       COLORX_8_8_8_8 = 5,
+       COLORX_S8_8_8_8 = 6,
+       COLORX_16_FLOAT = 7,
+       COLORX_16_16_FLOAT = 8,
+       COLORX_16_16_16_16_FLOAT = 9,
+       COLORX_32_FLOAT = 10,
+       COLORX_32_32_FLOAT = 11,
+       COLORX_32_32_32_32_FLOAT = 12,
+       COLORX_2_3_3 = 13,
+       COLORX_8_8_8 = 14,
+};
+
+enum a2xx_sq_surfaceformat {
+       FMT_1_REVERSE = 0,
+       FMT_1 = 1,
+       FMT_8 = 2,
+       FMT_1_5_5_5 = 3,
+       FMT_5_6_5 = 4,
+       FMT_6_5_5 = 5,
+       FMT_8_8_8_8 = 6,
+       FMT_2_10_10_10 = 7,
+       FMT_8_A = 8,
+       FMT_8_B = 9,
+       FMT_8_8 = 10,
+       FMT_Cr_Y1_Cb_Y0 = 11,
+       FMT_Y1_Cr_Y0_Cb = 12,
+       FMT_5_5_5_1 = 13,
+       FMT_8_8_8_8_A = 14,
+       FMT_4_4_4_4 = 15,
+       FMT_8_8_8 = 16,
+       FMT_DXT1 = 18,
+       FMT_DXT2_3 = 19,
+       FMT_DXT4_5 = 20,
+       FMT_10_10_10_2 = 21,
+       FMT_24_8 = 22,
+       FMT_16 = 24,
+       FMT_16_16 = 25,
+       FMT_16_16_16_16 = 26,
+       FMT_16_EXPAND = 27,
+       FMT_16_16_EXPAND = 28,
+       FMT_16_16_16_16_EXPAND = 29,
+       FMT_16_FLOAT = 30,
+       FMT_16_16_FLOAT = 31,
+       FMT_16_16_16_16_FLOAT = 32,
+       FMT_32 = 33,
+       FMT_32_32 = 34,
+       FMT_32_32_32_32 = 35,
+       FMT_32_FLOAT = 36,
+       FMT_32_32_FLOAT = 37,
+       FMT_32_32_32_32_FLOAT = 38,
+       FMT_ATI_TC_RGB = 39,
+       FMT_ATI_TC_RGBA = 40,
+       FMT_ATI_TC_555_565_RGB = 41,
+       FMT_ATI_TC_555_565_RGBA = 42,
+       FMT_ATI_TC_RGBA_INTERP = 43,
+       FMT_ATI_TC_555_565_RGBA_INTERP = 44,
+       FMT_ETC1_RGBA_INTERP = 46,
+       FMT_ETC1_RGB = 47,
+       FMT_ETC1_RGBA = 48,
+       FMT_DXN = 49,
+       FMT_2_3_3 = 51,
+       FMT_2_10_10_10_AS_16_16_16_16 = 54,
+       FMT_10_10_10_2_AS_16_16_16_16 = 55,
+       FMT_32_32_32_FLOAT = 57,
+       FMT_DXT3A = 58,
+       FMT_DXT5A = 59,
+       FMT_CTX1 = 60,
+};
+
+enum a2xx_sq_ps_vtx_mode {
+       POSITION_1_VECTOR = 0,
+       POSITION_2_VECTORS_UNUSED = 1,
+       POSITION_2_VECTORS_SPRITE = 2,
+       POSITION_2_VECTORS_EDGE = 3,
+       POSITION_2_VECTORS_KILL = 4,
+       POSITION_2_VECTORS_SPRITE_KILL = 5,
+       POSITION_2_VECTORS_EDGE_KILL = 6,
+       MULTIPASS = 7,
+};
+
+enum a2xx_sq_sample_cntl {
+       CENTROIDS_ONLY = 0,
+       CENTERS_ONLY = 1,
+       CENTROIDS_AND_CENTERS = 2,
+};
+
+enum a2xx_dx_clip_space {
+       DXCLIP_OPENGL = 0,
+       DXCLIP_DIRECTX = 1,
+};
+
+enum a2xx_pa_su_sc_polymode {
+       POLY_DISABLED = 0,
+       POLY_DUALMODE = 1,
+};
+
+enum a2xx_rb_edram_mode {
+       EDRAM_NOP = 0,
+       COLOR_DEPTH = 4,
+       DEPTH_ONLY = 5,
+       EDRAM_COPY = 6,
+};
+
+enum a2xx_pa_sc_pattern_bit_order {
+       LITTLE = 0,
+       BIG = 1,
+};
+
+enum a2xx_pa_sc_auto_reset_cntl {
+       NEVER = 0,
+       EACH_PRIMITIVE = 1,
+       EACH_PACKET = 2,
+};
+
+enum a2xx_pa_pixcenter {
+       PIXCENTER_D3D = 0,
+       PIXCENTER_OGL = 1,
+};
+
+enum a2xx_pa_roundmode {
+       TRUNCATE = 0,
+       ROUND = 1,
+       ROUNDTOEVEN = 2,
+       ROUNDTOODD = 3,
+};
+
+enum a2xx_pa_quantmode {
+       ONE_SIXTEENTH = 0,
+       ONE_EIGTH = 1,
+       ONE_QUARTER = 2,
+       ONE_HALF = 3,
+       ONE = 4,
+};
+
+enum a2xx_rb_copy_sample_select {
+       SAMPLE_0 = 0,
+       SAMPLE_1 = 1,
+       SAMPLE_2 = 2,
+       SAMPLE_3 = 3,
+       SAMPLE_01 = 4,
+       SAMPLE_23 = 5,
+       SAMPLE_0123 = 6,
+};
+
+enum a2xx_rb_blend_opcode {
+       BLEND2_DST_PLUS_SRC = 0,
+       BLEND2_SRC_MINUS_DST = 1,
+       BLEND2_MIN_DST_SRC = 2,
+       BLEND2_MAX_DST_SRC = 3,
+       BLEND2_DST_MINUS_SRC = 4,
+       BLEND2_DST_PLUS_SRC_BIAS = 5,
+};
+
+enum adreno_mmu_clnt_beh {
+       BEH_NEVR = 0,
+       BEH_TRAN_RNG = 1,
+       BEH_TRAN_FLT = 2,
+};
+
+enum sq_tex_clamp {
+       SQ_TEX_WRAP = 0,
+       SQ_TEX_MIRROR = 1,
+       SQ_TEX_CLAMP_LAST_TEXEL = 2,
+       SQ_TEX_MIRROR_ONCE_LAST_TEXEL = 3,
+       SQ_TEX_CLAMP_HALF_BORDER = 4,
+       SQ_TEX_MIRROR_ONCE_HALF_BORDER = 5,
+       SQ_TEX_CLAMP_BORDER = 6,
+       SQ_TEX_MIRROR_ONCE_BORDER = 7,
+};
+
+enum sq_tex_swiz {
+       SQ_TEX_X = 0,
+       SQ_TEX_Y = 1,
+       SQ_TEX_Z = 2,
+       SQ_TEX_W = 3,
+       SQ_TEX_ZERO = 4,
+       SQ_TEX_ONE = 5,
+};
+
+enum sq_tex_filter {
+       SQ_TEX_FILTER_POINT = 0,
+       SQ_TEX_FILTER_BILINEAR = 1,
+       SQ_TEX_FILTER_BASEMAP = 2,
+       SQ_TEX_FILTER_USE_FETCH_CONST = 3,
+};
+
+enum sq_tex_aniso_filter {
+       SQ_TEX_ANISO_FILTER_DISABLED = 0,
+       SQ_TEX_ANISO_FILTER_MAX_1_1 = 1,
+       SQ_TEX_ANISO_FILTER_MAX_2_1 = 2,
+       SQ_TEX_ANISO_FILTER_MAX_4_1 = 3,
+       SQ_TEX_ANISO_FILTER_MAX_8_1 = 4,
+       SQ_TEX_ANISO_FILTER_MAX_16_1 = 5,
+       SQ_TEX_ANISO_FILTER_USE_FETCH_CONST = 7,
+};
+
+enum sq_tex_dimension {
+       SQ_TEX_DIMENSION_1D = 0,
+       SQ_TEX_DIMENSION_2D = 1,
+       SQ_TEX_DIMENSION_3D = 2,
+       SQ_TEX_DIMENSION_CUBE = 3,
+};
+
+enum sq_tex_border_color {
+       SQ_TEX_BORDER_COLOR_BLACK = 0,
+       SQ_TEX_BORDER_COLOR_WHITE = 1,
+       SQ_TEX_BORDER_COLOR_ACBYCR_BLACK = 2,
+       SQ_TEX_BORDER_COLOR_ACBCRY_BLACK = 3,
+};
+
+enum sq_tex_sign {
+       SQ_TEX_SIGN_UNISIGNED = 0,
+       SQ_TEX_SIGN_SIGNED = 1,
+       SQ_TEX_SIGN_UNISIGNED_BIASED = 2,
+       SQ_TEX_SIGN_GAMMA = 3,
+};
+
+enum sq_tex_endian {
+       SQ_TEX_ENDIAN_NONE = 0,
+       SQ_TEX_ENDIAN_8IN16 = 1,
+       SQ_TEX_ENDIAN_8IN32 = 2,
+       SQ_TEX_ENDIAN_16IN32 = 3,
+};
+
+enum sq_tex_clamp_policy {
+       SQ_TEX_CLAMP_POLICY_D3D = 0,
+       SQ_TEX_CLAMP_POLICY_OGL = 1,
+};
+
+enum sq_tex_num_format {
+       SQ_TEX_NUM_FORMAT_FRAC = 0,
+       SQ_TEX_NUM_FORMAT_INT = 1,
+};
+
+enum sq_tex_type {
+       SQ_TEX_TYPE_0 = 0,
+       SQ_TEX_TYPE_1 = 1,
+       SQ_TEX_TYPE_2 = 2,
+       SQ_TEX_TYPE_3 = 3,
+};
+
+#define REG_A2XX_RBBM_PATCH_RELEASE                            0x00000001
+
+#define REG_A2XX_RBBM_CNTL                                     0x0000003b
+
+#define REG_A2XX_RBBM_SOFT_RESET                               0x0000003c
+
+#define REG_A2XX_CP_PFP_UCODE_ADDR                             0x000000c0
+
+#define REG_A2XX_CP_PFP_UCODE_DATA                             0x000000c1
+
+#define REG_A2XX_MH_MMU_CONFIG                                 0x00000040
+#define A2XX_MH_MMU_CONFIG_MMU_ENABLE                          0x00000001
+#define A2XX_MH_MMU_CONFIG_SPLIT_MODE_ENABLE                   0x00000002
+#define A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__MASK            0x00000030
+#define A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__SHIFT           4
+static inline uint32_t A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
+{
+       return ((val) << A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__MASK;
+}
+#define A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__MASK            0x000000c0
+#define A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__SHIFT           6
+static inline uint32_t A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
+{
+       return ((val) << A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__MASK;
+}
+#define A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__MASK           0x00000300
+#define A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__SHIFT          8
+static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
+{
+       return ((val) << A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__MASK;
+}
+#define A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__MASK           0x00000c00
+#define A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__SHIFT          10
+static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
+{
+       return ((val) << A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__MASK;
+}
+#define A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__MASK           0x00003000
+#define A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__SHIFT          12
+static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
+{
+       return ((val) << A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__MASK;
+}
+#define A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__MASK           0x0000c000
+#define A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__SHIFT          14
+static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
+{
+       return ((val) << A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__MASK;
+}
+#define A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__MASK           0x00030000
+#define A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__SHIFT          16
+static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
+{
+       return ((val) << A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__MASK;
+}
+#define A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__MASK          0x000c0000
+#define A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__SHIFT         18
+static inline uint32_t A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
+{
+       return ((val) << A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__MASK;
+}
+#define A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__MASK          0x00300000
+#define A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__SHIFT         20
+static inline uint32_t A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
+{
+       return ((val) << A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__MASK;
+}
+#define A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__MASK            0x00c00000
+#define A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__SHIFT           22
+static inline uint32_t A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
+{
+       return ((val) << A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__MASK;
+}
+#define A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__MASK            0x03000000
+#define A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__SHIFT           24
+static inline uint32_t A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
+{
+       return ((val) << A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__MASK;
+}
+
+#define REG_A2XX_MH_MMU_VA_RANGE                               0x00000041
+#define A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS__MASK            0x00000fff
+#define A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS__SHIFT           0
+static inline uint32_t A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS(uint32_t val)
+{
+       return ((val) << A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS__SHIFT) & A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS__MASK;
+}
+#define A2XX_MH_MMU_VA_RANGE_VA_BASE__MASK                     0xfffff000
+#define A2XX_MH_MMU_VA_RANGE_VA_BASE__SHIFT                    12
+static inline uint32_t A2XX_MH_MMU_VA_RANGE_VA_BASE(uint32_t val)
+{
+       return ((val) << A2XX_MH_MMU_VA_RANGE_VA_BASE__SHIFT) & A2XX_MH_MMU_VA_RANGE_VA_BASE__MASK;
+}
+
+#define REG_A2XX_MH_MMU_PT_BASE                                        0x00000042
+
+#define REG_A2XX_MH_MMU_PAGE_FAULT                             0x00000043
+
+#define REG_A2XX_MH_MMU_TRAN_ERROR                             0x00000044
+
+#define REG_A2XX_MH_MMU_INVALIDATE                             0x00000045
+#define A2XX_MH_MMU_INVALIDATE_INVALIDATE_ALL                  0x00000001
+#define A2XX_MH_MMU_INVALIDATE_INVALIDATE_TC                   0x00000002
+
+#define REG_A2XX_MH_MMU_MPU_BASE                               0x00000046
+
+#define REG_A2XX_MH_MMU_MPU_END                                        0x00000047
+
+#define REG_A2XX_NQWAIT_UNTIL                                  0x00000394
+
+#define REG_A2XX_RBBM_PERFCOUNTER1_SELECT                      0x00000395
+
+#define REG_A2XX_RBBM_PERFCOUNTER1_LO                          0x00000397
+
+#define REG_A2XX_RBBM_PERFCOUNTER1_HI                          0x00000398
+
+#define REG_A2XX_RBBM_DEBUG                                    0x0000039b
+
+#define REG_A2XX_RBBM_PM_OVERRIDE1                             0x0000039c
+#define A2XX_RBBM_PM_OVERRIDE1_RBBM_AHBCLK_PM_OVERRIDE         0x00000001
+#define A2XX_RBBM_PM_OVERRIDE1_SC_REG_SCLK_PM_OVERRIDE         0x00000002
+#define A2XX_RBBM_PM_OVERRIDE1_SC_SCLK_PM_OVERRIDE             0x00000004
+#define A2XX_RBBM_PM_OVERRIDE1_SP_TOP_SCLK_PM_OVERRIDE         0x00000008
+#define A2XX_RBBM_PM_OVERRIDE1_SP_V0_SCLK_PM_OVERRIDE          0x00000010
+#define A2XX_RBBM_PM_OVERRIDE1_SQ_REG_SCLK_PM_OVERRIDE         0x00000020
+#define A2XX_RBBM_PM_OVERRIDE1_SQ_REG_FIFOS_SCLK_PM_OVERRIDE   0x00000040
+#define A2XX_RBBM_PM_OVERRIDE1_SQ_CONST_MEM_SCLK_PM_OVERRIDE   0x00000080
+#define A2XX_RBBM_PM_OVERRIDE1_SQ_SQ_SCLK_PM_OVERRIDE          0x00000100
+#define A2XX_RBBM_PM_OVERRIDE1_SX_SCLK_PM_OVERRIDE             0x00000200
+#define A2XX_RBBM_PM_OVERRIDE1_SX_REG_SCLK_PM_OVERRIDE         0x00000400
+#define A2XX_RBBM_PM_OVERRIDE1_TCM_TCO_SCLK_PM_OVERRIDE                0x00000800
+#define A2XX_RBBM_PM_OVERRIDE1_TCM_TCM_SCLK_PM_OVERRIDE                0x00001000
+#define A2XX_RBBM_PM_OVERRIDE1_TCM_TCD_SCLK_PM_OVERRIDE                0x00002000
+#define A2XX_RBBM_PM_OVERRIDE1_TCM_REG_SCLK_PM_OVERRIDE                0x00004000
+#define A2XX_RBBM_PM_OVERRIDE1_TPC_TPC_SCLK_PM_OVERRIDE                0x00008000
+#define A2XX_RBBM_PM_OVERRIDE1_TPC_REG_SCLK_PM_OVERRIDE                0x00010000
+#define A2XX_RBBM_PM_OVERRIDE1_TCF_TCA_SCLK_PM_OVERRIDE                0x00020000
+#define A2XX_RBBM_PM_OVERRIDE1_TCF_TCB_SCLK_PM_OVERRIDE                0x00040000
+#define A2XX_RBBM_PM_OVERRIDE1_TCF_TCB_READ_SCLK_PM_OVERRIDE   0x00080000
+#define A2XX_RBBM_PM_OVERRIDE1_TP_TP_SCLK_PM_OVERRIDE          0x00100000
+#define A2XX_RBBM_PM_OVERRIDE1_TP_REG_SCLK_PM_OVERRIDE         0x00200000
+#define A2XX_RBBM_PM_OVERRIDE1_CP_G_SCLK_PM_OVERRIDE           0x00400000
+#define A2XX_RBBM_PM_OVERRIDE1_CP_REG_SCLK_PM_OVERRIDE         0x00800000
+#define A2XX_RBBM_PM_OVERRIDE1_CP_G_REG_SCLK_PM_OVERRIDE       0x01000000
+#define A2XX_RBBM_PM_OVERRIDE1_SPI_SCLK_PM_OVERRIDE            0x02000000
+#define A2XX_RBBM_PM_OVERRIDE1_RB_REG_SCLK_PM_OVERRIDE         0x04000000
+#define A2XX_RBBM_PM_OVERRIDE1_RB_SCLK_PM_OVERRIDE             0x08000000
+#define A2XX_RBBM_PM_OVERRIDE1_MH_MH_SCLK_PM_OVERRIDE          0x10000000
+#define A2XX_RBBM_PM_OVERRIDE1_MH_REG_SCLK_PM_OVERRIDE         0x20000000
+#define A2XX_RBBM_PM_OVERRIDE1_MH_MMU_SCLK_PM_OVERRIDE         0x40000000
+#define A2XX_RBBM_PM_OVERRIDE1_MH_TCROQ_SCLK_PM_OVERRIDE       0x80000000
+
+#define REG_A2XX_RBBM_PM_OVERRIDE2                             0x0000039d
+
+#define REG_A2XX_RBBM_DEBUG_OUT                                        0x000003a0
+
+#define REG_A2XX_RBBM_DEBUG_CNTL                               0x000003a1
+
+#define REG_A2XX_RBBM_READ_ERROR                               0x000003b3
+
+#define REG_A2XX_RBBM_INT_CNTL                                 0x000003b4
+#define A2XX_RBBM_INT_CNTL_RDERR_INT_MASK                      0x00000001
+#define A2XX_RBBM_INT_CNTL_DISPLAY_UPDATE_INT_MASK             0x00000002
+#define A2XX_RBBM_INT_CNTL_GUI_IDLE_INT_MASK                   0x00080000
+
+#define REG_A2XX_RBBM_INT_STATUS                               0x000003b5
+
+#define REG_A2XX_RBBM_INT_ACK                                  0x000003b6
+
+#define REG_A2XX_MASTER_INT_SIGNAL                             0x000003b7
+#define A2XX_MASTER_INT_SIGNAL_MH_INT_STAT                     0x00000020
+#define A2XX_MASTER_INT_SIGNAL_SQ_INT_STAT                     0x04000000
+#define A2XX_MASTER_INT_SIGNAL_CP_INT_STAT                     0x40000000
+#define A2XX_MASTER_INT_SIGNAL_RBBM_INT_STAT                   0x80000000
+
+#define REG_A2XX_RBBM_PERIPHID1                                        0x000003f9
+
+#define REG_A2XX_RBBM_PERIPHID2                                        0x000003fa
+
+#define REG_A2XX_CP_PERFMON_CNTL                               0x00000444
+
+#define REG_A2XX_CP_PERFCOUNTER_SELECT                         0x00000445
+
+#define REG_A2XX_CP_PERFCOUNTER_LO                             0x00000446
+
+#define REG_A2XX_CP_PERFCOUNTER_HI                             0x00000447
+
+#define REG_A2XX_RBBM_STATUS                                   0x000005d0
+#define A2XX_RBBM_STATUS_CMDFIFO_AVAIL__MASK                   0x0000001f
+#define A2XX_RBBM_STATUS_CMDFIFO_AVAIL__SHIFT                  0
+static inline uint32_t A2XX_RBBM_STATUS_CMDFIFO_AVAIL(uint32_t val)
+{
+       return ((val) << A2XX_RBBM_STATUS_CMDFIFO_AVAIL__SHIFT) & A2XX_RBBM_STATUS_CMDFIFO_AVAIL__MASK;
+}
+#define A2XX_RBBM_STATUS_TC_BUSY                               0x00000020
+#define A2XX_RBBM_STATUS_HIRQ_PENDING                          0x00000100
+#define A2XX_RBBM_STATUS_CPRQ_PENDING                          0x00000200
+#define A2XX_RBBM_STATUS_CFRQ_PENDING                          0x00000400
+#define A2XX_RBBM_STATUS_PFRQ_PENDING                          0x00000800
+#define A2XX_RBBM_STATUS_VGT_BUSY_NO_DMA                       0x00001000
+#define A2XX_RBBM_STATUS_RBBM_WU_BUSY                          0x00004000
+#define A2XX_RBBM_STATUS_CP_NRT_BUSY                           0x00010000
+#define A2XX_RBBM_STATUS_MH_BUSY                               0x00040000
+#define A2XX_RBBM_STATUS_MH_COHERENCY_BUSY                     0x00080000
+#define A2XX_RBBM_STATUS_SX_BUSY                               0x00200000
+#define A2XX_RBBM_STATUS_TPC_BUSY                              0x00400000
+#define A2XX_RBBM_STATUS_SC_CNTX_BUSY                          0x01000000
+#define A2XX_RBBM_STATUS_PA_BUSY                               0x02000000
+#define A2XX_RBBM_STATUS_VGT_BUSY                              0x04000000
+#define A2XX_RBBM_STATUS_SQ_CNTX17_BUSY                                0x08000000
+#define A2XX_RBBM_STATUS_SQ_CNTX0_BUSY                         0x10000000
+#define A2XX_RBBM_STATUS_RB_CNTX_BUSY                          0x40000000
+#define A2XX_RBBM_STATUS_GUI_ACTIVE                            0x80000000
+
+#define REG_A2XX_MH_ARBITER_CONFIG                             0x00000a40
+#define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__MASK           0x0000003f
+#define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__SHIFT          0
+static inline uint32_t A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT(uint32_t val)
+{
+       return ((val) << A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__SHIFT) & A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__MASK;
+}
+#define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_GRANULARITY           0x00000040
+#define A2XX_MH_ARBITER_CONFIG_L1_ARB_ENABLE                   0x00000080
+#define A2XX_MH_ARBITER_CONFIG_L1_ARB_HOLD_ENABLE              0x00000100
+#define A2XX_MH_ARBITER_CONFIG_L2_ARB_CONTROL                  0x00000200
+#define A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__MASK                 0x00001c00
+#define A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__SHIFT                        10
+static inline uint32_t A2XX_MH_ARBITER_CONFIG_PAGE_SIZE(uint32_t val)
+{
+       return ((val) << A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__SHIFT) & A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__MASK;
+}
+#define A2XX_MH_ARBITER_CONFIG_TC_REORDER_ENABLE               0x00002000
+#define A2XX_MH_ARBITER_CONFIG_TC_ARB_HOLD_ENABLE              0x00004000
+#define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT_ENABLE          0x00008000
+#define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__MASK           0x003f0000
+#define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__SHIFT          16
+static inline uint32_t A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT(uint32_t val)
+{
+       return ((val) << A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__SHIFT) & A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__MASK;
+}
+#define A2XX_MH_ARBITER_CONFIG_CP_CLNT_ENABLE                  0x00400000
+#define A2XX_MH_ARBITER_CONFIG_VGT_CLNT_ENABLE                 0x00800000
+#define A2XX_MH_ARBITER_CONFIG_TC_CLNT_ENABLE                  0x01000000
+#define A2XX_MH_ARBITER_CONFIG_RB_CLNT_ENABLE                  0x02000000
+#define A2XX_MH_ARBITER_CONFIG_PA_CLNT_ENABLE                  0x04000000
+
+#define REG_A2XX_MH_INTERRUPT_MASK                             0x00000a42
+#define A2XX_MH_INTERRUPT_MASK_AXI_READ_ERROR                  0x00000001
+#define A2XX_MH_INTERRUPT_MASK_AXI_WRITE_ERROR                 0x00000002
+#define A2XX_MH_INTERRUPT_MASK_MMU_PAGE_FAULT                  0x00000004
+
+#define REG_A2XX_MH_INTERRUPT_STATUS                           0x00000a43
+
+#define REG_A2XX_MH_INTERRUPT_CLEAR                            0x00000a44
+
+#define REG_A2XX_MH_CLNT_INTF_CTRL_CONFIG1                     0x00000a54
+
+#define REG_A2XX_MH_CLNT_INTF_CTRL_CONFIG2                     0x00000a55
+
+#define REG_A2XX_A220_VSC_BIN_SIZE                             0x00000c01
+#define A2XX_A220_VSC_BIN_SIZE_WIDTH__MASK                     0x0000001f
+#define A2XX_A220_VSC_BIN_SIZE_WIDTH__SHIFT                    0
+static inline uint32_t A2XX_A220_VSC_BIN_SIZE_WIDTH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A2XX_A220_VSC_BIN_SIZE_WIDTH__SHIFT) & A2XX_A220_VSC_BIN_SIZE_WIDTH__MASK;
+}
+#define A2XX_A220_VSC_BIN_SIZE_HEIGHT__MASK                    0x000003e0
+#define A2XX_A220_VSC_BIN_SIZE_HEIGHT__SHIFT                   5
+static inline uint32_t A2XX_A220_VSC_BIN_SIZE_HEIGHT(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A2XX_A220_VSC_BIN_SIZE_HEIGHT__SHIFT) & A2XX_A220_VSC_BIN_SIZE_HEIGHT__MASK;
+}
+
+static inline uint32_t REG_A2XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
+
+static inline uint32_t REG_A2XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
+
+static inline uint32_t REG_A2XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; }
+
+static inline uint32_t REG_A2XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; }
+
+#define REG_A2XX_PC_DEBUG_CNTL                                 0x00000c38
+
+#define REG_A2XX_PC_DEBUG_DATA                                 0x00000c39
+
+#define REG_A2XX_PA_SC_VIZ_QUERY_STATUS                                0x00000c44
+
+#define REG_A2XX_GRAS_DEBUG_CNTL                               0x00000c80
+
+#define REG_A2XX_PA_SU_DEBUG_CNTL                              0x00000c80
+
+#define REG_A2XX_GRAS_DEBUG_DATA                               0x00000c81
+
+#define REG_A2XX_PA_SU_DEBUG_DATA                              0x00000c81
+
+#define REG_A2XX_PA_SU_FACE_DATA                               0x00000c86
+#define A2XX_PA_SU_FACE_DATA_BASE_ADDR__MASK                   0xffffffe0
+#define A2XX_PA_SU_FACE_DATA_BASE_ADDR__SHIFT                  5
+static inline uint32_t A2XX_PA_SU_FACE_DATA_BASE_ADDR(uint32_t val)
+{
+       return ((val) << A2XX_PA_SU_FACE_DATA_BASE_ADDR__SHIFT) & A2XX_PA_SU_FACE_DATA_BASE_ADDR__MASK;
+}
+
+#define REG_A2XX_SQ_GPR_MANAGEMENT                             0x00000d00
+#define A2XX_SQ_GPR_MANAGEMENT_REG_DYNAMIC                     0x00000001
+#define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__MASK              0x00000ff0
+#define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__SHIFT             4
+static inline uint32_t A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX(uint32_t val)
+{
+       return ((val) << A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__SHIFT) & A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__MASK;
+}
+#define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__MASK              0x000ff000
+#define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__SHIFT             12
+static inline uint32_t A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX(uint32_t val)
+{
+       return ((val) << A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__SHIFT) & A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__MASK;
+}
+
+#define REG_A2XX_SQ_FLOW_CONTROL                               0x00000d01
+
+#define REG_A2XX_SQ_INST_STORE_MANAGMENT                       0x00000d02
+#define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__MASK       0x00000fff
+#define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__SHIFT      0
+static inline uint32_t A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX(uint32_t val)
+{
+       return ((val) << A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__SHIFT) & A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__MASK;
+}
+#define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__MASK       0x0fff0000
+#define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__SHIFT      16
+static inline uint32_t A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX(uint32_t val)
+{
+       return ((val) << A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__SHIFT) & A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__MASK;
+}
+
+#define REG_A2XX_SQ_DEBUG_MISC                                 0x00000d05
+
+#define REG_A2XX_SQ_INT_CNTL                                   0x00000d34
+
+#define REG_A2XX_SQ_INT_STATUS                                 0x00000d35
+
+#define REG_A2XX_SQ_INT_ACK                                    0x00000d36
+
+#define REG_A2XX_SQ_DEBUG_INPUT_FSM                            0x00000dae
+
+#define REG_A2XX_SQ_DEBUG_CONST_MGR_FSM                                0x00000daf
+
+#define REG_A2XX_SQ_DEBUG_TP_FSM                               0x00000db0
+
+#define REG_A2XX_SQ_DEBUG_FSM_ALU_0                            0x00000db1
+
+#define REG_A2XX_SQ_DEBUG_FSM_ALU_1                            0x00000db2
+
+#define REG_A2XX_SQ_DEBUG_EXP_ALLOC                            0x00000db3
+
+#define REG_A2XX_SQ_DEBUG_PTR_BUFF                             0x00000db4
+
+#define REG_A2XX_SQ_DEBUG_GPR_VTX                              0x00000db5
+
+#define REG_A2XX_SQ_DEBUG_GPR_PIX                              0x00000db6
+
+#define REG_A2XX_SQ_DEBUG_TB_STATUS_SEL                                0x00000db7
+
+#define REG_A2XX_SQ_DEBUG_VTX_TB_0                             0x00000db8
+
+#define REG_A2XX_SQ_DEBUG_VTX_TB_1                             0x00000db9
+
+#define REG_A2XX_SQ_DEBUG_VTX_TB_STATUS_REG                    0x00000dba
+
+#define REG_A2XX_SQ_DEBUG_VTX_TB_STATE_MEM                     0x00000dbb
+
+#define REG_A2XX_SQ_DEBUG_PIX_TB_0                             0x00000dbc
+
+#define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_0                  0x00000dbd
+
+#define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_1                  0x00000dbe
+
+#define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_2                  0x00000dbf
+
+#define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_3                  0x00000dc0
+
+#define REG_A2XX_SQ_DEBUG_PIX_TB_STATE_MEM                     0x00000dc1
+
+#define REG_A2XX_TC_CNTL_STATUS                                        0x00000e00
+#define A2XX_TC_CNTL_STATUS_L2_INVALIDATE                      0x00000001
+
+#define REG_A2XX_TP0_CHICKEN                                   0x00000e1e
+
+#define REG_A2XX_RB_BC_CONTROL                                 0x00000f01
+#define A2XX_RB_BC_CONTROL_ACCUM_LINEAR_MODE_ENABLE            0x00000001
+#define A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__MASK          0x00000006
+#define A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__SHIFT         1
+static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT(uint32_t val)
+{
+       return ((val) << A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__MASK;
+}
+#define A2XX_RB_BC_CONTROL_DISABLE_EDRAM_CAM                   0x00000008
+#define A2XX_RB_BC_CONTROL_DISABLE_EZ_FAST_CONTEXT_SWITCH      0x00000010
+#define A2XX_RB_BC_CONTROL_DISABLE_EZ_NULL_ZCMD_DROP           0x00000020
+#define A2XX_RB_BC_CONTROL_DISABLE_LZ_NULL_ZCMD_DROP           0x00000040
+#define A2XX_RB_BC_CONTROL_ENABLE_AZ_THROTTLE                  0x00000080
+#define A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__MASK             0x00001f00
+#define A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__SHIFT            8
+static inline uint32_t A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT(uint32_t val)
+{
+       return ((val) << A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__SHIFT) & A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__MASK;
+}
+#define A2XX_RB_BC_CONTROL_ENABLE_CRC_UPDATE                   0x00004000
+#define A2XX_RB_BC_CONTROL_CRC_MODE                            0x00008000
+#define A2XX_RB_BC_CONTROL_DISABLE_SAMPLE_COUNTERS             0x00010000
+#define A2XX_RB_BC_CONTROL_DISABLE_ACCUM                       0x00020000
+#define A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__MASK              0x003c0000
+#define A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__SHIFT             18
+static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK(uint32_t val)
+{
+       return ((val) << A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__MASK;
+}
+#define A2XX_RB_BC_CONTROL_LINEAR_PERFORMANCE_ENABLE           0x00400000
+#define A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__MASK         0x07800000
+#define A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__SHIFT                23
+static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT(uint32_t val)
+{
+       return ((val) << A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__MASK;
+}
+#define A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__MASK     0x18000000
+#define A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__SHIFT    27
+static inline uint32_t A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT(uint32_t val)
+{
+       return ((val) << A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__SHIFT) & A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__MASK;
+}
+#define A2XX_RB_BC_CONTROL_MEM_EXPORT_LINEAR_MODE_ENABLE       0x20000000
+#define A2XX_RB_BC_CONTROL_CRC_SYSTEM                          0x40000000
+#define A2XX_RB_BC_CONTROL_RESERVED6                           0x80000000
+
+#define REG_A2XX_RB_EDRAM_INFO                                 0x00000f02
+
+#define REG_A2XX_RB_DEBUG_CNTL                                 0x00000f26
+
+#define REG_A2XX_RB_DEBUG_DATA                                 0x00000f27
+
+#define REG_A2XX_RB_SURFACE_INFO                               0x00002000
+#define A2XX_RB_SURFACE_INFO_SURFACE_PITCH__MASK               0x00003fff
+#define A2XX_RB_SURFACE_INFO_SURFACE_PITCH__SHIFT              0
+static inline uint32_t A2XX_RB_SURFACE_INFO_SURFACE_PITCH(uint32_t val)
+{
+       return ((val) << A2XX_RB_SURFACE_INFO_SURFACE_PITCH__SHIFT) & A2XX_RB_SURFACE_INFO_SURFACE_PITCH__MASK;
+}
+#define A2XX_RB_SURFACE_INFO_MSAA_SAMPLES__MASK                        0x0000c000
+#define A2XX_RB_SURFACE_INFO_MSAA_SAMPLES__SHIFT               14
+static inline uint32_t A2XX_RB_SURFACE_INFO_MSAA_SAMPLES(uint32_t val)
+{
+       return ((val) << A2XX_RB_SURFACE_INFO_MSAA_SAMPLES__SHIFT) & A2XX_RB_SURFACE_INFO_MSAA_SAMPLES__MASK;
+}
+
+#define REG_A2XX_RB_COLOR_INFO                                 0x00002001
+#define A2XX_RB_COLOR_INFO_FORMAT__MASK                                0x0000000f
+#define A2XX_RB_COLOR_INFO_FORMAT__SHIFT                       0
+static inline uint32_t A2XX_RB_COLOR_INFO_FORMAT(enum a2xx_colorformatx val)
+{
+       return ((val) << A2XX_RB_COLOR_INFO_FORMAT__SHIFT) & A2XX_RB_COLOR_INFO_FORMAT__MASK;
+}
+#define A2XX_RB_COLOR_INFO_ROUND_MODE__MASK                    0x00000030
+#define A2XX_RB_COLOR_INFO_ROUND_MODE__SHIFT                   4
+static inline uint32_t A2XX_RB_COLOR_INFO_ROUND_MODE(uint32_t val)
+{
+       return ((val) << A2XX_RB_COLOR_INFO_ROUND_MODE__SHIFT) & A2XX_RB_COLOR_INFO_ROUND_MODE__MASK;
+}
+#define A2XX_RB_COLOR_INFO_LINEAR                              0x00000040
+#define A2XX_RB_COLOR_INFO_ENDIAN__MASK                                0x00000180
+#define A2XX_RB_COLOR_INFO_ENDIAN__SHIFT                       7
+static inline uint32_t A2XX_RB_COLOR_INFO_ENDIAN(uint32_t val)
+{
+       return ((val) << A2XX_RB_COLOR_INFO_ENDIAN__SHIFT) & A2XX_RB_COLOR_INFO_ENDIAN__MASK;
+}
+#define A2XX_RB_COLOR_INFO_SWAP__MASK                          0x00000600
+#define A2XX_RB_COLOR_INFO_SWAP__SHIFT                         9
+static inline uint32_t A2XX_RB_COLOR_INFO_SWAP(uint32_t val)
+{
+       return ((val) << A2XX_RB_COLOR_INFO_SWAP__SHIFT) & A2XX_RB_COLOR_INFO_SWAP__MASK;
+}
+#define A2XX_RB_COLOR_INFO_BASE__MASK                          0xfffff000
+#define A2XX_RB_COLOR_INFO_BASE__SHIFT                         12
+static inline uint32_t A2XX_RB_COLOR_INFO_BASE(uint32_t val)
+{
+       assert(!(val & 0xfff));
+       return ((val >> 12) << A2XX_RB_COLOR_INFO_BASE__SHIFT) & A2XX_RB_COLOR_INFO_BASE__MASK;
+}
+
+#define REG_A2XX_RB_DEPTH_INFO                                 0x00002002
+#define A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK                  0x00000001
+#define A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT                 0
+static inline uint32_t A2XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)
+{
+       return ((val) << A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
+}
+#define A2XX_RB_DEPTH_INFO_DEPTH_BASE__MASK                    0xfffff000
+#define A2XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT                   12
+static inline uint32_t A2XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
+{
+       assert(!(val & 0xfff));
+       return ((val >> 12) << A2XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A2XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
+}
+
+#define REG_A2XX_A225_RB_COLOR_INFO3                           0x00002005
+
+#define REG_A2XX_COHER_DEST_BASE_0                             0x00002006
+
+#define REG_A2XX_PA_SC_SCREEN_SCISSOR_TL                       0x0000200e
+#define A2XX_PA_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE     0x80000000
+#define A2XX_PA_SC_SCREEN_SCISSOR_TL_X__MASK                   0x00007fff
+#define A2XX_PA_SC_SCREEN_SCISSOR_TL_X__SHIFT                  0
+static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
+{
+       return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_TL_X__MASK;
+}
+#define A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__MASK                   0x7fff0000
+#define A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__SHIFT                  16
+static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
+{
+       return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__MASK;
+}
+
+#define REG_A2XX_PA_SC_SCREEN_SCISSOR_BR                       0x0000200f
+#define A2XX_PA_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE     0x80000000
+#define A2XX_PA_SC_SCREEN_SCISSOR_BR_X__MASK                   0x00007fff
+#define A2XX_PA_SC_SCREEN_SCISSOR_BR_X__SHIFT                  0
+static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
+{
+       return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_BR_X__MASK;
+}
+#define A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__MASK                   0x7fff0000
+#define A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__SHIFT                  16
+static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
+{
+       return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__MASK;
+}
+
+#define REG_A2XX_PA_SC_WINDOW_OFFSET                           0x00002080
+#define A2XX_PA_SC_WINDOW_OFFSET_X__MASK                       0x00007fff
+#define A2XX_PA_SC_WINDOW_OFFSET_X__SHIFT                      0
+static inline uint32_t A2XX_PA_SC_WINDOW_OFFSET_X(int32_t val)
+{
+       return ((val) << A2XX_PA_SC_WINDOW_OFFSET_X__SHIFT) & A2XX_PA_SC_WINDOW_OFFSET_X__MASK;
+}
+#define A2XX_PA_SC_WINDOW_OFFSET_Y__MASK                       0x7fff0000
+#define A2XX_PA_SC_WINDOW_OFFSET_Y__SHIFT                      16
+static inline uint32_t A2XX_PA_SC_WINDOW_OFFSET_Y(int32_t val)
+{
+       return ((val) << A2XX_PA_SC_WINDOW_OFFSET_Y__SHIFT) & A2XX_PA_SC_WINDOW_OFFSET_Y__MASK;
+}
+#define A2XX_PA_SC_WINDOW_OFFSET_DISABLE                       0x80000000
+
+#define REG_A2XX_PA_SC_WINDOW_SCISSOR_TL                       0x00002081
+#define A2XX_PA_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE     0x80000000
+#define A2XX_PA_SC_WINDOW_SCISSOR_TL_X__MASK                   0x00007fff
+#define A2XX_PA_SC_WINDOW_SCISSOR_TL_X__SHIFT                  0
+static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
+{
+       return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_TL_X__MASK;
+}
+#define A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__MASK                   0x7fff0000
+#define A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__SHIFT                  16
+static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
+{
+       return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__MASK;
+}
+
+#define REG_A2XX_PA_SC_WINDOW_SCISSOR_BR                       0x00002082
+#define A2XX_PA_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE     0x80000000
+#define A2XX_PA_SC_WINDOW_SCISSOR_BR_X__MASK                   0x00007fff
+#define A2XX_PA_SC_WINDOW_SCISSOR_BR_X__SHIFT                  0
+static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
+{
+       return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_BR_X__MASK;
+}
+#define A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__MASK                   0x7fff0000
+#define A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__SHIFT                  16
+static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
+{
+       return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__MASK;
+}
+
+#define REG_A2XX_UNKNOWN_2010                                  0x00002010
+
+#define REG_A2XX_VGT_MAX_VTX_INDX                              0x00002100
+
+#define REG_A2XX_VGT_MIN_VTX_INDX                              0x00002101
+
+#define REG_A2XX_VGT_INDX_OFFSET                               0x00002102
+
+#define REG_A2XX_A225_PC_MULTI_PRIM_IB_RESET_INDX              0x00002103
+
+#define REG_A2XX_RB_COLOR_MASK                                 0x00002104
+#define A2XX_RB_COLOR_MASK_WRITE_RED                           0x00000001
+#define A2XX_RB_COLOR_MASK_WRITE_GREEN                         0x00000002
+#define A2XX_RB_COLOR_MASK_WRITE_BLUE                          0x00000004
+#define A2XX_RB_COLOR_MASK_WRITE_ALPHA                         0x00000008
+
+#define REG_A2XX_RB_BLEND_RED                                  0x00002105
+
+#define REG_A2XX_RB_BLEND_GREEN                                        0x00002106
+
+#define REG_A2XX_RB_BLEND_BLUE                                 0x00002107
+
+#define REG_A2XX_RB_BLEND_ALPHA                                        0x00002108
+
+#define REG_A2XX_RB_FOG_COLOR                                  0x00002109
+#define A2XX_RB_FOG_COLOR_FOG_RED__MASK                                0x000000ff
+#define A2XX_RB_FOG_COLOR_FOG_RED__SHIFT                       0
+static inline uint32_t A2XX_RB_FOG_COLOR_FOG_RED(uint32_t val)
+{
+       return ((val) << A2XX_RB_FOG_COLOR_FOG_RED__SHIFT) & A2XX_RB_FOG_COLOR_FOG_RED__MASK;
+}
+#define A2XX_RB_FOG_COLOR_FOG_GREEN__MASK                      0x0000ff00
+#define A2XX_RB_FOG_COLOR_FOG_GREEN__SHIFT                     8
+static inline uint32_t A2XX_RB_FOG_COLOR_FOG_GREEN(uint32_t val)
+{
+       return ((val) << A2XX_RB_FOG_COLOR_FOG_GREEN__SHIFT) & A2XX_RB_FOG_COLOR_FOG_GREEN__MASK;
+}
+#define A2XX_RB_FOG_COLOR_FOG_BLUE__MASK                       0x00ff0000
+#define A2XX_RB_FOG_COLOR_FOG_BLUE__SHIFT                      16
+static inline uint32_t A2XX_RB_FOG_COLOR_FOG_BLUE(uint32_t val)
+{
+       return ((val) << A2XX_RB_FOG_COLOR_FOG_BLUE__SHIFT) & A2XX_RB_FOG_COLOR_FOG_BLUE__MASK;
+}
+
+#define REG_A2XX_RB_STENCILREFMASK_BF                          0x0000210c
+#define A2XX_RB_STENCILREFMASK_BF_STENCILREF__MASK             0x000000ff
+#define A2XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT            0
+static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
+{
+       return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
+}
+#define A2XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK            0x0000ff00
+#define A2XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT           8
+static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
+{
+       return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
+}
+#define A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK       0x00ff0000
+#define A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT      16
+static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
+{
+       return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
+}
+
+#define REG_A2XX_RB_STENCILREFMASK                             0x0000210d
+#define A2XX_RB_STENCILREFMASK_STENCILREF__MASK                        0x000000ff
+#define A2XX_RB_STENCILREFMASK_STENCILREF__SHIFT               0
+static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
+{
+       return ((val) << A2XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILREF__MASK;
+}
+#define A2XX_RB_STENCILREFMASK_STENCILMASK__MASK               0x0000ff00
+#define A2XX_RB_STENCILREFMASK_STENCILMASK__SHIFT              8
+static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
+{
+       return ((val) << A2XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILMASK__MASK;
+}
+#define A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK          0x00ff0000
+#define A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT         16
+static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
+{
+       return ((val) << A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
+}
+
+#define REG_A2XX_RB_ALPHA_REF                                  0x0000210e
+
+#define REG_A2XX_PA_CL_VPORT_XSCALE                            0x0000210f
+#define A2XX_PA_CL_VPORT_XSCALE__MASK                          0xffffffff
+#define A2XX_PA_CL_VPORT_XSCALE__SHIFT                         0
+static inline uint32_t A2XX_PA_CL_VPORT_XSCALE(float val)
+{
+       return ((fui(val)) << A2XX_PA_CL_VPORT_XSCALE__SHIFT) & A2XX_PA_CL_VPORT_XSCALE__MASK;
+}
+
+#define REG_A2XX_PA_CL_VPORT_XOFFSET                           0x00002110
+#define A2XX_PA_CL_VPORT_XOFFSET__MASK                         0xffffffff
+#define A2XX_PA_CL_VPORT_XOFFSET__SHIFT                                0
+static inline uint32_t A2XX_PA_CL_VPORT_XOFFSET(float val)
+{
+       return ((fui(val)) << A2XX_PA_CL_VPORT_XOFFSET__SHIFT) & A2XX_PA_CL_VPORT_XOFFSET__MASK;
+}
+
+#define REG_A2XX_PA_CL_VPORT_YSCALE                            0x00002111
+#define A2XX_PA_CL_VPORT_YSCALE__MASK                          0xffffffff
+#define A2XX_PA_CL_VPORT_YSCALE__SHIFT                         0
+static inline uint32_t A2XX_PA_CL_VPORT_YSCALE(float val)
+{
+       return ((fui(val)) << A2XX_PA_CL_VPORT_YSCALE__SHIFT) & A2XX_PA_CL_VPORT_YSCALE__MASK;
+}
+
+#define REG_A2XX_PA_CL_VPORT_YOFFSET                           0x00002112
+#define A2XX_PA_CL_VPORT_YOFFSET__MASK                         0xffffffff
+#define A2XX_PA_CL_VPORT_YOFFSET__SHIFT                                0
+static inline uint32_t A2XX_PA_CL_VPORT_YOFFSET(float val)
+{
+       return ((fui(val)) << A2XX_PA_CL_VPORT_YOFFSET__SHIFT) & A2XX_PA_CL_VPORT_YOFFSET__MASK;
+}
+
+#define REG_A2XX_PA_CL_VPORT_ZSCALE                            0x00002113
+#define A2XX_PA_CL_VPORT_ZSCALE__MASK                          0xffffffff
+#define A2XX_PA_CL_VPORT_ZSCALE__SHIFT                         0
+static inline uint32_t A2XX_PA_CL_VPORT_ZSCALE(float val)
+{
+       return ((fui(val)) << A2XX_PA_CL_VPORT_ZSCALE__SHIFT) & A2XX_PA_CL_VPORT_ZSCALE__MASK;
+}
+
+#define REG_A2XX_PA_CL_VPORT_ZOFFSET                           0x00002114
+#define A2XX_PA_CL_VPORT_ZOFFSET__MASK                         0xffffffff
+#define A2XX_PA_CL_VPORT_ZOFFSET__SHIFT                                0
+static inline uint32_t A2XX_PA_CL_VPORT_ZOFFSET(float val)
+{
+       return ((fui(val)) << A2XX_PA_CL_VPORT_ZOFFSET__SHIFT) & A2XX_PA_CL_VPORT_ZOFFSET__MASK;
+}
+
+#define REG_A2XX_SQ_PROGRAM_CNTL                               0x00002180
+#define A2XX_SQ_PROGRAM_CNTL_VS_REGS__MASK                     0x000000ff
+#define A2XX_SQ_PROGRAM_CNTL_VS_REGS__SHIFT                    0
+static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_REGS(uint32_t val)
+{
+       return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_REGS__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_REGS__MASK;
+}
+#define A2XX_SQ_PROGRAM_CNTL_PS_REGS__MASK                     0x0000ff00
+#define A2XX_SQ_PROGRAM_CNTL_PS_REGS__SHIFT                    8
+static inline uint32_t A2XX_SQ_PROGRAM_CNTL_PS_REGS(uint32_t val)
+{
+       return ((val) << A2XX_SQ_PROGRAM_CNTL_PS_REGS__SHIFT) & A2XX_SQ_PROGRAM_CNTL_PS_REGS__MASK;
+}
+#define A2XX_SQ_PROGRAM_CNTL_VS_RESOURCE                       0x00010000
+#define A2XX_SQ_PROGRAM_CNTL_PS_RESOURCE                       0x00020000
+#define A2XX_SQ_PROGRAM_CNTL_PARAM_GEN                         0x00040000
+#define A2XX_SQ_PROGRAM_CNTL_GEN_INDEX_PIX                     0x00080000
+#define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__MASK             0x00f00000
+#define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__SHIFT            20
+static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT(uint32_t val)
+{
+       return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__MASK;
+}
+#define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__MASK              0x07000000
+#define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__SHIFT             24
+static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE(enum a2xx_sq_ps_vtx_mode val)
+{
+       return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__MASK;
+}
+#define A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__MASK              0x78000000
+#define A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__SHIFT             27
+static inline uint32_t A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE(uint32_t val)
+{
+       return ((val) << A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__SHIFT) & A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__MASK;
+}
+#define A2XX_SQ_PROGRAM_CNTL_GEN_INDEX_VTX                     0x80000000
+
+#define REG_A2XX_SQ_CONTEXT_MISC                               0x00002181
+#define A2XX_SQ_CONTEXT_MISC_INST_PRED_OPTIMIZE                        0x00000001
+#define A2XX_SQ_CONTEXT_MISC_SC_OUTPUT_SCREEN_XY               0x00000002
+#define A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__MASK              0x0000000c
+#define A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__SHIFT             2
+static inline uint32_t A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL(enum a2xx_sq_sample_cntl val)
+{
+       return ((val) << A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__SHIFT) & A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__MASK;
+}
+#define A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__MASK               0x0000ff00
+#define A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__SHIFT              8
+static inline uint32_t A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS(uint32_t val)
+{
+       return ((val) << A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__SHIFT) & A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__MASK;
+}
+#define A2XX_SQ_CONTEXT_MISC_PERFCOUNTER_REF                   0x00010000
+#define A2XX_SQ_CONTEXT_MISC_YEILD_OPTIMIZE                    0x00020000
+#define A2XX_SQ_CONTEXT_MISC_TX_CACHE_SEL                      0x00040000
+
+#define REG_A2XX_SQ_INTERPOLATOR_CNTL                          0x00002182
+#define A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__MASK            0x0000ffff
+#define A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__SHIFT           0
+static inline uint32_t A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE(uint32_t val)
+{
+       return ((val) << A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__SHIFT) & A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__MASK;
+}
+#define A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__MASK       0xffff0000
+#define A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__SHIFT      16
+static inline uint32_t A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN(uint32_t val)
+{
+       return ((val) << A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__SHIFT) & A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__MASK;
+}
+
+#define REG_A2XX_SQ_WRAPPING_0                                 0x00002183
+#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__MASK                  0x0000000f
+#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__SHIFT                 0
+static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_0(uint32_t val)
+{
+       return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__MASK;
+}
+#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__MASK                  0x000000f0
+#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__SHIFT                 4
+static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_1(uint32_t val)
+{
+       return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__MASK;
+}
+#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__MASK                  0x00000f00
+#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__SHIFT                 8
+static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_2(uint32_t val)
+{
+       return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__MASK;
+}
+#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__MASK                  0x0000f000
+#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__SHIFT                 12
+static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_3(uint32_t val)
+{
+       return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__MASK;
+}
+#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__MASK                  0x000f0000
+#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__SHIFT                 16
+static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_4(uint32_t val)
+{
+       return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__MASK;
+}
+#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__MASK                  0x00f00000
+#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__SHIFT                 20
+static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_5(uint32_t val)
+{
+       return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__MASK;
+}
+#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__MASK                  0x0f000000
+#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__SHIFT                 24
+static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_6(uint32_t val)
+{
+       return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__MASK;
+}
+#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__MASK                  0xf0000000
+#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__SHIFT                 28
+static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_7(uint32_t val)
+{
+       return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__MASK;
+}
+
+#define REG_A2XX_SQ_WRAPPING_1                                 0x00002184
+#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__MASK                  0x0000000f
+#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__SHIFT                 0
+static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_8(uint32_t val)
+{
+       return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__MASK;
+}
+#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__MASK                  0x000000f0
+#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__SHIFT                 4
+static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_9(uint32_t val)
+{
+       return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__MASK;
+}
+#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__MASK                 0x00000f00
+#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__SHIFT                        8
+static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_10(uint32_t val)
+{
+       return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__MASK;
+}
+#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__MASK                 0x0000f000
+#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__SHIFT                        12
+static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_11(uint32_t val)
+{
+       return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__MASK;
+}
+#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__MASK                 0x000f0000
+#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__SHIFT                        16
+static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_12(uint32_t val)
+{
+       return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__MASK;
+}
+#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__MASK                 0x00f00000
+#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__SHIFT                        20
+static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_13(uint32_t val)
+{
+       return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__MASK;
+}
+#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__MASK                 0x0f000000
+#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__SHIFT                        24
+static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_14(uint32_t val)
+{
+       return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__MASK;
+}
+#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__MASK                 0xf0000000
+#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__SHIFT                        28
+static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_15(uint32_t val)
+{
+       return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__MASK;
+}
+
+#define REG_A2XX_SQ_PS_PROGRAM                                 0x000021f6
+#define A2XX_SQ_PS_PROGRAM_BASE__MASK                          0x00000fff
+#define A2XX_SQ_PS_PROGRAM_BASE__SHIFT                         0
+static inline uint32_t A2XX_SQ_PS_PROGRAM_BASE(uint32_t val)
+{
+       return ((val) << A2XX_SQ_PS_PROGRAM_BASE__SHIFT) & A2XX_SQ_PS_PROGRAM_BASE__MASK;
+}
+#define A2XX_SQ_PS_PROGRAM_SIZE__MASK                          0x00fff000
+#define A2XX_SQ_PS_PROGRAM_SIZE__SHIFT                         12
+static inline uint32_t A2XX_SQ_PS_PROGRAM_SIZE(uint32_t val)
+{
+       return ((val) << A2XX_SQ_PS_PROGRAM_SIZE__SHIFT) & A2XX_SQ_PS_PROGRAM_SIZE__MASK;
+}
+
+#define REG_A2XX_SQ_VS_PROGRAM                                 0x000021f7
+#define A2XX_SQ_VS_PROGRAM_BASE__MASK                          0x00000fff
+#define A2XX_SQ_VS_PROGRAM_BASE__SHIFT                         0
+static inline uint32_t A2XX_SQ_VS_PROGRAM_BASE(uint32_t val)
+{
+       return ((val) << A2XX_SQ_VS_PROGRAM_BASE__SHIFT) & A2XX_SQ_VS_PROGRAM_BASE__MASK;
+}
+#define A2XX_SQ_VS_PROGRAM_SIZE__MASK                          0x00fff000
+#define A2XX_SQ_VS_PROGRAM_SIZE__SHIFT                         12
+static inline uint32_t A2XX_SQ_VS_PROGRAM_SIZE(uint32_t val)
+{
+       return ((val) << A2XX_SQ_VS_PROGRAM_SIZE__SHIFT) & A2XX_SQ_VS_PROGRAM_SIZE__MASK;
+}
+
+#define REG_A2XX_VGT_EVENT_INITIATOR                           0x000021f9
+
+#define REG_A2XX_VGT_DRAW_INITIATOR                            0x000021fc
+#define A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK                        0x0000003f
+#define A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT               0
+static inline uint32_t A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)
+{
+       return ((val) << A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK;
+}
+#define A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK            0x000000c0
+#define A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT           6
+static inline uint32_t A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)
+{
+       return ((val) << A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK;
+}
+#define A2XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK                 0x00000600
+#define A2XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT                        9
+static inline uint32_t A2XX_VGT_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)
+{
+       return ((val) << A2XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT) & A2XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK;
+}
+#define A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK               0x00000800
+#define A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT              11
+static inline uint32_t A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE(enum pc_di_index_size val)
+{
+       return ((val) << A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK;
+}
+#define A2XX_VGT_DRAW_INITIATOR_NOT_EOP                                0x00001000
+#define A2XX_VGT_DRAW_INITIATOR_SMALL_INDEX                    0x00002000
+#define A2XX_VGT_DRAW_INITIATOR_PRE_DRAW_INITIATOR_ENABLE      0x00004000
+#define A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK            0xff000000
+#define A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT           24
+static inline uint32_t A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES(uint32_t val)
+{
+       return ((val) << A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT) & A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK;
+}
+
+#define REG_A2XX_VGT_IMMED_DATA                                        0x000021fd
+
+#define REG_A2XX_RB_DEPTHCONTROL                               0x00002200
+#define A2XX_RB_DEPTHCONTROL_STENCIL_ENABLE                    0x00000001
+#define A2XX_RB_DEPTHCONTROL_Z_ENABLE                          0x00000002
+#define A2XX_RB_DEPTHCONTROL_Z_WRITE_ENABLE                    0x00000004
+#define A2XX_RB_DEPTHCONTROL_EARLY_Z_ENABLE                    0x00000008
+#define A2XX_RB_DEPTHCONTROL_ZFUNC__MASK                       0x00000070
+#define A2XX_RB_DEPTHCONTROL_ZFUNC__SHIFT                      4
+static inline uint32_t A2XX_RB_DEPTHCONTROL_ZFUNC(enum adreno_compare_func val)
+{
+       return ((val) << A2XX_RB_DEPTHCONTROL_ZFUNC__SHIFT) & A2XX_RB_DEPTHCONTROL_ZFUNC__MASK;
+}
+#define A2XX_RB_DEPTHCONTROL_BACKFACE_ENABLE                   0x00000080
+#define A2XX_RB_DEPTHCONTROL_STENCILFUNC__MASK                 0x00000700
+#define A2XX_RB_DEPTHCONTROL_STENCILFUNC__SHIFT                        8
+static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFUNC(enum adreno_compare_func val)
+{
+       return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFUNC__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFUNC__MASK;
+}
+#define A2XX_RB_DEPTHCONTROL_STENCILFAIL__MASK                 0x00003800
+#define A2XX_RB_DEPTHCONTROL_STENCILFAIL__SHIFT                        11
+static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFAIL(enum adreno_stencil_op val)
+{
+       return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFAIL__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFAIL__MASK;
+}
+#define A2XX_RB_DEPTHCONTROL_STENCILZPASS__MASK                        0x0001c000
+#define A2XX_RB_DEPTHCONTROL_STENCILZPASS__SHIFT               14
+static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZPASS(enum adreno_stencil_op val)
+{
+       return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZPASS__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZPASS__MASK;
+}
+#define A2XX_RB_DEPTHCONTROL_STENCILZFAIL__MASK                        0x000e0000
+#define A2XX_RB_DEPTHCONTROL_STENCILZFAIL__SHIFT               17
+static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZFAIL(enum adreno_stencil_op val)
+{
+       return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZFAIL__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZFAIL__MASK;
+}
+#define A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__MASK              0x00700000
+#define A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__SHIFT             20
+static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF(enum adreno_compare_func val)
+{
+       return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__MASK;
+}
+#define A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__MASK              0x03800000
+#define A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__SHIFT             23
+static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF(enum adreno_stencil_op val)
+{
+       return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__MASK;
+}
+#define A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__MASK             0x1c000000
+#define A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__SHIFT            26
+static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF(enum adreno_stencil_op val)
+{
+       return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__MASK;
+}
+#define A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__MASK             0xe0000000
+#define A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__SHIFT            29
+static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF(enum adreno_stencil_op val)
+{
+       return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__MASK;
+}
+
+#define REG_A2XX_RB_BLEND_CONTROL                              0x00002201
+#define A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__MASK             0x0000001f
+#define A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__SHIFT            0
+static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__MASK;
+}
+#define A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__MASK             0x000000e0
+#define A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__SHIFT            5
+static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN(enum a2xx_rb_blend_opcode val)
+{
+       return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__MASK;
+}
+#define A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__MASK            0x00001f00
+#define A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__SHIFT           8
+static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__MASK;
+}
+#define A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__MASK             0x001f0000
+#define A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__SHIFT            16
+static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__MASK;
+}
+#define A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__MASK             0x00e00000
+#define A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__SHIFT            21
+static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN(enum a2xx_rb_blend_opcode val)
+{
+       return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__MASK;
+}
+#define A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__MASK            0x1f000000
+#define A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__SHIFT           24
+static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__MASK;
+}
+#define A2XX_RB_BLEND_CONTROL_BLEND_FORCE_ENABLE               0x20000000
+#define A2XX_RB_BLEND_CONTROL_BLEND_FORCE                      0x40000000
+
+#define REG_A2XX_RB_COLORCONTROL                               0x00002202
+#define A2XX_RB_COLORCONTROL_ALPHA_FUNC__MASK                  0x00000007
+#define A2XX_RB_COLORCONTROL_ALPHA_FUNC__SHIFT                 0
+static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_FUNC(enum adreno_compare_func val)
+{
+       return ((val) << A2XX_RB_COLORCONTROL_ALPHA_FUNC__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_FUNC__MASK;
+}
+#define A2XX_RB_COLORCONTROL_ALPHA_TEST_ENABLE                 0x00000008
+#define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_ENABLE              0x00000010
+#define A2XX_RB_COLORCONTROL_BLEND_DISABLE                     0x00000020
+#define A2XX_RB_COLORCONTROL_VOB_ENABLE                                0x00000040
+#define A2XX_RB_COLORCONTROL_VS_EXPORTS_FOG                    0x00000080
+#define A2XX_RB_COLORCONTROL_ROP_CODE__MASK                    0x00000f00
+#define A2XX_RB_COLORCONTROL_ROP_CODE__SHIFT                   8
+static inline uint32_t A2XX_RB_COLORCONTROL_ROP_CODE(uint32_t val)
+{
+       return ((val) << A2XX_RB_COLORCONTROL_ROP_CODE__SHIFT) & A2XX_RB_COLORCONTROL_ROP_CODE__MASK;
+}
+#define A2XX_RB_COLORCONTROL_DITHER_MODE__MASK                 0x00003000
+#define A2XX_RB_COLORCONTROL_DITHER_MODE__SHIFT                        12
+static inline uint32_t A2XX_RB_COLORCONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
+{
+       return ((val) << A2XX_RB_COLORCONTROL_DITHER_MODE__SHIFT) & A2XX_RB_COLORCONTROL_DITHER_MODE__MASK;
+}
+#define A2XX_RB_COLORCONTROL_DITHER_TYPE__MASK                 0x0000c000
+#define A2XX_RB_COLORCONTROL_DITHER_TYPE__SHIFT                        14
+static inline uint32_t A2XX_RB_COLORCONTROL_DITHER_TYPE(enum a2xx_rb_dither_type val)
+{
+       return ((val) << A2XX_RB_COLORCONTROL_DITHER_TYPE__SHIFT) & A2XX_RB_COLORCONTROL_DITHER_TYPE__MASK;
+}
+#define A2XX_RB_COLORCONTROL_PIXEL_FOG                         0x00010000
+#define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__MASK       0x03000000
+#define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__SHIFT      24
+static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0(uint32_t val)
+{
+       return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__MASK;
+}
+#define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__MASK       0x0c000000
+#define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__SHIFT      26
+static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1(uint32_t val)
+{
+       return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__MASK;
+}
+#define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__MASK       0x30000000
+#define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__SHIFT      28
+static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2(uint32_t val)
+{
+       return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__MASK;
+}
+#define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__MASK       0xc0000000
+#define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__SHIFT      30
+static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3(uint32_t val)
+{
+       return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__MASK;
+}
+
+#define REG_A2XX_VGT_CURRENT_BIN_ID_MAX                                0x00002203
+#define A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__MASK               0x00000007
+#define A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__SHIFT              0
+static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN(uint32_t val)
+{
+       return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__MASK;
+}
+#define A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__MASK                  0x00000038
+#define A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__SHIFT                 3
+static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_ROW(uint32_t val)
+{
+       return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__MASK;
+}
+#define A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__MASK      0x000001c0
+#define A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__SHIFT     6
+static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK(uint32_t val)
+{
+       return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__MASK;
+}
+
+#define REG_A2XX_PA_CL_CLIP_CNTL                               0x00002204
+#define A2XX_PA_CL_CLIP_CNTL_CLIP_DISABLE                      0x00010000
+#define A2XX_PA_CL_CLIP_CNTL_BOUNDARY_EDGE_FLAG_ENA            0x00040000
+#define A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__MASK           0x00080000
+#define A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__SHIFT          19
+static inline uint32_t A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF(enum a2xx_dx_clip_space val)
+{
+       return ((val) << A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__SHIFT) & A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__MASK;
+}
+#define A2XX_PA_CL_CLIP_CNTL_DIS_CLIP_ERR_DETECT               0x00100000
+#define A2XX_PA_CL_CLIP_CNTL_VTX_KILL_OR                       0x00200000
+#define A2XX_PA_CL_CLIP_CNTL_XY_NAN_RETAIN                     0x00400000
+#define A2XX_PA_CL_CLIP_CNTL_Z_NAN_RETAIN                      0x00800000
+#define A2XX_PA_CL_CLIP_CNTL_W_NAN_RETAIN                      0x01000000
+
+#define REG_A2XX_PA_SU_SC_MODE_CNTL                            0x00002205
+#define A2XX_PA_SU_SC_MODE_CNTL_CULL_FRONT                     0x00000001
+#define A2XX_PA_SU_SC_MODE_CNTL_CULL_BACK                      0x00000002
+#define A2XX_PA_SU_SC_MODE_CNTL_FACE                           0x00000004
+#define A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__MASK                 0x00000018
+#define A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__SHIFT                        3
+static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_POLYMODE(enum a2xx_pa_su_sc_polymode val)
+{
+       return ((val) << A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__MASK;
+}
+#define A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__MASK              0x000000e0
+#define A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__SHIFT             5
+static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
+{
+       return ((val) << A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__MASK;
+}
+#define A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__MASK               0x00000700
+#define A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__SHIFT              8
+static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
+{
+       return ((val) << A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__MASK;
+}
+#define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_FRONT_ENABLE       0x00000800
+#define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_BACK_ENABLE                0x00001000
+#define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_PARA_ENABLE                0x00002000
+#define A2XX_PA_SU_SC_MODE_CNTL_MSAA_ENABLE                    0x00008000
+#define A2XX_PA_SU_SC_MODE_CNTL_VTX_WINDOW_OFFSET_ENABLE       0x00010000
+#define A2XX_PA_SU_SC_MODE_CNTL_LINE_STIPPLE_ENABLE            0x00040000
+#define A2XX_PA_SU_SC_MODE_CNTL_PROVOKING_VTX_LAST             0x00080000
+#define A2XX_PA_SU_SC_MODE_CNTL_PERSP_CORR_DIS                 0x00100000
+#define A2XX_PA_SU_SC_MODE_CNTL_MULTI_PRIM_IB_ENA              0x00200000
+#define A2XX_PA_SU_SC_MODE_CNTL_QUAD_ORDER_ENABLE              0x00800000
+#define A2XX_PA_SU_SC_MODE_CNTL_WAIT_RB_IDLE_ALL_TRI           0x02000000
+#define A2XX_PA_SU_SC_MODE_CNTL_WAIT_RB_IDLE_FIRST_TRI_NEW_STATE       0x04000000
+#define A2XX_PA_SU_SC_MODE_CNTL_CLAMPED_FACENESS               0x10000000
+#define A2XX_PA_SU_SC_MODE_CNTL_ZERO_AREA_FACENESS             0x20000000
+#define A2XX_PA_SU_SC_MODE_CNTL_FACE_KILL_ENABLE               0x40000000
+#define A2XX_PA_SU_SC_MODE_CNTL_FACE_WRITE_ENABLE              0x80000000
+
+#define REG_A2XX_PA_CL_VTE_CNTL                                        0x00002206
+#define A2XX_PA_CL_VTE_CNTL_VPORT_X_SCALE_ENA                  0x00000001
+#define A2XX_PA_CL_VTE_CNTL_VPORT_X_OFFSET_ENA                 0x00000002
+#define A2XX_PA_CL_VTE_CNTL_VPORT_Y_SCALE_ENA                  0x00000004
+#define A2XX_PA_CL_VTE_CNTL_VPORT_Y_OFFSET_ENA                 0x00000008
+#define A2XX_PA_CL_VTE_CNTL_VPORT_Z_SCALE_ENA                  0x00000010
+#define A2XX_PA_CL_VTE_CNTL_VPORT_Z_OFFSET_ENA                 0x00000020
+#define A2XX_PA_CL_VTE_CNTL_VTX_XY_FMT                         0x00000100
+#define A2XX_PA_CL_VTE_CNTL_VTX_Z_FMT                          0x00000200
+#define A2XX_PA_CL_VTE_CNTL_VTX_W0_FMT                         0x00000400
+#define A2XX_PA_CL_VTE_CNTL_PERFCOUNTER_REF                    0x00000800
+
+#define REG_A2XX_VGT_CURRENT_BIN_ID_MIN                                0x00002207
+#define A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__MASK               0x00000007
+#define A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__SHIFT              0
+static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN(uint32_t val)
+{
+       return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__MASK;
+}
+#define A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__MASK                  0x00000038
+#define A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__SHIFT                 3
+static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_ROW(uint32_t val)
+{
+       return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__MASK;
+}
+#define A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__MASK      0x000001c0
+#define A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__SHIFT     6
+static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK(uint32_t val)
+{
+       return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__MASK;
+}
+
+#define REG_A2XX_RB_MODECONTROL                                        0x00002208
+#define A2XX_RB_MODECONTROL_EDRAM_MODE__MASK                   0x00000007
+#define A2XX_RB_MODECONTROL_EDRAM_MODE__SHIFT                  0
+static inline uint32_t A2XX_RB_MODECONTROL_EDRAM_MODE(enum a2xx_rb_edram_mode val)
+{
+       return ((val) << A2XX_RB_MODECONTROL_EDRAM_MODE__SHIFT) & A2XX_RB_MODECONTROL_EDRAM_MODE__MASK;
+}
+
+#define REG_A2XX_A220_RB_LRZ_VSC_CONTROL                       0x00002209
+
+#define REG_A2XX_RB_SAMPLE_POS                                 0x0000220a
+
+#define REG_A2XX_CLEAR_COLOR                                   0x0000220b
+#define A2XX_CLEAR_COLOR_RED__MASK                             0x000000ff
+#define A2XX_CLEAR_COLOR_RED__SHIFT                            0
+static inline uint32_t A2XX_CLEAR_COLOR_RED(uint32_t val)
+{
+       return ((val) << A2XX_CLEAR_COLOR_RED__SHIFT) & A2XX_CLEAR_COLOR_RED__MASK;
+}
+#define A2XX_CLEAR_COLOR_GREEN__MASK                           0x0000ff00
+#define A2XX_CLEAR_COLOR_GREEN__SHIFT                          8
+static inline uint32_t A2XX_CLEAR_COLOR_GREEN(uint32_t val)
+{
+       return ((val) << A2XX_CLEAR_COLOR_GREEN__SHIFT) & A2XX_CLEAR_COLOR_GREEN__MASK;
+}
+#define A2XX_CLEAR_COLOR_BLUE__MASK                            0x00ff0000
+#define A2XX_CLEAR_COLOR_BLUE__SHIFT                           16
+static inline uint32_t A2XX_CLEAR_COLOR_BLUE(uint32_t val)
+{
+       return ((val) << A2XX_CLEAR_COLOR_BLUE__SHIFT) & A2XX_CLEAR_COLOR_BLUE__MASK;
+}
+#define A2XX_CLEAR_COLOR_ALPHA__MASK                           0xff000000
+#define A2XX_CLEAR_COLOR_ALPHA__SHIFT                          24
+static inline uint32_t A2XX_CLEAR_COLOR_ALPHA(uint32_t val)
+{
+       return ((val) << A2XX_CLEAR_COLOR_ALPHA__SHIFT) & A2XX_CLEAR_COLOR_ALPHA__MASK;
+}
+
+#define REG_A2XX_A220_GRAS_CONTROL                             0x00002210
+
+#define REG_A2XX_PA_SU_POINT_SIZE                              0x00002280
+#define A2XX_PA_SU_POINT_SIZE_HEIGHT__MASK                     0x0000ffff
+#define A2XX_PA_SU_POINT_SIZE_HEIGHT__SHIFT                    0
+static inline uint32_t A2XX_PA_SU_POINT_SIZE_HEIGHT(float val)
+{
+       return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_SIZE_HEIGHT__SHIFT) & A2XX_PA_SU_POINT_SIZE_HEIGHT__MASK;
+}
+#define A2XX_PA_SU_POINT_SIZE_WIDTH__MASK                      0xffff0000
+#define A2XX_PA_SU_POINT_SIZE_WIDTH__SHIFT                     16
+static inline uint32_t A2XX_PA_SU_POINT_SIZE_WIDTH(float val)
+{
+       return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_SIZE_WIDTH__SHIFT) & A2XX_PA_SU_POINT_SIZE_WIDTH__MASK;
+}
+
+#define REG_A2XX_PA_SU_POINT_MINMAX                            0x00002281
+#define A2XX_PA_SU_POINT_MINMAX_MIN__MASK                      0x0000ffff
+#define A2XX_PA_SU_POINT_MINMAX_MIN__SHIFT                     0
+static inline uint32_t A2XX_PA_SU_POINT_MINMAX_MIN(float val)
+{
+       return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_MINMAX_MIN__SHIFT) & A2XX_PA_SU_POINT_MINMAX_MIN__MASK;
+}
+#define A2XX_PA_SU_POINT_MINMAX_MAX__MASK                      0xffff0000
+#define A2XX_PA_SU_POINT_MINMAX_MAX__SHIFT                     16
+static inline uint32_t A2XX_PA_SU_POINT_MINMAX_MAX(float val)
+{
+       return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_MINMAX_MAX__SHIFT) & A2XX_PA_SU_POINT_MINMAX_MAX__MASK;
+}
+
+#define REG_A2XX_PA_SU_LINE_CNTL                               0x00002282
+#define A2XX_PA_SU_LINE_CNTL_WIDTH__MASK                       0x0000ffff
+#define A2XX_PA_SU_LINE_CNTL_WIDTH__SHIFT                      0
+static inline uint32_t A2XX_PA_SU_LINE_CNTL_WIDTH(float val)
+{
+       return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_LINE_CNTL_WIDTH__SHIFT) & A2XX_PA_SU_LINE_CNTL_WIDTH__MASK;
+}
+
+#define REG_A2XX_PA_SC_LINE_STIPPLE                            0x00002283
+#define A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__MASK             0x0000ffff
+#define A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__SHIFT            0
+static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN(uint32_t val)
+{
+       return ((val) << A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__MASK;
+}
+#define A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__MASK             0x00ff0000
+#define A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__SHIFT            16
+static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT(uint32_t val)
+{
+       return ((val) << A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__MASK;
+}
+#define A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__MASK                0x10000000
+#define A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__SHIFT       28
+static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER(enum a2xx_pa_sc_pattern_bit_order val)
+{
+       return ((val) << A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__MASK;
+}
+#define A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__MASK          0x60000000
+#define A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__SHIFT         29
+static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL(enum a2xx_pa_sc_auto_reset_cntl val)
+{
+       return ((val) << A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__MASK;
+}
+
+#define REG_A2XX_PA_SC_VIZ_QUERY                               0x00002293
+#define A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ENA                     0x00000001
+#define A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__MASK                        0x0000007e
+#define A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__SHIFT               1
+static inline uint32_t A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID(uint32_t val)
+{
+       return ((val) << A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__SHIFT) & A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__MASK;
+}
+#define A2XX_PA_SC_VIZ_QUERY_KILL_PIX_POST_EARLY_Z             0x00000100
+
+#define REG_A2XX_VGT_ENHANCE                                   0x00002294
+
+#define REG_A2XX_PA_SC_LINE_CNTL                               0x00002300
+#define A2XX_PA_SC_LINE_CNTL_BRES_CNTL__MASK                   0x0000ffff
+#define A2XX_PA_SC_LINE_CNTL_BRES_CNTL__SHIFT                  0
+static inline uint32_t A2XX_PA_SC_LINE_CNTL_BRES_CNTL(uint32_t val)
+{
+       return ((val) << A2XX_PA_SC_LINE_CNTL_BRES_CNTL__SHIFT) & A2XX_PA_SC_LINE_CNTL_BRES_CNTL__MASK;
+}
+#define A2XX_PA_SC_LINE_CNTL_USE_BRES_CNTL                     0x00000100
+#define A2XX_PA_SC_LINE_CNTL_EXPAND_LINE_WIDTH                 0x00000200
+#define A2XX_PA_SC_LINE_CNTL_LAST_PIXEL                                0x00000400
+
+#define REG_A2XX_PA_SC_AA_CONFIG                               0x00002301
+#define A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__MASK            0x00000007
+#define A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__SHIFT           0
+static inline uint32_t A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES(uint32_t val)
+{
+       return ((val) << A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__SHIFT) & A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__MASK;
+}
+#define A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__MASK             0x0001e000
+#define A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__SHIFT            13
+static inline uint32_t A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST(uint32_t val)
+{
+       return ((val) << A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__SHIFT) & A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__MASK;
+}
+
+#define REG_A2XX_PA_SU_VTX_CNTL                                        0x00002302
+#define A2XX_PA_SU_VTX_CNTL_PIX_CENTER__MASK                   0x00000001
+#define A2XX_PA_SU_VTX_CNTL_PIX_CENTER__SHIFT                  0
+static inline uint32_t A2XX_PA_SU_VTX_CNTL_PIX_CENTER(enum a2xx_pa_pixcenter val)
+{
+       return ((val) << A2XX_PA_SU_VTX_CNTL_PIX_CENTER__SHIFT) & A2XX_PA_SU_VTX_CNTL_PIX_CENTER__MASK;
+}
+#define A2XX_PA_SU_VTX_CNTL_ROUND_MODE__MASK                   0x00000006
+#define A2XX_PA_SU_VTX_CNTL_ROUND_MODE__SHIFT                  1
+static inline uint32_t A2XX_PA_SU_VTX_CNTL_ROUND_MODE(enum a2xx_pa_roundmode val)
+{
+       return ((val) << A2XX_PA_SU_VTX_CNTL_ROUND_MODE__SHIFT) & A2XX_PA_SU_VTX_CNTL_ROUND_MODE__MASK;
+}
+#define A2XX_PA_SU_VTX_CNTL_QUANT_MODE__MASK                   0x00000380
+#define A2XX_PA_SU_VTX_CNTL_QUANT_MODE__SHIFT                  7
+static inline uint32_t A2XX_PA_SU_VTX_CNTL_QUANT_MODE(enum a2xx_pa_quantmode val)
+{
+       return ((val) << A2XX_PA_SU_VTX_CNTL_QUANT_MODE__SHIFT) & A2XX_PA_SU_VTX_CNTL_QUANT_MODE__MASK;
+}
+
+#define REG_A2XX_PA_CL_GB_VERT_CLIP_ADJ                                0x00002303
+#define A2XX_PA_CL_GB_VERT_CLIP_ADJ__MASK                      0xffffffff
+#define A2XX_PA_CL_GB_VERT_CLIP_ADJ__SHIFT                     0
+static inline uint32_t A2XX_PA_CL_GB_VERT_CLIP_ADJ(float val)
+{
+       return ((fui(val)) << A2XX_PA_CL_GB_VERT_CLIP_ADJ__SHIFT) & A2XX_PA_CL_GB_VERT_CLIP_ADJ__MASK;
+}
+
+#define REG_A2XX_PA_CL_GB_VERT_DISC_ADJ                                0x00002304
+#define A2XX_PA_CL_GB_VERT_DISC_ADJ__MASK                      0xffffffff
+#define A2XX_PA_CL_GB_VERT_DISC_ADJ__SHIFT                     0
+static inline uint32_t A2XX_PA_CL_GB_VERT_DISC_ADJ(float val)
+{
+       return ((fui(val)) << A2XX_PA_CL_GB_VERT_DISC_ADJ__SHIFT) & A2XX_PA_CL_GB_VERT_DISC_ADJ__MASK;
+}
+
+#define REG_A2XX_PA_CL_GB_HORZ_CLIP_ADJ                                0x00002305
+#define A2XX_PA_CL_GB_HORZ_CLIP_ADJ__MASK                      0xffffffff
+#define A2XX_PA_CL_GB_HORZ_CLIP_ADJ__SHIFT                     0
+static inline uint32_t A2XX_PA_CL_GB_HORZ_CLIP_ADJ(float val)
+{
+       return ((fui(val)) << A2XX_PA_CL_GB_HORZ_CLIP_ADJ__SHIFT) & A2XX_PA_CL_GB_HORZ_CLIP_ADJ__MASK;
+}
+
+#define REG_A2XX_PA_CL_GB_HORZ_DISC_ADJ                                0x00002306
+#define A2XX_PA_CL_GB_HORZ_DISC_ADJ__MASK                      0xffffffff
+#define A2XX_PA_CL_GB_HORZ_DISC_ADJ__SHIFT                     0
+static inline uint32_t A2XX_PA_CL_GB_HORZ_DISC_ADJ(float val)
+{
+       return ((fui(val)) << A2XX_PA_CL_GB_HORZ_DISC_ADJ__SHIFT) & A2XX_PA_CL_GB_HORZ_DISC_ADJ__MASK;
+}
+
+#define REG_A2XX_SQ_VS_CONST                                   0x00002307
+#define A2XX_SQ_VS_CONST_BASE__MASK                            0x000001ff
+#define A2XX_SQ_VS_CONST_BASE__SHIFT                           0
+static inline uint32_t A2XX_SQ_VS_CONST_BASE(uint32_t val)
+{
+       return ((val) << A2XX_SQ_VS_CONST_BASE__SHIFT) & A2XX_SQ_VS_CONST_BASE__MASK;
+}
+#define A2XX_SQ_VS_CONST_SIZE__MASK                            0x001ff000
+#define A2XX_SQ_VS_CONST_SIZE__SHIFT                           12
+static inline uint32_t A2XX_SQ_VS_CONST_SIZE(uint32_t val)
+{
+       return ((val) << A2XX_SQ_VS_CONST_SIZE__SHIFT) & A2XX_SQ_VS_CONST_SIZE__MASK;
+}
+
+#define REG_A2XX_SQ_PS_CONST                                   0x00002308
+#define A2XX_SQ_PS_CONST_BASE__MASK                            0x000001ff
+#define A2XX_SQ_PS_CONST_BASE__SHIFT                           0
+static inline uint32_t A2XX_SQ_PS_CONST_BASE(uint32_t val)
+{
+       return ((val) << A2XX_SQ_PS_CONST_BASE__SHIFT) & A2XX_SQ_PS_CONST_BASE__MASK;
+}
+#define A2XX_SQ_PS_CONST_SIZE__MASK                            0x001ff000
+#define A2XX_SQ_PS_CONST_SIZE__SHIFT                           12
+static inline uint32_t A2XX_SQ_PS_CONST_SIZE(uint32_t val)
+{
+       return ((val) << A2XX_SQ_PS_CONST_SIZE__SHIFT) & A2XX_SQ_PS_CONST_SIZE__MASK;
+}
+
+#define REG_A2XX_SQ_DEBUG_MISC_0                               0x00002309
+
+#define REG_A2XX_SQ_DEBUG_MISC_1                               0x0000230a
+
+#define REG_A2XX_PA_SC_AA_MASK                                 0x00002312
+
+#define REG_A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL                   0x00002316
+#define A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__MASK 0x00000007
+#define A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__SHIFT        0
+static inline uint32_t A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH(uint32_t val)
+{
+       return ((val) << A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__SHIFT) & A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__MASK;
+}
+
+#define REG_A2XX_VGT_OUT_DEALLOC_CNTL                          0x00002317
+#define A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__MASK           0x00000003
+#define A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__SHIFT          0
+static inline uint32_t A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST(uint32_t val)
+{
+       return ((val) << A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__SHIFT) & A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__MASK;
+}
+
+#define REG_A2XX_RB_COPY_CONTROL                               0x00002318
+#define A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__MASK          0x00000007
+#define A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__SHIFT         0
+static inline uint32_t A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT(enum a2xx_rb_copy_sample_select val)
+{
+       return ((val) << A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__SHIFT) & A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__MASK;
+}
+#define A2XX_RB_COPY_CONTROL_DEPTH_CLEAR_ENABLE                        0x00000008
+#define A2XX_RB_COPY_CONTROL_CLEAR_MASK__MASK                  0x000000f0
+#define A2XX_RB_COPY_CONTROL_CLEAR_MASK__SHIFT                 4
+static inline uint32_t A2XX_RB_COPY_CONTROL_CLEAR_MASK(uint32_t val)
+{
+       return ((val) << A2XX_RB_COPY_CONTROL_CLEAR_MASK__SHIFT) & A2XX_RB_COPY_CONTROL_CLEAR_MASK__MASK;
+}
+
+#define REG_A2XX_RB_COPY_DEST_BASE                             0x00002319
+
+#define REG_A2XX_RB_COPY_DEST_PITCH                            0x0000231a
+#define A2XX_RB_COPY_DEST_PITCH__MASK                          0xffffffff
+#define A2XX_RB_COPY_DEST_PITCH__SHIFT                         0
+static inline uint32_t A2XX_RB_COPY_DEST_PITCH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A2XX_RB_COPY_DEST_PITCH__SHIFT) & A2XX_RB_COPY_DEST_PITCH__MASK;
+}
+
+#define REG_A2XX_RB_COPY_DEST_INFO                             0x0000231b
+#define A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__MASK               0x00000007
+#define A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__SHIFT              0
+static inline uint32_t A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN(enum adreno_rb_surface_endian val)
+{
+       return ((val) << A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__SHIFT) & A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__MASK;
+}
+#define A2XX_RB_COPY_DEST_INFO_LINEAR                          0x00000008
+#define A2XX_RB_COPY_DEST_INFO_FORMAT__MASK                    0x000000f0
+#define A2XX_RB_COPY_DEST_INFO_FORMAT__SHIFT                   4
+static inline uint32_t A2XX_RB_COPY_DEST_INFO_FORMAT(enum a2xx_colorformatx val)
+{
+       return ((val) << A2XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A2XX_RB_COPY_DEST_INFO_FORMAT__MASK;
+}
+#define A2XX_RB_COPY_DEST_INFO_SWAP__MASK                      0x00000300
+#define A2XX_RB_COPY_DEST_INFO_SWAP__SHIFT                     8
+static inline uint32_t A2XX_RB_COPY_DEST_INFO_SWAP(uint32_t val)
+{
+       return ((val) << A2XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A2XX_RB_COPY_DEST_INFO_SWAP__MASK;
+}
+#define A2XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK               0x00000c00
+#define A2XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT              10
+static inline uint32_t A2XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
+{
+       return ((val) << A2XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A2XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
+}
+#define A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__MASK               0x00003000
+#define A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__SHIFT              12
+static inline uint32_t A2XX_RB_COPY_DEST_INFO_DITHER_TYPE(enum a2xx_rb_dither_type val)
+{
+       return ((val) << A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__SHIFT) & A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__MASK;
+}
+#define A2XX_RB_COPY_DEST_INFO_WRITE_RED                       0x00004000
+#define A2XX_RB_COPY_DEST_INFO_WRITE_GREEN                     0x00008000
+#define A2XX_RB_COPY_DEST_INFO_WRITE_BLUE                      0x00010000
+#define A2XX_RB_COPY_DEST_INFO_WRITE_ALPHA                     0x00020000
+
+#define REG_A2XX_RB_COPY_DEST_OFFSET                           0x0000231c
+#define A2XX_RB_COPY_DEST_OFFSET_X__MASK                       0x00001fff
+#define A2XX_RB_COPY_DEST_OFFSET_X__SHIFT                      0
+static inline uint32_t A2XX_RB_COPY_DEST_OFFSET_X(uint32_t val)
+{
+       return ((val) << A2XX_RB_COPY_DEST_OFFSET_X__SHIFT) & A2XX_RB_COPY_DEST_OFFSET_X__MASK;
+}
+#define A2XX_RB_COPY_DEST_OFFSET_Y__MASK                       0x03ffe000
+#define A2XX_RB_COPY_DEST_OFFSET_Y__SHIFT                      13
+static inline uint32_t A2XX_RB_COPY_DEST_OFFSET_Y(uint32_t val)
+{
+       return ((val) << A2XX_RB_COPY_DEST_OFFSET_Y__SHIFT) & A2XX_RB_COPY_DEST_OFFSET_Y__MASK;
+}
+
+#define REG_A2XX_RB_DEPTH_CLEAR                                        0x0000231d
+
+#define REG_A2XX_RB_SAMPLE_COUNT_CTL                           0x00002324
+
+#define REG_A2XX_RB_COLOR_DEST_MASK                            0x00002326
+
+#define REG_A2XX_A225_GRAS_UCP0X                               0x00002340
+
+#define REG_A2XX_A225_GRAS_UCP5W                               0x00002357
+
+#define REG_A2XX_A225_GRAS_UCP_ENABLED                         0x00002360
+
+#define REG_A2XX_PA_SU_POLY_OFFSET_FRONT_SCALE                 0x00002380
+
+#define REG_A2XX_PA_SU_POLY_OFFSET_BACK_OFFSET                 0x00002383
+
+#define REG_A2XX_SQ_CONSTANT_0                                 0x00004000
+
+#define REG_A2XX_SQ_FETCH_0                                    0x00004800
+
+#define REG_A2XX_SQ_CF_BOOLEANS                                        0x00004900
+
+#define REG_A2XX_SQ_CF_LOOP                                    0x00004908
+
+#define REG_A2XX_COHER_SIZE_PM4                                        0x00000a29
+
+#define REG_A2XX_COHER_BASE_PM4                                        0x00000a2a
+
+#define REG_A2XX_COHER_STATUS_PM4                              0x00000a2b
+
+#define REG_A2XX_SQ_TEX_0                                      0x00000000
+#define A2XX_SQ_TEX_0_TYPE__MASK                               0x00000003
+#define A2XX_SQ_TEX_0_TYPE__SHIFT                              0
+static inline uint32_t A2XX_SQ_TEX_0_TYPE(enum sq_tex_type val)
+{
+       return ((val) << A2XX_SQ_TEX_0_TYPE__SHIFT) & A2XX_SQ_TEX_0_TYPE__MASK;
+}
+#define A2XX_SQ_TEX_0_SIGN_X__MASK                             0x0000000c
+#define A2XX_SQ_TEX_0_SIGN_X__SHIFT                            2
+static inline uint32_t A2XX_SQ_TEX_0_SIGN_X(enum sq_tex_sign val)
+{
+       return ((val) << A2XX_SQ_TEX_0_SIGN_X__SHIFT) & A2XX_SQ_TEX_0_SIGN_X__MASK;
+}
+#define A2XX_SQ_TEX_0_SIGN_Y__MASK                             0x00000030
+#define A2XX_SQ_TEX_0_SIGN_Y__SHIFT                            4
+static inline uint32_t A2XX_SQ_TEX_0_SIGN_Y(enum sq_tex_sign val)
+{
+       return ((val) << A2XX_SQ_TEX_0_SIGN_Y__SHIFT) & A2XX_SQ_TEX_0_SIGN_Y__MASK;
+}
+#define A2XX_SQ_TEX_0_SIGN_Z__MASK                             0x000000c0
+#define A2XX_SQ_TEX_0_SIGN_Z__SHIFT                            6
+static inline uint32_t A2XX_SQ_TEX_0_SIGN_Z(enum sq_tex_sign val)
+{
+       return ((val) << A2XX_SQ_TEX_0_SIGN_Z__SHIFT) & A2XX_SQ_TEX_0_SIGN_Z__MASK;
+}
+#define A2XX_SQ_TEX_0_SIGN_W__MASK                             0x00000300
+#define A2XX_SQ_TEX_0_SIGN_W__SHIFT                            8
+static inline uint32_t A2XX_SQ_TEX_0_SIGN_W(enum sq_tex_sign val)
+{
+       return ((val) << A2XX_SQ_TEX_0_SIGN_W__SHIFT) & A2XX_SQ_TEX_0_SIGN_W__MASK;
+}
+#define A2XX_SQ_TEX_0_CLAMP_X__MASK                            0x00001c00
+#define A2XX_SQ_TEX_0_CLAMP_X__SHIFT                           10
+static inline uint32_t A2XX_SQ_TEX_0_CLAMP_X(enum sq_tex_clamp val)
+{
+       return ((val) << A2XX_SQ_TEX_0_CLAMP_X__SHIFT) & A2XX_SQ_TEX_0_CLAMP_X__MASK;
+}
+#define A2XX_SQ_TEX_0_CLAMP_Y__MASK                            0x0000e000
+#define A2XX_SQ_TEX_0_CLAMP_Y__SHIFT                           13
+static inline uint32_t A2XX_SQ_TEX_0_CLAMP_Y(enum sq_tex_clamp val)
+{
+       return ((val) << A2XX_SQ_TEX_0_CLAMP_Y__SHIFT) & A2XX_SQ_TEX_0_CLAMP_Y__MASK;
+}
+#define A2XX_SQ_TEX_0_CLAMP_Z__MASK                            0x00070000
+#define A2XX_SQ_TEX_0_CLAMP_Z__SHIFT                           16
+static inline uint32_t A2XX_SQ_TEX_0_CLAMP_Z(enum sq_tex_clamp val)
+{
+       return ((val) << A2XX_SQ_TEX_0_CLAMP_Z__SHIFT) & A2XX_SQ_TEX_0_CLAMP_Z__MASK;
+}
+#define A2XX_SQ_TEX_0_PITCH__MASK                              0x7fc00000
+#define A2XX_SQ_TEX_0_PITCH__SHIFT                             22
+static inline uint32_t A2XX_SQ_TEX_0_PITCH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A2XX_SQ_TEX_0_PITCH__SHIFT) & A2XX_SQ_TEX_0_PITCH__MASK;
+}
+#define A2XX_SQ_TEX_0_TILED                                    0x00000002
+
+#define REG_A2XX_SQ_TEX_1                                      0x00000001
+#define A2XX_SQ_TEX_1_FORMAT__MASK                             0x0000003f
+#define A2XX_SQ_TEX_1_FORMAT__SHIFT                            0
+static inline uint32_t A2XX_SQ_TEX_1_FORMAT(enum a2xx_sq_surfaceformat val)
+{
+       return ((val) << A2XX_SQ_TEX_1_FORMAT__SHIFT) & A2XX_SQ_TEX_1_FORMAT__MASK;
+}
+#define A2XX_SQ_TEX_1_ENDIANNESS__MASK                         0x000000c0
+#define A2XX_SQ_TEX_1_ENDIANNESS__SHIFT                                6
+static inline uint32_t A2XX_SQ_TEX_1_ENDIANNESS(enum sq_tex_endian val)
+{
+       return ((val) << A2XX_SQ_TEX_1_ENDIANNESS__SHIFT) & A2XX_SQ_TEX_1_ENDIANNESS__MASK;
+}
+#define A2XX_SQ_TEX_1_REQUEST_SIZE__MASK                       0x00000300
+#define A2XX_SQ_TEX_1_REQUEST_SIZE__SHIFT                      8
+static inline uint32_t A2XX_SQ_TEX_1_REQUEST_SIZE(uint32_t val)
+{
+       return ((val) << A2XX_SQ_TEX_1_REQUEST_SIZE__SHIFT) & A2XX_SQ_TEX_1_REQUEST_SIZE__MASK;
+}
+#define A2XX_SQ_TEX_1_STACKED                                  0x00000400
+#define A2XX_SQ_TEX_1_CLAMP_POLICY__MASK                       0x00000800
+#define A2XX_SQ_TEX_1_CLAMP_POLICY__SHIFT                      11
+static inline uint32_t A2XX_SQ_TEX_1_CLAMP_POLICY(enum sq_tex_clamp_policy val)
+{
+       return ((val) << A2XX_SQ_TEX_1_CLAMP_POLICY__SHIFT) & A2XX_SQ_TEX_1_CLAMP_POLICY__MASK;
+}
+#define A2XX_SQ_TEX_1_BASE_ADDRESS__MASK                       0xfffff000
+#define A2XX_SQ_TEX_1_BASE_ADDRESS__SHIFT                      12
+static inline uint32_t A2XX_SQ_TEX_1_BASE_ADDRESS(uint32_t val)
+{
+       assert(!(val & 0xfff));
+       return ((val >> 12) << A2XX_SQ_TEX_1_BASE_ADDRESS__SHIFT) & A2XX_SQ_TEX_1_BASE_ADDRESS__MASK;
+}
+
+#define REG_A2XX_SQ_TEX_2                                      0x00000002
+#define A2XX_SQ_TEX_2_WIDTH__MASK                              0x00001fff
+#define A2XX_SQ_TEX_2_WIDTH__SHIFT                             0
+static inline uint32_t A2XX_SQ_TEX_2_WIDTH(uint32_t val)
+{
+       return ((val) << A2XX_SQ_TEX_2_WIDTH__SHIFT) & A2XX_SQ_TEX_2_WIDTH__MASK;
+}
+#define A2XX_SQ_TEX_2_HEIGHT__MASK                             0x03ffe000
+#define A2XX_SQ_TEX_2_HEIGHT__SHIFT                            13
+static inline uint32_t A2XX_SQ_TEX_2_HEIGHT(uint32_t val)
+{
+       return ((val) << A2XX_SQ_TEX_2_HEIGHT__SHIFT) & A2XX_SQ_TEX_2_HEIGHT__MASK;
+}
+#define A2XX_SQ_TEX_2_DEPTH__MASK                              0xfc000000
+#define A2XX_SQ_TEX_2_DEPTH__SHIFT                             26
+static inline uint32_t A2XX_SQ_TEX_2_DEPTH(uint32_t val)
+{
+       return ((val) << A2XX_SQ_TEX_2_DEPTH__SHIFT) & A2XX_SQ_TEX_2_DEPTH__MASK;
+}
+
+#define REG_A2XX_SQ_TEX_3                                      0x00000003
+#define A2XX_SQ_TEX_3_NUM_FORMAT__MASK                         0x00000001
+#define A2XX_SQ_TEX_3_NUM_FORMAT__SHIFT                                0
+static inline uint32_t A2XX_SQ_TEX_3_NUM_FORMAT(enum sq_tex_num_format val)
+{
+       return ((val) << A2XX_SQ_TEX_3_NUM_FORMAT__SHIFT) & A2XX_SQ_TEX_3_NUM_FORMAT__MASK;
+}
+#define A2XX_SQ_TEX_3_SWIZ_X__MASK                             0x0000000e
+#define A2XX_SQ_TEX_3_SWIZ_X__SHIFT                            1
+static inline uint32_t A2XX_SQ_TEX_3_SWIZ_X(enum sq_tex_swiz val)
+{
+       return ((val) << A2XX_SQ_TEX_3_SWIZ_X__SHIFT) & A2XX_SQ_TEX_3_SWIZ_X__MASK;
+}
+#define A2XX_SQ_TEX_3_SWIZ_Y__MASK                             0x00000070
+#define A2XX_SQ_TEX_3_SWIZ_Y__SHIFT                            4
+static inline uint32_t A2XX_SQ_TEX_3_SWIZ_Y(enum sq_tex_swiz val)
+{
+       return ((val) << A2XX_SQ_TEX_3_SWIZ_Y__SHIFT) & A2XX_SQ_TEX_3_SWIZ_Y__MASK;
+}
+#define A2XX_SQ_TEX_3_SWIZ_Z__MASK                             0x00000380
+#define A2XX_SQ_TEX_3_SWIZ_Z__SHIFT                            7
+static inline uint32_t A2XX_SQ_TEX_3_SWIZ_Z(enum sq_tex_swiz val)
+{
+       return ((val) << A2XX_SQ_TEX_3_SWIZ_Z__SHIFT) & A2XX_SQ_TEX_3_SWIZ_Z__MASK;
+}
+#define A2XX_SQ_TEX_3_SWIZ_W__MASK                             0x00001c00
+#define A2XX_SQ_TEX_3_SWIZ_W__SHIFT                            10
+static inline uint32_t A2XX_SQ_TEX_3_SWIZ_W(enum sq_tex_swiz val)
+{
+       return ((val) << A2XX_SQ_TEX_3_SWIZ_W__SHIFT) & A2XX_SQ_TEX_3_SWIZ_W__MASK;
+}
+#define A2XX_SQ_TEX_3_EXP_ADJUST__MASK                         0x0007e000
+#define A2XX_SQ_TEX_3_EXP_ADJUST__SHIFT                                13
+static inline uint32_t A2XX_SQ_TEX_3_EXP_ADJUST(uint32_t val)
+{
+       return ((val) << A2XX_SQ_TEX_3_EXP_ADJUST__SHIFT) & A2XX_SQ_TEX_3_EXP_ADJUST__MASK;
+}
+#define A2XX_SQ_TEX_3_XY_MAG_FILTER__MASK                      0x00180000
+#define A2XX_SQ_TEX_3_XY_MAG_FILTER__SHIFT                     19
+static inline uint32_t A2XX_SQ_TEX_3_XY_MAG_FILTER(enum sq_tex_filter val)
+{
+       return ((val) << A2XX_SQ_TEX_3_XY_MAG_FILTER__SHIFT) & A2XX_SQ_TEX_3_XY_MAG_FILTER__MASK;
+}
+#define A2XX_SQ_TEX_3_XY_MIN_FILTER__MASK                      0x00600000
+#define A2XX_SQ_TEX_3_XY_MIN_FILTER__SHIFT                     21
+static inline uint32_t A2XX_SQ_TEX_3_XY_MIN_FILTER(enum sq_tex_filter val)
+{
+       return ((val) << A2XX_SQ_TEX_3_XY_MIN_FILTER__SHIFT) & A2XX_SQ_TEX_3_XY_MIN_FILTER__MASK;
+}
+#define A2XX_SQ_TEX_3_MIP_FILTER__MASK                         0x01800000
+#define A2XX_SQ_TEX_3_MIP_FILTER__SHIFT                                23
+static inline uint32_t A2XX_SQ_TEX_3_MIP_FILTER(enum sq_tex_filter val)
+{
+       return ((val) << A2XX_SQ_TEX_3_MIP_FILTER__SHIFT) & A2XX_SQ_TEX_3_MIP_FILTER__MASK;
+}
+#define A2XX_SQ_TEX_3_ANISO_FILTER__MASK                       0x0e000000
+#define A2XX_SQ_TEX_3_ANISO_FILTER__SHIFT                      25
+static inline uint32_t A2XX_SQ_TEX_3_ANISO_FILTER(enum sq_tex_aniso_filter val)
+{
+       return ((val) << A2XX_SQ_TEX_3_ANISO_FILTER__SHIFT) & A2XX_SQ_TEX_3_ANISO_FILTER__MASK;
+}
+#define A2XX_SQ_TEX_3_BORDER_SIZE__MASK                                0x80000000
+#define A2XX_SQ_TEX_3_BORDER_SIZE__SHIFT                       31
+static inline uint32_t A2XX_SQ_TEX_3_BORDER_SIZE(uint32_t val)
+{
+       return ((val) << A2XX_SQ_TEX_3_BORDER_SIZE__SHIFT) & A2XX_SQ_TEX_3_BORDER_SIZE__MASK;
+}
+
+#define REG_A2XX_SQ_TEX_4                                      0x00000004
+#define A2XX_SQ_TEX_4_VOL_MAG_FILTER__MASK                     0x00000001
+#define A2XX_SQ_TEX_4_VOL_MAG_FILTER__SHIFT                    0
+static inline uint32_t A2XX_SQ_TEX_4_VOL_MAG_FILTER(enum sq_tex_filter val)
+{
+       return ((val) << A2XX_SQ_TEX_4_VOL_MAG_FILTER__SHIFT) & A2XX_SQ_TEX_4_VOL_MAG_FILTER__MASK;
+}
+#define A2XX_SQ_TEX_4_VOL_MIN_FILTER__MASK                     0x00000002
+#define A2XX_SQ_TEX_4_VOL_MIN_FILTER__SHIFT                    1
+static inline uint32_t A2XX_SQ_TEX_4_VOL_MIN_FILTER(enum sq_tex_filter val)
+{
+       return ((val) << A2XX_SQ_TEX_4_VOL_MIN_FILTER__SHIFT) & A2XX_SQ_TEX_4_VOL_MIN_FILTER__MASK;
+}
+#define A2XX_SQ_TEX_4_MIP_MIN_LEVEL__MASK                      0x0000003c
+#define A2XX_SQ_TEX_4_MIP_MIN_LEVEL__SHIFT                     2
+static inline uint32_t A2XX_SQ_TEX_4_MIP_MIN_LEVEL(uint32_t val)
+{
+       return ((val) << A2XX_SQ_TEX_4_MIP_MIN_LEVEL__SHIFT) & A2XX_SQ_TEX_4_MIP_MIN_LEVEL__MASK;
+}
+#define A2XX_SQ_TEX_4_MIP_MAX_LEVEL__MASK                      0x000003c0
+#define A2XX_SQ_TEX_4_MIP_MAX_LEVEL__SHIFT                     6
+static inline uint32_t A2XX_SQ_TEX_4_MIP_MAX_LEVEL(uint32_t val)
+{
+       return ((val) << A2XX_SQ_TEX_4_MIP_MAX_LEVEL__SHIFT) & A2XX_SQ_TEX_4_MIP_MAX_LEVEL__MASK;
+}
+#define A2XX_SQ_TEX_4_MAX_ANISO_WALK                           0x00000400
+#define A2XX_SQ_TEX_4_MIN_ANISO_WALK                           0x00000800
+#define A2XX_SQ_TEX_4_LOD_BIAS__MASK                           0x003ff000
+#define A2XX_SQ_TEX_4_LOD_BIAS__SHIFT                          12
+static inline uint32_t A2XX_SQ_TEX_4_LOD_BIAS(float val)
+{
+       return ((((int32_t)(val * 32.0))) << A2XX_SQ_TEX_4_LOD_BIAS__SHIFT) & A2XX_SQ_TEX_4_LOD_BIAS__MASK;
+}
+#define A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H__MASK                  0x07c00000
+#define A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H__SHIFT                 22
+static inline uint32_t A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H(uint32_t val)
+{
+       return ((val) << A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H__SHIFT) & A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H__MASK;
+}
+#define A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V__MASK                  0xf8000000
+#define A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V__SHIFT                 27
+static inline uint32_t A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V(uint32_t val)
+{
+       return ((val) << A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V__SHIFT) & A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V__MASK;
+}
+
+#define REG_A2XX_SQ_TEX_5                                      0x00000005
+#define A2XX_SQ_TEX_5_BORDER_COLOR__MASK                       0x00000003
+#define A2XX_SQ_TEX_5_BORDER_COLOR__SHIFT                      0
+static inline uint32_t A2XX_SQ_TEX_5_BORDER_COLOR(enum sq_tex_border_color val)
+{
+       return ((val) << A2XX_SQ_TEX_5_BORDER_COLOR__SHIFT) & A2XX_SQ_TEX_5_BORDER_COLOR__MASK;
+}
+#define A2XX_SQ_TEX_5_FORCE_BCW_MAX                            0x00000004
+#define A2XX_SQ_TEX_5_TRI_CLAMP__MASK                          0x00000018
+#define A2XX_SQ_TEX_5_TRI_CLAMP__SHIFT                         3
+static inline uint32_t A2XX_SQ_TEX_5_TRI_CLAMP(uint32_t val)
+{
+       return ((val) << A2XX_SQ_TEX_5_TRI_CLAMP__SHIFT) & A2XX_SQ_TEX_5_TRI_CLAMP__MASK;
+}
+#define A2XX_SQ_TEX_5_ANISO_BIAS__MASK                         0x000001e0
+#define A2XX_SQ_TEX_5_ANISO_BIAS__SHIFT                                5
+static inline uint32_t A2XX_SQ_TEX_5_ANISO_BIAS(float val)
+{
+       return ((((int32_t)(val * 1.0))) << A2XX_SQ_TEX_5_ANISO_BIAS__SHIFT) & A2XX_SQ_TEX_5_ANISO_BIAS__MASK;
+}
+#define A2XX_SQ_TEX_5_DIMENSION__MASK                          0x00000600
+#define A2XX_SQ_TEX_5_DIMENSION__SHIFT                         9
+static inline uint32_t A2XX_SQ_TEX_5_DIMENSION(enum sq_tex_dimension val)
+{
+       return ((val) << A2XX_SQ_TEX_5_DIMENSION__SHIFT) & A2XX_SQ_TEX_5_DIMENSION__MASK;
+}
+#define A2XX_SQ_TEX_5_PACKED_MIPS                              0x00000800
+#define A2XX_SQ_TEX_5_MIP_ADDRESS__MASK                                0xfffff000
+#define A2XX_SQ_TEX_5_MIP_ADDRESS__SHIFT                       12
+static inline uint32_t A2XX_SQ_TEX_5_MIP_ADDRESS(uint32_t val)
+{
+       assert(!(val & 0xfff));
+       return ((val >> 12) << A2XX_SQ_TEX_5_MIP_ADDRESS__SHIFT) & A2XX_SQ_TEX_5_MIP_ADDRESS__MASK;
+}
+
+
+#endif /* A2XX_XML */
diff --git a/src/freedreno/registers/a3xx.xml.h b/src/freedreno/registers/a3xx.xml.h
new file mode 100644 (file)
index 0000000..03be4aa
--- /dev/null
@@ -0,0 +1,3239 @@
+#ifndef A3XX_XML
+#define A3XX_XML
+
+/* Autogenerated file, DO NOT EDIT manually!
+
+This file was generated by the rules-ng-ng headergen tool in this git repository:
+http://github.com/freedreno/envytools/
+git clone https://github.com/freedreno/envytools.git
+
+The rules-ng-ng source files this header was generated from are:
+- /home/robclark/src/envytools/rnndb/adreno.xml               (    501 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/freedreno_copyright.xml  (   1572 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a2xx.xml          (  42463 bytes, from 2018-11-19 13:44:03)
+- /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml (  14239 bytes, from 2018-12-05 15:25:53)
+- /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml    (  43052 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a3xx.xml          (  83840 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a4xx.xml          ( 112086 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a5xx.xml          ( 147240 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a6xx.xml          ( 141895 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml      (  10431 bytes, from 2018-09-14 13:03:07)
+- /home/robclark/src/envytools/rnndb/adreno/ocmem.xml         (   1773 bytes, from 2018-07-03 19:37:13)
+
+Copyright (C) 2013-2018 by the following authors:
+- Rob Clark <robdclark@gmail.com> (robclark)
+- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
+
+Permission is hereby granted, free of charge, to any person obtaining
+a copy of this software and associated documentation files (the
+"Software"), to deal in the Software without restriction, including
+without limitation the rights to use, copy, modify, merge, publish,
+distribute, sublicense, and/or sell copies of the Software, and to
+permit persons to whom the Software is furnished to do so, subject to
+the following conditions:
+
+The above copyright notice and this permission notice (including the
+next paragraph) shall be included in all copies or substantial
+portions of the Software.
+
+THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
+EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
+MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
+IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
+LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
+OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
+WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
+*/
+
+
+enum a3xx_tile_mode {
+       LINEAR = 0,
+       TILE_32X32 = 2,
+};
+
+enum a3xx_state_block_id {
+       HLSQ_BLOCK_ID_TP_TEX = 2,
+       HLSQ_BLOCK_ID_TP_MIPMAP = 3,
+       HLSQ_BLOCK_ID_SP_VS = 4,
+       HLSQ_BLOCK_ID_SP_FS = 6,
+};
+
+enum a3xx_cache_opcode {
+       INVALIDATE = 1,
+};
+
+enum a3xx_vtx_fmt {
+       VFMT_32_FLOAT = 0,
+       VFMT_32_32_FLOAT = 1,
+       VFMT_32_32_32_FLOAT = 2,
+       VFMT_32_32_32_32_FLOAT = 3,
+       VFMT_16_FLOAT = 4,
+       VFMT_16_16_FLOAT = 5,
+       VFMT_16_16_16_FLOAT = 6,
+       VFMT_16_16_16_16_FLOAT = 7,
+       VFMT_32_FIXED = 8,
+       VFMT_32_32_FIXED = 9,
+       VFMT_32_32_32_FIXED = 10,
+       VFMT_32_32_32_32_FIXED = 11,
+       VFMT_16_SINT = 16,
+       VFMT_16_16_SINT = 17,
+       VFMT_16_16_16_SINT = 18,
+       VFMT_16_16_16_16_SINT = 19,
+       VFMT_16_UINT = 20,
+       VFMT_16_16_UINT = 21,
+       VFMT_16_16_16_UINT = 22,
+       VFMT_16_16_16_16_UINT = 23,
+       VFMT_16_SNORM = 24,
+       VFMT_16_16_SNORM = 25,
+       VFMT_16_16_16_SNORM = 26,
+       VFMT_16_16_16_16_SNORM = 27,
+       VFMT_16_UNORM = 28,
+       VFMT_16_16_UNORM = 29,
+       VFMT_16_16_16_UNORM = 30,
+       VFMT_16_16_16_16_UNORM = 31,
+       VFMT_32_UINT = 32,
+       VFMT_32_32_UINT = 33,
+       VFMT_32_32_32_UINT = 34,
+       VFMT_32_32_32_32_UINT = 35,
+       VFMT_32_SINT = 36,
+       VFMT_32_32_SINT = 37,
+       VFMT_32_32_32_SINT = 38,
+       VFMT_32_32_32_32_SINT = 39,
+       VFMT_8_UINT = 40,
+       VFMT_8_8_UINT = 41,
+       VFMT_8_8_8_UINT = 42,
+       VFMT_8_8_8_8_UINT = 43,
+       VFMT_8_UNORM = 44,
+       VFMT_8_8_UNORM = 45,
+       VFMT_8_8_8_UNORM = 46,
+       VFMT_8_8_8_8_UNORM = 47,
+       VFMT_8_SINT = 48,
+       VFMT_8_8_SINT = 49,
+       VFMT_8_8_8_SINT = 50,
+       VFMT_8_8_8_8_SINT = 51,
+       VFMT_8_SNORM = 52,
+       VFMT_8_8_SNORM = 53,
+       VFMT_8_8_8_SNORM = 54,
+       VFMT_8_8_8_8_SNORM = 55,
+       VFMT_10_10_10_2_UINT = 56,
+       VFMT_10_10_10_2_UNORM = 57,
+       VFMT_10_10_10_2_SINT = 58,
+       VFMT_10_10_10_2_SNORM = 59,
+       VFMT_2_10_10_10_UINT = 60,
+       VFMT_2_10_10_10_UNORM = 61,
+       VFMT_2_10_10_10_SINT = 62,
+       VFMT_2_10_10_10_SNORM = 63,
+};
+
+enum a3xx_tex_fmt {
+       TFMT_5_6_5_UNORM = 4,
+       TFMT_5_5_5_1_UNORM = 5,
+       TFMT_4_4_4_4_UNORM = 7,
+       TFMT_Z16_UNORM = 9,
+       TFMT_X8Z24_UNORM = 10,
+       TFMT_Z32_FLOAT = 11,
+       TFMT_UV_64X32 = 16,
+       TFMT_VU_64X32 = 17,
+       TFMT_Y_64X32 = 18,
+       TFMT_NV12_64X32 = 19,
+       TFMT_UV_LINEAR = 20,
+       TFMT_VU_LINEAR = 21,
+       TFMT_Y_LINEAR = 22,
+       TFMT_NV12_LINEAR = 23,
+       TFMT_I420_Y = 24,
+       TFMT_I420_U = 26,
+       TFMT_I420_V = 27,
+       TFMT_ATC_RGB = 32,
+       TFMT_ATC_RGBA_EXPLICIT = 33,
+       TFMT_ETC1 = 34,
+       TFMT_ATC_RGBA_INTERPOLATED = 35,
+       TFMT_DXT1 = 36,
+       TFMT_DXT3 = 37,
+       TFMT_DXT5 = 38,
+       TFMT_2_10_10_10_UNORM = 40,
+       TFMT_10_10_10_2_UNORM = 41,
+       TFMT_9_9_9_E5_FLOAT = 42,
+       TFMT_11_11_10_FLOAT = 43,
+       TFMT_A8_UNORM = 44,
+       TFMT_L8_UNORM = 45,
+       TFMT_L8_A8_UNORM = 47,
+       TFMT_8_UNORM = 48,
+       TFMT_8_8_UNORM = 49,
+       TFMT_8_8_8_UNORM = 50,
+       TFMT_8_8_8_8_UNORM = 51,
+       TFMT_8_SNORM = 52,
+       TFMT_8_8_SNORM = 53,
+       TFMT_8_8_8_SNORM = 54,
+       TFMT_8_8_8_8_SNORM = 55,
+       TFMT_8_UINT = 56,
+       TFMT_8_8_UINT = 57,
+       TFMT_8_8_8_UINT = 58,
+       TFMT_8_8_8_8_UINT = 59,
+       TFMT_8_SINT = 60,
+       TFMT_8_8_SINT = 61,
+       TFMT_8_8_8_SINT = 62,
+       TFMT_8_8_8_8_SINT = 63,
+       TFMT_16_FLOAT = 64,
+       TFMT_16_16_FLOAT = 65,
+       TFMT_16_16_16_16_FLOAT = 67,
+       TFMT_16_UINT = 68,
+       TFMT_16_16_UINT = 69,
+       TFMT_16_16_16_16_UINT = 71,
+       TFMT_16_SINT = 72,
+       TFMT_16_16_SINT = 73,
+       TFMT_16_16_16_16_SINT = 75,
+       TFMT_16_UNORM = 76,
+       TFMT_16_16_UNORM = 77,
+       TFMT_16_16_16_16_UNORM = 79,
+       TFMT_16_SNORM = 80,
+       TFMT_16_16_SNORM = 81,
+       TFMT_16_16_16_16_SNORM = 83,
+       TFMT_32_FLOAT = 84,
+       TFMT_32_32_FLOAT = 85,
+       TFMT_32_32_32_32_FLOAT = 87,
+       TFMT_32_UINT = 88,
+       TFMT_32_32_UINT = 89,
+       TFMT_32_32_32_32_UINT = 91,
+       TFMT_32_SINT = 92,
+       TFMT_32_32_SINT = 93,
+       TFMT_32_32_32_32_SINT = 95,
+       TFMT_2_10_10_10_UINT = 96,
+       TFMT_10_10_10_2_UINT = 97,
+       TFMT_ETC2_RG11_SNORM = 112,
+       TFMT_ETC2_RG11_UNORM = 113,
+       TFMT_ETC2_R11_SNORM = 114,
+       TFMT_ETC2_R11_UNORM = 115,
+       TFMT_ETC2_RGBA8 = 116,
+       TFMT_ETC2_RGB8A1 = 117,
+       TFMT_ETC2_RGB8 = 118,
+};
+
+enum a3xx_tex_fetchsize {
+       TFETCH_DISABLE = 0,
+       TFETCH_1_BYTE = 1,
+       TFETCH_2_BYTE = 2,
+       TFETCH_4_BYTE = 3,
+       TFETCH_8_BYTE = 4,
+       TFETCH_16_BYTE = 5,
+};
+
+enum a3xx_color_fmt {
+       RB_R5G6B5_UNORM = 0,
+       RB_R5G5B5A1_UNORM = 1,
+       RB_R4G4B4A4_UNORM = 3,
+       RB_R8G8B8_UNORM = 4,
+       RB_R8G8B8A8_UNORM = 8,
+       RB_R8G8B8A8_SNORM = 9,
+       RB_R8G8B8A8_UINT = 10,
+       RB_R8G8B8A8_SINT = 11,
+       RB_R8G8_UNORM = 12,
+       RB_R8G8_SNORM = 13,
+       RB_R8_UINT = 14,
+       RB_R8_SINT = 15,
+       RB_R10G10B10A2_UNORM = 16,
+       RB_A2R10G10B10_UNORM = 17,
+       RB_R10G10B10A2_UINT = 18,
+       RB_A2R10G10B10_UINT = 19,
+       RB_A8_UNORM = 20,
+       RB_R8_UNORM = 21,
+       RB_R16_FLOAT = 24,
+       RB_R16G16_FLOAT = 25,
+       RB_R16G16B16A16_FLOAT = 27,
+       RB_R11G11B10_FLOAT = 28,
+       RB_R16_SNORM = 32,
+       RB_R16G16_SNORM = 33,
+       RB_R16G16B16A16_SNORM = 35,
+       RB_R16_UNORM = 36,
+       RB_R16G16_UNORM = 37,
+       RB_R16G16B16A16_UNORM = 39,
+       RB_R16_SINT = 40,
+       RB_R16G16_SINT = 41,
+       RB_R16G16B16A16_SINT = 43,
+       RB_R16_UINT = 44,
+       RB_R16G16_UINT = 45,
+       RB_R16G16B16A16_UINT = 47,
+       RB_R32_FLOAT = 48,
+       RB_R32G32_FLOAT = 49,
+       RB_R32G32B32A32_FLOAT = 51,
+       RB_R32_SINT = 52,
+       RB_R32G32_SINT = 53,
+       RB_R32G32B32A32_SINT = 55,
+       RB_R32_UINT = 56,
+       RB_R32G32_UINT = 57,
+       RB_R32G32B32A32_UINT = 59,
+};
+
+enum a3xx_cp_perfcounter_select {
+       CP_ALWAYS_COUNT = 0,
+       CP_AHB_PFPTRANS_WAIT = 3,
+       CP_AHB_NRTTRANS_WAIT = 6,
+       CP_CSF_NRT_READ_WAIT = 8,
+       CP_CSF_I1_FIFO_FULL = 9,
+       CP_CSF_I2_FIFO_FULL = 10,
+       CP_CSF_ST_FIFO_FULL = 11,
+       CP_RESERVED_12 = 12,
+       CP_CSF_RING_ROQ_FULL = 13,
+       CP_CSF_I1_ROQ_FULL = 14,
+       CP_CSF_I2_ROQ_FULL = 15,
+       CP_CSF_ST_ROQ_FULL = 16,
+       CP_RESERVED_17 = 17,
+       CP_MIU_TAG_MEM_FULL = 18,
+       CP_MIU_NRT_WRITE_STALLED = 22,
+       CP_MIU_NRT_READ_STALLED = 23,
+       CP_ME_REGS_RB_DONE_FIFO_FULL = 26,
+       CP_ME_REGS_VS_EVENT_FIFO_FULL = 27,
+       CP_ME_REGS_PS_EVENT_FIFO_FULL = 28,
+       CP_ME_REGS_CF_EVENT_FIFO_FULL = 29,
+       CP_ME_MICRO_RB_STARVED = 30,
+       CP_AHB_RBBM_DWORD_SENT = 40,
+       CP_ME_BUSY_CLOCKS = 41,
+       CP_ME_WAIT_CONTEXT_AVAIL = 42,
+       CP_PFP_TYPE0_PACKET = 43,
+       CP_PFP_TYPE3_PACKET = 44,
+       CP_CSF_RB_WPTR_NEQ_RPTR = 45,
+       CP_CSF_I1_SIZE_NEQ_ZERO = 46,
+       CP_CSF_I2_SIZE_NEQ_ZERO = 47,
+       CP_CSF_RBI1I2_FETCHING = 48,
+};
+
+enum a3xx_gras_tse_perfcounter_select {
+       GRAS_TSEPERF_INPUT_PRIM = 0,
+       GRAS_TSEPERF_INPUT_NULL_PRIM = 1,
+       GRAS_TSEPERF_TRIVAL_REJ_PRIM = 2,
+       GRAS_TSEPERF_CLIPPED_PRIM = 3,
+       GRAS_TSEPERF_NEW_PRIM = 4,
+       GRAS_TSEPERF_ZERO_AREA_PRIM = 5,
+       GRAS_TSEPERF_FACENESS_CULLED_PRIM = 6,
+       GRAS_TSEPERF_ZERO_PIXEL_PRIM = 7,
+       GRAS_TSEPERF_OUTPUT_NULL_PRIM = 8,
+       GRAS_TSEPERF_OUTPUT_VISIBLE_PRIM = 9,
+       GRAS_TSEPERF_PRE_CLIP_PRIM = 10,
+       GRAS_TSEPERF_POST_CLIP_PRIM = 11,
+       GRAS_TSEPERF_WORKING_CYCLES = 12,
+       GRAS_TSEPERF_PC_STARVE = 13,
+       GRAS_TSERASPERF_STALL = 14,
+};
+
+enum a3xx_gras_ras_perfcounter_select {
+       GRAS_RASPERF_16X16_TILES = 0,
+       GRAS_RASPERF_8X8_TILES = 1,
+       GRAS_RASPERF_4X4_TILES = 2,
+       GRAS_RASPERF_WORKING_CYCLES = 3,
+       GRAS_RASPERF_STALL_CYCLES_BY_RB = 4,
+       GRAS_RASPERF_STALL_CYCLES_BY_VSC = 5,
+       GRAS_RASPERF_STARVE_CYCLES_BY_TSE = 6,
+};
+
+enum a3xx_hlsq_perfcounter_select {
+       HLSQ_PERF_SP_VS_CONSTANT = 0,
+       HLSQ_PERF_SP_VS_INSTRUCTIONS = 1,
+       HLSQ_PERF_SP_FS_CONSTANT = 2,
+       HLSQ_PERF_SP_FS_INSTRUCTIONS = 3,
+       HLSQ_PERF_TP_STATE = 4,
+       HLSQ_PERF_QUADS = 5,
+       HLSQ_PERF_PIXELS = 6,
+       HLSQ_PERF_VERTICES = 7,
+       HLSQ_PERF_FS8_THREADS = 8,
+       HLSQ_PERF_FS16_THREADS = 9,
+       HLSQ_PERF_FS32_THREADS = 10,
+       HLSQ_PERF_VS8_THREADS = 11,
+       HLSQ_PERF_VS16_THREADS = 12,
+       HLSQ_PERF_SP_VS_DATA_BYTES = 13,
+       HLSQ_PERF_SP_FS_DATA_BYTES = 14,
+       HLSQ_PERF_ACTIVE_CYCLES = 15,
+       HLSQ_PERF_STALL_CYCLES_SP_STATE = 16,
+       HLSQ_PERF_STALL_CYCLES_SP_VS = 17,
+       HLSQ_PERF_STALL_CYCLES_SP_FS = 18,
+       HLSQ_PERF_STALL_CYCLES_UCHE = 19,
+       HLSQ_PERF_RBBM_LOAD_CYCLES = 20,
+       HLSQ_PERF_DI_TO_VS_START_SP0 = 21,
+       HLSQ_PERF_DI_TO_FS_START_SP0 = 22,
+       HLSQ_PERF_VS_START_TO_DONE_SP0 = 23,
+       HLSQ_PERF_FS_START_TO_DONE_SP0 = 24,
+       HLSQ_PERF_SP_STATE_COPY_CYCLES_VS = 25,
+       HLSQ_PERF_SP_STATE_COPY_CYCLES_FS = 26,
+       HLSQ_PERF_UCHE_LATENCY_CYCLES = 27,
+       HLSQ_PERF_UCHE_LATENCY_COUNT = 28,
+};
+
+enum a3xx_pc_perfcounter_select {
+       PC_PCPERF_VISIBILITY_STREAMS = 0,
+       PC_PCPERF_TOTAL_INSTANCES = 1,
+       PC_PCPERF_PRIMITIVES_PC_VPC = 2,
+       PC_PCPERF_PRIMITIVES_KILLED_BY_VS = 3,
+       PC_PCPERF_PRIMITIVES_VISIBLE_BY_VS = 4,
+       PC_PCPERF_DRAWCALLS_KILLED_BY_VS = 5,
+       PC_PCPERF_DRAWCALLS_VISIBLE_BY_VS = 6,
+       PC_PCPERF_VERTICES_TO_VFD = 7,
+       PC_PCPERF_REUSED_VERTICES = 8,
+       PC_PCPERF_CYCLES_STALLED_BY_VFD = 9,
+       PC_PCPERF_CYCLES_STALLED_BY_TSE = 10,
+       PC_PCPERF_CYCLES_STALLED_BY_VBIF = 11,
+       PC_PCPERF_CYCLES_IS_WORKING = 12,
+};
+
+enum a3xx_rb_perfcounter_select {
+       RB_RBPERF_ACTIVE_CYCLES_ANY = 0,
+       RB_RBPERF_ACTIVE_CYCLES_ALL = 1,
+       RB_RBPERF_STARVE_CYCLES_BY_SP = 2,
+       RB_RBPERF_STARVE_CYCLES_BY_RAS = 3,
+       RB_RBPERF_STARVE_CYCLES_BY_MARB = 4,
+       RB_RBPERF_STALL_CYCLES_BY_MARB = 5,
+       RB_RBPERF_STALL_CYCLES_BY_HLSQ = 6,
+       RB_RBPERF_RB_MARB_DATA = 7,
+       RB_RBPERF_SP_RB_QUAD = 8,
+       RB_RBPERF_RAS_EARLY_Z_QUADS = 9,
+       RB_RBPERF_GMEM_CH0_READ = 10,
+       RB_RBPERF_GMEM_CH1_READ = 11,
+       RB_RBPERF_GMEM_CH0_WRITE = 12,
+       RB_RBPERF_GMEM_CH1_WRITE = 13,
+       RB_RBPERF_CP_CONTEXT_DONE = 14,
+       RB_RBPERF_CP_CACHE_FLUSH = 15,
+       RB_RBPERF_CP_ZPASS_DONE = 16,
+};
+
+enum a3xx_rbbm_perfcounter_select {
+       RBBM_ALAWYS_ON = 0,
+       RBBM_VBIF_BUSY = 1,
+       RBBM_TSE_BUSY = 2,
+       RBBM_RAS_BUSY = 3,
+       RBBM_PC_DCALL_BUSY = 4,
+       RBBM_PC_VSD_BUSY = 5,
+       RBBM_VFD_BUSY = 6,
+       RBBM_VPC_BUSY = 7,
+       RBBM_UCHE_BUSY = 8,
+       RBBM_VSC_BUSY = 9,
+       RBBM_HLSQ_BUSY = 10,
+       RBBM_ANY_RB_BUSY = 11,
+       RBBM_ANY_TEX_BUSY = 12,
+       RBBM_ANY_USP_BUSY = 13,
+       RBBM_ANY_MARB_BUSY = 14,
+       RBBM_ANY_ARB_BUSY = 15,
+       RBBM_AHB_STATUS_BUSY = 16,
+       RBBM_AHB_STATUS_STALLED = 17,
+       RBBM_AHB_STATUS_TXFR = 18,
+       RBBM_AHB_STATUS_TXFR_SPLIT = 19,
+       RBBM_AHB_STATUS_TXFR_ERROR = 20,
+       RBBM_AHB_STATUS_LONG_STALL = 21,
+       RBBM_RBBM_STATUS_MASKED = 22,
+};
+
+enum a3xx_sp_perfcounter_select {
+       SP_LM_LOAD_INSTRUCTIONS = 0,
+       SP_LM_STORE_INSTRUCTIONS = 1,
+       SP_LM_ATOMICS = 2,
+       SP_UCHE_LOAD_INSTRUCTIONS = 3,
+       SP_UCHE_STORE_INSTRUCTIONS = 4,
+       SP_UCHE_ATOMICS = 5,
+       SP_VS_TEX_INSTRUCTIONS = 6,
+       SP_VS_CFLOW_INSTRUCTIONS = 7,
+       SP_VS_EFU_INSTRUCTIONS = 8,
+       SP_VS_FULL_ALU_INSTRUCTIONS = 9,
+       SP_VS_HALF_ALU_INSTRUCTIONS = 10,
+       SP_FS_TEX_INSTRUCTIONS = 11,
+       SP_FS_CFLOW_INSTRUCTIONS = 12,
+       SP_FS_EFU_INSTRUCTIONS = 13,
+       SP_FS_FULL_ALU_INSTRUCTIONS = 14,
+       SP_FS_HALF_ALU_INSTRUCTIONS = 15,
+       SP_FS_BARY_INSTRUCTIONS = 16,
+       SP_VS_INSTRUCTIONS = 17,
+       SP_FS_INSTRUCTIONS = 18,
+       SP_ADDR_LOCK_COUNT = 19,
+       SP_UCHE_READ_TRANS = 20,
+       SP_UCHE_WRITE_TRANS = 21,
+       SP_EXPORT_VPC_TRANS = 22,
+       SP_EXPORT_RB_TRANS = 23,
+       SP_PIXELS_KILLED = 24,
+       SP_ICL1_REQUESTS = 25,
+       SP_ICL1_MISSES = 26,
+       SP_ICL0_REQUESTS = 27,
+       SP_ICL0_MISSES = 28,
+       SP_ALU_ACTIVE_CYCLES = 29,
+       SP_EFU_ACTIVE_CYCLES = 30,
+       SP_STALL_CYCLES_BY_VPC = 31,
+       SP_STALL_CYCLES_BY_TP = 32,
+       SP_STALL_CYCLES_BY_UCHE = 33,
+       SP_STALL_CYCLES_BY_RB = 34,
+       SP_ACTIVE_CYCLES_ANY = 35,
+       SP_ACTIVE_CYCLES_ALL = 36,
+};
+
+enum a3xx_tp_perfcounter_select {
+       TPL1_TPPERF_L1_REQUESTS = 0,
+       TPL1_TPPERF_TP0_L1_REQUESTS = 1,
+       TPL1_TPPERF_TP0_L1_MISSES = 2,
+       TPL1_TPPERF_TP1_L1_REQUESTS = 3,
+       TPL1_TPPERF_TP1_L1_MISSES = 4,
+       TPL1_TPPERF_TP2_L1_REQUESTS = 5,
+       TPL1_TPPERF_TP2_L1_MISSES = 6,
+       TPL1_TPPERF_TP3_L1_REQUESTS = 7,
+       TPL1_TPPERF_TP3_L1_MISSES = 8,
+       TPL1_TPPERF_OUTPUT_TEXELS_POINT = 9,
+       TPL1_TPPERF_OUTPUT_TEXELS_BILINEAR = 10,
+       TPL1_TPPERF_OUTPUT_TEXELS_MIP = 11,
+       TPL1_TPPERF_OUTPUT_TEXELS_ANISO = 12,
+       TPL1_TPPERF_BILINEAR_OPS = 13,
+       TPL1_TPPERF_QUADSQUADS_OFFSET = 14,
+       TPL1_TPPERF_QUADQUADS_SHADOW = 15,
+       TPL1_TPPERF_QUADS_ARRAY = 16,
+       TPL1_TPPERF_QUADS_PROJECTION = 17,
+       TPL1_TPPERF_QUADS_GRADIENT = 18,
+       TPL1_TPPERF_QUADS_1D2D = 19,
+       TPL1_TPPERF_QUADS_3DCUBE = 20,
+       TPL1_TPPERF_ZERO_LOD = 21,
+       TPL1_TPPERF_OUTPUT_TEXELS = 22,
+       TPL1_TPPERF_ACTIVE_CYCLES_ANY = 23,
+       TPL1_TPPERF_ACTIVE_CYCLES_ALL = 24,
+       TPL1_TPPERF_STALL_CYCLES_BY_ARB = 25,
+       TPL1_TPPERF_LATENCY = 26,
+       TPL1_TPPERF_LATENCY_TRANS = 27,
+};
+
+enum a3xx_vfd_perfcounter_select {
+       VFD_PERF_UCHE_BYTE_FETCHED = 0,
+       VFD_PERF_UCHE_TRANS = 1,
+       VFD_PERF_VPC_BYPASS_COMPONENTS = 2,
+       VFD_PERF_FETCH_INSTRUCTIONS = 3,
+       VFD_PERF_DECODE_INSTRUCTIONS = 4,
+       VFD_PERF_ACTIVE_CYCLES = 5,
+       VFD_PERF_STALL_CYCLES_UCHE = 6,
+       VFD_PERF_STALL_CYCLES_HLSQ = 7,
+       VFD_PERF_STALL_CYCLES_VPC_BYPASS = 8,
+       VFD_PERF_STALL_CYCLES_VPC_ALLOC = 9,
+};
+
+enum a3xx_vpc_perfcounter_select {
+       VPC_PERF_SP_LM_PRIMITIVES = 0,
+       VPC_PERF_COMPONENTS_FROM_SP = 1,
+       VPC_PERF_SP_LM_COMPONENTS = 2,
+       VPC_PERF_ACTIVE_CYCLES = 3,
+       VPC_PERF_STALL_CYCLES_LM = 4,
+       VPC_PERF_STALL_CYCLES_RAS = 5,
+};
+
+enum a3xx_uche_perfcounter_select {
+       UCHE_UCHEPERF_VBIF_READ_BEATS_TP = 0,
+       UCHE_UCHEPERF_VBIF_READ_BEATS_VFD = 1,
+       UCHE_UCHEPERF_VBIF_READ_BEATS_HLSQ = 2,
+       UCHE_UCHEPERF_VBIF_READ_BEATS_MARB = 3,
+       UCHE_UCHEPERF_VBIF_READ_BEATS_SP = 4,
+       UCHE_UCHEPERF_READ_REQUESTS_TP = 8,
+       UCHE_UCHEPERF_READ_REQUESTS_VFD = 9,
+       UCHE_UCHEPERF_READ_REQUESTS_HLSQ = 10,
+       UCHE_UCHEPERF_READ_REQUESTS_MARB = 11,
+       UCHE_UCHEPERF_READ_REQUESTS_SP = 12,
+       UCHE_UCHEPERF_WRITE_REQUESTS_MARB = 13,
+       UCHE_UCHEPERF_WRITE_REQUESTS_SP = 14,
+       UCHE_UCHEPERF_TAG_CHECK_FAILS = 15,
+       UCHE_UCHEPERF_EVICTS = 16,
+       UCHE_UCHEPERF_FLUSHES = 17,
+       UCHE_UCHEPERF_VBIF_LATENCY_CYCLES = 18,
+       UCHE_UCHEPERF_VBIF_LATENCY_SAMPLES = 19,
+       UCHE_UCHEPERF_ACTIVE_CYCLES = 20,
+};
+
+enum a3xx_intp_mode {
+       SMOOTH = 0,
+       FLAT = 1,
+       ZERO = 2,
+       ONE = 3,
+};
+
+enum a3xx_repl_mode {
+       S = 1,
+       T = 2,
+       ONE_T = 3,
+};
+
+enum a3xx_tex_filter {
+       A3XX_TEX_NEAREST = 0,
+       A3XX_TEX_LINEAR = 1,
+       A3XX_TEX_ANISO = 2,
+};
+
+enum a3xx_tex_clamp {
+       A3XX_TEX_REPEAT = 0,
+       A3XX_TEX_CLAMP_TO_EDGE = 1,
+       A3XX_TEX_MIRROR_REPEAT = 2,
+       A3XX_TEX_CLAMP_TO_BORDER = 3,
+       A3XX_TEX_MIRROR_CLAMP = 4,
+};
+
+enum a3xx_tex_aniso {
+       A3XX_TEX_ANISO_1 = 0,
+       A3XX_TEX_ANISO_2 = 1,
+       A3XX_TEX_ANISO_4 = 2,
+       A3XX_TEX_ANISO_8 = 3,
+       A3XX_TEX_ANISO_16 = 4,
+};
+
+enum a3xx_tex_swiz {
+       A3XX_TEX_X = 0,
+       A3XX_TEX_Y = 1,
+       A3XX_TEX_Z = 2,
+       A3XX_TEX_W = 3,
+       A3XX_TEX_ZERO = 4,
+       A3XX_TEX_ONE = 5,
+};
+
+enum a3xx_tex_type {
+       A3XX_TEX_1D = 0,
+       A3XX_TEX_2D = 1,
+       A3XX_TEX_CUBE = 2,
+       A3XX_TEX_3D = 3,
+};
+
+enum a3xx_tex_msaa {
+       A3XX_TPL1_MSAA1X = 0,
+       A3XX_TPL1_MSAA2X = 1,
+       A3XX_TPL1_MSAA4X = 2,
+       A3XX_TPL1_MSAA8X = 3,
+};
+
+#define A3XX_INT0_RBBM_GPU_IDLE                                        0x00000001
+#define A3XX_INT0_RBBM_AHB_ERROR                               0x00000002
+#define A3XX_INT0_RBBM_REG_TIMEOUT                             0x00000004
+#define A3XX_INT0_RBBM_ME_MS_TIMEOUT                           0x00000008
+#define A3XX_INT0_RBBM_PFP_MS_TIMEOUT                          0x00000010
+#define A3XX_INT0_RBBM_ATB_BUS_OVERFLOW                                0x00000020
+#define A3XX_INT0_VFD_ERROR                                    0x00000040
+#define A3XX_INT0_CP_SW_INT                                    0x00000080
+#define A3XX_INT0_CP_T0_PACKET_IN_IB                           0x00000100
+#define A3XX_INT0_CP_OPCODE_ERROR                              0x00000200
+#define A3XX_INT0_CP_RESERVED_BIT_ERROR                                0x00000400
+#define A3XX_INT0_CP_HW_FAULT                                  0x00000800
+#define A3XX_INT0_CP_DMA                                       0x00001000
+#define A3XX_INT0_CP_IB2_INT                                   0x00002000
+#define A3XX_INT0_CP_IB1_INT                                   0x00004000
+#define A3XX_INT0_CP_RB_INT                                    0x00008000
+#define A3XX_INT0_CP_REG_PROTECT_FAULT                         0x00010000
+#define A3XX_INT0_CP_RB_DONE_TS                                        0x00020000
+#define A3XX_INT0_CP_VS_DONE_TS                                        0x00040000
+#define A3XX_INT0_CP_PS_DONE_TS                                        0x00080000
+#define A3XX_INT0_CACHE_FLUSH_TS                               0x00100000
+#define A3XX_INT0_CP_AHB_ERROR_HALT                            0x00200000
+#define A3XX_INT0_MISC_HANG_DETECT                             0x01000000
+#define A3XX_INT0_UCHE_OOB_ACCESS                              0x02000000
+#define REG_A3XX_RBBM_HW_VERSION                               0x00000000
+
+#define REG_A3XX_RBBM_HW_RELEASE                               0x00000001
+
+#define REG_A3XX_RBBM_HW_CONFIGURATION                         0x00000002
+
+#define REG_A3XX_RBBM_CLOCK_CTL                                        0x00000010
+
+#define REG_A3XX_RBBM_SP_HYST_CNT                              0x00000012
+
+#define REG_A3XX_RBBM_SW_RESET_CMD                             0x00000018
+
+#define REG_A3XX_RBBM_AHB_CTL0                                 0x00000020
+
+#define REG_A3XX_RBBM_AHB_CTL1                                 0x00000021
+
+#define REG_A3XX_RBBM_AHB_CMD                                  0x00000022
+
+#define REG_A3XX_RBBM_AHB_ERROR_STATUS                         0x00000027
+
+#define REG_A3XX_RBBM_GPR0_CTL                                 0x0000002e
+
+#define REG_A3XX_RBBM_STATUS                                   0x00000030
+#define A3XX_RBBM_STATUS_HI_BUSY                               0x00000001
+#define A3XX_RBBM_STATUS_CP_ME_BUSY                            0x00000002
+#define A3XX_RBBM_STATUS_CP_PFP_BUSY                           0x00000004
+#define A3XX_RBBM_STATUS_CP_NRT_BUSY                           0x00004000
+#define A3XX_RBBM_STATUS_VBIF_BUSY                             0x00008000
+#define A3XX_RBBM_STATUS_TSE_BUSY                              0x00010000
+#define A3XX_RBBM_STATUS_RAS_BUSY                              0x00020000
+#define A3XX_RBBM_STATUS_RB_BUSY                               0x00040000
+#define A3XX_RBBM_STATUS_PC_DCALL_BUSY                         0x00080000
+#define A3XX_RBBM_STATUS_PC_VSD_BUSY                           0x00100000
+#define A3XX_RBBM_STATUS_VFD_BUSY                              0x00200000
+#define A3XX_RBBM_STATUS_VPC_BUSY                              0x00400000
+#define A3XX_RBBM_STATUS_UCHE_BUSY                             0x00800000
+#define A3XX_RBBM_STATUS_SP_BUSY                               0x01000000
+#define A3XX_RBBM_STATUS_TPL1_BUSY                             0x02000000
+#define A3XX_RBBM_STATUS_MARB_BUSY                             0x04000000
+#define A3XX_RBBM_STATUS_VSC_BUSY                              0x08000000
+#define A3XX_RBBM_STATUS_ARB_BUSY                              0x10000000
+#define A3XX_RBBM_STATUS_HLSQ_BUSY                             0x20000000
+#define A3XX_RBBM_STATUS_GPU_BUSY_NOHC                         0x40000000
+#define A3XX_RBBM_STATUS_GPU_BUSY                              0x80000000
+
+#define REG_A3XX_RBBM_NQWAIT_UNTIL                             0x00000040
+
+#define REG_A3XX_RBBM_WAIT_IDLE_CLOCKS_CTL                     0x00000033
+
+#define REG_A3XX_RBBM_INTERFACE_HANG_INT_CTL                   0x00000050
+
+#define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL0                 0x00000051
+
+#define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL1                 0x00000054
+
+#define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL2                 0x00000057
+
+#define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL3                 0x0000005a
+
+#define REG_A3XX_RBBM_INT_SET_CMD                              0x00000060
+
+#define REG_A3XX_RBBM_INT_CLEAR_CMD                            0x00000061
+
+#define REG_A3XX_RBBM_INT_0_MASK                               0x00000063
+
+#define REG_A3XX_RBBM_INT_0_STATUS                             0x00000064
+
+#define REG_A3XX_RBBM_PERFCTR_CTL                              0x00000080
+#define A3XX_RBBM_PERFCTR_CTL_ENABLE                           0x00000001
+
+#define REG_A3XX_RBBM_PERFCTR_LOAD_CMD0                                0x00000081
+
+#define REG_A3XX_RBBM_PERFCTR_LOAD_CMD1                                0x00000082
+
+#define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_LO                    0x00000084
+
+#define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_HI                    0x00000085
+
+#define REG_A3XX_RBBM_PERFCOUNTER0_SELECT                      0x00000086
+
+#define REG_A3XX_RBBM_PERFCOUNTER1_SELECT                      0x00000087
+
+#define REG_A3XX_RBBM_GPU_BUSY_MASKED                          0x00000088
+
+#define REG_A3XX_RBBM_PERFCTR_CP_0_LO                          0x00000090
+
+#define REG_A3XX_RBBM_PERFCTR_CP_0_HI                          0x00000091
+
+#define REG_A3XX_RBBM_PERFCTR_RBBM_0_LO                                0x00000092
+
+#define REG_A3XX_RBBM_PERFCTR_RBBM_0_HI                                0x00000093
+
+#define REG_A3XX_RBBM_PERFCTR_RBBM_1_LO                                0x00000094
+
+#define REG_A3XX_RBBM_PERFCTR_RBBM_1_HI                                0x00000095
+
+#define REG_A3XX_RBBM_PERFCTR_PC_0_LO                          0x00000096
+
+#define REG_A3XX_RBBM_PERFCTR_PC_0_HI                          0x00000097
+
+#define REG_A3XX_RBBM_PERFCTR_PC_1_LO                          0x00000098
+
+#define REG_A3XX_RBBM_PERFCTR_PC_1_HI                          0x00000099
+
+#define REG_A3XX_RBBM_PERFCTR_PC_2_LO                          0x0000009a
+
+#define REG_A3XX_RBBM_PERFCTR_PC_2_HI                          0x0000009b
+
+#define REG_A3XX_RBBM_PERFCTR_PC_3_LO                          0x0000009c
+
+#define REG_A3XX_RBBM_PERFCTR_PC_3_HI                          0x0000009d
+
+#define REG_A3XX_RBBM_PERFCTR_VFD_0_LO                         0x0000009e
+
+#define REG_A3XX_RBBM_PERFCTR_VFD_0_HI                         0x0000009f
+
+#define REG_A3XX_RBBM_PERFCTR_VFD_1_LO                         0x000000a0
+
+#define REG_A3XX_RBBM_PERFCTR_VFD_1_HI                         0x000000a1
+
+#define REG_A3XX_RBBM_PERFCTR_HLSQ_0_LO                                0x000000a2
+
+#define REG_A3XX_RBBM_PERFCTR_HLSQ_0_HI                                0x000000a3
+
+#define REG_A3XX_RBBM_PERFCTR_HLSQ_1_LO                                0x000000a4
+
+#define REG_A3XX_RBBM_PERFCTR_HLSQ_1_HI                                0x000000a5
+
+#define REG_A3XX_RBBM_PERFCTR_HLSQ_2_LO                                0x000000a6
+
+#define REG_A3XX_RBBM_PERFCTR_HLSQ_2_HI                                0x000000a7
+
+#define REG_A3XX_RBBM_PERFCTR_HLSQ_3_LO                                0x000000a8
+
+#define REG_A3XX_RBBM_PERFCTR_HLSQ_3_HI                                0x000000a9
+
+#define REG_A3XX_RBBM_PERFCTR_HLSQ_4_LO                                0x000000aa
+
+#define REG_A3XX_RBBM_PERFCTR_HLSQ_4_HI                                0x000000ab
+
+#define REG_A3XX_RBBM_PERFCTR_HLSQ_5_LO                                0x000000ac
+
+#define REG_A3XX_RBBM_PERFCTR_HLSQ_5_HI                                0x000000ad
+
+#define REG_A3XX_RBBM_PERFCTR_VPC_0_LO                         0x000000ae
+
+#define REG_A3XX_RBBM_PERFCTR_VPC_0_HI                         0x000000af
+
+#define REG_A3XX_RBBM_PERFCTR_VPC_1_LO                         0x000000b0
+
+#define REG_A3XX_RBBM_PERFCTR_VPC_1_HI                         0x000000b1
+
+#define REG_A3XX_RBBM_PERFCTR_TSE_0_LO                         0x000000b2
+
+#define REG_A3XX_RBBM_PERFCTR_TSE_0_HI                         0x000000b3
+
+#define REG_A3XX_RBBM_PERFCTR_TSE_1_LO                         0x000000b4
+
+#define REG_A3XX_RBBM_PERFCTR_TSE_1_HI                         0x000000b5
+
+#define REG_A3XX_RBBM_PERFCTR_RAS_0_LO                         0x000000b6
+
+#define REG_A3XX_RBBM_PERFCTR_RAS_0_HI                         0x000000b7
+
+#define REG_A3XX_RBBM_PERFCTR_RAS_1_LO                         0x000000b8
+
+#define REG_A3XX_RBBM_PERFCTR_RAS_1_HI                         0x000000b9
+
+#define REG_A3XX_RBBM_PERFCTR_UCHE_0_LO                                0x000000ba
+
+#define REG_A3XX_RBBM_PERFCTR_UCHE_0_HI                                0x000000bb
+
+#define REG_A3XX_RBBM_PERFCTR_UCHE_1_LO                                0x000000bc
+
+#define REG_A3XX_RBBM_PERFCTR_UCHE_1_HI                                0x000000bd
+
+#define REG_A3XX_RBBM_PERFCTR_UCHE_2_LO                                0x000000be
+
+#define REG_A3XX_RBBM_PERFCTR_UCHE_2_HI                                0x000000bf
+
+#define REG_A3XX_RBBM_PERFCTR_UCHE_3_LO                                0x000000c0
+
+#define REG_A3XX_RBBM_PERFCTR_UCHE_3_HI                                0x000000c1
+
+#define REG_A3XX_RBBM_PERFCTR_UCHE_4_LO                                0x000000c2
+
+#define REG_A3XX_RBBM_PERFCTR_UCHE_4_HI                                0x000000c3
+
+#define REG_A3XX_RBBM_PERFCTR_UCHE_5_LO                                0x000000c4
+
+#define REG_A3XX_RBBM_PERFCTR_UCHE_5_HI                                0x000000c5
+
+#define REG_A3XX_RBBM_PERFCTR_TP_0_LO                          0x000000c6
+
+#define REG_A3XX_RBBM_PERFCTR_TP_0_HI                          0x000000c7
+
+#define REG_A3XX_RBBM_PERFCTR_TP_1_LO                          0x000000c8
+
+#define REG_A3XX_RBBM_PERFCTR_TP_1_HI                          0x000000c9
+
+#define REG_A3XX_RBBM_PERFCTR_TP_2_LO                          0x000000ca
+
+#define REG_A3XX_RBBM_PERFCTR_TP_2_HI                          0x000000cb
+
+#define REG_A3XX_RBBM_PERFCTR_TP_3_LO                          0x000000cc
+
+#define REG_A3XX_RBBM_PERFCTR_TP_3_HI                          0x000000cd
+
+#define REG_A3XX_RBBM_PERFCTR_TP_4_LO                          0x000000ce
+
+#define REG_A3XX_RBBM_PERFCTR_TP_4_HI                          0x000000cf
+
+#define REG_A3XX_RBBM_PERFCTR_TP_5_LO                          0x000000d0
+
+#define REG_A3XX_RBBM_PERFCTR_TP_5_HI                          0x000000d1
+
+#define REG_A3XX_RBBM_PERFCTR_SP_0_LO                          0x000000d2
+
+#define REG_A3XX_RBBM_PERFCTR_SP_0_HI                          0x000000d3
+
+#define REG_A3XX_RBBM_PERFCTR_SP_1_LO                          0x000000d4
+
+#define REG_A3XX_RBBM_PERFCTR_SP_1_HI                          0x000000d5
+
+#define REG_A3XX_RBBM_PERFCTR_SP_2_LO                          0x000000d6
+
+#define REG_A3XX_RBBM_PERFCTR_SP_2_HI                          0x000000d7
+
+#define REG_A3XX_RBBM_PERFCTR_SP_3_LO                          0x000000d8
+
+#define REG_A3XX_RBBM_PERFCTR_SP_3_HI                          0x000000d9
+
+#define REG_A3XX_RBBM_PERFCTR_SP_4_LO                          0x000000da
+
+#define REG_A3XX_RBBM_PERFCTR_SP_4_HI                          0x000000db
+
+#define REG_A3XX_RBBM_PERFCTR_SP_5_LO                          0x000000dc
+
+#define REG_A3XX_RBBM_PERFCTR_SP_5_HI                          0x000000dd
+
+#define REG_A3XX_RBBM_PERFCTR_SP_6_LO                          0x000000de
+
+#define REG_A3XX_RBBM_PERFCTR_SP_6_HI                          0x000000df
+
+#define REG_A3XX_RBBM_PERFCTR_SP_7_LO                          0x000000e0
+
+#define REG_A3XX_RBBM_PERFCTR_SP_7_HI                          0x000000e1
+
+#define REG_A3XX_RBBM_PERFCTR_RB_0_LO                          0x000000e2
+
+#define REG_A3XX_RBBM_PERFCTR_RB_0_HI                          0x000000e3
+
+#define REG_A3XX_RBBM_PERFCTR_RB_1_LO                          0x000000e4
+
+#define REG_A3XX_RBBM_PERFCTR_RB_1_HI                          0x000000e5
+
+#define REG_A3XX_RBBM_PERFCTR_PWR_0_LO                         0x000000ea
+
+#define REG_A3XX_RBBM_PERFCTR_PWR_0_HI                         0x000000eb
+
+#define REG_A3XX_RBBM_PERFCTR_PWR_1_LO                         0x000000ec
+
+#define REG_A3XX_RBBM_PERFCTR_PWR_1_HI                         0x000000ed
+
+#define REG_A3XX_RBBM_RBBM_CTL                                 0x00000100
+
+#define REG_A3XX_RBBM_DEBUG_BUS_CTL                            0x00000111
+
+#define REG_A3XX_RBBM_DEBUG_BUS_DATA_STATUS                    0x00000112
+
+#define REG_A3XX_CP_PFP_UCODE_ADDR                             0x000001c9
+
+#define REG_A3XX_CP_PFP_UCODE_DATA                             0x000001ca
+
+#define REG_A3XX_CP_ROQ_ADDR                                   0x000001cc
+
+#define REG_A3XX_CP_ROQ_DATA                                   0x000001cd
+
+#define REG_A3XX_CP_MERCIU_ADDR                                        0x000001d1
+
+#define REG_A3XX_CP_MERCIU_DATA                                        0x000001d2
+
+#define REG_A3XX_CP_MERCIU_DATA2                               0x000001d3
+
+#define REG_A3XX_CP_MEQ_ADDR                                   0x000001da
+
+#define REG_A3XX_CP_MEQ_DATA                                   0x000001db
+
+#define REG_A3XX_CP_WFI_PEND_CTR                               0x000001f5
+
+#define REG_A3XX_RBBM_PM_OVERRIDE2                             0x0000039d
+
+#define REG_A3XX_CP_PERFCOUNTER_SELECT                         0x00000445
+
+#define REG_A3XX_CP_HW_FAULT                                   0x0000045c
+
+#define REG_A3XX_CP_PROTECT_CTRL                               0x0000045e
+
+#define REG_A3XX_CP_PROTECT_STATUS                             0x0000045f
+
+static inline uint32_t REG_A3XX_CP_PROTECT(uint32_t i0) { return 0x00000460 + 0x1*i0; }
+
+static inline uint32_t REG_A3XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000460 + 0x1*i0; }
+
+#define REG_A3XX_CP_AHB_FAULT                                  0x0000054d
+
+#define REG_A3XX_SQ_GPR_MANAGEMENT                             0x00000d00
+
+#define REG_A3XX_SQ_INST_STORE_MANAGMENT                       0x00000d02
+
+#define REG_A3XX_TP0_CHICKEN                                   0x00000e1e
+
+#define REG_A3XX_SP_GLOBAL_MEM_SIZE                            0x00000e22
+
+#define REG_A3XX_SP_GLOBAL_MEM_ADDR                            0x00000e23
+
+#define REG_A3XX_GRAS_CL_CLIP_CNTL                             0x00002040
+#define A3XX_GRAS_CL_CLIP_CNTL_IJ_PERSP_CENTER                 0x00001000
+#define A3XX_GRAS_CL_CLIP_CNTL_CLIP_DISABLE                    0x00010000
+#define A3XX_GRAS_CL_CLIP_CNTL_ZFAR_CLIP_DISABLE               0x00020000
+#define A3XX_GRAS_CL_CLIP_CNTL_VP_CLIP_CODE_IGNORE             0x00080000
+#define A3XX_GRAS_CL_CLIP_CNTL_VP_XFORM_DISABLE                        0x00100000
+#define A3XX_GRAS_CL_CLIP_CNTL_PERSP_DIVISION_DISABLE          0x00200000
+#define A3XX_GRAS_CL_CLIP_CNTL_ZERO_GB_SCALE_Z                 0x00400000
+#define A3XX_GRAS_CL_CLIP_CNTL_ZCOORD                          0x00800000
+#define A3XX_GRAS_CL_CLIP_CNTL_WCOORD                          0x01000000
+#define A3XX_GRAS_CL_CLIP_CNTL_ZCLIP_DISABLE                   0x02000000
+#define A3XX_GRAS_CL_CLIP_CNTL_NUM_USER_CLIP_PLANES__MASK      0x1c000000
+#define A3XX_GRAS_CL_CLIP_CNTL_NUM_USER_CLIP_PLANES__SHIFT     26
+static inline uint32_t A3XX_GRAS_CL_CLIP_CNTL_NUM_USER_CLIP_PLANES(uint32_t val)
+{
+       return ((val) << A3XX_GRAS_CL_CLIP_CNTL_NUM_USER_CLIP_PLANES__SHIFT) & A3XX_GRAS_CL_CLIP_CNTL_NUM_USER_CLIP_PLANES__MASK;
+}
+
+#define REG_A3XX_GRAS_CL_GB_CLIP_ADJ                           0x00002044
+#define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK                    0x000003ff
+#define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT                   0
+static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
+{
+       return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
+}
+#define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK                    0x000ffc00
+#define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT                   10
+static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
+{
+       return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
+}
+
+#define REG_A3XX_GRAS_CL_VPORT_XOFFSET                         0x00002048
+#define A3XX_GRAS_CL_VPORT_XOFFSET__MASK                       0xffffffff
+#define A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT                      0
+static inline uint32_t A3XX_GRAS_CL_VPORT_XOFFSET(float val)
+{
+       return ((fui(val)) << A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_XOFFSET__MASK;
+}
+
+#define REG_A3XX_GRAS_CL_VPORT_XSCALE                          0x00002049
+#define A3XX_GRAS_CL_VPORT_XSCALE__MASK                                0xffffffff
+#define A3XX_GRAS_CL_VPORT_XSCALE__SHIFT                       0
+static inline uint32_t A3XX_GRAS_CL_VPORT_XSCALE(float val)
+{
+       return ((fui(val)) << A3XX_GRAS_CL_VPORT_XSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_XSCALE__MASK;
+}
+
+#define REG_A3XX_GRAS_CL_VPORT_YOFFSET                         0x0000204a
+#define A3XX_GRAS_CL_VPORT_YOFFSET__MASK                       0xffffffff
+#define A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT                      0
+static inline uint32_t A3XX_GRAS_CL_VPORT_YOFFSET(float val)
+{
+       return ((fui(val)) << A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_YOFFSET__MASK;
+}
+
+#define REG_A3XX_GRAS_CL_VPORT_YSCALE                          0x0000204b
+#define A3XX_GRAS_CL_VPORT_YSCALE__MASK                                0xffffffff
+#define A3XX_GRAS_CL_VPORT_YSCALE__SHIFT                       0
+static inline uint32_t A3XX_GRAS_CL_VPORT_YSCALE(float val)
+{
+       return ((fui(val)) << A3XX_GRAS_CL_VPORT_YSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_YSCALE__MASK;
+}
+
+#define REG_A3XX_GRAS_CL_VPORT_ZOFFSET                         0x0000204c
+#define A3XX_GRAS_CL_VPORT_ZOFFSET__MASK                       0xffffffff
+#define A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT                      0
+static inline uint32_t A3XX_GRAS_CL_VPORT_ZOFFSET(float val)
+{
+       return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_ZOFFSET__MASK;
+}
+
+#define REG_A3XX_GRAS_CL_VPORT_ZSCALE                          0x0000204d
+#define A3XX_GRAS_CL_VPORT_ZSCALE__MASK                                0xffffffff
+#define A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT                       0
+static inline uint32_t A3XX_GRAS_CL_VPORT_ZSCALE(float val)
+{
+       return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_ZSCALE__MASK;
+}
+
+#define REG_A3XX_GRAS_SU_POINT_MINMAX                          0x00002068
+#define A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK                    0x0000ffff
+#define A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT                   0
+static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MIN(float val)
+{
+       return ((((uint32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
+}
+#define A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK                    0xffff0000
+#define A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT                   16
+static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MAX(float val)
+{
+       return ((((uint32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
+}
+
+#define REG_A3XX_GRAS_SU_POINT_SIZE                            0x00002069
+#define A3XX_GRAS_SU_POINT_SIZE__MASK                          0xffffffff
+#define A3XX_GRAS_SU_POINT_SIZE__SHIFT                         0
+static inline uint32_t A3XX_GRAS_SU_POINT_SIZE(float val)
+{
+       return ((((int32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_SIZE__SHIFT) & A3XX_GRAS_SU_POINT_SIZE__MASK;
+}
+
+#define REG_A3XX_GRAS_SU_POLY_OFFSET_SCALE                     0x0000206c
+#define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK               0x00ffffff
+#define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT              0
+static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL(float val)
+{
+       return ((((int32_t)(val * 1048576.0))) << A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK;
+}
+
+#define REG_A3XX_GRAS_SU_POLY_OFFSET_OFFSET                    0x0000206d
+#define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK                  0xffffffff
+#define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT                 0
+static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
+{
+       return ((((int32_t)(val * 64.0))) << A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
+}
+
+#define REG_A3XX_GRAS_SU_MODE_CONTROL                          0x00002070
+#define A3XX_GRAS_SU_MODE_CONTROL_CULL_FRONT                   0x00000001
+#define A3XX_GRAS_SU_MODE_CONTROL_CULL_BACK                    0x00000002
+#define A3XX_GRAS_SU_MODE_CONTROL_FRONT_CW                     0x00000004
+#define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK          0x000007f8
+#define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT         3
+static inline uint32_t A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)
+{
+       return ((((int32_t)(val * 4.0))) << A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
+}
+#define A3XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET                  0x00000800
+
+#define REG_A3XX_GRAS_SC_CONTROL                               0x00002072
+#define A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK                 0x000000f0
+#define A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT                        4
+static inline uint32_t A3XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
+{
+       return ((val) << A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
+}
+#define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK                        0x00000f00
+#define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT               8
+static inline uint32_t A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES(enum a3xx_msaa_samples val)
+{
+       return ((val) << A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
+}
+#define A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK                 0x0000f000
+#define A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT                        12
+static inline uint32_t A3XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
+{
+       return ((val) << A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
+}
+
+#define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_TL                     0x00002074
+#define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE   0x80000000
+#define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK                 0x00007fff
+#define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT                        0
+static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
+{
+       return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
+}
+#define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK                 0x7fff0000
+#define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT                        16
+static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
+{
+       return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
+}
+
+#define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_BR                     0x00002075
+#define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE   0x80000000
+#define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK                 0x00007fff
+#define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT                        0
+static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
+{
+       return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
+}
+#define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK                 0x7fff0000
+#define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT                        16
+static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
+{
+       return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
+}
+
+#define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_TL                     0x00002079
+#define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE   0x80000000
+#define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK                 0x00007fff
+#define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT                        0
+static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
+{
+       return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
+}
+#define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK                 0x7fff0000
+#define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT                        16
+static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
+{
+       return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
+}
+
+#define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_BR                     0x0000207a
+#define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE   0x80000000
+#define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK                 0x00007fff
+#define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT                        0
+static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
+{
+       return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
+}
+#define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK                 0x7fff0000
+#define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT                        16
+static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
+{
+       return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
+}
+
+#define REG_A3XX_RB_MODE_CONTROL                               0x000020c0
+#define A3XX_RB_MODE_CONTROL_GMEM_BYPASS                       0x00000080
+#define A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK                 0x00000700
+#define A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT                        8
+static inline uint32_t A3XX_RB_MODE_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
+{
+       return ((val) << A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT) & A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK;
+}
+#define A3XX_RB_MODE_CONTROL_MRT__MASK                         0x00003000
+#define A3XX_RB_MODE_CONTROL_MRT__SHIFT                                12
+static inline uint32_t A3XX_RB_MODE_CONTROL_MRT(uint32_t val)
+{
+       return ((val) << A3XX_RB_MODE_CONTROL_MRT__SHIFT) & A3XX_RB_MODE_CONTROL_MRT__MASK;
+}
+#define A3XX_RB_MODE_CONTROL_MARB_CACHE_SPLIT_MODE             0x00008000
+#define A3XX_RB_MODE_CONTROL_PACKER_TIMER_ENABLE               0x00010000
+
+#define REG_A3XX_RB_RENDER_CONTROL                             0x000020c1
+#define A3XX_RB_RENDER_CONTROL_DUAL_COLOR_IN_ENABLE            0x00000001
+#define A3XX_RB_RENDER_CONTROL_YUV_IN_ENABLE                   0x00000002
+#define A3XX_RB_RENDER_CONTROL_COV_VALUE_INPUT_ENABLE          0x00000004
+#define A3XX_RB_RENDER_CONTROL_FACENESS                                0x00000008
+#define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK                 0x00000ff0
+#define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT                        4
+static inline uint32_t A3XX_RB_RENDER_CONTROL_BIN_WIDTH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT) & A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK;
+}
+#define A3XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE              0x00001000
+#define A3XX_RB_RENDER_CONTROL_ENABLE_GMEM                     0x00002000
+#define A3XX_RB_RENDER_CONTROL_XCOORD                          0x00004000
+#define A3XX_RB_RENDER_CONTROL_YCOORD                          0x00008000
+#define A3XX_RB_RENDER_CONTROL_ZCOORD                          0x00010000
+#define A3XX_RB_RENDER_CONTROL_WCOORD                          0x00020000
+#define A3XX_RB_RENDER_CONTROL_I_CLAMP_ENABLE                  0x00080000
+#define A3XX_RB_RENDER_CONTROL_COV_VALUE_OUTPUT_ENABLE         0x00100000
+#define A3XX_RB_RENDER_CONTROL_ALPHA_TEST                      0x00400000
+#define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK           0x07000000
+#define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT          24
+static inline uint32_t A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
+{
+       return ((val) << A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK;
+}
+#define A3XX_RB_RENDER_CONTROL_ALPHA_TO_COVERAGE               0x40000000
+#define A3XX_RB_RENDER_CONTROL_ALPHA_TO_ONE                    0x80000000
+
+#define REG_A3XX_RB_MSAA_CONTROL                               0x000020c2
+#define A3XX_RB_MSAA_CONTROL_DISABLE                           0x00000400
+#define A3XX_RB_MSAA_CONTROL_SAMPLES__MASK                     0x0000f000
+#define A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT                    12
+static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLES(enum a3xx_msaa_samples val)
+{
+       return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLES__MASK;
+}
+#define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK                 0xffff0000
+#define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT                        16
+static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLE_MASK(uint32_t val)
+{
+       return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK;
+}
+
+#define REG_A3XX_RB_ALPHA_REF                                  0x000020c3
+#define A3XX_RB_ALPHA_REF_UINT__MASK                           0x0000ff00
+#define A3XX_RB_ALPHA_REF_UINT__SHIFT                          8
+static inline uint32_t A3XX_RB_ALPHA_REF_UINT(uint32_t val)
+{
+       return ((val) << A3XX_RB_ALPHA_REF_UINT__SHIFT) & A3XX_RB_ALPHA_REF_UINT__MASK;
+}
+#define A3XX_RB_ALPHA_REF_FLOAT__MASK                          0xffff0000
+#define A3XX_RB_ALPHA_REF_FLOAT__SHIFT                         16
+static inline uint32_t A3XX_RB_ALPHA_REF_FLOAT(float val)
+{
+       return ((util_float_to_half(val)) << A3XX_RB_ALPHA_REF_FLOAT__SHIFT) & A3XX_RB_ALPHA_REF_FLOAT__MASK;
+}
+
+static inline uint32_t REG_A3XX_RB_MRT(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
+
+static inline uint32_t REG_A3XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
+#define A3XX_RB_MRT_CONTROL_READ_DEST_ENABLE                   0x00000008
+#define A3XX_RB_MRT_CONTROL_BLEND                              0x00000010
+#define A3XX_RB_MRT_CONTROL_BLEND2                             0x00000020
+#define A3XX_RB_MRT_CONTROL_ROP_CODE__MASK                     0x00000f00
+#define A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT                    8
+static inline uint32_t A3XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
+{
+       return ((val) << A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A3XX_RB_MRT_CONTROL_ROP_CODE__MASK;
+}
+#define A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK                  0x00003000
+#define A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT                 12
+static inline uint32_t A3XX_RB_MRT_CONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
+{
+       return ((val) << A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT) & A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK;
+}
+#define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK             0x0f000000
+#define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT            24
+static inline uint32_t A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
+{
+       return ((val) << A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
+}
+
+static inline uint32_t REG_A3XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020c5 + 0x4*i0; }
+#define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK                        0x0000003f
+#define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT               0
+static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a3xx_color_fmt val)
+{
+       return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
+}
+#define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK             0x000000c0
+#define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT            6
+static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a3xx_tile_mode val)
+{
+       return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
+}
+#define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK                  0x00000c00
+#define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT                 10
+static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
+}
+#define A3XX_RB_MRT_BUF_INFO_COLOR_SRGB                                0x00004000
+#define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK             0xfffe0000
+#define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT            17
+static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
+}
+
+static inline uint32_t REG_A3XX_RB_MRT_BUF_BASE(uint32_t i0) { return 0x000020c6 + 0x4*i0; }
+#define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK              0xfffffff0
+#define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT             4
+static inline uint32_t A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT) & A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK;
+}
+
+static inline uint32_t REG_A3XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020c7 + 0x4*i0; }
+#define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK         0x0000001f
+#define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT                0
+static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
+}
+#define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK       0x000000e0
+#define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT      5
+static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
+{
+       return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
+}
+#define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK                0x00001f00
+#define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT       8
+static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
+}
+#define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK       0x001f0000
+#define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT      16
+static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
+}
+#define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK     0x00e00000
+#define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT    21
+static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
+{
+       return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
+}
+#define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK      0x1f000000
+#define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT     24
+static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
+}
+#define A3XX_RB_MRT_BLEND_CONTROL_CLAMP_ENABLE                 0x20000000
+
+#define REG_A3XX_RB_BLEND_RED                                  0x000020e4
+#define A3XX_RB_BLEND_RED_UINT__MASK                           0x000000ff
+#define A3XX_RB_BLEND_RED_UINT__SHIFT                          0
+static inline uint32_t A3XX_RB_BLEND_RED_UINT(uint32_t val)
+{
+       return ((val) << A3XX_RB_BLEND_RED_UINT__SHIFT) & A3XX_RB_BLEND_RED_UINT__MASK;
+}
+#define A3XX_RB_BLEND_RED_FLOAT__MASK                          0xffff0000
+#define A3XX_RB_BLEND_RED_FLOAT__SHIFT                         16
+static inline uint32_t A3XX_RB_BLEND_RED_FLOAT(float val)
+{
+       return ((util_float_to_half(val)) << A3XX_RB_BLEND_RED_FLOAT__SHIFT) & A3XX_RB_BLEND_RED_FLOAT__MASK;
+}
+
+#define REG_A3XX_RB_BLEND_GREEN                                        0x000020e5
+#define A3XX_RB_BLEND_GREEN_UINT__MASK                         0x000000ff
+#define A3XX_RB_BLEND_GREEN_UINT__SHIFT                                0
+static inline uint32_t A3XX_RB_BLEND_GREEN_UINT(uint32_t val)
+{
+       return ((val) << A3XX_RB_BLEND_GREEN_UINT__SHIFT) & A3XX_RB_BLEND_GREEN_UINT__MASK;
+}
+#define A3XX_RB_BLEND_GREEN_FLOAT__MASK                                0xffff0000
+#define A3XX_RB_BLEND_GREEN_FLOAT__SHIFT                       16
+static inline uint32_t A3XX_RB_BLEND_GREEN_FLOAT(float val)
+{
+       return ((util_float_to_half(val)) << A3XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A3XX_RB_BLEND_GREEN_FLOAT__MASK;
+}
+
+#define REG_A3XX_RB_BLEND_BLUE                                 0x000020e6
+#define A3XX_RB_BLEND_BLUE_UINT__MASK                          0x000000ff
+#define A3XX_RB_BLEND_BLUE_UINT__SHIFT                         0
+static inline uint32_t A3XX_RB_BLEND_BLUE_UINT(uint32_t val)
+{
+       return ((val) << A3XX_RB_BLEND_BLUE_UINT__SHIFT) & A3XX_RB_BLEND_BLUE_UINT__MASK;
+}
+#define A3XX_RB_BLEND_BLUE_FLOAT__MASK                         0xffff0000
+#define A3XX_RB_BLEND_BLUE_FLOAT__SHIFT                                16
+static inline uint32_t A3XX_RB_BLEND_BLUE_FLOAT(float val)
+{
+       return ((util_float_to_half(val)) << A3XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A3XX_RB_BLEND_BLUE_FLOAT__MASK;
+}
+
+#define REG_A3XX_RB_BLEND_ALPHA                                        0x000020e7
+#define A3XX_RB_BLEND_ALPHA_UINT__MASK                         0x000000ff
+#define A3XX_RB_BLEND_ALPHA_UINT__SHIFT                                0
+static inline uint32_t A3XX_RB_BLEND_ALPHA_UINT(uint32_t val)
+{
+       return ((val) << A3XX_RB_BLEND_ALPHA_UINT__SHIFT) & A3XX_RB_BLEND_ALPHA_UINT__MASK;
+}
+#define A3XX_RB_BLEND_ALPHA_FLOAT__MASK                                0xffff0000
+#define A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT                       16
+static inline uint32_t A3XX_RB_BLEND_ALPHA_FLOAT(float val)
+{
+       return ((util_float_to_half(val)) << A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A3XX_RB_BLEND_ALPHA_FLOAT__MASK;
+}
+
+#define REG_A3XX_RB_CLEAR_COLOR_DW0                            0x000020e8
+
+#define REG_A3XX_RB_CLEAR_COLOR_DW1                            0x000020e9
+
+#define REG_A3XX_RB_CLEAR_COLOR_DW2                            0x000020ea
+
+#define REG_A3XX_RB_CLEAR_COLOR_DW3                            0x000020eb
+
+#define REG_A3XX_RB_COPY_CONTROL                               0x000020ec
+#define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK                        0x00000003
+#define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT               0
+static inline uint32_t A3XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
+{
+       return ((val) << A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
+}
+#define A3XX_RB_COPY_CONTROL_DEPTHCLEAR                                0x00000008
+#define A3XX_RB_COPY_CONTROL_MODE__MASK                                0x00000070
+#define A3XX_RB_COPY_CONTROL_MODE__SHIFT                       4
+static inline uint32_t A3XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
+{
+       return ((val) << A3XX_RB_COPY_CONTROL_MODE__SHIFT) & A3XX_RB_COPY_CONTROL_MODE__MASK;
+}
+#define A3XX_RB_COPY_CONTROL_MSAA_SRGB_DOWNSAMPLE              0x00000080
+#define A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK                   0x00000f00
+#define A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT                  8
+static inline uint32_t A3XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)
+{
+       return ((val) << A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT) & A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK;
+}
+#define A3XX_RB_COPY_CONTROL_DEPTH32_RESOLVE                   0x00001000
+#define A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK                   0xffffc000
+#define A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT                  14
+static inline uint32_t A3XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
+{
+       assert(!(val & 0x3fff));
+       return ((val >> 14) << A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
+}
+
+#define REG_A3XX_RB_COPY_DEST_BASE                             0x000020ed
+#define A3XX_RB_COPY_DEST_BASE_BASE__MASK                      0xfffffff0
+#define A3XX_RB_COPY_DEST_BASE_BASE__SHIFT                     4
+static inline uint32_t A3XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A3XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A3XX_RB_COPY_DEST_BASE_BASE__MASK;
+}
+
+#define REG_A3XX_RB_COPY_DEST_PITCH                            0x000020ee
+#define A3XX_RB_COPY_DEST_PITCH_PITCH__MASK                    0xffffffff
+#define A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT                   0
+static inline uint32_t A3XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A3XX_RB_COPY_DEST_PITCH_PITCH__MASK;
+}
+
+#define REG_A3XX_RB_COPY_DEST_INFO                             0x000020ef
+#define A3XX_RB_COPY_DEST_INFO_TILE__MASK                      0x00000003
+#define A3XX_RB_COPY_DEST_INFO_TILE__SHIFT                     0
+static inline uint32_t A3XX_RB_COPY_DEST_INFO_TILE(enum a3xx_tile_mode val)
+{
+       return ((val) << A3XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A3XX_RB_COPY_DEST_INFO_TILE__MASK;
+}
+#define A3XX_RB_COPY_DEST_INFO_FORMAT__MASK                    0x000000fc
+#define A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT                   2
+static inline uint32_t A3XX_RB_COPY_DEST_INFO_FORMAT(enum a3xx_color_fmt val)
+{
+       return ((val) << A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A3XX_RB_COPY_DEST_INFO_FORMAT__MASK;
+}
+#define A3XX_RB_COPY_DEST_INFO_SWAP__MASK                      0x00000300
+#define A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT                     8
+static inline uint32_t A3XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A3XX_RB_COPY_DEST_INFO_SWAP__MASK;
+}
+#define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK               0x00000c00
+#define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT              10
+static inline uint32_t A3XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
+{
+       return ((val) << A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
+}
+#define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK          0x0003c000
+#define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT         14
+static inline uint32_t A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
+{
+       return ((val) << A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
+}
+#define A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK                    0x001c0000
+#define A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT                   18
+static inline uint32_t A3XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
+{
+       return ((val) << A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
+}
+
+#define REG_A3XX_RB_DEPTH_CONTROL                              0x00002100
+#define A3XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z                    0x00000001
+#define A3XX_RB_DEPTH_CONTROL_Z_ENABLE                         0x00000002
+#define A3XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE                   0x00000004
+#define A3XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE                  0x00000008
+#define A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK                      0x00000070
+#define A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT                     4
+static inline uint32_t A3XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
+{
+       return ((val) << A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
+}
+#define A3XX_RB_DEPTH_CONTROL_Z_CLAMP_ENABLE                   0x00000080
+#define A3XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE                    0x80000000
+
+#define REG_A3XX_RB_DEPTH_CLEAR                                        0x00002101
+
+#define REG_A3XX_RB_DEPTH_INFO                                 0x00002102
+#define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK                  0x00000003
+#define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT                 0
+static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)
+{
+       return ((val) << A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
+}
+#define A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK                    0xfffff800
+#define A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT                   11
+static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
+{
+       assert(!(val & 0xfff));
+       return ((val >> 12) << A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
+}
+
+#define REG_A3XX_RB_DEPTH_PITCH                                        0x00002103
+#define A3XX_RB_DEPTH_PITCH__MASK                              0xffffffff
+#define A3XX_RB_DEPTH_PITCH__SHIFT                             0
+static inline uint32_t A3XX_RB_DEPTH_PITCH(uint32_t val)
+{
+       assert(!(val & 0x7));
+       return ((val >> 3) << A3XX_RB_DEPTH_PITCH__SHIFT) & A3XX_RB_DEPTH_PITCH__MASK;
+}
+
+#define REG_A3XX_RB_STENCIL_CONTROL                            0x00002104
+#define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE                 0x00000001
+#define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF              0x00000002
+#define A3XX_RB_STENCIL_CONTROL_STENCIL_READ                   0x00000004
+#define A3XX_RB_STENCIL_CONTROL_FUNC__MASK                     0x00000700
+#define A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT                    8
+static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
+{
+       return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC__MASK;
+}
+#define A3XX_RB_STENCIL_CONTROL_FAIL__MASK                     0x00003800
+#define A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT                    11
+static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
+{
+       return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL__MASK;
+}
+#define A3XX_RB_STENCIL_CONTROL_ZPASS__MASK                    0x0001c000
+#define A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT                   14
+static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
+{
+       return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS__MASK;
+}
+#define A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK                    0x000e0000
+#define A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT                   17
+static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
+{
+       return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
+}
+#define A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK                  0x00700000
+#define A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT                 20
+static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
+{
+       return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
+}
+#define A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK                  0x03800000
+#define A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT                 23
+static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
+{
+       return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
+}
+#define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK                 0x1c000000
+#define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT                        26
+static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
+{
+       return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
+}
+#define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK                 0xe0000000
+#define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT                        29
+static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
+{
+       return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
+}
+
+#define REG_A3XX_RB_STENCIL_CLEAR                              0x00002105
+
+#define REG_A3XX_RB_STENCIL_INFO                               0x00002106
+#define A3XX_RB_STENCIL_INFO_STENCIL_BASE__MASK                        0xfffff800
+#define A3XX_RB_STENCIL_INFO_STENCIL_BASE__SHIFT               11
+static inline uint32_t A3XX_RB_STENCIL_INFO_STENCIL_BASE(uint32_t val)
+{
+       assert(!(val & 0xfff));
+       return ((val >> 12) << A3XX_RB_STENCIL_INFO_STENCIL_BASE__SHIFT) & A3XX_RB_STENCIL_INFO_STENCIL_BASE__MASK;
+}
+
+#define REG_A3XX_RB_STENCIL_PITCH                              0x00002107
+#define A3XX_RB_STENCIL_PITCH__MASK                            0xffffffff
+#define A3XX_RB_STENCIL_PITCH__SHIFT                           0
+static inline uint32_t A3XX_RB_STENCIL_PITCH(uint32_t val)
+{
+       assert(!(val & 0x7));
+       return ((val >> 3) << A3XX_RB_STENCIL_PITCH__SHIFT) & A3XX_RB_STENCIL_PITCH__MASK;
+}
+
+#define REG_A3XX_RB_STENCILREFMASK                             0x00002108
+#define A3XX_RB_STENCILREFMASK_STENCILREF__MASK                        0x000000ff
+#define A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT               0
+static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
+{
+       return ((val) << A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILREF__MASK;
+}
+#define A3XX_RB_STENCILREFMASK_STENCILMASK__MASK               0x0000ff00
+#define A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT              8
+static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
+{
+       return ((val) << A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILMASK__MASK;
+}
+#define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK          0x00ff0000
+#define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT         16
+static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
+{
+       return ((val) << A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
+}
+
+#define REG_A3XX_RB_STENCILREFMASK_BF                          0x00002109
+#define A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK             0x000000ff
+#define A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT            0
+static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
+{
+       return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
+}
+#define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK            0x0000ff00
+#define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT           8
+static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
+{
+       return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
+}
+#define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK       0x00ff0000
+#define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT      16
+static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
+{
+       return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
+}
+
+#define REG_A3XX_RB_LRZ_VSC_CONTROL                            0x0000210c
+#define A3XX_RB_LRZ_VSC_CONTROL_BINNING_ENABLE                 0x00000002
+
+#define REG_A3XX_RB_WINDOW_OFFSET                              0x0000210e
+#define A3XX_RB_WINDOW_OFFSET_X__MASK                          0x0000ffff
+#define A3XX_RB_WINDOW_OFFSET_X__SHIFT                         0
+static inline uint32_t A3XX_RB_WINDOW_OFFSET_X(uint32_t val)
+{
+       return ((val) << A3XX_RB_WINDOW_OFFSET_X__SHIFT) & A3XX_RB_WINDOW_OFFSET_X__MASK;
+}
+#define A3XX_RB_WINDOW_OFFSET_Y__MASK                          0xffff0000
+#define A3XX_RB_WINDOW_OFFSET_Y__SHIFT                         16
+static inline uint32_t A3XX_RB_WINDOW_OFFSET_Y(uint32_t val)
+{
+       return ((val) << A3XX_RB_WINDOW_OFFSET_Y__SHIFT) & A3XX_RB_WINDOW_OFFSET_Y__MASK;
+}
+
+#define REG_A3XX_RB_SAMPLE_COUNT_CONTROL                       0x00002110
+#define A3XX_RB_SAMPLE_COUNT_CONTROL_RESET                     0x00000001
+#define A3XX_RB_SAMPLE_COUNT_CONTROL_COPY                      0x00000002
+
+#define REG_A3XX_RB_SAMPLE_COUNT_ADDR                          0x00002111
+
+#define REG_A3XX_RB_Z_CLAMP_MIN                                        0x00002114
+
+#define REG_A3XX_RB_Z_CLAMP_MAX                                        0x00002115
+
+#define REG_A3XX_VGT_BIN_BASE                                  0x000021e1
+
+#define REG_A3XX_VGT_BIN_SIZE                                  0x000021e2
+
+#define REG_A3XX_PC_VSTREAM_CONTROL                            0x000021e4
+#define A3XX_PC_VSTREAM_CONTROL_SIZE__MASK                     0x003f0000
+#define A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT                    16
+static inline uint32_t A3XX_PC_VSTREAM_CONTROL_SIZE(uint32_t val)
+{
+       return ((val) << A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT) & A3XX_PC_VSTREAM_CONTROL_SIZE__MASK;
+}
+#define A3XX_PC_VSTREAM_CONTROL_N__MASK                                0x07c00000
+#define A3XX_PC_VSTREAM_CONTROL_N__SHIFT                       22
+static inline uint32_t A3XX_PC_VSTREAM_CONTROL_N(uint32_t val)
+{
+       return ((val) << A3XX_PC_VSTREAM_CONTROL_N__SHIFT) & A3XX_PC_VSTREAM_CONTROL_N__MASK;
+}
+
+#define REG_A3XX_PC_VERTEX_REUSE_BLOCK_CNTL                    0x000021ea
+
+#define REG_A3XX_PC_PRIM_VTX_CNTL                              0x000021ec
+#define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK              0x0000001f
+#define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT             0
+static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC(uint32_t val)
+{
+       return ((val) << A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK;
+}
+#define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK       0x000000e0
+#define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT      5
+static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
+{
+       return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK;
+}
+#define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK                0x00000700
+#define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT       8
+static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
+{
+       return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK;
+}
+#define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_ENABLE                  0x00001000
+#define A3XX_PC_PRIM_VTX_CNTL_PRIMITIVE_RESTART                        0x00100000
+#define A3XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST               0x02000000
+#define A3XX_PC_PRIM_VTX_CNTL_PSIZE                            0x04000000
+
+#define REG_A3XX_PC_RESTART_INDEX                              0x000021ed
+
+#define REG_A3XX_HLSQ_CONTROL_0_REG                            0x00002200
+#define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK             0x00000030
+#define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT            4
+static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
+}
+#define A3XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE            0x00000040
+#define A3XX_HLSQ_CONTROL_0_REG_COMPUTEMODE                    0x00000100
+#define A3XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART                        0x00000200
+#define A3XX_HLSQ_CONTROL_0_REG_RESERVED2                      0x00000400
+#define A3XX_HLSQ_CONTROL_0_REG_CYCLETIMEOUTLIMITVPC__MASK     0x00fff000
+#define A3XX_HLSQ_CONTROL_0_REG_CYCLETIMEOUTLIMITVPC__SHIFT    12
+static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_CYCLETIMEOUTLIMITVPC(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_CONTROL_0_REG_CYCLETIMEOUTLIMITVPC__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_CYCLETIMEOUTLIMITVPC__MASK;
+}
+#define A3XX_HLSQ_CONTROL_0_REG_FSONLYTEX                      0x02000000
+#define A3XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE                   0x04000000
+#define A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK                        0x08000000
+#define A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT               27
+static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_CONSTMODE(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK;
+}
+#define A3XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE              0x10000000
+#define A3XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE              0x20000000
+#define A3XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE                   0x40000000
+#define A3XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT                  0x80000000
+
+#define REG_A3XX_HLSQ_CONTROL_1_REG                            0x00002201
+#define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK             0x000000c0
+#define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT            6
+static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
+}
+#define A3XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE            0x00000100
+#define A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDXYREGID__MASK         0x00ff0000
+#define A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDXYREGID__SHIFT                16
+static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDXYREGID(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDXYREGID__SHIFT) & A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDXYREGID__MASK;
+}
+#define A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDZWREGID__MASK         0xff000000
+#define A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDZWREGID__SHIFT                24
+static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDZWREGID(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDZWREGID__SHIFT) & A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDZWREGID__MASK;
+}
+
+#define REG_A3XX_HLSQ_CONTROL_2_REG                            0x00002202
+#define A3XX_HLSQ_CONTROL_2_REG_FACENESSREGID__MASK            0x000003fc
+#define A3XX_HLSQ_CONTROL_2_REG_FACENESSREGID__SHIFT           2
+static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_FACENESSREGID(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_CONTROL_2_REG_FACENESSREGID__SHIFT) & A3XX_HLSQ_CONTROL_2_REG_FACENESSREGID__MASK;
+}
+#define A3XX_HLSQ_CONTROL_2_REG_COVVALUEREGID__MASK            0x03fc0000
+#define A3XX_HLSQ_CONTROL_2_REG_COVVALUEREGID__SHIFT           18
+static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_COVVALUEREGID(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_CONTROL_2_REG_COVVALUEREGID__SHIFT) & A3XX_HLSQ_CONTROL_2_REG_COVVALUEREGID__MASK;
+}
+#define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK       0xfc000000
+#define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT      26
+static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
+}
+
+#define REG_A3XX_HLSQ_CONTROL_3_REG                            0x00002203
+#define A3XX_HLSQ_CONTROL_3_REG_REGID__MASK                    0x000000ff
+#define A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT                   0
+static inline uint32_t A3XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A3XX_HLSQ_CONTROL_3_REG_REGID__MASK;
+}
+
+#define REG_A3XX_HLSQ_VS_CONTROL_REG                           0x00002204
+#define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK             0x000003ff
+#define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT            0
+static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
+}
+#define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK                0x001ff000
+#define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT       12
+static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
+}
+#define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK             0xff000000
+#define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT            24
+static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
+}
+
+#define REG_A3XX_HLSQ_FS_CONTROL_REG                           0x00002205
+#define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK             0x000003ff
+#define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT            0
+static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
+}
+#define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK                0x001ff000
+#define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT       12
+static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
+}
+#define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK             0xff000000
+#define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT            24
+static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
+}
+
+#define REG_A3XX_HLSQ_CONST_VSPRESV_RANGE_REG                  0x00002206
+#define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK     0x000001ff
+#define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT    0
+static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK;
+}
+#define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK       0x01ff0000
+#define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT      16
+static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK;
+}
+
+#define REG_A3XX_HLSQ_CONST_FSPRESV_RANGE_REG                  0x00002207
+#define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK     0x000001ff
+#define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT    0
+static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK;
+}
+#define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK       0x01ff0000
+#define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT      16
+static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK;
+}
+
+#define REG_A3XX_HLSQ_CL_NDRANGE_0_REG                         0x0000220a
+#define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK               0x00000003
+#define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT              0
+static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK;
+}
+#define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK            0x00000ffc
+#define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT           2
+static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK;
+}
+#define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK            0x003ff000
+#define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT           12
+static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK;
+}
+#define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK            0xffc00000
+#define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT           22
+static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2(uint32_t val)
+{
+       return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK;
+}
+
+static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK(uint32_t i0) { return 0x0000220b + 0x2*i0; }
+
+static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_SIZE(uint32_t i0) { return 0x0000220b + 0x2*i0; }
+
+static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_OFFSET(uint32_t i0) { return 0x0000220c + 0x2*i0; }
+
+#define REG_A3XX_HLSQ_CL_CONTROL_0_REG                         0x00002211
+
+#define REG_A3XX_HLSQ_CL_CONTROL_1_REG                         0x00002212
+
+#define REG_A3XX_HLSQ_CL_KERNEL_CONST_REG                      0x00002214
+
+static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP(uint32_t i0) { return 0x00002215 + 0x1*i0; }
+
+static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP_RATIO(uint32_t i0) { return 0x00002215 + 0x1*i0; }
+
+#define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Y_REG                    0x00002216
+
+#define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Z_REG                    0x00002217
+
+#define REG_A3XX_HLSQ_CL_WG_OFFSET_REG                         0x0000221a
+
+#define REG_A3XX_VFD_CONTROL_0                                 0x00002240
+#define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK                 0x0003ffff
+#define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT                        0
+static inline uint32_t A3XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
+{
+       return ((val) << A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
+}
+#define A3XX_VFD_CONTROL_0_PACKETSIZE__MASK                    0x003c0000
+#define A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT                   18
+static inline uint32_t A3XX_VFD_CONTROL_0_PACKETSIZE(uint32_t val)
+{
+       return ((val) << A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT) & A3XX_VFD_CONTROL_0_PACKETSIZE__MASK;
+}
+#define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK               0x07c00000
+#define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT              22
+static inline uint32_t A3XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
+{
+       return ((val) << A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
+}
+#define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK             0xf8000000
+#define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT            27
+static inline uint32_t A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
+{
+       return ((val) << A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
+}
+
+#define REG_A3XX_VFD_CONTROL_1                                 0x00002241
+#define A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK                    0x0000000f
+#define A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT                   0
+static inline uint32_t A3XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
+{
+       return ((val) << A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
+}
+#define A3XX_VFD_CONTROL_1_MAXTHRESHOLD__MASK                  0x000000f0
+#define A3XX_VFD_CONTROL_1_MAXTHRESHOLD__SHIFT                 4
+static inline uint32_t A3XX_VFD_CONTROL_1_MAXTHRESHOLD(uint32_t val)
+{
+       return ((val) << A3XX_VFD_CONTROL_1_MAXTHRESHOLD__SHIFT) & A3XX_VFD_CONTROL_1_MAXTHRESHOLD__MASK;
+}
+#define A3XX_VFD_CONTROL_1_MINTHRESHOLD__MASK                  0x00000f00
+#define A3XX_VFD_CONTROL_1_MINTHRESHOLD__SHIFT                 8
+static inline uint32_t A3XX_VFD_CONTROL_1_MINTHRESHOLD(uint32_t val)
+{
+       return ((val) << A3XX_VFD_CONTROL_1_MINTHRESHOLD__SHIFT) & A3XX_VFD_CONTROL_1_MINTHRESHOLD__MASK;
+}
+#define A3XX_VFD_CONTROL_1_REGID4VTX__MASK                     0x00ff0000
+#define A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT                    16
+static inline uint32_t A3XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
+{
+       return ((val) << A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A3XX_VFD_CONTROL_1_REGID4VTX__MASK;
+}
+#define A3XX_VFD_CONTROL_1_REGID4INST__MASK                    0xff000000
+#define A3XX_VFD_CONTROL_1_REGID4INST__SHIFT                   24
+static inline uint32_t A3XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
+{
+       return ((val) << A3XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A3XX_VFD_CONTROL_1_REGID4INST__MASK;
+}
+
+#define REG_A3XX_VFD_INDEX_MIN                                 0x00002242
+
+#define REG_A3XX_VFD_INDEX_MAX                                 0x00002243
+
+#define REG_A3XX_VFD_INSTANCEID_OFFSET                         0x00002244
+
+#define REG_A3XX_VFD_INDEX_OFFSET                              0x00002245
+
+#define REG_A3XX_VFD_INDEX_OFFSET                              0x00002245
+
+static inline uint32_t REG_A3XX_VFD_FETCH(uint32_t i0) { return 0x00002246 + 0x2*i0; }
+
+static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x00002246 + 0x2*i0; }
+#define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK                 0x0000007f
+#define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT                        0
+static inline uint32_t A3XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
+{
+       return ((val) << A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
+}
+#define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK                 0x0000ff80
+#define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT                        7
+static inline uint32_t A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
+{
+       return ((val) << A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
+}
+#define A3XX_VFD_FETCH_INSTR_0_INSTANCED                       0x00010000
+#define A3XX_VFD_FETCH_INSTR_0_SWITCHNEXT                      0x00020000
+#define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK                 0x00fc0000
+#define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT                        18
+static inline uint32_t A3XX_VFD_FETCH_INSTR_0_INDEXCODE(uint32_t val)
+{
+       return ((val) << A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK;
+}
+#define A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK                  0xff000000
+#define A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT                 24
+static inline uint32_t A3XX_VFD_FETCH_INSTR_0_STEPRATE(uint32_t val)
+{
+       return ((val) << A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK;
+}
+
+static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x00002247 + 0x2*i0; }
+
+static inline uint32_t REG_A3XX_VFD_DECODE(uint32_t i0) { return 0x00002266 + 0x1*i0; }
+
+static inline uint32_t REG_A3XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x00002266 + 0x1*i0; }
+#define A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK                  0x0000000f
+#define A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT                 0
+static inline uint32_t A3XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
+{
+       return ((val) << A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
+}
+#define A3XX_VFD_DECODE_INSTR_CONSTFILL                                0x00000010
+#define A3XX_VFD_DECODE_INSTR_FORMAT__MASK                     0x00000fc0
+#define A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT                    6
+static inline uint32_t A3XX_VFD_DECODE_INSTR_FORMAT(enum a3xx_vtx_fmt val)
+{
+       return ((val) << A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A3XX_VFD_DECODE_INSTR_FORMAT__MASK;
+}
+#define A3XX_VFD_DECODE_INSTR_REGID__MASK                      0x000ff000
+#define A3XX_VFD_DECODE_INSTR_REGID__SHIFT                     12
+static inline uint32_t A3XX_VFD_DECODE_INSTR_REGID(uint32_t val)
+{
+       return ((val) << A3XX_VFD_DECODE_INSTR_REGID__SHIFT) & A3XX_VFD_DECODE_INSTR_REGID__MASK;
+}
+#define A3XX_VFD_DECODE_INSTR_INT                              0x00100000
+#define A3XX_VFD_DECODE_INSTR_SWAP__MASK                       0x00c00000
+#define A3XX_VFD_DECODE_INSTR_SWAP__SHIFT                      22
+static inline uint32_t A3XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A3XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A3XX_VFD_DECODE_INSTR_SWAP__MASK;
+}
+#define A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK                   0x1f000000
+#define A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT                  24
+static inline uint32_t A3XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
+{
+       return ((val) << A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
+}
+#define A3XX_VFD_DECODE_INSTR_LASTCOMPVALID                    0x20000000
+#define A3XX_VFD_DECODE_INSTR_SWITCHNEXT                       0x40000000
+
+#define REG_A3XX_VFD_VS_THREADING_THRESHOLD                    0x0000227e
+#define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK  0x0000000f
+#define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT 0
+static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD(uint32_t val)
+{
+       return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK;
+}
+#define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK     0x0000ff00
+#define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT    8
+static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT(uint32_t val)
+{
+       return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK;
+}
+
+#define REG_A3XX_VPC_ATTR                                      0x00002280
+#define A3XX_VPC_ATTR_TOTALATTR__MASK                          0x000001ff
+#define A3XX_VPC_ATTR_TOTALATTR__SHIFT                         0
+static inline uint32_t A3XX_VPC_ATTR_TOTALATTR(uint32_t val)
+{
+       return ((val) << A3XX_VPC_ATTR_TOTALATTR__SHIFT) & A3XX_VPC_ATTR_TOTALATTR__MASK;
+}
+#define A3XX_VPC_ATTR_PSIZE                                    0x00000200
+#define A3XX_VPC_ATTR_THRDASSIGN__MASK                         0x0ffff000
+#define A3XX_VPC_ATTR_THRDASSIGN__SHIFT                                12
+static inline uint32_t A3XX_VPC_ATTR_THRDASSIGN(uint32_t val)
+{
+       return ((val) << A3XX_VPC_ATTR_THRDASSIGN__SHIFT) & A3XX_VPC_ATTR_THRDASSIGN__MASK;
+}
+#define A3XX_VPC_ATTR_LMSIZE__MASK                             0xf0000000
+#define A3XX_VPC_ATTR_LMSIZE__SHIFT                            28
+static inline uint32_t A3XX_VPC_ATTR_LMSIZE(uint32_t val)
+{
+       return ((val) << A3XX_VPC_ATTR_LMSIZE__SHIFT) & A3XX_VPC_ATTR_LMSIZE__MASK;
+}
+
+#define REG_A3XX_VPC_PACK                                      0x00002281
+#define A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK                     0x0000ff00
+#define A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT                    8
+static inline uint32_t A3XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
+{
+       return ((val) << A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
+}
+#define A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK                     0x00ff0000
+#define A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT                    16
+static inline uint32_t A3XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
+{
+       return ((val) << A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
+}
+
+static inline uint32_t REG_A3XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002282 + 0x1*i0; }
+
+static inline uint32_t REG_A3XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002282 + 0x1*i0; }
+#define A3XX_VPC_VARYING_INTERP_MODE_C0__MASK                  0x00000003
+#define A3XX_VPC_VARYING_INTERP_MODE_C0__SHIFT                 0
+static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C0(enum a3xx_intp_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C0__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C0__MASK;
+}
+#define A3XX_VPC_VARYING_INTERP_MODE_C1__MASK                  0x0000000c
+#define A3XX_VPC_VARYING_INTERP_MODE_C1__SHIFT                 2
+static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C1(enum a3xx_intp_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C1__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C1__MASK;
+}
+#define A3XX_VPC_VARYING_INTERP_MODE_C2__MASK                  0x00000030
+#define A3XX_VPC_VARYING_INTERP_MODE_C2__SHIFT                 4
+static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C2(enum a3xx_intp_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C2__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C2__MASK;
+}
+#define A3XX_VPC_VARYING_INTERP_MODE_C3__MASK                  0x000000c0
+#define A3XX_VPC_VARYING_INTERP_MODE_C3__SHIFT                 6
+static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C3(enum a3xx_intp_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C3__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C3__MASK;
+}
+#define A3XX_VPC_VARYING_INTERP_MODE_C4__MASK                  0x00000300
+#define A3XX_VPC_VARYING_INTERP_MODE_C4__SHIFT                 8
+static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C4(enum a3xx_intp_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C4__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C4__MASK;
+}
+#define A3XX_VPC_VARYING_INTERP_MODE_C5__MASK                  0x00000c00
+#define A3XX_VPC_VARYING_INTERP_MODE_C5__SHIFT                 10
+static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C5(enum a3xx_intp_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C5__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C5__MASK;
+}
+#define A3XX_VPC_VARYING_INTERP_MODE_C6__MASK                  0x00003000
+#define A3XX_VPC_VARYING_INTERP_MODE_C6__SHIFT                 12
+static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C6(enum a3xx_intp_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C6__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C6__MASK;
+}
+#define A3XX_VPC_VARYING_INTERP_MODE_C7__MASK                  0x0000c000
+#define A3XX_VPC_VARYING_INTERP_MODE_C7__SHIFT                 14
+static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C7(enum a3xx_intp_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C7__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C7__MASK;
+}
+#define A3XX_VPC_VARYING_INTERP_MODE_C8__MASK                  0x00030000
+#define A3XX_VPC_VARYING_INTERP_MODE_C8__SHIFT                 16
+static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C8(enum a3xx_intp_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C8__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C8__MASK;
+}
+#define A3XX_VPC_VARYING_INTERP_MODE_C9__MASK                  0x000c0000
+#define A3XX_VPC_VARYING_INTERP_MODE_C9__SHIFT                 18
+static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C9(enum a3xx_intp_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C9__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C9__MASK;
+}
+#define A3XX_VPC_VARYING_INTERP_MODE_CA__MASK                  0x00300000
+#define A3XX_VPC_VARYING_INTERP_MODE_CA__SHIFT                 20
+static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CA(enum a3xx_intp_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CA__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CA__MASK;
+}
+#define A3XX_VPC_VARYING_INTERP_MODE_CB__MASK                  0x00c00000
+#define A3XX_VPC_VARYING_INTERP_MODE_CB__SHIFT                 22
+static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CB(enum a3xx_intp_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CB__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CB__MASK;
+}
+#define A3XX_VPC_VARYING_INTERP_MODE_CC__MASK                  0x03000000
+#define A3XX_VPC_VARYING_INTERP_MODE_CC__SHIFT                 24
+static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CC(enum a3xx_intp_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CC__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CC__MASK;
+}
+#define A3XX_VPC_VARYING_INTERP_MODE_CD__MASK                  0x0c000000
+#define A3XX_VPC_VARYING_INTERP_MODE_CD__SHIFT                 26
+static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CD(enum a3xx_intp_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CD__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CD__MASK;
+}
+#define A3XX_VPC_VARYING_INTERP_MODE_CE__MASK                  0x30000000
+#define A3XX_VPC_VARYING_INTERP_MODE_CE__SHIFT                 28
+static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CE(enum a3xx_intp_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CE__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CE__MASK;
+}
+#define A3XX_VPC_VARYING_INTERP_MODE_CF__MASK                  0xc0000000
+#define A3XX_VPC_VARYING_INTERP_MODE_CF__SHIFT                 30
+static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CF(enum a3xx_intp_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CF__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CF__MASK;
+}
+
+static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00002286 + 0x1*i0; }
+
+static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00002286 + 0x1*i0; }
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C0__MASK                 0x00000003
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C0__SHIFT                        0
+static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C0(enum a3xx_repl_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C0__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C0__MASK;
+}
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C1__MASK                 0x0000000c
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C1__SHIFT                        2
+static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C1(enum a3xx_repl_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C1__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C1__MASK;
+}
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C2__MASK                 0x00000030
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C2__SHIFT                        4
+static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C2(enum a3xx_repl_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C2__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C2__MASK;
+}
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C3__MASK                 0x000000c0
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C3__SHIFT                        6
+static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C3(enum a3xx_repl_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C3__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C3__MASK;
+}
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C4__MASK                 0x00000300
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C4__SHIFT                        8
+static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C4(enum a3xx_repl_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C4__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C4__MASK;
+}
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C5__MASK                 0x00000c00
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C5__SHIFT                        10
+static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C5(enum a3xx_repl_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C5__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C5__MASK;
+}
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C6__MASK                 0x00003000
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C6__SHIFT                        12
+static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C6(enum a3xx_repl_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C6__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C6__MASK;
+}
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C7__MASK                 0x0000c000
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C7__SHIFT                        14
+static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C7(enum a3xx_repl_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C7__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C7__MASK;
+}
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C8__MASK                 0x00030000
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C8__SHIFT                        16
+static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C8(enum a3xx_repl_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C8__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C8__MASK;
+}
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C9__MASK                 0x000c0000
+#define A3XX_VPC_VARYING_PS_REPL_MODE_C9__SHIFT                        18
+static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C9(enum a3xx_repl_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C9__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C9__MASK;
+}
+#define A3XX_VPC_VARYING_PS_REPL_MODE_CA__MASK                 0x00300000
+#define A3XX_VPC_VARYING_PS_REPL_MODE_CA__SHIFT                        20
+static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_CA(enum a3xx_repl_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_CA__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_CA__MASK;
+}
+#define A3XX_VPC_VARYING_PS_REPL_MODE_CB__MASK                 0x00c00000
+#define A3XX_VPC_VARYING_PS_REPL_MODE_CB__SHIFT                        22
+static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_CB(enum a3xx_repl_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_CB__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_CB__MASK;
+}
+#define A3XX_VPC_VARYING_PS_REPL_MODE_CC__MASK                 0x03000000
+#define A3XX_VPC_VARYING_PS_REPL_MODE_CC__SHIFT                        24
+static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_CC(enum a3xx_repl_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_CC__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_CC__MASK;
+}
+#define A3XX_VPC_VARYING_PS_REPL_MODE_CD__MASK                 0x0c000000
+#define A3XX_VPC_VARYING_PS_REPL_MODE_CD__SHIFT                        26
+static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_CD(enum a3xx_repl_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_CD__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_CD__MASK;
+}
+#define A3XX_VPC_VARYING_PS_REPL_MODE_CE__MASK                 0x30000000
+#define A3XX_VPC_VARYING_PS_REPL_MODE_CE__SHIFT                        28
+static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_CE(enum a3xx_repl_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_CE__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_CE__MASK;
+}
+#define A3XX_VPC_VARYING_PS_REPL_MODE_CF__MASK                 0xc0000000
+#define A3XX_VPC_VARYING_PS_REPL_MODE_CF__SHIFT                        30
+static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_CF(enum a3xx_repl_mode val)
+{
+       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_CF__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_CF__MASK;
+}
+
+#define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_0                     0x0000228a
+
+#define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_1                     0x0000228b
+
+#define REG_A3XX_SP_SP_CTRL_REG                                        0x000022c0
+#define A3XX_SP_SP_CTRL_REG_RESOLVE                            0x00010000
+#define A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK                    0x00040000
+#define A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT                   18
+static inline uint32_t A3XX_SP_SP_CTRL_REG_CONSTMODE(uint32_t val)
+{
+       return ((val) << A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK;
+}
+#define A3XX_SP_SP_CTRL_REG_BINNING                            0x00080000
+#define A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK                    0x00300000
+#define A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT                   20
+static inline uint32_t A3XX_SP_SP_CTRL_REG_SLEEPMODE(uint32_t val)
+{
+       return ((val) << A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK;
+}
+#define A3XX_SP_SP_CTRL_REG_L0MODE__MASK                       0x00c00000
+#define A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT                      22
+static inline uint32_t A3XX_SP_SP_CTRL_REG_L0MODE(uint32_t val)
+{
+       return ((val) << A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT) & A3XX_SP_SP_CTRL_REG_L0MODE__MASK;
+}
+
+#define REG_A3XX_SP_VS_CTRL_REG0                               0x000022c4
+#define A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK                  0x00000001
+#define A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT                 0
+static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
+{
+       return ((val) << A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
+}
+#define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK             0x00000002
+#define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT            1
+static inline uint32_t A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
+{
+       return ((val) << A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK;
+}
+#define A3XX_SP_VS_CTRL_REG0_CACHEINVALID                      0x00000004
+#define A3XX_SP_VS_CTRL_REG0_ALUSCHMODE                                0x00000008
+#define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
+#define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
+static inline uint32_t A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
+}
+#define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
+#define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
+static inline uint32_t A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
+}
+#define A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
+#define A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT                 20
+static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
+}
+#define A3XX_SP_VS_CTRL_REG0_SUPERTHREADMODE                   0x00200000
+#define A3XX_SP_VS_CTRL_REG0_LENGTH__MASK                      0xff000000
+#define A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT                     24
+static inline uint32_t A3XX_SP_VS_CTRL_REG0_LENGTH(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG0_LENGTH__MASK;
+}
+
+#define REG_A3XX_SP_VS_CTRL_REG1                               0x000022c5
+#define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK                 0x000003ff
+#define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT                        0
+static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
+}
+#define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK              0x000ffc00
+#define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT             10
+static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK;
+}
+#define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK          0x7f000000
+#define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT         24
+static inline uint32_t A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
+}
+
+#define REG_A3XX_SP_VS_PARAM_REG                               0x000022c6
+#define A3XX_SP_VS_PARAM_REG_POSREGID__MASK                    0x000000ff
+#define A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT                   0
+static inline uint32_t A3XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_POSREGID__MASK;
+}
+#define A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK                  0x0000ff00
+#define A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT                 8
+static inline uint32_t A3XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
+}
+#define A3XX_SP_VS_PARAM_REG_POS2DMODE                         0x00010000
+#define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK               0x01f00000
+#define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT              20
+static inline uint32_t A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
+}
+
+static inline uint32_t REG_A3XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
+
+static inline uint32_t REG_A3XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
+#define A3XX_SP_VS_OUT_REG_A_REGID__MASK                       0x000000ff
+#define A3XX_SP_VS_OUT_REG_A_REGID__SHIFT                      0
+static inline uint32_t A3XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_A_REGID__MASK;
+}
+#define A3XX_SP_VS_OUT_REG_A_HALF                              0x00000100
+#define A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK                    0x00001e00
+#define A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT                   9
+static inline uint32_t A3XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
+}
+#define A3XX_SP_VS_OUT_REG_B_REGID__MASK                       0x00ff0000
+#define A3XX_SP_VS_OUT_REG_B_REGID__SHIFT                      16
+static inline uint32_t A3XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_B_REGID__MASK;
+}
+#define A3XX_SP_VS_OUT_REG_B_HALF                              0x01000000
+#define A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK                    0x1e000000
+#define A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT                   25
+static inline uint32_t A3XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
+}
+
+static inline uint32_t REG_A3XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
+
+static inline uint32_t REG_A3XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
+#define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK                   0x0000007f
+#define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT                  0
+static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
+}
+#define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK                   0x00007f00
+#define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT                  8
+static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
+}
+#define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK                   0x007f0000
+#define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT                  16
+static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
+}
+#define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK                   0x7f000000
+#define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT                  24
+static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
+}
+
+#define REG_A3XX_SP_VS_OBJ_OFFSET_REG                          0x000022d4
+#define A3XX_SP_VS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__MASK   0x0000ffff
+#define A3XX_SP_VS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__SHIFT  0
+static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__MASK;
+}
+#define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK      0x01ff0000
+#define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT     16
+static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
+}
+#define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK                0xfe000000
+#define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT       25
+static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A3XX_SP_VS_OBJ_START_REG                           0x000022d5
+
+#define REG_A3XX_SP_VS_PVT_MEM_PARAM_REG                       0x000022d6
+#define A3XX_SP_VS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__MASK      0x000000ff
+#define A3XX_SP_VS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__SHIFT     0
+static inline uint32_t A3XX_SP_VS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__SHIFT) & A3XX_SP_VS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__MASK;
+}
+#define A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__MASK       0x00ffff00
+#define A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__SHIFT      8
+static inline uint32_t A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKOFFSET(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__SHIFT) & A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__MASK;
+}
+#define A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__MASK        0xff000000
+#define A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__SHIFT       24
+static inline uint32_t A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__SHIFT) & A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__MASK;
+}
+
+#define REG_A3XX_SP_VS_PVT_MEM_ADDR_REG                                0x000022d7
+#define A3XX_SP_VS_PVT_MEM_ADDR_REG_BURSTLEN__MASK             0x0000001f
+#define A3XX_SP_VS_PVT_MEM_ADDR_REG_BURSTLEN__SHIFT            0
+static inline uint32_t A3XX_SP_VS_PVT_MEM_ADDR_REG_BURSTLEN(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_PVT_MEM_ADDR_REG_BURSTLEN__SHIFT) & A3XX_SP_VS_PVT_MEM_ADDR_REG_BURSTLEN__MASK;
+}
+#define A3XX_SP_VS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__MASK   0xffffffe0
+#define A3XX_SP_VS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__SHIFT  5
+static inline uint32_t A3XX_SP_VS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A3XX_SP_VS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__SHIFT) & A3XX_SP_VS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__MASK;
+}
+
+#define REG_A3XX_SP_VS_PVT_MEM_SIZE_REG                                0x000022d8
+
+#define REG_A3XX_SP_VS_LENGTH_REG                              0x000022df
+#define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK               0xffffffff
+#define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT              0
+static inline uint32_t A3XX_SP_VS_LENGTH_REG_SHADERLENGTH(uint32_t val)
+{
+       return ((val) << A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK;
+}
+
+#define REG_A3XX_SP_FS_CTRL_REG0                               0x000022e0
+#define A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK                  0x00000001
+#define A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT                 0
+static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
+{
+       return ((val) << A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
+}
+#define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK             0x00000002
+#define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT            1
+static inline uint32_t A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
+{
+       return ((val) << A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK;
+}
+#define A3XX_SP_FS_CTRL_REG0_CACHEINVALID                      0x00000004
+#define A3XX_SP_FS_CTRL_REG0_ALUSCHMODE                                0x00000008
+#define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
+#define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
+static inline uint32_t A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
+}
+#define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
+#define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
+static inline uint32_t A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
+}
+#define A3XX_SP_FS_CTRL_REG0_FSBYPASSENABLE                    0x00020000
+#define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP                   0x00040000
+#define A3XX_SP_FS_CTRL_REG0_OUTORDERED                                0x00080000
+#define A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
+#define A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT                 20
+static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
+}
+#define A3XX_SP_FS_CTRL_REG0_SUPERTHREADMODE                   0x00200000
+#define A3XX_SP_FS_CTRL_REG0_PIXLODENABLE                      0x00400000
+#define A3XX_SP_FS_CTRL_REG0_COMPUTEMODE                       0x00800000
+#define A3XX_SP_FS_CTRL_REG0_LENGTH__MASK                      0xff000000
+#define A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT                     24
+static inline uint32_t A3XX_SP_FS_CTRL_REG0_LENGTH(uint32_t val)
+{
+       return ((val) << A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG0_LENGTH__MASK;
+}
+
+#define REG_A3XX_SP_FS_CTRL_REG1                               0x000022e1
+#define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK                 0x000003ff
+#define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT                        0
+static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
+{
+       return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
+}
+#define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK              0x000ffc00
+#define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT             10
+static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
+{
+       return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK;
+}
+#define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK          0x00f00000
+#define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT         20
+static inline uint32_t A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
+{
+       return ((val) << A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK;
+}
+#define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK           0x7f000000
+#define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT          24
+static inline uint32_t A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET(uint32_t val)
+{
+       return ((val) << A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT) & A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK;
+}
+
+#define REG_A3XX_SP_FS_OBJ_OFFSET_REG                          0x000022e2
+#define A3XX_SP_FS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__MASK   0x0000ffff
+#define A3XX_SP_FS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__SHIFT  0
+static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET(uint32_t val)
+{
+       return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__MASK;
+}
+#define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK      0x01ff0000
+#define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT     16
+static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
+}
+#define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK                0xfe000000
+#define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT       25
+static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A3XX_SP_FS_OBJ_START_REG                           0x000022e3
+
+#define REG_A3XX_SP_FS_PVT_MEM_PARAM_REG                       0x000022e4
+#define A3XX_SP_FS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__MASK      0x000000ff
+#define A3XX_SP_FS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__SHIFT     0
+static inline uint32_t A3XX_SP_FS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM(uint32_t val)
+{
+       return ((val) << A3XX_SP_FS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__SHIFT) & A3XX_SP_FS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__MASK;
+}
+#define A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__MASK       0x00ffff00
+#define A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__SHIFT      8
+static inline uint32_t A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKOFFSET(uint32_t val)
+{
+       return ((val) << A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__SHIFT) & A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__MASK;
+}
+#define A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__MASK        0xff000000
+#define A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__SHIFT       24
+static inline uint32_t A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD(uint32_t val)
+{
+       return ((val) << A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__SHIFT) & A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__MASK;
+}
+
+#define REG_A3XX_SP_FS_PVT_MEM_ADDR_REG                                0x000022e5
+#define A3XX_SP_FS_PVT_MEM_ADDR_REG_BURSTLEN__MASK             0x0000001f
+#define A3XX_SP_FS_PVT_MEM_ADDR_REG_BURSTLEN__SHIFT            0
+static inline uint32_t A3XX_SP_FS_PVT_MEM_ADDR_REG_BURSTLEN(uint32_t val)
+{
+       return ((val) << A3XX_SP_FS_PVT_MEM_ADDR_REG_BURSTLEN__SHIFT) & A3XX_SP_FS_PVT_MEM_ADDR_REG_BURSTLEN__MASK;
+}
+#define A3XX_SP_FS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__MASK   0xffffffe0
+#define A3XX_SP_FS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__SHIFT  5
+static inline uint32_t A3XX_SP_FS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A3XX_SP_FS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__SHIFT) & A3XX_SP_FS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__MASK;
+}
+
+#define REG_A3XX_SP_FS_PVT_MEM_SIZE_REG                                0x000022e6
+
+#define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_0                    0x000022e8
+
+#define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_1                    0x000022e9
+
+#define REG_A3XX_SP_FS_OUTPUT_REG                              0x000022ec
+#define A3XX_SP_FS_OUTPUT_REG_MRT__MASK                                0x00000003
+#define A3XX_SP_FS_OUTPUT_REG_MRT__SHIFT                       0
+static inline uint32_t A3XX_SP_FS_OUTPUT_REG_MRT(uint32_t val)
+{
+       return ((val) << A3XX_SP_FS_OUTPUT_REG_MRT__SHIFT) & A3XX_SP_FS_OUTPUT_REG_MRT__MASK;
+}
+#define A3XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE                     0x00000080
+#define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK                        0x0000ff00
+#define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT               8
+static inline uint32_t A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
+{
+       return ((val) << A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
+}
+
+static inline uint32_t REG_A3XX_SP_FS_MRT(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
+
+static inline uint32_t REG_A3XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
+#define A3XX_SP_FS_MRT_REG_REGID__MASK                         0x000000ff
+#define A3XX_SP_FS_MRT_REG_REGID__SHIFT                                0
+static inline uint32_t A3XX_SP_FS_MRT_REG_REGID(uint32_t val)
+{
+       return ((val) << A3XX_SP_FS_MRT_REG_REGID__SHIFT) & A3XX_SP_FS_MRT_REG_REGID__MASK;
+}
+#define A3XX_SP_FS_MRT_REG_HALF_PRECISION                      0x00000100
+#define A3XX_SP_FS_MRT_REG_SINT                                        0x00000400
+#define A3XX_SP_FS_MRT_REG_UINT                                        0x00000800
+
+static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
+
+static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT_REG(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
+#define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK            0x0000003f
+#define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT           0
+static inline uint32_t A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT(enum a3xx_color_fmt val)
+{
+       return ((val) << A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT) & A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK;
+}
+
+#define REG_A3XX_SP_FS_LENGTH_REG                              0x000022ff
+#define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK               0xffffffff
+#define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT              0
+static inline uint32_t A3XX_SP_FS_LENGTH_REG_SHADERLENGTH(uint32_t val)
+{
+       return ((val) << A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK;
+}
+
+#define REG_A3XX_PA_SC_AA_CONFIG                               0x00002301
+
+#define REG_A3XX_TPL1_TP_VS_TEX_OFFSET                         0x00002340
+#define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK         0x000000ff
+#define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT                0
+static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
+{
+       return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK;
+}
+#define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK          0x0000ff00
+#define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT         8
+static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
+{
+       return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK;
+}
+#define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK          0xffff0000
+#define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT         16
+static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
+{
+       return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK;
+}
+
+#define REG_A3XX_TPL1_TP_VS_BORDER_COLOR_BASE_ADDR             0x00002341
+
+#define REG_A3XX_TPL1_TP_FS_TEX_OFFSET                         0x00002342
+#define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK         0x000000ff
+#define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT                0
+static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
+{
+       return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK;
+}
+#define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK          0x0000ff00
+#define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT         8
+static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
+{
+       return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK;
+}
+#define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK          0xffff0000
+#define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT         16
+static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
+{
+       return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK;
+}
+
+#define REG_A3XX_TPL1_TP_FS_BORDER_COLOR_BASE_ADDR             0x00002343
+
+#define REG_A3XX_VBIF_CLKON                                    0x00003001
+
+#define REG_A3XX_VBIF_FIXED_SORT_EN                            0x0000300c
+
+#define REG_A3XX_VBIF_FIXED_SORT_SEL0                          0x0000300d
+
+#define REG_A3XX_VBIF_FIXED_SORT_SEL1                          0x0000300e
+
+#define REG_A3XX_VBIF_ABIT_SORT                                        0x0000301c
+
+#define REG_A3XX_VBIF_ABIT_SORT_CONF                           0x0000301d
+
+#define REG_A3XX_VBIF_GATE_OFF_WRREQ_EN                                0x0000302a
+
+#define REG_A3XX_VBIF_IN_RD_LIM_CONF0                          0x0000302c
+
+#define REG_A3XX_VBIF_IN_RD_LIM_CONF1                          0x0000302d
+
+#define REG_A3XX_VBIF_IN_WR_LIM_CONF0                          0x00003030
+
+#define REG_A3XX_VBIF_IN_WR_LIM_CONF1                          0x00003031
+
+#define REG_A3XX_VBIF_OUT_RD_LIM_CONF0                         0x00003034
+
+#define REG_A3XX_VBIF_OUT_WR_LIM_CONF0                         0x00003035
+
+#define REG_A3XX_VBIF_DDR_OUT_MAX_BURST                                0x00003036
+
+#define REG_A3XX_VBIF_ARB_CTL                                  0x0000303c
+
+#define REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB                      0x00003049
+
+#define REG_A3XX_VBIF_OUT_AXI_AMEMTYPE_CONF0                   0x00003058
+
+#define REG_A3XX_VBIF_OUT_AXI_AOOO_EN                          0x0000305e
+
+#define REG_A3XX_VBIF_OUT_AXI_AOOO                             0x0000305f
+
+#define REG_A3XX_VBIF_PERF_CNT_EN                              0x00003070
+#define A3XX_VBIF_PERF_CNT_EN_CNT0                             0x00000001
+#define A3XX_VBIF_PERF_CNT_EN_CNT1                             0x00000002
+#define A3XX_VBIF_PERF_CNT_EN_PWRCNT0                          0x00000004
+#define A3XX_VBIF_PERF_CNT_EN_PWRCNT1                          0x00000008
+#define A3XX_VBIF_PERF_CNT_EN_PWRCNT2                          0x00000010
+
+#define REG_A3XX_VBIF_PERF_CNT_CLR                             0x00003071
+#define A3XX_VBIF_PERF_CNT_CLR_CNT0                            0x00000001
+#define A3XX_VBIF_PERF_CNT_CLR_CNT1                            0x00000002
+#define A3XX_VBIF_PERF_CNT_CLR_PWRCNT0                         0x00000004
+#define A3XX_VBIF_PERF_CNT_CLR_PWRCNT1                         0x00000008
+#define A3XX_VBIF_PERF_CNT_CLR_PWRCNT2                         0x00000010
+
+#define REG_A3XX_VBIF_PERF_CNT_SEL                             0x00003072
+
+#define REG_A3XX_VBIF_PERF_CNT0_LO                             0x00003073
+
+#define REG_A3XX_VBIF_PERF_CNT0_HI                             0x00003074
+
+#define REG_A3XX_VBIF_PERF_CNT1_LO                             0x00003075
+
+#define REG_A3XX_VBIF_PERF_CNT1_HI                             0x00003076
+
+#define REG_A3XX_VBIF_PERF_PWR_CNT0_LO                         0x00003077
+
+#define REG_A3XX_VBIF_PERF_PWR_CNT0_HI                         0x00003078
+
+#define REG_A3XX_VBIF_PERF_PWR_CNT1_LO                         0x00003079
+
+#define REG_A3XX_VBIF_PERF_PWR_CNT1_HI                         0x0000307a
+
+#define REG_A3XX_VBIF_PERF_PWR_CNT2_LO                         0x0000307b
+
+#define REG_A3XX_VBIF_PERF_PWR_CNT2_HI                         0x0000307c
+
+#define REG_A3XX_VSC_BIN_SIZE                                  0x00000c01
+#define A3XX_VSC_BIN_SIZE_WIDTH__MASK                          0x0000001f
+#define A3XX_VSC_BIN_SIZE_WIDTH__SHIFT                         0
+static inline uint32_t A3XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A3XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A3XX_VSC_BIN_SIZE_WIDTH__MASK;
+}
+#define A3XX_VSC_BIN_SIZE_HEIGHT__MASK                         0x000003e0
+#define A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT                                5
+static inline uint32_t A3XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A3XX_VSC_BIN_SIZE_HEIGHT__MASK;
+}
+
+#define REG_A3XX_VSC_SIZE_ADDRESS                              0x00000c02
+
+static inline uint32_t REG_A3XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
+
+static inline uint32_t REG_A3XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
+#define A3XX_VSC_PIPE_CONFIG_X__MASK                           0x000003ff
+#define A3XX_VSC_PIPE_CONFIG_X__SHIFT                          0
+static inline uint32_t A3XX_VSC_PIPE_CONFIG_X(uint32_t val)
+{
+       return ((val) << A3XX_VSC_PIPE_CONFIG_X__SHIFT) & A3XX_VSC_PIPE_CONFIG_X__MASK;
+}
+#define A3XX_VSC_PIPE_CONFIG_Y__MASK                           0x000ffc00
+#define A3XX_VSC_PIPE_CONFIG_Y__SHIFT                          10
+static inline uint32_t A3XX_VSC_PIPE_CONFIG_Y(uint32_t val)
+{
+       return ((val) << A3XX_VSC_PIPE_CONFIG_Y__SHIFT) & A3XX_VSC_PIPE_CONFIG_Y__MASK;
+}
+#define A3XX_VSC_PIPE_CONFIG_W__MASK                           0x00f00000
+#define A3XX_VSC_PIPE_CONFIG_W__SHIFT                          20
+static inline uint32_t A3XX_VSC_PIPE_CONFIG_W(uint32_t val)
+{
+       return ((val) << A3XX_VSC_PIPE_CONFIG_W__SHIFT) & A3XX_VSC_PIPE_CONFIG_W__MASK;
+}
+#define A3XX_VSC_PIPE_CONFIG_H__MASK                           0x0f000000
+#define A3XX_VSC_PIPE_CONFIG_H__SHIFT                          24
+static inline uint32_t A3XX_VSC_PIPE_CONFIG_H(uint32_t val)
+{
+       return ((val) << A3XX_VSC_PIPE_CONFIG_H__SHIFT) & A3XX_VSC_PIPE_CONFIG_H__MASK;
+}
+
+static inline uint32_t REG_A3XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; }
+
+static inline uint32_t REG_A3XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; }
+
+#define REG_A3XX_VSC_BIN_CONTROL                               0x00000c3c
+#define A3XX_VSC_BIN_CONTROL_BINNING_ENABLE                    0x00000001
+
+#define REG_A3XX_UNKNOWN_0C3D                                  0x00000c3d
+
+#define REG_A3XX_PC_PERFCOUNTER0_SELECT                                0x00000c48
+
+#define REG_A3XX_PC_PERFCOUNTER1_SELECT                                0x00000c49
+
+#define REG_A3XX_PC_PERFCOUNTER2_SELECT                                0x00000c4a
+
+#define REG_A3XX_PC_PERFCOUNTER3_SELECT                                0x00000c4b
+
+#define REG_A3XX_GRAS_TSE_DEBUG_ECO                            0x00000c81
+
+#define REG_A3XX_GRAS_PERFCOUNTER0_SELECT                      0x00000c88
+
+#define REG_A3XX_GRAS_PERFCOUNTER1_SELECT                      0x00000c89
+
+#define REG_A3XX_GRAS_PERFCOUNTER2_SELECT                      0x00000c8a
+
+#define REG_A3XX_GRAS_PERFCOUNTER3_SELECT                      0x00000c8b
+
+static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
+
+static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_X(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
+
+static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Y(uint32_t i0) { return 0x00000ca1 + 0x4*i0; }
+
+static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Z(uint32_t i0) { return 0x00000ca2 + 0x4*i0; }
+
+static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_W(uint32_t i0) { return 0x00000ca3 + 0x4*i0; }
+
+#define REG_A3XX_RB_GMEM_BASE_ADDR                             0x00000cc0
+
+#define REG_A3XX_RB_DEBUG_ECO_CONTROLS_ADDR                    0x00000cc1
+
+#define REG_A3XX_RB_PERFCOUNTER0_SELECT                                0x00000cc6
+
+#define REG_A3XX_RB_PERFCOUNTER1_SELECT                                0x00000cc7
+
+#define REG_A3XX_RB_FRAME_BUFFER_DIMENSION                     0x00000ce0
+#define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK             0x00003fff
+#define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT            0
+static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)
+{
+       return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK;
+}
+#define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK            0x0fffc000
+#define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT           14
+static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)
+{
+       return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK;
+}
+
+#define REG_A3XX_HLSQ_PERFCOUNTER0_SELECT                      0x00000e00
+
+#define REG_A3XX_HLSQ_PERFCOUNTER1_SELECT                      0x00000e01
+
+#define REG_A3XX_HLSQ_PERFCOUNTER2_SELECT                      0x00000e02
+
+#define REG_A3XX_HLSQ_PERFCOUNTER3_SELECT                      0x00000e03
+
+#define REG_A3XX_HLSQ_PERFCOUNTER4_SELECT                      0x00000e04
+
+#define REG_A3XX_HLSQ_PERFCOUNTER5_SELECT                      0x00000e05
+
+#define REG_A3XX_UNKNOWN_0E43                                  0x00000e43
+
+#define REG_A3XX_VFD_PERFCOUNTER0_SELECT                       0x00000e44
+
+#define REG_A3XX_VFD_PERFCOUNTER1_SELECT                       0x00000e45
+
+#define REG_A3XX_VPC_VPC_DEBUG_RAM_SEL                         0x00000e61
+
+#define REG_A3XX_VPC_VPC_DEBUG_RAM_READ                                0x00000e62
+
+#define REG_A3XX_VPC_PERFCOUNTER0_SELECT                       0x00000e64
+
+#define REG_A3XX_VPC_PERFCOUNTER1_SELECT                       0x00000e65
+
+#define REG_A3XX_UCHE_CACHE_MODE_CONTROL_REG                   0x00000e82
+
+#define REG_A3XX_UCHE_PERFCOUNTER0_SELECT                      0x00000e84
+
+#define REG_A3XX_UCHE_PERFCOUNTER1_SELECT                      0x00000e85
+
+#define REG_A3XX_UCHE_PERFCOUNTER2_SELECT                      0x00000e86
+
+#define REG_A3XX_UCHE_PERFCOUNTER3_SELECT                      0x00000e87
+
+#define REG_A3XX_UCHE_PERFCOUNTER4_SELECT                      0x00000e88
+
+#define REG_A3XX_UCHE_PERFCOUNTER5_SELECT                      0x00000e89
+
+#define REG_A3XX_UCHE_CACHE_INVALIDATE0_REG                    0x00000ea0
+#define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK             0x0fffffff
+#define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT            0
+static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR(uint32_t val)
+{
+       return ((val) << A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK;
+}
+
+#define REG_A3XX_UCHE_CACHE_INVALIDATE1_REG                    0x00000ea1
+#define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK             0x0fffffff
+#define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT            0
+static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR(uint32_t val)
+{
+       return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK;
+}
+#define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK           0x30000000
+#define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT          28
+static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE(enum a3xx_cache_opcode val)
+{
+       return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK;
+}
+#define A3XX_UCHE_CACHE_INVALIDATE1_REG_ENTIRE_CACHE           0x80000000
+
+#define REG_A3XX_UNKNOWN_0EA6                                  0x00000ea6
+
+#define REG_A3XX_SP_PERFCOUNTER0_SELECT                                0x00000ec4
+
+#define REG_A3XX_SP_PERFCOUNTER1_SELECT                                0x00000ec5
+
+#define REG_A3XX_SP_PERFCOUNTER2_SELECT                                0x00000ec6
+
+#define REG_A3XX_SP_PERFCOUNTER3_SELECT                                0x00000ec7
+
+#define REG_A3XX_SP_PERFCOUNTER4_SELECT                                0x00000ec8
+
+#define REG_A3XX_SP_PERFCOUNTER5_SELECT                                0x00000ec9
+
+#define REG_A3XX_SP_PERFCOUNTER6_SELECT                                0x00000eca
+
+#define REG_A3XX_SP_PERFCOUNTER7_SELECT                                0x00000ecb
+
+#define REG_A3XX_UNKNOWN_0EE0                                  0x00000ee0
+
+#define REG_A3XX_UNKNOWN_0F03                                  0x00000f03
+
+#define REG_A3XX_TP_PERFCOUNTER0_SELECT                                0x00000f04
+
+#define REG_A3XX_TP_PERFCOUNTER1_SELECT                                0x00000f05
+
+#define REG_A3XX_TP_PERFCOUNTER2_SELECT                                0x00000f06
+
+#define REG_A3XX_TP_PERFCOUNTER3_SELECT                                0x00000f07
+
+#define REG_A3XX_TP_PERFCOUNTER4_SELECT                                0x00000f08
+
+#define REG_A3XX_TP_PERFCOUNTER5_SELECT                                0x00000f09
+
+#define REG_A3XX_VGT_CL_INITIATOR                              0x000021f0
+
+#define REG_A3XX_VGT_EVENT_INITIATOR                           0x000021f9
+
+#define REG_A3XX_VGT_DRAW_INITIATOR                            0x000021fc
+#define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK                        0x0000003f
+#define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT               0
+static inline uint32_t A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)
+{
+       return ((val) << A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK;
+}
+#define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK            0x000000c0
+#define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT           6
+static inline uint32_t A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)
+{
+       return ((val) << A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK;
+}
+#define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK                 0x00000600
+#define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT                        9
+static inline uint32_t A3XX_VGT_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)
+{
+       return ((val) << A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT) & A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK;
+}
+#define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK               0x00000800
+#define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT              11
+static inline uint32_t A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE(enum pc_di_index_size val)
+{
+       return ((val) << A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK;
+}
+#define A3XX_VGT_DRAW_INITIATOR_NOT_EOP                                0x00001000
+#define A3XX_VGT_DRAW_INITIATOR_SMALL_INDEX                    0x00002000
+#define A3XX_VGT_DRAW_INITIATOR_PRE_DRAW_INITIATOR_ENABLE      0x00004000
+#define A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK            0xff000000
+#define A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT           24
+static inline uint32_t A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES(uint32_t val)
+{
+       return ((val) << A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT) & A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK;
+}
+
+#define REG_A3XX_VGT_IMMED_DATA                                        0x000021fd
+
+#define REG_A3XX_TEX_SAMP_0                                    0x00000000
+#define A3XX_TEX_SAMP_0_CLAMPENABLE                            0x00000001
+#define A3XX_TEX_SAMP_0_MIPFILTER_LINEAR                       0x00000002
+#define A3XX_TEX_SAMP_0_XY_MAG__MASK                           0x0000000c
+#define A3XX_TEX_SAMP_0_XY_MAG__SHIFT                          2
+static inline uint32_t A3XX_TEX_SAMP_0_XY_MAG(enum a3xx_tex_filter val)
+{
+       return ((val) << A3XX_TEX_SAMP_0_XY_MAG__SHIFT) & A3XX_TEX_SAMP_0_XY_MAG__MASK;
+}
+#define A3XX_TEX_SAMP_0_XY_MIN__MASK                           0x00000030
+#define A3XX_TEX_SAMP_0_XY_MIN__SHIFT                          4
+static inline uint32_t A3XX_TEX_SAMP_0_XY_MIN(enum a3xx_tex_filter val)
+{
+       return ((val) << A3XX_TEX_SAMP_0_XY_MIN__SHIFT) & A3XX_TEX_SAMP_0_XY_MIN__MASK;
+}
+#define A3XX_TEX_SAMP_0_WRAP_S__MASK                           0x000001c0
+#define A3XX_TEX_SAMP_0_WRAP_S__SHIFT                          6
+static inline uint32_t A3XX_TEX_SAMP_0_WRAP_S(enum a3xx_tex_clamp val)
+{
+       return ((val) << A3XX_TEX_SAMP_0_WRAP_S__SHIFT) & A3XX_TEX_SAMP_0_WRAP_S__MASK;
+}
+#define A3XX_TEX_SAMP_0_WRAP_T__MASK                           0x00000e00
+#define A3XX_TEX_SAMP_0_WRAP_T__SHIFT                          9
+static inline uint32_t A3XX_TEX_SAMP_0_WRAP_T(enum a3xx_tex_clamp val)
+{
+       return ((val) << A3XX_TEX_SAMP_0_WRAP_T__SHIFT) & A3XX_TEX_SAMP_0_WRAP_T__MASK;
+}
+#define A3XX_TEX_SAMP_0_WRAP_R__MASK                           0x00007000
+#define A3XX_TEX_SAMP_0_WRAP_R__SHIFT                          12
+static inline uint32_t A3XX_TEX_SAMP_0_WRAP_R(enum a3xx_tex_clamp val)
+{
+       return ((val) << A3XX_TEX_SAMP_0_WRAP_R__SHIFT) & A3XX_TEX_SAMP_0_WRAP_R__MASK;
+}
+#define A3XX_TEX_SAMP_0_ANISO__MASK                            0x00038000
+#define A3XX_TEX_SAMP_0_ANISO__SHIFT                           15
+static inline uint32_t A3XX_TEX_SAMP_0_ANISO(enum a3xx_tex_aniso val)
+{
+       return ((val) << A3XX_TEX_SAMP_0_ANISO__SHIFT) & A3XX_TEX_SAMP_0_ANISO__MASK;
+}
+#define A3XX_TEX_SAMP_0_COMPARE_FUNC__MASK                     0x00700000
+#define A3XX_TEX_SAMP_0_COMPARE_FUNC__SHIFT                    20
+static inline uint32_t A3XX_TEX_SAMP_0_COMPARE_FUNC(enum adreno_compare_func val)
+{
+       return ((val) << A3XX_TEX_SAMP_0_COMPARE_FUNC__SHIFT) & A3XX_TEX_SAMP_0_COMPARE_FUNC__MASK;
+}
+#define A3XX_TEX_SAMP_0_CUBEMAPSEAMLESSFILTOFF                 0x01000000
+#define A3XX_TEX_SAMP_0_UNNORM_COORDS                          0x80000000
+
+#define REG_A3XX_TEX_SAMP_1                                    0x00000001
+#define A3XX_TEX_SAMP_1_LOD_BIAS__MASK                         0x000007ff
+#define A3XX_TEX_SAMP_1_LOD_BIAS__SHIFT                                0
+static inline uint32_t A3XX_TEX_SAMP_1_LOD_BIAS(float val)
+{
+       return ((((int32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_LOD_BIAS__SHIFT) & A3XX_TEX_SAMP_1_LOD_BIAS__MASK;
+}
+#define A3XX_TEX_SAMP_1_MAX_LOD__MASK                          0x003ff000
+#define A3XX_TEX_SAMP_1_MAX_LOD__SHIFT                         12
+static inline uint32_t A3XX_TEX_SAMP_1_MAX_LOD(float val)
+{
+       return ((((uint32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A3XX_TEX_SAMP_1_MAX_LOD__MASK;
+}
+#define A3XX_TEX_SAMP_1_MIN_LOD__MASK                          0xffc00000
+#define A3XX_TEX_SAMP_1_MIN_LOD__SHIFT                         22
+static inline uint32_t A3XX_TEX_SAMP_1_MIN_LOD(float val)
+{
+       return ((((uint32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A3XX_TEX_SAMP_1_MIN_LOD__MASK;
+}
+
+#define REG_A3XX_TEX_CONST_0                                   0x00000000
+#define A3XX_TEX_CONST_0_TILED                                 0x00000001
+#define A3XX_TEX_CONST_0_SRGB                                  0x00000004
+#define A3XX_TEX_CONST_0_SWIZ_X__MASK                          0x00000070
+#define A3XX_TEX_CONST_0_SWIZ_X__SHIFT                         4
+static inline uint32_t A3XX_TEX_CONST_0_SWIZ_X(enum a3xx_tex_swiz val)
+{
+       return ((val) << A3XX_TEX_CONST_0_SWIZ_X__SHIFT) & A3XX_TEX_CONST_0_SWIZ_X__MASK;
+}
+#define A3XX_TEX_CONST_0_SWIZ_Y__MASK                          0x00000380
+#define A3XX_TEX_CONST_0_SWIZ_Y__SHIFT                         7
+static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Y(enum a3xx_tex_swiz val)
+{
+       return ((val) << A3XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Y__MASK;
+}
+#define A3XX_TEX_CONST_0_SWIZ_Z__MASK                          0x00001c00
+#define A3XX_TEX_CONST_0_SWIZ_Z__SHIFT                         10
+static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Z(enum a3xx_tex_swiz val)
+{
+       return ((val) << A3XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Z__MASK;
+}
+#define A3XX_TEX_CONST_0_SWIZ_W__MASK                          0x0000e000
+#define A3XX_TEX_CONST_0_SWIZ_W__SHIFT                         13
+static inline uint32_t A3XX_TEX_CONST_0_SWIZ_W(enum a3xx_tex_swiz val)
+{
+       return ((val) << A3XX_TEX_CONST_0_SWIZ_W__SHIFT) & A3XX_TEX_CONST_0_SWIZ_W__MASK;
+}
+#define A3XX_TEX_CONST_0_MIPLVLS__MASK                         0x000f0000
+#define A3XX_TEX_CONST_0_MIPLVLS__SHIFT                                16
+static inline uint32_t A3XX_TEX_CONST_0_MIPLVLS(uint32_t val)
+{
+       return ((val) << A3XX_TEX_CONST_0_MIPLVLS__SHIFT) & A3XX_TEX_CONST_0_MIPLVLS__MASK;
+}
+#define A3XX_TEX_CONST_0_MSAATEX__MASK                         0x00300000
+#define A3XX_TEX_CONST_0_MSAATEX__SHIFT                                20
+static inline uint32_t A3XX_TEX_CONST_0_MSAATEX(enum a3xx_tex_msaa val)
+{
+       return ((val) << A3XX_TEX_CONST_0_MSAATEX__SHIFT) & A3XX_TEX_CONST_0_MSAATEX__MASK;
+}
+#define A3XX_TEX_CONST_0_FMT__MASK                             0x1fc00000
+#define A3XX_TEX_CONST_0_FMT__SHIFT                            22
+static inline uint32_t A3XX_TEX_CONST_0_FMT(enum a3xx_tex_fmt val)
+{
+       return ((val) << A3XX_TEX_CONST_0_FMT__SHIFT) & A3XX_TEX_CONST_0_FMT__MASK;
+}
+#define A3XX_TEX_CONST_0_NOCONVERT                             0x20000000
+#define A3XX_TEX_CONST_0_TYPE__MASK                            0xc0000000
+#define A3XX_TEX_CONST_0_TYPE__SHIFT                           30
+static inline uint32_t A3XX_TEX_CONST_0_TYPE(enum a3xx_tex_type val)
+{
+       return ((val) << A3XX_TEX_CONST_0_TYPE__SHIFT) & A3XX_TEX_CONST_0_TYPE__MASK;
+}
+
+#define REG_A3XX_TEX_CONST_1                                   0x00000001
+#define A3XX_TEX_CONST_1_HEIGHT__MASK                          0x00003fff
+#define A3XX_TEX_CONST_1_HEIGHT__SHIFT                         0
+static inline uint32_t A3XX_TEX_CONST_1_HEIGHT(uint32_t val)
+{
+       return ((val) << A3XX_TEX_CONST_1_HEIGHT__SHIFT) & A3XX_TEX_CONST_1_HEIGHT__MASK;
+}
+#define A3XX_TEX_CONST_1_WIDTH__MASK                           0x0fffc000
+#define A3XX_TEX_CONST_1_WIDTH__SHIFT                          14
+static inline uint32_t A3XX_TEX_CONST_1_WIDTH(uint32_t val)
+{
+       return ((val) << A3XX_TEX_CONST_1_WIDTH__SHIFT) & A3XX_TEX_CONST_1_WIDTH__MASK;
+}
+#define A3XX_TEX_CONST_1_FETCHSIZE__MASK                       0xf0000000
+#define A3XX_TEX_CONST_1_FETCHSIZE__SHIFT                      28
+static inline uint32_t A3XX_TEX_CONST_1_FETCHSIZE(enum a3xx_tex_fetchsize val)
+{
+       return ((val) << A3XX_TEX_CONST_1_FETCHSIZE__SHIFT) & A3XX_TEX_CONST_1_FETCHSIZE__MASK;
+}
+
+#define REG_A3XX_TEX_CONST_2                                   0x00000002
+#define A3XX_TEX_CONST_2_INDX__MASK                            0x000001ff
+#define A3XX_TEX_CONST_2_INDX__SHIFT                           0
+static inline uint32_t A3XX_TEX_CONST_2_INDX(uint32_t val)
+{
+       return ((val) << A3XX_TEX_CONST_2_INDX__SHIFT) & A3XX_TEX_CONST_2_INDX__MASK;
+}
+#define A3XX_TEX_CONST_2_PITCH__MASK                           0x3ffff000
+#define A3XX_TEX_CONST_2_PITCH__SHIFT                          12
+static inline uint32_t A3XX_TEX_CONST_2_PITCH(uint32_t val)
+{
+       return ((val) << A3XX_TEX_CONST_2_PITCH__SHIFT) & A3XX_TEX_CONST_2_PITCH__MASK;
+}
+#define A3XX_TEX_CONST_2_SWAP__MASK                            0xc0000000
+#define A3XX_TEX_CONST_2_SWAP__SHIFT                           30
+static inline uint32_t A3XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A3XX_TEX_CONST_2_SWAP__SHIFT) & A3XX_TEX_CONST_2_SWAP__MASK;
+}
+
+#define REG_A3XX_TEX_CONST_3                                   0x00000003
+#define A3XX_TEX_CONST_3_LAYERSZ1__MASK                                0x0001ffff
+#define A3XX_TEX_CONST_3_LAYERSZ1__SHIFT                       0
+static inline uint32_t A3XX_TEX_CONST_3_LAYERSZ1(uint32_t val)
+{
+       assert(!(val & 0xfff));
+       return ((val >> 12) << A3XX_TEX_CONST_3_LAYERSZ1__SHIFT) & A3XX_TEX_CONST_3_LAYERSZ1__MASK;
+}
+#define A3XX_TEX_CONST_3_DEPTH__MASK                           0x0ffe0000
+#define A3XX_TEX_CONST_3_DEPTH__SHIFT                          17
+static inline uint32_t A3XX_TEX_CONST_3_DEPTH(uint32_t val)
+{
+       return ((val) << A3XX_TEX_CONST_3_DEPTH__SHIFT) & A3XX_TEX_CONST_3_DEPTH__MASK;
+}
+#define A3XX_TEX_CONST_3_LAYERSZ2__MASK                                0xf0000000
+#define A3XX_TEX_CONST_3_LAYERSZ2__SHIFT                       28
+static inline uint32_t A3XX_TEX_CONST_3_LAYERSZ2(uint32_t val)
+{
+       assert(!(val & 0xfff));
+       return ((val >> 12) << A3XX_TEX_CONST_3_LAYERSZ2__SHIFT) & A3XX_TEX_CONST_3_LAYERSZ2__MASK;
+}
+
+
+#endif /* A3XX_XML */
diff --git a/src/freedreno/registers/a4xx.xml.h b/src/freedreno/registers/a4xx.xml.h
new file mode 100644 (file)
index 0000000..3dfc03c
--- /dev/null
@@ -0,0 +1,4257 @@
+#ifndef A4XX_XML
+#define A4XX_XML
+
+/* Autogenerated file, DO NOT EDIT manually!
+
+This file was generated by the rules-ng-ng headergen tool in this git repository:
+http://github.com/freedreno/envytools/
+git clone https://github.com/freedreno/envytools.git
+
+The rules-ng-ng source files this header was generated from are:
+- /home/robclark/src/envytools/rnndb/adreno.xml               (    501 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/freedreno_copyright.xml  (   1572 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a2xx.xml          (  42463 bytes, from 2018-11-19 13:44:03)
+- /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml (  14239 bytes, from 2018-12-05 15:25:53)
+- /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml    (  43052 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a3xx.xml          (  83840 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a4xx.xml          ( 112086 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a5xx.xml          ( 147240 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a6xx.xml          ( 141895 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml      (  10431 bytes, from 2018-09-14 13:03:07)
+- /home/robclark/src/envytools/rnndb/adreno/ocmem.xml         (   1773 bytes, from 2018-07-03 19:37:13)
+
+Copyright (C) 2013-2018 by the following authors:
+- Rob Clark <robdclark@gmail.com> (robclark)
+- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
+
+Permission is hereby granted, free of charge, to any person obtaining
+a copy of this software and associated documentation files (the
+"Software"), to deal in the Software without restriction, including
+without limitation the rights to use, copy, modify, merge, publish,
+distribute, sublicense, and/or sell copies of the Software, and to
+permit persons to whom the Software is furnished to do so, subject to
+the following conditions:
+
+The above copyright notice and this permission notice (including the
+next paragraph) shall be included in all copies or substantial
+portions of the Software.
+
+THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
+EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
+MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
+IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
+LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
+OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
+WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
+*/
+
+
+enum a4xx_color_fmt {
+       RB4_A8_UNORM = 1,
+       RB4_R8_UNORM = 2,
+       RB4_R8_SNORM = 3,
+       RB4_R8_UINT = 4,
+       RB4_R8_SINT = 5,
+       RB4_R4G4B4A4_UNORM = 8,
+       RB4_R5G5B5A1_UNORM = 10,
+       RB4_R5G6B5_UNORM = 14,
+       RB4_R8G8_UNORM = 15,
+       RB4_R8G8_SNORM = 16,
+       RB4_R8G8_UINT = 17,
+       RB4_R8G8_SINT = 18,
+       RB4_R16_UNORM = 19,
+       RB4_R16_SNORM = 20,
+       RB4_R16_FLOAT = 21,
+       RB4_R16_UINT = 22,
+       RB4_R16_SINT = 23,
+       RB4_R8G8B8_UNORM = 25,
+       RB4_R8G8B8A8_UNORM = 26,
+       RB4_R8G8B8A8_SNORM = 28,
+       RB4_R8G8B8A8_UINT = 29,
+       RB4_R8G8B8A8_SINT = 30,
+       RB4_R10G10B10A2_UNORM = 31,
+       RB4_R10G10B10A2_UINT = 34,
+       RB4_R11G11B10_FLOAT = 39,
+       RB4_R16G16_UNORM = 40,
+       RB4_R16G16_SNORM = 41,
+       RB4_R16G16_FLOAT = 42,
+       RB4_R16G16_UINT = 43,
+       RB4_R16G16_SINT = 44,
+       RB4_R32_FLOAT = 45,
+       RB4_R32_UINT = 46,
+       RB4_R32_SINT = 47,
+       RB4_R16G16B16A16_UNORM = 52,
+       RB4_R16G16B16A16_SNORM = 53,
+       RB4_R16G16B16A16_FLOAT = 54,
+       RB4_R16G16B16A16_UINT = 55,
+       RB4_R16G16B16A16_SINT = 56,
+       RB4_R32G32_FLOAT = 57,
+       RB4_R32G32_UINT = 58,
+       RB4_R32G32_SINT = 59,
+       RB4_R32G32B32A32_FLOAT = 60,
+       RB4_R32G32B32A32_UINT = 61,
+       RB4_R32G32B32A32_SINT = 62,
+};
+
+enum a4xx_tile_mode {
+       TILE4_LINEAR = 0,
+       TILE4_2 = 2,
+       TILE4_3 = 3,
+};
+
+enum a4xx_vtx_fmt {
+       VFMT4_32_FLOAT = 1,
+       VFMT4_32_32_FLOAT = 2,
+       VFMT4_32_32_32_FLOAT = 3,
+       VFMT4_32_32_32_32_FLOAT = 4,
+       VFMT4_16_FLOAT = 5,
+       VFMT4_16_16_FLOAT = 6,
+       VFMT4_16_16_16_FLOAT = 7,
+       VFMT4_16_16_16_16_FLOAT = 8,
+       VFMT4_32_FIXED = 9,
+       VFMT4_32_32_FIXED = 10,
+       VFMT4_32_32_32_FIXED = 11,
+       VFMT4_32_32_32_32_FIXED = 12,
+       VFMT4_11_11_10_FLOAT = 13,
+       VFMT4_16_SINT = 16,
+       VFMT4_16_16_SINT = 17,
+       VFMT4_16_16_16_SINT = 18,
+       VFMT4_16_16_16_16_SINT = 19,
+       VFMT4_16_UINT = 20,
+       VFMT4_16_16_UINT = 21,
+       VFMT4_16_16_16_UINT = 22,
+       VFMT4_16_16_16_16_UINT = 23,
+       VFMT4_16_SNORM = 24,
+       VFMT4_16_16_SNORM = 25,
+       VFMT4_16_16_16_SNORM = 26,
+       VFMT4_16_16_16_16_SNORM = 27,
+       VFMT4_16_UNORM = 28,
+       VFMT4_16_16_UNORM = 29,
+       VFMT4_16_16_16_UNORM = 30,
+       VFMT4_16_16_16_16_UNORM = 31,
+       VFMT4_32_UINT = 32,
+       VFMT4_32_32_UINT = 33,
+       VFMT4_32_32_32_UINT = 34,
+       VFMT4_32_32_32_32_UINT = 35,
+       VFMT4_32_SINT = 36,
+       VFMT4_32_32_SINT = 37,
+       VFMT4_32_32_32_SINT = 38,
+       VFMT4_32_32_32_32_SINT = 39,
+       VFMT4_8_UINT = 40,
+       VFMT4_8_8_UINT = 41,
+       VFMT4_8_8_8_UINT = 42,
+       VFMT4_8_8_8_8_UINT = 43,
+       VFMT4_8_UNORM = 44,
+       VFMT4_8_8_UNORM = 45,
+       VFMT4_8_8_8_UNORM = 46,
+       VFMT4_8_8_8_8_UNORM = 47,
+       VFMT4_8_SINT = 48,
+       VFMT4_8_8_SINT = 49,
+       VFMT4_8_8_8_SINT = 50,
+       VFMT4_8_8_8_8_SINT = 51,
+       VFMT4_8_SNORM = 52,
+       VFMT4_8_8_SNORM = 53,
+       VFMT4_8_8_8_SNORM = 54,
+       VFMT4_8_8_8_8_SNORM = 55,
+       VFMT4_10_10_10_2_UINT = 56,
+       VFMT4_10_10_10_2_UNORM = 57,
+       VFMT4_10_10_10_2_SINT = 58,
+       VFMT4_10_10_10_2_SNORM = 59,
+       VFMT4_2_10_10_10_UINT = 60,
+       VFMT4_2_10_10_10_UNORM = 61,
+       VFMT4_2_10_10_10_SINT = 62,
+       VFMT4_2_10_10_10_SNORM = 63,
+};
+
+enum a4xx_tex_fmt {
+       TFMT4_A8_UNORM = 3,
+       TFMT4_8_UNORM = 4,
+       TFMT4_8_SNORM = 5,
+       TFMT4_8_UINT = 6,
+       TFMT4_8_SINT = 7,
+       TFMT4_4_4_4_4_UNORM = 8,
+       TFMT4_5_5_5_1_UNORM = 9,
+       TFMT4_5_6_5_UNORM = 11,
+       TFMT4_L8_A8_UNORM = 13,
+       TFMT4_8_8_UNORM = 14,
+       TFMT4_8_8_SNORM = 15,
+       TFMT4_8_8_UINT = 16,
+       TFMT4_8_8_SINT = 17,
+       TFMT4_16_UNORM = 18,
+       TFMT4_16_SNORM = 19,
+       TFMT4_16_FLOAT = 20,
+       TFMT4_16_UINT = 21,
+       TFMT4_16_SINT = 22,
+       TFMT4_8_8_8_8_UNORM = 28,
+       TFMT4_8_8_8_8_SNORM = 29,
+       TFMT4_8_8_8_8_UINT = 30,
+       TFMT4_8_8_8_8_SINT = 31,
+       TFMT4_9_9_9_E5_FLOAT = 32,
+       TFMT4_10_10_10_2_UNORM = 33,
+       TFMT4_10_10_10_2_UINT = 34,
+       TFMT4_11_11_10_FLOAT = 37,
+       TFMT4_16_16_UNORM = 38,
+       TFMT4_16_16_SNORM = 39,
+       TFMT4_16_16_FLOAT = 40,
+       TFMT4_16_16_UINT = 41,
+       TFMT4_16_16_SINT = 42,
+       TFMT4_32_FLOAT = 43,
+       TFMT4_32_UINT = 44,
+       TFMT4_32_SINT = 45,
+       TFMT4_16_16_16_16_UNORM = 51,
+       TFMT4_16_16_16_16_SNORM = 52,
+       TFMT4_16_16_16_16_FLOAT = 53,
+       TFMT4_16_16_16_16_UINT = 54,
+       TFMT4_16_16_16_16_SINT = 55,
+       TFMT4_32_32_FLOAT = 56,
+       TFMT4_32_32_UINT = 57,
+       TFMT4_32_32_SINT = 58,
+       TFMT4_32_32_32_FLOAT = 59,
+       TFMT4_32_32_32_UINT = 60,
+       TFMT4_32_32_32_SINT = 61,
+       TFMT4_32_32_32_32_FLOAT = 63,
+       TFMT4_32_32_32_32_UINT = 64,
+       TFMT4_32_32_32_32_SINT = 65,
+       TFMT4_X8Z24_UNORM = 71,
+       TFMT4_DXT1 = 86,
+       TFMT4_DXT3 = 87,
+       TFMT4_DXT5 = 88,
+       TFMT4_RGTC1_UNORM = 90,
+       TFMT4_RGTC1_SNORM = 91,
+       TFMT4_RGTC2_UNORM = 94,
+       TFMT4_RGTC2_SNORM = 95,
+       TFMT4_BPTC_UFLOAT = 97,
+       TFMT4_BPTC_FLOAT = 98,
+       TFMT4_BPTC = 99,
+       TFMT4_ATC_RGB = 100,
+       TFMT4_ATC_RGBA_EXPLICIT = 101,
+       TFMT4_ATC_RGBA_INTERPOLATED = 102,
+       TFMT4_ETC2_RG11_UNORM = 103,
+       TFMT4_ETC2_RG11_SNORM = 104,
+       TFMT4_ETC2_R11_UNORM = 105,
+       TFMT4_ETC2_R11_SNORM = 106,
+       TFMT4_ETC1 = 107,
+       TFMT4_ETC2_RGB8 = 108,
+       TFMT4_ETC2_RGBA8 = 109,
+       TFMT4_ETC2_RGB8A1 = 110,
+       TFMT4_ASTC_4x4 = 111,
+       TFMT4_ASTC_5x4 = 112,
+       TFMT4_ASTC_5x5 = 113,
+       TFMT4_ASTC_6x5 = 114,
+       TFMT4_ASTC_6x6 = 115,
+       TFMT4_ASTC_8x5 = 116,
+       TFMT4_ASTC_8x6 = 117,
+       TFMT4_ASTC_8x8 = 118,
+       TFMT4_ASTC_10x5 = 119,
+       TFMT4_ASTC_10x6 = 120,
+       TFMT4_ASTC_10x8 = 121,
+       TFMT4_ASTC_10x10 = 122,
+       TFMT4_ASTC_12x10 = 123,
+       TFMT4_ASTC_12x12 = 124,
+};
+
+enum a4xx_tex_fetchsize {
+       TFETCH4_1_BYTE = 0,
+       TFETCH4_2_BYTE = 1,
+       TFETCH4_4_BYTE = 2,
+       TFETCH4_8_BYTE = 3,
+       TFETCH4_16_BYTE = 4,
+};
+
+enum a4xx_depth_format {
+       DEPTH4_NONE = 0,
+       DEPTH4_16 = 1,
+       DEPTH4_24_8 = 2,
+       DEPTH4_32 = 3,
+};
+
+enum a4xx_ccu_perfcounter_select {
+       CCU_BUSY_CYCLES = 0,
+       CCU_RB_DEPTH_RETURN_STALL = 2,
+       CCU_RB_COLOR_RETURN_STALL = 3,
+       CCU_DEPTH_BLOCKS = 6,
+       CCU_COLOR_BLOCKS = 7,
+       CCU_DEPTH_BLOCK_HIT = 8,
+       CCU_COLOR_BLOCK_HIT = 9,
+       CCU_DEPTH_FLAG1_COUNT = 10,
+       CCU_DEPTH_FLAG2_COUNT = 11,
+       CCU_DEPTH_FLAG3_COUNT = 12,
+       CCU_DEPTH_FLAG4_COUNT = 13,
+       CCU_COLOR_FLAG1_COUNT = 14,
+       CCU_COLOR_FLAG2_COUNT = 15,
+       CCU_COLOR_FLAG3_COUNT = 16,
+       CCU_COLOR_FLAG4_COUNT = 17,
+       CCU_PARTIAL_BLOCK_READ = 18,
+};
+
+enum a4xx_cp_perfcounter_select {
+       CP_ALWAYS_COUNT = 0,
+       CP_BUSY = 1,
+       CP_PFP_IDLE = 2,
+       CP_PFP_BUSY_WORKING = 3,
+       CP_PFP_STALL_CYCLES_ANY = 4,
+       CP_PFP_STARVE_CYCLES_ANY = 5,
+       CP_PFP_STARVED_PER_LOAD_ADDR = 6,
+       CP_PFP_STALLED_PER_STORE_ADDR = 7,
+       CP_PFP_PC_PROFILE = 8,
+       CP_PFP_MATCH_PM4_PKT_PROFILE = 9,
+       CP_PFP_COND_INDIRECT_DISCARDED = 10,
+       CP_LONG_RESUMPTIONS = 11,
+       CP_RESUME_CYCLES = 12,
+       CP_RESUME_TO_BOUNDARY_CYCLES = 13,
+       CP_LONG_PREEMPTIONS = 14,
+       CP_PREEMPT_CYCLES = 15,
+       CP_PREEMPT_TO_BOUNDARY_CYCLES = 16,
+       CP_ME_FIFO_EMPTY_PFP_IDLE = 17,
+       CP_ME_FIFO_EMPTY_PFP_BUSY = 18,
+       CP_ME_FIFO_NOT_EMPTY_NOT_FULL = 19,
+       CP_ME_FIFO_FULL_ME_BUSY = 20,
+       CP_ME_FIFO_FULL_ME_NON_WORKING = 21,
+       CP_ME_WAITING_FOR_PACKETS = 22,
+       CP_ME_BUSY_WORKING = 23,
+       CP_ME_STARVE_CYCLES_ANY = 24,
+       CP_ME_STARVE_CYCLES_PER_PROFILE = 25,
+       CP_ME_STALL_CYCLES_PER_PROFILE = 26,
+       CP_ME_PC_PROFILE = 27,
+       CP_RCIU_FIFO_EMPTY = 28,
+       CP_RCIU_FIFO_NOT_EMPTY_NOT_FULL = 29,
+       CP_RCIU_FIFO_FULL = 30,
+       CP_RCIU_FIFO_FULL_NO_CONTEXT = 31,
+       CP_RCIU_FIFO_FULL_AHB_MASTER = 32,
+       CP_RCIU_FIFO_FULL_OTHER = 33,
+       CP_AHB_IDLE = 34,
+       CP_AHB_STALL_ON_GRANT_NO_SPLIT = 35,
+       CP_AHB_STALL_ON_GRANT_SPLIT = 36,
+       CP_AHB_STALL_ON_GRANT_SPLIT_PROFILE = 37,
+       CP_AHB_BUSY_WORKING = 38,
+       CP_AHB_BUSY_STALL_ON_HRDY = 39,
+       CP_AHB_BUSY_STALL_ON_HRDY_PROFILE = 40,
+};
+
+enum a4xx_gras_ras_perfcounter_select {
+       RAS_SUPER_TILES = 0,
+       RAS_8X8_TILES = 1,
+       RAS_4X4_TILES = 2,
+       RAS_BUSY_CYCLES = 3,
+       RAS_STALL_CYCLES_BY_RB = 4,
+       RAS_STALL_CYCLES_BY_VSC = 5,
+       RAS_STARVE_CYCLES_BY_TSE = 6,
+       RAS_SUPERTILE_CYCLES = 7,
+       RAS_TILE_CYCLES = 8,
+       RAS_FULLY_COVERED_SUPER_TILES = 9,
+       RAS_FULLY_COVERED_8X8_TILES = 10,
+       RAS_4X4_PRIM = 11,
+       RAS_8X4_4X8_PRIM = 12,
+       RAS_8X8_PRIM = 13,
+};
+
+enum a4xx_gras_tse_perfcounter_select {
+       TSE_INPUT_PRIM = 0,
+       TSE_INPUT_NULL_PRIM = 1,
+       TSE_TRIVAL_REJ_PRIM = 2,
+       TSE_CLIPPED_PRIM = 3,
+       TSE_NEW_PRIM = 4,
+       TSE_ZERO_AREA_PRIM = 5,
+       TSE_FACENESS_CULLED_PRIM = 6,
+       TSE_ZERO_PIXEL_PRIM = 7,
+       TSE_OUTPUT_NULL_PRIM = 8,
+       TSE_OUTPUT_VISIBLE_PRIM = 9,
+       TSE_PRE_CLIP_PRIM = 10,
+       TSE_POST_CLIP_PRIM = 11,
+       TSE_BUSY_CYCLES = 12,
+       TSE_PC_STARVE = 13,
+       TSE_RAS_STALL = 14,
+       TSE_STALL_BARYPLANE_FIFO_FULL = 15,
+       TSE_STALL_ZPLANE_FIFO_FULL = 16,
+};
+
+enum a4xx_hlsq_perfcounter_select {
+       HLSQ_SP_VS_STAGE_CONSTANT = 0,
+       HLSQ_SP_VS_STAGE_INSTRUCTIONS = 1,
+       HLSQ_SP_FS_STAGE_CONSTANT = 2,
+       HLSQ_SP_FS_STAGE_INSTRUCTIONS = 3,
+       HLSQ_TP_STATE = 4,
+       HLSQ_QUADS = 5,
+       HLSQ_PIXELS = 6,
+       HLSQ_VERTICES = 7,
+       HLSQ_SP_VS_STAGE_DATA_BYTES = 13,
+       HLSQ_SP_FS_STAGE_DATA_BYTES = 14,
+       HLSQ_BUSY_CYCLES = 15,
+       HLSQ_STALL_CYCLES_SP_STATE = 16,
+       HLSQ_STALL_CYCLES_SP_VS_STAGE = 17,
+       HLSQ_STALL_CYCLES_SP_FS_STAGE = 18,
+       HLSQ_STALL_CYCLES_UCHE = 19,
+       HLSQ_RBBM_LOAD_CYCLES = 20,
+       HLSQ_DI_TO_VS_START_SP = 21,
+       HLSQ_DI_TO_FS_START_SP = 22,
+       HLSQ_VS_STAGE_START_TO_DONE_SP = 23,
+       HLSQ_FS_STAGE_START_TO_DONE_SP = 24,
+       HLSQ_SP_STATE_COPY_CYCLES_VS_STAGE = 25,
+       HLSQ_SP_STATE_COPY_CYCLES_FS_STAGE = 26,
+       HLSQ_UCHE_LATENCY_CYCLES = 27,
+       HLSQ_UCHE_LATENCY_COUNT = 28,
+       HLSQ_STARVE_CYCLES_VFD = 29,
+};
+
+enum a4xx_pc_perfcounter_select {
+       PC_VIS_STREAMS_LOADED = 0,
+       PC_VPC_PRIMITIVES = 2,
+       PC_DEAD_PRIM = 3,
+       PC_LIVE_PRIM = 4,
+       PC_DEAD_DRAWCALLS = 5,
+       PC_LIVE_DRAWCALLS = 6,
+       PC_VERTEX_MISSES = 7,
+       PC_STALL_CYCLES_VFD = 9,
+       PC_STALL_CYCLES_TSE = 10,
+       PC_STALL_CYCLES_UCHE = 11,
+       PC_WORKING_CYCLES = 12,
+       PC_IA_VERTICES = 13,
+       PC_GS_PRIMITIVES = 14,
+       PC_HS_INVOCATIONS = 15,
+       PC_DS_INVOCATIONS = 16,
+       PC_DS_PRIMITIVES = 17,
+       PC_STARVE_CYCLES_FOR_INDEX = 20,
+       PC_STARVE_CYCLES_FOR_TESS_FACTOR = 21,
+       PC_STARVE_CYCLES_FOR_VIZ_STREAM = 22,
+       PC_STALL_CYCLES_TESS = 23,
+       PC_STARVE_CYCLES_FOR_POSITION = 24,
+       PC_MODE0_DRAWCALL = 25,
+       PC_MODE1_DRAWCALL = 26,
+       PC_MODE2_DRAWCALL = 27,
+       PC_MODE3_DRAWCALL = 28,
+       PC_MODE4_DRAWCALL = 29,
+       PC_PREDICATED_DEAD_DRAWCALL = 30,
+       PC_STALL_CYCLES_BY_TSE_ONLY = 31,
+       PC_STALL_CYCLES_BY_VPC_ONLY = 32,
+       PC_VPC_POS_DATA_TRANSACTION = 33,
+       PC_BUSY_CYCLES = 34,
+       PC_STARVE_CYCLES_DI = 35,
+       PC_STALL_CYCLES_VPC = 36,
+       TESS_WORKING_CYCLES = 37,
+       TESS_NUM_CYCLES_SETUP_WORKING = 38,
+       TESS_NUM_CYCLES_PTGEN_WORKING = 39,
+       TESS_NUM_CYCLES_CONNGEN_WORKING = 40,
+       TESS_BUSY_CYCLES = 41,
+       TESS_STARVE_CYCLES_PC = 42,
+       TESS_STALL_CYCLES_PC = 43,
+};
+
+enum a4xx_pwr_perfcounter_select {
+       PWR_CORE_CLOCK_CYCLES = 0,
+       PWR_BUSY_CLOCK_CYCLES = 1,
+};
+
+enum a4xx_rb_perfcounter_select {
+       RB_BUSY_CYCLES = 0,
+       RB_BUSY_CYCLES_BINNING = 1,
+       RB_BUSY_CYCLES_RENDERING = 2,
+       RB_BUSY_CYCLES_RESOLVE = 3,
+       RB_STARVE_CYCLES_BY_SP = 4,
+       RB_STARVE_CYCLES_BY_RAS = 5,
+       RB_STARVE_CYCLES_BY_MARB = 6,
+       RB_STALL_CYCLES_BY_MARB = 7,
+       RB_STALL_CYCLES_BY_HLSQ = 8,
+       RB_RB_RB_MARB_DATA = 9,
+       RB_SP_RB_QUAD = 10,
+       RB_RAS_RB_Z_QUADS = 11,
+       RB_GMEM_CH0_READ = 12,
+       RB_GMEM_CH1_READ = 13,
+       RB_GMEM_CH0_WRITE = 14,
+       RB_GMEM_CH1_WRITE = 15,
+       RB_CP_CONTEXT_DONE = 16,
+       RB_CP_CACHE_FLUSH = 17,
+       RB_CP_ZPASS_DONE = 18,
+       RB_STALL_FIFO0_FULL = 19,
+       RB_STALL_FIFO1_FULL = 20,
+       RB_STALL_FIFO2_FULL = 21,
+       RB_STALL_FIFO3_FULL = 22,
+       RB_RB_HLSQ_TRANSACTIONS = 23,
+       RB_Z_READ = 24,
+       RB_Z_WRITE = 25,
+       RB_C_READ = 26,
+       RB_C_WRITE = 27,
+       RB_C_READ_LATENCY = 28,
+       RB_Z_READ_LATENCY = 29,
+       RB_STALL_BY_UCHE = 30,
+       RB_MARB_UCHE_TRANSACTIONS = 31,
+       RB_CACHE_STALL_MISS = 32,
+       RB_CACHE_STALL_FIFO_FULL = 33,
+       RB_8BIT_BLENDER_UNITS_ACTIVE = 34,
+       RB_16BIT_BLENDER_UNITS_ACTIVE = 35,
+       RB_SAMPLER_UNITS_ACTIVE = 36,
+       RB_TOTAL_PASS = 38,
+       RB_Z_PASS = 39,
+       RB_Z_FAIL = 40,
+       RB_S_FAIL = 41,
+       RB_POWER0 = 42,
+       RB_POWER1 = 43,
+       RB_POWER2 = 44,
+       RB_POWER3 = 45,
+       RB_POWER4 = 46,
+       RB_POWER5 = 47,
+       RB_POWER6 = 48,
+       RB_POWER7 = 49,
+};
+
+enum a4xx_rbbm_perfcounter_select {
+       RBBM_ALWAYS_ON = 0,
+       RBBM_VBIF_BUSY = 1,
+       RBBM_TSE_BUSY = 2,
+       RBBM_RAS_BUSY = 3,
+       RBBM_PC_DCALL_BUSY = 4,
+       RBBM_PC_VSD_BUSY = 5,
+       RBBM_VFD_BUSY = 6,
+       RBBM_VPC_BUSY = 7,
+       RBBM_UCHE_BUSY = 8,
+       RBBM_VSC_BUSY = 9,
+       RBBM_HLSQ_BUSY = 10,
+       RBBM_ANY_RB_BUSY = 11,
+       RBBM_ANY_TPL1_BUSY = 12,
+       RBBM_ANY_SP_BUSY = 13,
+       RBBM_ANY_MARB_BUSY = 14,
+       RBBM_ANY_ARB_BUSY = 15,
+       RBBM_AHB_STATUS_BUSY = 16,
+       RBBM_AHB_STATUS_STALLED = 17,
+       RBBM_AHB_STATUS_TXFR = 18,
+       RBBM_AHB_STATUS_TXFR_SPLIT = 19,
+       RBBM_AHB_STATUS_TXFR_ERROR = 20,
+       RBBM_AHB_STATUS_LONG_STALL = 21,
+       RBBM_STATUS_MASKED = 22,
+       RBBM_CP_BUSY_GFX_CORE_IDLE = 23,
+       RBBM_TESS_BUSY = 24,
+       RBBM_COM_BUSY = 25,
+       RBBM_DCOM_BUSY = 32,
+       RBBM_ANY_CCU_BUSY = 33,
+       RBBM_DPM_BUSY = 34,
+};
+
+enum a4xx_sp_perfcounter_select {
+       SP_LM_LOAD_INSTRUCTIONS = 0,
+       SP_LM_STORE_INSTRUCTIONS = 1,
+       SP_LM_ATOMICS = 2,
+       SP_GM_LOAD_INSTRUCTIONS = 3,
+       SP_GM_STORE_INSTRUCTIONS = 4,
+       SP_GM_ATOMICS = 5,
+       SP_VS_STAGE_TEX_INSTRUCTIONS = 6,
+       SP_VS_STAGE_CFLOW_INSTRUCTIONS = 7,
+       SP_VS_STAGE_EFU_INSTRUCTIONS = 8,
+       SP_VS_STAGE_FULL_ALU_INSTRUCTIONS = 9,
+       SP_VS_STAGE_HALF_ALU_INSTRUCTIONS = 10,
+       SP_FS_STAGE_TEX_INSTRUCTIONS = 11,
+       SP_FS_STAGE_CFLOW_INSTRUCTIONS = 12,
+       SP_FS_STAGE_EFU_INSTRUCTIONS = 13,
+       SP_FS_STAGE_FULL_ALU_INSTRUCTIONS = 14,
+       SP_FS_STAGE_HALF_ALU_INSTRUCTIONS = 15,
+       SP_VS_INSTRUCTIONS = 17,
+       SP_FS_INSTRUCTIONS = 18,
+       SP_ADDR_LOCK_COUNT = 19,
+       SP_UCHE_READ_TRANS = 20,
+       SP_UCHE_WRITE_TRANS = 21,
+       SP_EXPORT_VPC_TRANS = 22,
+       SP_EXPORT_RB_TRANS = 23,
+       SP_PIXELS_KILLED = 24,
+       SP_ICL1_REQUESTS = 25,
+       SP_ICL1_MISSES = 26,
+       SP_ICL0_REQUESTS = 27,
+       SP_ICL0_MISSES = 28,
+       SP_ALU_WORKING_CYCLES = 29,
+       SP_EFU_WORKING_CYCLES = 30,
+       SP_STALL_CYCLES_BY_VPC = 31,
+       SP_STALL_CYCLES_BY_TP = 32,
+       SP_STALL_CYCLES_BY_UCHE = 33,
+       SP_STALL_CYCLES_BY_RB = 34,
+       SP_BUSY_CYCLES = 35,
+       SP_HS_INSTRUCTIONS = 36,
+       SP_DS_INSTRUCTIONS = 37,
+       SP_GS_INSTRUCTIONS = 38,
+       SP_CS_INSTRUCTIONS = 39,
+       SP_SCHEDULER_NON_WORKING = 40,
+       SP_WAVE_CONTEXTS = 41,
+       SP_WAVE_CONTEXT_CYCLES = 42,
+       SP_POWER0 = 43,
+       SP_POWER1 = 44,
+       SP_POWER2 = 45,
+       SP_POWER3 = 46,
+       SP_POWER4 = 47,
+       SP_POWER5 = 48,
+       SP_POWER6 = 49,
+       SP_POWER7 = 50,
+       SP_POWER8 = 51,
+       SP_POWER9 = 52,
+       SP_POWER10 = 53,
+       SP_POWER11 = 54,
+       SP_POWER12 = 55,
+       SP_POWER13 = 56,
+       SP_POWER14 = 57,
+       SP_POWER15 = 58,
+};
+
+enum a4xx_tp_perfcounter_select {
+       TP_L1_REQUESTS = 0,
+       TP_L1_MISSES = 1,
+       TP_QUADS_OFFSET = 8,
+       TP_QUAD_SHADOW = 9,
+       TP_QUADS_ARRAY = 10,
+       TP_QUADS_GRADIENT = 11,
+       TP_QUADS_1D2D = 12,
+       TP_QUADS_3DCUBE = 13,
+       TP_BUSY_CYCLES = 16,
+       TP_STALL_CYCLES_BY_ARB = 17,
+       TP_STATE_CACHE_REQUESTS = 20,
+       TP_STATE_CACHE_MISSES = 21,
+       TP_POWER0 = 22,
+       TP_POWER1 = 23,
+       TP_POWER2 = 24,
+       TP_POWER3 = 25,
+       TP_POWER4 = 26,
+       TP_POWER5 = 27,
+       TP_POWER6 = 28,
+       TP_POWER7 = 29,
+};
+
+enum a4xx_uche_perfcounter_select {
+       UCHE_VBIF_READ_BEATS_TP = 0,
+       UCHE_VBIF_READ_BEATS_VFD = 1,
+       UCHE_VBIF_READ_BEATS_HLSQ = 2,
+       UCHE_VBIF_READ_BEATS_MARB = 3,
+       UCHE_VBIF_READ_BEATS_SP = 4,
+       UCHE_READ_REQUESTS_TP = 5,
+       UCHE_READ_REQUESTS_VFD = 6,
+       UCHE_READ_REQUESTS_HLSQ = 7,
+       UCHE_READ_REQUESTS_MARB = 8,
+       UCHE_READ_REQUESTS_SP = 9,
+       UCHE_WRITE_REQUESTS_MARB = 10,
+       UCHE_WRITE_REQUESTS_SP = 11,
+       UCHE_TAG_CHECK_FAILS = 12,
+       UCHE_EVICTS = 13,
+       UCHE_FLUSHES = 14,
+       UCHE_VBIF_LATENCY_CYCLES = 15,
+       UCHE_VBIF_LATENCY_SAMPLES = 16,
+       UCHE_BUSY_CYCLES = 17,
+       UCHE_VBIF_READ_BEATS_PC = 18,
+       UCHE_READ_REQUESTS_PC = 19,
+       UCHE_WRITE_REQUESTS_VPC = 20,
+       UCHE_STALL_BY_VBIF = 21,
+       UCHE_WRITE_REQUESTS_VSC = 22,
+       UCHE_POWER0 = 23,
+       UCHE_POWER1 = 24,
+       UCHE_POWER2 = 25,
+       UCHE_POWER3 = 26,
+       UCHE_POWER4 = 27,
+       UCHE_POWER5 = 28,
+       UCHE_POWER6 = 29,
+       UCHE_POWER7 = 30,
+};
+
+enum a4xx_vbif_perfcounter_select {
+       AXI_READ_REQUESTS_ID_0 = 0,
+       AXI_READ_REQUESTS_ID_1 = 1,
+       AXI_READ_REQUESTS_ID_2 = 2,
+       AXI_READ_REQUESTS_ID_3 = 3,
+       AXI_READ_REQUESTS_ID_4 = 4,
+       AXI_READ_REQUESTS_ID_5 = 5,
+       AXI_READ_REQUESTS_ID_6 = 6,
+       AXI_READ_REQUESTS_ID_7 = 7,
+       AXI_READ_REQUESTS_ID_8 = 8,
+       AXI_READ_REQUESTS_ID_9 = 9,
+       AXI_READ_REQUESTS_ID_10 = 10,
+       AXI_READ_REQUESTS_ID_11 = 11,
+       AXI_READ_REQUESTS_ID_12 = 12,
+       AXI_READ_REQUESTS_ID_13 = 13,
+       AXI_READ_REQUESTS_ID_14 = 14,
+       AXI_READ_REQUESTS_ID_15 = 15,
+       AXI0_READ_REQUESTS_TOTAL = 16,
+       AXI1_READ_REQUESTS_TOTAL = 17,
+       AXI2_READ_REQUESTS_TOTAL = 18,
+       AXI3_READ_REQUESTS_TOTAL = 19,
+       AXI_READ_REQUESTS_TOTAL = 20,
+       AXI_WRITE_REQUESTS_ID_0 = 21,
+       AXI_WRITE_REQUESTS_ID_1 = 22,
+       AXI_WRITE_REQUESTS_ID_2 = 23,
+       AXI_WRITE_REQUESTS_ID_3 = 24,
+       AXI_WRITE_REQUESTS_ID_4 = 25,
+       AXI_WRITE_REQUESTS_ID_5 = 26,
+       AXI_WRITE_REQUESTS_ID_6 = 27,
+       AXI_WRITE_REQUESTS_ID_7 = 28,
+       AXI_WRITE_REQUESTS_ID_8 = 29,
+       AXI_WRITE_REQUESTS_ID_9 = 30,
+       AXI_WRITE_REQUESTS_ID_10 = 31,
+       AXI_WRITE_REQUESTS_ID_11 = 32,
+       AXI_WRITE_REQUESTS_ID_12 = 33,
+       AXI_WRITE_REQUESTS_ID_13 = 34,
+       AXI_WRITE_REQUESTS_ID_14 = 35,
+       AXI_WRITE_REQUESTS_ID_15 = 36,
+       AXI0_WRITE_REQUESTS_TOTAL = 37,
+       AXI1_WRITE_REQUESTS_TOTAL = 38,
+       AXI2_WRITE_REQUESTS_TOTAL = 39,
+       AXI3_WRITE_REQUESTS_TOTAL = 40,
+       AXI_WRITE_REQUESTS_TOTAL = 41,
+       AXI_TOTAL_REQUESTS = 42,
+       AXI_READ_DATA_BEATS_ID_0 = 43,
+       AXI_READ_DATA_BEATS_ID_1 = 44,
+       AXI_READ_DATA_BEATS_ID_2 = 45,
+       AXI_READ_DATA_BEATS_ID_3 = 46,
+       AXI_READ_DATA_BEATS_ID_4 = 47,
+       AXI_READ_DATA_BEATS_ID_5 = 48,
+       AXI_READ_DATA_BEATS_ID_6 = 49,
+       AXI_READ_DATA_BEATS_ID_7 = 50,
+       AXI_READ_DATA_BEATS_ID_8 = 51,
+       AXI_READ_DATA_BEATS_ID_9 = 52,
+       AXI_READ_DATA_BEATS_ID_10 = 53,
+       AXI_READ_DATA_BEATS_ID_11 = 54,
+       AXI_READ_DATA_BEATS_ID_12 = 55,
+       AXI_READ_DATA_BEATS_ID_13 = 56,
+       AXI_READ_DATA_BEATS_ID_14 = 57,
+       AXI_READ_DATA_BEATS_ID_15 = 58,
+       AXI0_READ_DATA_BEATS_TOTAL = 59,
+       AXI1_READ_DATA_BEATS_TOTAL = 60,
+       AXI2_READ_DATA_BEATS_TOTAL = 61,
+       AXI3_READ_DATA_BEATS_TOTAL = 62,
+       AXI_READ_DATA_BEATS_TOTAL = 63,
+       AXI_WRITE_DATA_BEATS_ID_0 = 64,
+       AXI_WRITE_DATA_BEATS_ID_1 = 65,
+       AXI_WRITE_DATA_BEATS_ID_2 = 66,
+       AXI_WRITE_DATA_BEATS_ID_3 = 67,
+       AXI_WRITE_DATA_BEATS_ID_4 = 68,
+       AXI_WRITE_DATA_BEATS_ID_5 = 69,
+       AXI_WRITE_DATA_BEATS_ID_6 = 70,
+       AXI_WRITE_DATA_BEATS_ID_7 = 71,
+       AXI_WRITE_DATA_BEATS_ID_8 = 72,
+       AXI_WRITE_DATA_BEATS_ID_9 = 73,
+       AXI_WRITE_DATA_BEATS_ID_10 = 74,
+       AXI_WRITE_DATA_BEATS_ID_11 = 75,
+       AXI_WRITE_DATA_BEATS_ID_12 = 76,
+       AXI_WRITE_DATA_BEATS_ID_13 = 77,
+       AXI_WRITE_DATA_BEATS_ID_14 = 78,
+       AXI_WRITE_DATA_BEATS_ID_15 = 79,
+       AXI0_WRITE_DATA_BEATS_TOTAL = 80,
+       AXI1_WRITE_DATA_BEATS_TOTAL = 81,
+       AXI2_WRITE_DATA_BEATS_TOTAL = 82,
+       AXI3_WRITE_DATA_BEATS_TOTAL = 83,
+       AXI_WRITE_DATA_BEATS_TOTAL = 84,
+       AXI_DATA_BEATS_TOTAL = 85,
+       CYCLES_HELD_OFF_ID_0 = 86,
+       CYCLES_HELD_OFF_ID_1 = 87,
+       CYCLES_HELD_OFF_ID_2 = 88,
+       CYCLES_HELD_OFF_ID_3 = 89,
+       CYCLES_HELD_OFF_ID_4 = 90,
+       CYCLES_HELD_OFF_ID_5 = 91,
+       CYCLES_HELD_OFF_ID_6 = 92,
+       CYCLES_HELD_OFF_ID_7 = 93,
+       CYCLES_HELD_OFF_ID_8 = 94,
+       CYCLES_HELD_OFF_ID_9 = 95,
+       CYCLES_HELD_OFF_ID_10 = 96,
+       CYCLES_HELD_OFF_ID_11 = 97,
+       CYCLES_HELD_OFF_ID_12 = 98,
+       CYCLES_HELD_OFF_ID_13 = 99,
+       CYCLES_HELD_OFF_ID_14 = 100,
+       CYCLES_HELD_OFF_ID_15 = 101,
+       AXI_READ_REQUEST_HELD_OFF = 102,
+       AXI_WRITE_REQUEST_HELD_OFF = 103,
+       AXI_REQUEST_HELD_OFF = 104,
+       AXI_WRITE_DATA_HELD_OFF = 105,
+       OCMEM_AXI_READ_REQUEST_HELD_OFF = 106,
+       OCMEM_AXI_WRITE_REQUEST_HELD_OFF = 107,
+       OCMEM_AXI_REQUEST_HELD_OFF = 108,
+       OCMEM_AXI_WRITE_DATA_HELD_OFF = 109,
+       ELAPSED_CYCLES_DDR = 110,
+       ELAPSED_CYCLES_OCMEM = 111,
+};
+
+enum a4xx_vfd_perfcounter_select {
+       VFD_UCHE_BYTE_FETCHED = 0,
+       VFD_UCHE_TRANS = 1,
+       VFD_FETCH_INSTRUCTIONS = 3,
+       VFD_BUSY_CYCLES = 5,
+       VFD_STALL_CYCLES_UCHE = 6,
+       VFD_STALL_CYCLES_HLSQ = 7,
+       VFD_STALL_CYCLES_VPC_BYPASS = 8,
+       VFD_STALL_CYCLES_VPC_ALLOC = 9,
+       VFD_MODE_0_FIBERS = 13,
+       VFD_MODE_1_FIBERS = 14,
+       VFD_MODE_2_FIBERS = 15,
+       VFD_MODE_3_FIBERS = 16,
+       VFD_MODE_4_FIBERS = 17,
+       VFD_BFIFO_STALL = 18,
+       VFD_NUM_VERTICES_TOTAL = 19,
+       VFD_PACKER_FULL = 20,
+       VFD_UCHE_REQUEST_FIFO_FULL = 21,
+       VFD_STARVE_CYCLES_PC = 22,
+       VFD_STARVE_CYCLES_UCHE = 23,
+};
+
+enum a4xx_vpc_perfcounter_select {
+       VPC_SP_LM_COMPONENTS = 2,
+       VPC_SP0_LM_BYTES = 3,
+       VPC_SP1_LM_BYTES = 4,
+       VPC_SP2_LM_BYTES = 5,
+       VPC_SP3_LM_BYTES = 6,
+       VPC_WORKING_CYCLES = 7,
+       VPC_STALL_CYCLES_LM = 8,
+       VPC_STARVE_CYCLES_RAS = 9,
+       VPC_STREAMOUT_CYCLES = 10,
+       VPC_UCHE_TRANSACTIONS = 12,
+       VPC_STALL_CYCLES_UCHE = 13,
+       VPC_BUSY_CYCLES = 14,
+       VPC_STARVE_CYCLES_SP = 15,
+};
+
+enum a4xx_vsc_perfcounter_select {
+       VSC_BUSY_CYCLES = 0,
+       VSC_WORKING_CYCLES = 1,
+       VSC_STALL_CYCLES_UCHE = 2,
+       VSC_STARVE_CYCLES_RAS = 3,
+       VSC_EOT_NUM = 4,
+};
+
+enum a4xx_tex_filter {
+       A4XX_TEX_NEAREST = 0,
+       A4XX_TEX_LINEAR = 1,
+       A4XX_TEX_ANISO = 2,
+};
+
+enum a4xx_tex_clamp {
+       A4XX_TEX_REPEAT = 0,
+       A4XX_TEX_CLAMP_TO_EDGE = 1,
+       A4XX_TEX_MIRROR_REPEAT = 2,
+       A4XX_TEX_CLAMP_TO_BORDER = 3,
+       A4XX_TEX_MIRROR_CLAMP = 4,
+};
+
+enum a4xx_tex_aniso {
+       A4XX_TEX_ANISO_1 = 0,
+       A4XX_TEX_ANISO_2 = 1,
+       A4XX_TEX_ANISO_4 = 2,
+       A4XX_TEX_ANISO_8 = 3,
+       A4XX_TEX_ANISO_16 = 4,
+};
+
+enum a4xx_tex_swiz {
+       A4XX_TEX_X = 0,
+       A4XX_TEX_Y = 1,
+       A4XX_TEX_Z = 2,
+       A4XX_TEX_W = 3,
+       A4XX_TEX_ZERO = 4,
+       A4XX_TEX_ONE = 5,
+};
+
+enum a4xx_tex_type {
+       A4XX_TEX_1D = 0,
+       A4XX_TEX_2D = 1,
+       A4XX_TEX_CUBE = 2,
+       A4XX_TEX_3D = 3,
+};
+
+#define A4XX_CGC_HLSQ_EARLY_CYC__MASK                          0x00700000
+#define A4XX_CGC_HLSQ_EARLY_CYC__SHIFT                         20
+static inline uint32_t A4XX_CGC_HLSQ_EARLY_CYC(uint32_t val)
+{
+       return ((val) << A4XX_CGC_HLSQ_EARLY_CYC__SHIFT) & A4XX_CGC_HLSQ_EARLY_CYC__MASK;
+}
+#define A4XX_INT0_RBBM_GPU_IDLE                                        0x00000001
+#define A4XX_INT0_RBBM_AHB_ERROR                               0x00000002
+#define A4XX_INT0_RBBM_REG_TIMEOUT                             0x00000004
+#define A4XX_INT0_RBBM_ME_MS_TIMEOUT                           0x00000008
+#define A4XX_INT0_RBBM_PFP_MS_TIMEOUT                          0x00000010
+#define A4XX_INT0_RBBM_ATB_BUS_OVERFLOW                                0x00000020
+#define A4XX_INT0_VFD_ERROR                                    0x00000040
+#define A4XX_INT0_CP_SW_INT                                    0x00000080
+#define A4XX_INT0_CP_T0_PACKET_IN_IB                           0x00000100
+#define A4XX_INT0_CP_OPCODE_ERROR                              0x00000200
+#define A4XX_INT0_CP_RESERVED_BIT_ERROR                                0x00000400
+#define A4XX_INT0_CP_HW_FAULT                                  0x00000800
+#define A4XX_INT0_CP_DMA                                       0x00001000
+#define A4XX_INT0_CP_IB2_INT                                   0x00002000
+#define A4XX_INT0_CP_IB1_INT                                   0x00004000
+#define A4XX_INT0_CP_RB_INT                                    0x00008000
+#define A4XX_INT0_CP_REG_PROTECT_FAULT                         0x00010000
+#define A4XX_INT0_CP_RB_DONE_TS                                        0x00020000
+#define A4XX_INT0_CP_VS_DONE_TS                                        0x00040000
+#define A4XX_INT0_CP_PS_DONE_TS                                        0x00080000
+#define A4XX_INT0_CACHE_FLUSH_TS                               0x00100000
+#define A4XX_INT0_CP_AHB_ERROR_HALT                            0x00200000
+#define A4XX_INT0_MISC_HANG_DETECT                             0x01000000
+#define A4XX_INT0_UCHE_OOB_ACCESS                              0x02000000
+#define REG_A4XX_RB_GMEM_BASE_ADDR                             0x00000cc0
+
+#define REG_A4XX_RB_PERFCTR_RB_SEL_0                           0x00000cc7
+
+#define REG_A4XX_RB_PERFCTR_RB_SEL_1                           0x00000cc8
+
+#define REG_A4XX_RB_PERFCTR_RB_SEL_2                           0x00000cc9
+
+#define REG_A4XX_RB_PERFCTR_RB_SEL_3                           0x00000cca
+
+#define REG_A4XX_RB_PERFCTR_RB_SEL_4                           0x00000ccb
+
+#define REG_A4XX_RB_PERFCTR_RB_SEL_5                           0x00000ccc
+
+#define REG_A4XX_RB_PERFCTR_RB_SEL_6                           0x00000ccd
+
+#define REG_A4XX_RB_PERFCTR_RB_SEL_7                           0x00000cce
+
+#define REG_A4XX_RB_PERFCTR_CCU_SEL_0                          0x00000ccf
+
+#define REG_A4XX_RB_PERFCTR_CCU_SEL_1                          0x00000cd0
+
+#define REG_A4XX_RB_PERFCTR_CCU_SEL_2                          0x00000cd1
+
+#define REG_A4XX_RB_PERFCTR_CCU_SEL_3                          0x00000cd2
+
+#define REG_A4XX_RB_FRAME_BUFFER_DIMENSION                     0x00000ce0
+#define A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK             0x00003fff
+#define A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT            0
+static inline uint32_t A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)
+{
+       return ((val) << A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT) & A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK;
+}
+#define A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK            0x3fff0000
+#define A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT           16
+static inline uint32_t A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)
+{
+       return ((val) << A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT) & A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK;
+}
+
+#define REG_A4XX_RB_CLEAR_COLOR_DW0                            0x000020cc
+
+#define REG_A4XX_RB_CLEAR_COLOR_DW1                            0x000020cd
+
+#define REG_A4XX_RB_CLEAR_COLOR_DW2                            0x000020ce
+
+#define REG_A4XX_RB_CLEAR_COLOR_DW3                            0x000020cf
+
+#define REG_A4XX_RB_MODE_CONTROL                               0x000020a0
+#define A4XX_RB_MODE_CONTROL_WIDTH__MASK                       0x0000003f
+#define A4XX_RB_MODE_CONTROL_WIDTH__SHIFT                      0
+static inline uint32_t A4XX_RB_MODE_CONTROL_WIDTH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A4XX_RB_MODE_CONTROL_WIDTH__SHIFT) & A4XX_RB_MODE_CONTROL_WIDTH__MASK;
+}
+#define A4XX_RB_MODE_CONTROL_HEIGHT__MASK                      0x00003f00
+#define A4XX_RB_MODE_CONTROL_HEIGHT__SHIFT                     8
+static inline uint32_t A4XX_RB_MODE_CONTROL_HEIGHT(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A4XX_RB_MODE_CONTROL_HEIGHT__SHIFT) & A4XX_RB_MODE_CONTROL_HEIGHT__MASK;
+}
+#define A4XX_RB_MODE_CONTROL_ENABLE_GMEM                       0x00010000
+
+#define REG_A4XX_RB_RENDER_CONTROL                             0x000020a1
+#define A4XX_RB_RENDER_CONTROL_BINNING_PASS                    0x00000001
+#define A4XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE              0x00000020
+
+#define REG_A4XX_RB_MSAA_CONTROL                               0x000020a2
+#define A4XX_RB_MSAA_CONTROL_DISABLE                           0x00001000
+#define A4XX_RB_MSAA_CONTROL_SAMPLES__MASK                     0x0000e000
+#define A4XX_RB_MSAA_CONTROL_SAMPLES__SHIFT                    13
+static inline uint32_t A4XX_RB_MSAA_CONTROL_SAMPLES(uint32_t val)
+{
+       return ((val) << A4XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A4XX_RB_MSAA_CONTROL_SAMPLES__MASK;
+}
+
+#define REG_A4XX_RB_RENDER_CONTROL2                            0x000020a3
+#define A4XX_RB_RENDER_CONTROL2_XCOORD                         0x00000001
+#define A4XX_RB_RENDER_CONTROL2_YCOORD                         0x00000002
+#define A4XX_RB_RENDER_CONTROL2_ZCOORD                         0x00000004
+#define A4XX_RB_RENDER_CONTROL2_WCOORD                         0x00000008
+#define A4XX_RB_RENDER_CONTROL2_SAMPLEMASK                     0x00000010
+#define A4XX_RB_RENDER_CONTROL2_FACENESS                       0x00000020
+#define A4XX_RB_RENDER_CONTROL2_SAMPLEID                       0x00000040
+#define A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__MASK             0x00000380
+#define A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__SHIFT            7
+static inline uint32_t A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES(uint32_t val)
+{
+       return ((val) << A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__SHIFT) & A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__MASK;
+}
+#define A4XX_RB_RENDER_CONTROL2_SAMPLEID_HR                    0x00000800
+#define A4XX_RB_RENDER_CONTROL2_VARYING                                0x00001000
+
+static inline uint32_t REG_A4XX_RB_MRT(uint32_t i0) { return 0x000020a4 + 0x5*i0; }
+
+static inline uint32_t REG_A4XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020a4 + 0x5*i0; }
+#define A4XX_RB_MRT_CONTROL_READ_DEST_ENABLE                   0x00000008
+#define A4XX_RB_MRT_CONTROL_BLEND                              0x00000010
+#define A4XX_RB_MRT_CONTROL_BLEND2                             0x00000020
+#define A4XX_RB_MRT_CONTROL_ROP_ENABLE                         0x00000040
+#define A4XX_RB_MRT_CONTROL_ROP_CODE__MASK                     0x00000f00
+#define A4XX_RB_MRT_CONTROL_ROP_CODE__SHIFT                    8
+static inline uint32_t A4XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
+{
+       return ((val) << A4XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A4XX_RB_MRT_CONTROL_ROP_CODE__MASK;
+}
+#define A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK             0x0f000000
+#define A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT            24
+static inline uint32_t A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
+{
+       return ((val) << A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
+}
+
+static inline uint32_t REG_A4XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020a5 + 0x5*i0; }
+#define A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK                        0x0000003f
+#define A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT               0
+static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a4xx_color_fmt val)
+{
+       return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
+}
+#define A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK             0x000000c0
+#define A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT            6
+static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a4xx_tile_mode val)
+{
+       return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
+}
+#define A4XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK                 0x00000600
+#define A4XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT                        9
+static inline uint32_t A4XX_RB_MRT_BUF_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
+{
+       return ((val) << A4XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT) & A4XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK;
+}
+#define A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK                  0x00001800
+#define A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT                 11
+static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
+}
+#define A4XX_RB_MRT_BUF_INFO_COLOR_SRGB                                0x00002000
+#define A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK             0xffffc000
+#define A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT            14
+static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
+{
+       assert(!(val & 0xf));
+       return ((val >> 4) << A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
+}
+
+static inline uint32_t REG_A4XX_RB_MRT_BASE(uint32_t i0) { return 0x000020a6 + 0x5*i0; }
+
+static inline uint32_t REG_A4XX_RB_MRT_CONTROL3(uint32_t i0) { return 0x000020a7 + 0x5*i0; }
+#define A4XX_RB_MRT_CONTROL3_STRIDE__MASK                      0x03fffff8
+#define A4XX_RB_MRT_CONTROL3_STRIDE__SHIFT                     3
+static inline uint32_t A4XX_RB_MRT_CONTROL3_STRIDE(uint32_t val)
+{
+       return ((val) << A4XX_RB_MRT_CONTROL3_STRIDE__SHIFT) & A4XX_RB_MRT_CONTROL3_STRIDE__MASK;
+}
+
+static inline uint32_t REG_A4XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020a8 + 0x5*i0; }
+#define A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK         0x0000001f
+#define A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT                0
+static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
+}
+#define A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK       0x000000e0
+#define A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT      5
+static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
+{
+       return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
+}
+#define A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK                0x00001f00
+#define A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT       8
+static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
+}
+#define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK       0x001f0000
+#define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT      16
+static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
+}
+#define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK     0x00e00000
+#define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT    21
+static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
+{
+       return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
+}
+#define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK      0x1f000000
+#define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT     24
+static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
+}
+
+#define REG_A4XX_RB_BLEND_RED                                  0x000020f0
+#define A4XX_RB_BLEND_RED_UINT__MASK                           0x000000ff
+#define A4XX_RB_BLEND_RED_UINT__SHIFT                          0
+static inline uint32_t A4XX_RB_BLEND_RED_UINT(uint32_t val)
+{
+       return ((val) << A4XX_RB_BLEND_RED_UINT__SHIFT) & A4XX_RB_BLEND_RED_UINT__MASK;
+}
+#define A4XX_RB_BLEND_RED_SINT__MASK                           0x0000ff00
+#define A4XX_RB_BLEND_RED_SINT__SHIFT                          8
+static inline uint32_t A4XX_RB_BLEND_RED_SINT(uint32_t val)
+{
+       return ((val) << A4XX_RB_BLEND_RED_SINT__SHIFT) & A4XX_RB_BLEND_RED_SINT__MASK;
+}
+#define A4XX_RB_BLEND_RED_FLOAT__MASK                          0xffff0000
+#define A4XX_RB_BLEND_RED_FLOAT__SHIFT                         16
+static inline uint32_t A4XX_RB_BLEND_RED_FLOAT(float val)
+{
+       return ((util_float_to_half(val)) << A4XX_RB_BLEND_RED_FLOAT__SHIFT) & A4XX_RB_BLEND_RED_FLOAT__MASK;
+}
+
+#define REG_A4XX_RB_BLEND_RED_F32                              0x000020f1
+#define A4XX_RB_BLEND_RED_F32__MASK                            0xffffffff
+#define A4XX_RB_BLEND_RED_F32__SHIFT                           0
+static inline uint32_t A4XX_RB_BLEND_RED_F32(float val)
+{
+       return ((fui(val)) << A4XX_RB_BLEND_RED_F32__SHIFT) & A4XX_RB_BLEND_RED_F32__MASK;
+}
+
+#define REG_A4XX_RB_BLEND_GREEN                                        0x000020f2
+#define A4XX_RB_BLEND_GREEN_UINT__MASK                         0x000000ff
+#define A4XX_RB_BLEND_GREEN_UINT__SHIFT                                0
+static inline uint32_t A4XX_RB_BLEND_GREEN_UINT(uint32_t val)
+{
+       return ((val) << A4XX_RB_BLEND_GREEN_UINT__SHIFT) & A4XX_RB_BLEND_GREEN_UINT__MASK;
+}
+#define A4XX_RB_BLEND_GREEN_SINT__MASK                         0x0000ff00
+#define A4XX_RB_BLEND_GREEN_SINT__SHIFT                                8
+static inline uint32_t A4XX_RB_BLEND_GREEN_SINT(uint32_t val)
+{
+       return ((val) << A4XX_RB_BLEND_GREEN_SINT__SHIFT) & A4XX_RB_BLEND_GREEN_SINT__MASK;
+}
+#define A4XX_RB_BLEND_GREEN_FLOAT__MASK                                0xffff0000
+#define A4XX_RB_BLEND_GREEN_FLOAT__SHIFT                       16
+static inline uint32_t A4XX_RB_BLEND_GREEN_FLOAT(float val)
+{
+       return ((util_float_to_half(val)) << A4XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A4XX_RB_BLEND_GREEN_FLOAT__MASK;
+}
+
+#define REG_A4XX_RB_BLEND_GREEN_F32                            0x000020f3
+#define A4XX_RB_BLEND_GREEN_F32__MASK                          0xffffffff
+#define A4XX_RB_BLEND_GREEN_F32__SHIFT                         0
+static inline uint32_t A4XX_RB_BLEND_GREEN_F32(float val)
+{
+       return ((fui(val)) << A4XX_RB_BLEND_GREEN_F32__SHIFT) & A4XX_RB_BLEND_GREEN_F32__MASK;
+}
+
+#define REG_A4XX_RB_BLEND_BLUE                                 0x000020f4
+#define A4XX_RB_BLEND_BLUE_UINT__MASK                          0x000000ff
+#define A4XX_RB_BLEND_BLUE_UINT__SHIFT                         0
+static inline uint32_t A4XX_RB_BLEND_BLUE_UINT(uint32_t val)
+{
+       return ((val) << A4XX_RB_BLEND_BLUE_UINT__SHIFT) & A4XX_RB_BLEND_BLUE_UINT__MASK;
+}
+#define A4XX_RB_BLEND_BLUE_SINT__MASK                          0x0000ff00
+#define A4XX_RB_BLEND_BLUE_SINT__SHIFT                         8
+static inline uint32_t A4XX_RB_BLEND_BLUE_SINT(uint32_t val)
+{
+       return ((val) << A4XX_RB_BLEND_BLUE_SINT__SHIFT) & A4XX_RB_BLEND_BLUE_SINT__MASK;
+}
+#define A4XX_RB_BLEND_BLUE_FLOAT__MASK                         0xffff0000
+#define A4XX_RB_BLEND_BLUE_FLOAT__SHIFT                                16
+static inline uint32_t A4XX_RB_BLEND_BLUE_FLOAT(float val)
+{
+       return ((util_float_to_half(val)) << A4XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A4XX_RB_BLEND_BLUE_FLOAT__MASK;
+}
+
+#define REG_A4XX_RB_BLEND_BLUE_F32                             0x000020f5
+#define A4XX_RB_BLEND_BLUE_F32__MASK                           0xffffffff
+#define A4XX_RB_BLEND_BLUE_F32__SHIFT                          0
+static inline uint32_t A4XX_RB_BLEND_BLUE_F32(float val)
+{
+       return ((fui(val)) << A4XX_RB_BLEND_BLUE_F32__SHIFT) & A4XX_RB_BLEND_BLUE_F32__MASK;
+}
+
+#define REG_A4XX_RB_BLEND_ALPHA                                        0x000020f6
+#define A4XX_RB_BLEND_ALPHA_UINT__MASK                         0x000000ff
+#define A4XX_RB_BLEND_ALPHA_UINT__SHIFT                                0
+static inline uint32_t A4XX_RB_BLEND_ALPHA_UINT(uint32_t val)
+{
+       return ((val) << A4XX_RB_BLEND_ALPHA_UINT__SHIFT) & A4XX_RB_BLEND_ALPHA_UINT__MASK;
+}
+#define A4XX_RB_BLEND_ALPHA_SINT__MASK                         0x0000ff00
+#define A4XX_RB_BLEND_ALPHA_SINT__SHIFT                                8
+static inline uint32_t A4XX_RB_BLEND_ALPHA_SINT(uint32_t val)
+{
+       return ((val) << A4XX_RB_BLEND_ALPHA_SINT__SHIFT) & A4XX_RB_BLEND_ALPHA_SINT__MASK;
+}
+#define A4XX_RB_BLEND_ALPHA_FLOAT__MASK                                0xffff0000
+#define A4XX_RB_BLEND_ALPHA_FLOAT__SHIFT                       16
+static inline uint32_t A4XX_RB_BLEND_ALPHA_FLOAT(float val)
+{
+       return ((util_float_to_half(val)) << A4XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A4XX_RB_BLEND_ALPHA_FLOAT__MASK;
+}
+
+#define REG_A4XX_RB_BLEND_ALPHA_F32                            0x000020f7
+#define A4XX_RB_BLEND_ALPHA_F32__MASK                          0xffffffff
+#define A4XX_RB_BLEND_ALPHA_F32__SHIFT                         0
+static inline uint32_t A4XX_RB_BLEND_ALPHA_F32(float val)
+{
+       return ((fui(val)) << A4XX_RB_BLEND_ALPHA_F32__SHIFT) & A4XX_RB_BLEND_ALPHA_F32__MASK;
+}
+
+#define REG_A4XX_RB_ALPHA_CONTROL                              0x000020f8
+#define A4XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK                  0x000000ff
+#define A4XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT                 0
+static inline uint32_t A4XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
+{
+       return ((val) << A4XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A4XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
+}
+#define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST                       0x00000100
+#define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK            0x00000e00
+#define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT           9
+static inline uint32_t A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
+{
+       return ((val) << A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
+}
+
+#define REG_A4XX_RB_FS_OUTPUT                                  0x000020f9
+#define A4XX_RB_FS_OUTPUT_ENABLE_BLEND__MASK                   0x000000ff
+#define A4XX_RB_FS_OUTPUT_ENABLE_BLEND__SHIFT                  0
+static inline uint32_t A4XX_RB_FS_OUTPUT_ENABLE_BLEND(uint32_t val)
+{
+       return ((val) << A4XX_RB_FS_OUTPUT_ENABLE_BLEND__SHIFT) & A4XX_RB_FS_OUTPUT_ENABLE_BLEND__MASK;
+}
+#define A4XX_RB_FS_OUTPUT_INDEPENDENT_BLEND                    0x00000100
+#define A4XX_RB_FS_OUTPUT_SAMPLE_MASK__MASK                    0xffff0000
+#define A4XX_RB_FS_OUTPUT_SAMPLE_MASK__SHIFT                   16
+static inline uint32_t A4XX_RB_FS_OUTPUT_SAMPLE_MASK(uint32_t val)
+{
+       return ((val) << A4XX_RB_FS_OUTPUT_SAMPLE_MASK__SHIFT) & A4XX_RB_FS_OUTPUT_SAMPLE_MASK__MASK;
+}
+
+#define REG_A4XX_RB_SAMPLE_COUNT_CONTROL                       0x000020fa
+#define A4XX_RB_SAMPLE_COUNT_CONTROL_COPY                      0x00000002
+#define A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR__MASK                        0xfffffffc
+#define A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR__SHIFT               2
+static inline uint32_t A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR(uint32_t val)
+{
+       assert(!(val & 0x3));
+       return ((val >> 2) << A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR__SHIFT) & A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR__MASK;
+}
+
+#define REG_A4XX_RB_RENDER_COMPONENTS                          0x000020fb
+#define A4XX_RB_RENDER_COMPONENTS_RT0__MASK                    0x0000000f
+#define A4XX_RB_RENDER_COMPONENTS_RT0__SHIFT                   0
+static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)
+{
+       return ((val) << A4XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT0__MASK;
+}
+#define A4XX_RB_RENDER_COMPONENTS_RT1__MASK                    0x000000f0
+#define A4XX_RB_RENDER_COMPONENTS_RT1__SHIFT                   4
+static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)
+{
+       return ((val) << A4XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT1__MASK;
+}
+#define A4XX_RB_RENDER_COMPONENTS_RT2__MASK                    0x00000f00
+#define A4XX_RB_RENDER_COMPONENTS_RT2__SHIFT                   8
+static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)
+{
+       return ((val) << A4XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT2__MASK;
+}
+#define A4XX_RB_RENDER_COMPONENTS_RT3__MASK                    0x0000f000
+#define A4XX_RB_RENDER_COMPONENTS_RT3__SHIFT                   12
+static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)
+{
+       return ((val) << A4XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT3__MASK;
+}
+#define A4XX_RB_RENDER_COMPONENTS_RT4__MASK                    0x000f0000
+#define A4XX_RB_RENDER_COMPONENTS_RT4__SHIFT                   16
+static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)
+{
+       return ((val) << A4XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT4__MASK;
+}
+#define A4XX_RB_RENDER_COMPONENTS_RT5__MASK                    0x00f00000
+#define A4XX_RB_RENDER_COMPONENTS_RT5__SHIFT                   20
+static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)
+{
+       return ((val) << A4XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT5__MASK;
+}
+#define A4XX_RB_RENDER_COMPONENTS_RT6__MASK                    0x0f000000
+#define A4XX_RB_RENDER_COMPONENTS_RT6__SHIFT                   24
+static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)
+{
+       return ((val) << A4XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT6__MASK;
+}
+#define A4XX_RB_RENDER_COMPONENTS_RT7__MASK                    0xf0000000
+#define A4XX_RB_RENDER_COMPONENTS_RT7__SHIFT                   28
+static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)
+{
+       return ((val) << A4XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT7__MASK;
+}
+
+#define REG_A4XX_RB_COPY_CONTROL                               0x000020fc
+#define A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK                        0x00000003
+#define A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT               0
+static inline uint32_t A4XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
+{
+       return ((val) << A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
+}
+#define A4XX_RB_COPY_CONTROL_MODE__MASK                                0x00000070
+#define A4XX_RB_COPY_CONTROL_MODE__SHIFT                       4
+static inline uint32_t A4XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
+{
+       return ((val) << A4XX_RB_COPY_CONTROL_MODE__SHIFT) & A4XX_RB_COPY_CONTROL_MODE__MASK;
+}
+#define A4XX_RB_COPY_CONTROL_FASTCLEAR__MASK                   0x00000f00
+#define A4XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT                  8
+static inline uint32_t A4XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)
+{
+       return ((val) << A4XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT) & A4XX_RB_COPY_CONTROL_FASTCLEAR__MASK;
+}
+#define A4XX_RB_COPY_CONTROL_GMEM_BASE__MASK                   0xffffc000
+#define A4XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT                  14
+static inline uint32_t A4XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
+{
+       assert(!(val & 0x3fff));
+       return ((val >> 14) << A4XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A4XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
+}
+
+#define REG_A4XX_RB_COPY_DEST_BASE                             0x000020fd
+#define A4XX_RB_COPY_DEST_BASE_BASE__MASK                      0xffffffe0
+#define A4XX_RB_COPY_DEST_BASE_BASE__SHIFT                     5
+static inline uint32_t A4XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A4XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A4XX_RB_COPY_DEST_BASE_BASE__MASK;
+}
+
+#define REG_A4XX_RB_COPY_DEST_PITCH                            0x000020fe
+#define A4XX_RB_COPY_DEST_PITCH_PITCH__MASK                    0xffffffff
+#define A4XX_RB_COPY_DEST_PITCH_PITCH__SHIFT                   0
+static inline uint32_t A4XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A4XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A4XX_RB_COPY_DEST_PITCH_PITCH__MASK;
+}
+
+#define REG_A4XX_RB_COPY_DEST_INFO                             0x000020ff
+#define A4XX_RB_COPY_DEST_INFO_FORMAT__MASK                    0x000000fc
+#define A4XX_RB_COPY_DEST_INFO_FORMAT__SHIFT                   2
+static inline uint32_t A4XX_RB_COPY_DEST_INFO_FORMAT(enum a4xx_color_fmt val)
+{
+       return ((val) << A4XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A4XX_RB_COPY_DEST_INFO_FORMAT__MASK;
+}
+#define A4XX_RB_COPY_DEST_INFO_SWAP__MASK                      0x00000300
+#define A4XX_RB_COPY_DEST_INFO_SWAP__SHIFT                     8
+static inline uint32_t A4XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A4XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A4XX_RB_COPY_DEST_INFO_SWAP__MASK;
+}
+#define A4XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK               0x00000c00
+#define A4XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT              10
+static inline uint32_t A4XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
+{
+       return ((val) << A4XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A4XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
+}
+#define A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK          0x0003c000
+#define A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT         14
+static inline uint32_t A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
+{
+       return ((val) << A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
+}
+#define A4XX_RB_COPY_DEST_INFO_ENDIAN__MASK                    0x001c0000
+#define A4XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT                   18
+static inline uint32_t A4XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
+{
+       return ((val) << A4XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A4XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
+}
+#define A4XX_RB_COPY_DEST_INFO_TILE__MASK                      0x03000000
+#define A4XX_RB_COPY_DEST_INFO_TILE__SHIFT                     24
+static inline uint32_t A4XX_RB_COPY_DEST_INFO_TILE(enum a4xx_tile_mode val)
+{
+       return ((val) << A4XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A4XX_RB_COPY_DEST_INFO_TILE__MASK;
+}
+
+#define REG_A4XX_RB_FS_OUTPUT_REG                              0x00002100
+#define A4XX_RB_FS_OUTPUT_REG_MRT__MASK                                0x0000000f
+#define A4XX_RB_FS_OUTPUT_REG_MRT__SHIFT                       0
+static inline uint32_t A4XX_RB_FS_OUTPUT_REG_MRT(uint32_t val)
+{
+       return ((val) << A4XX_RB_FS_OUTPUT_REG_MRT__SHIFT) & A4XX_RB_FS_OUTPUT_REG_MRT__MASK;
+}
+#define A4XX_RB_FS_OUTPUT_REG_FRAG_WRITES_Z                    0x00000020
+
+#define REG_A4XX_RB_DEPTH_CONTROL                              0x00002101
+#define A4XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z                    0x00000001
+#define A4XX_RB_DEPTH_CONTROL_Z_ENABLE                         0x00000002
+#define A4XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE                   0x00000004
+#define A4XX_RB_DEPTH_CONTROL_ZFUNC__MASK                      0x00000070
+#define A4XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT                     4
+static inline uint32_t A4XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
+{
+       return ((val) << A4XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A4XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
+}
+#define A4XX_RB_DEPTH_CONTROL_Z_CLAMP_ENABLE                   0x00000080
+#define A4XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE                  0x00010000
+#define A4XX_RB_DEPTH_CONTROL_FORCE_FRAGZ_TO_FS                        0x00020000
+#define A4XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE                    0x80000000
+
+#define REG_A4XX_RB_DEPTH_CLEAR                                        0x00002102
+
+#define REG_A4XX_RB_DEPTH_INFO                                 0x00002103
+#define A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK                  0x00000003
+#define A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT                 0
+static inline uint32_t A4XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum a4xx_depth_format val)
+{
+       return ((val) << A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
+}
+#define A4XX_RB_DEPTH_INFO_DEPTH_BASE__MASK                    0xfffff000
+#define A4XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT                   12
+static inline uint32_t A4XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
+{
+       assert(!(val & 0xfff));
+       return ((val >> 12) << A4XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A4XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
+}
+
+#define REG_A4XX_RB_DEPTH_PITCH                                        0x00002104
+#define A4XX_RB_DEPTH_PITCH__MASK                              0xffffffff
+#define A4XX_RB_DEPTH_PITCH__SHIFT                             0
+static inline uint32_t A4XX_RB_DEPTH_PITCH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A4XX_RB_DEPTH_PITCH__SHIFT) & A4XX_RB_DEPTH_PITCH__MASK;
+}
+
+#define REG_A4XX_RB_DEPTH_PITCH2                               0x00002105
+#define A4XX_RB_DEPTH_PITCH2__MASK                             0xffffffff
+#define A4XX_RB_DEPTH_PITCH2__SHIFT                            0
+static inline uint32_t A4XX_RB_DEPTH_PITCH2(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A4XX_RB_DEPTH_PITCH2__SHIFT) & A4XX_RB_DEPTH_PITCH2__MASK;
+}
+
+#define REG_A4XX_RB_STENCIL_CONTROL                            0x00002106
+#define A4XX_RB_STENCIL_CONTROL_STENCIL_ENABLE                 0x00000001
+#define A4XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF              0x00000002
+#define A4XX_RB_STENCIL_CONTROL_STENCIL_READ                   0x00000004
+#define A4XX_RB_STENCIL_CONTROL_FUNC__MASK                     0x00000700
+#define A4XX_RB_STENCIL_CONTROL_FUNC__SHIFT                    8
+static inline uint32_t A4XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
+{
+       return ((val) << A4XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A4XX_RB_STENCIL_CONTROL_FUNC__MASK;
+}
+#define A4XX_RB_STENCIL_CONTROL_FAIL__MASK                     0x00003800
+#define A4XX_RB_STENCIL_CONTROL_FAIL__SHIFT                    11
+static inline uint32_t A4XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
+{
+       return ((val) << A4XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A4XX_RB_STENCIL_CONTROL_FAIL__MASK;
+}
+#define A4XX_RB_STENCIL_CONTROL_ZPASS__MASK                    0x0001c000
+#define A4XX_RB_STENCIL_CONTROL_ZPASS__SHIFT                   14
+static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
+{
+       return ((val) << A4XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZPASS__MASK;
+}
+#define A4XX_RB_STENCIL_CONTROL_ZFAIL__MASK                    0x000e0000
+#define A4XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT                   17
+static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
+{
+       return ((val) << A4XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
+}
+#define A4XX_RB_STENCIL_CONTROL_FUNC_BF__MASK                  0x00700000
+#define A4XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT                 20
+static inline uint32_t A4XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
+{
+       return ((val) << A4XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
+}
+#define A4XX_RB_STENCIL_CONTROL_FAIL_BF__MASK                  0x03800000
+#define A4XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT                 23
+static inline uint32_t A4XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
+{
+       return ((val) << A4XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
+}
+#define A4XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK                 0x1c000000
+#define A4XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT                        26
+static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
+{
+       return ((val) << A4XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
+}
+#define A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK                 0xe0000000
+#define A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT                        29
+static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
+{
+       return ((val) << A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
+}
+
+#define REG_A4XX_RB_STENCIL_CONTROL2                           0x00002107
+#define A4XX_RB_STENCIL_CONTROL2_STENCIL_BUFFER                        0x00000001
+
+#define REG_A4XX_RB_STENCIL_INFO                               0x00002108
+#define A4XX_RB_STENCIL_INFO_SEPARATE_STENCIL                  0x00000001
+#define A4XX_RB_STENCIL_INFO_STENCIL_BASE__MASK                        0xfffff000
+#define A4XX_RB_STENCIL_INFO_STENCIL_BASE__SHIFT               12
+static inline uint32_t A4XX_RB_STENCIL_INFO_STENCIL_BASE(uint32_t val)
+{
+       assert(!(val & 0xfff));
+       return ((val >> 12) << A4XX_RB_STENCIL_INFO_STENCIL_BASE__SHIFT) & A4XX_RB_STENCIL_INFO_STENCIL_BASE__MASK;
+}
+
+#define REG_A4XX_RB_STENCIL_PITCH                              0x00002109
+#define A4XX_RB_STENCIL_PITCH__MASK                            0xffffffff
+#define A4XX_RB_STENCIL_PITCH__SHIFT                           0
+static inline uint32_t A4XX_RB_STENCIL_PITCH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A4XX_RB_STENCIL_PITCH__SHIFT) & A4XX_RB_STENCIL_PITCH__MASK;
+}
+
+#define REG_A4XX_RB_STENCILREFMASK                             0x0000210b
+#define A4XX_RB_STENCILREFMASK_STENCILREF__MASK                        0x000000ff
+#define A4XX_RB_STENCILREFMASK_STENCILREF__SHIFT               0
+static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
+{
+       return ((val) << A4XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILREF__MASK;
+}
+#define A4XX_RB_STENCILREFMASK_STENCILMASK__MASK               0x0000ff00
+#define A4XX_RB_STENCILREFMASK_STENCILMASK__SHIFT              8
+static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
+{
+       return ((val) << A4XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILMASK__MASK;
+}
+#define A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK          0x00ff0000
+#define A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT         16
+static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
+{
+       return ((val) << A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
+}
+
+#define REG_A4XX_RB_STENCILREFMASK_BF                          0x0000210c
+#define A4XX_RB_STENCILREFMASK_BF_STENCILREF__MASK             0x000000ff
+#define A4XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT            0
+static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
+{
+       return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
+}
+#define A4XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK            0x0000ff00
+#define A4XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT           8
+static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
+{
+       return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
+}
+#define A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK       0x00ff0000
+#define A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT      16
+static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
+{
+       return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
+}
+
+#define REG_A4XX_RB_BIN_OFFSET                                 0x0000210d
+#define A4XX_RB_BIN_OFFSET_WINDOW_OFFSET_DISABLE               0x80000000
+#define A4XX_RB_BIN_OFFSET_X__MASK                             0x00007fff
+#define A4XX_RB_BIN_OFFSET_X__SHIFT                            0
+static inline uint32_t A4XX_RB_BIN_OFFSET_X(uint32_t val)
+{
+       return ((val) << A4XX_RB_BIN_OFFSET_X__SHIFT) & A4XX_RB_BIN_OFFSET_X__MASK;
+}
+#define A4XX_RB_BIN_OFFSET_Y__MASK                             0x7fff0000
+#define A4XX_RB_BIN_OFFSET_Y__SHIFT                            16
+static inline uint32_t A4XX_RB_BIN_OFFSET_Y(uint32_t val)
+{
+       return ((val) << A4XX_RB_BIN_OFFSET_Y__SHIFT) & A4XX_RB_BIN_OFFSET_Y__MASK;
+}
+
+static inline uint32_t REG_A4XX_RB_VPORT_Z_CLAMP(uint32_t i0) { return 0x00002120 + 0x2*i0; }
+
+static inline uint32_t REG_A4XX_RB_VPORT_Z_CLAMP_MIN(uint32_t i0) { return 0x00002120 + 0x2*i0; }
+
+static inline uint32_t REG_A4XX_RB_VPORT_Z_CLAMP_MAX(uint32_t i0) { return 0x00002121 + 0x2*i0; }
+
+#define REG_A4XX_RBBM_HW_VERSION                               0x00000000
+
+#define REG_A4XX_RBBM_HW_CONFIGURATION                         0x00000002
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_TP(uint32_t i0) { return 0x00000004 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_TP_REG(uint32_t i0) { return 0x00000004 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_TP(uint32_t i0) { return 0x00000008 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_TP_REG(uint32_t i0) { return 0x00000008 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_TP(uint32_t i0) { return 0x0000000c + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_TP_REG(uint32_t i0) { return 0x0000000c + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_TP(uint32_t i0) { return 0x00000010 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_TP_REG(uint32_t i0) { return 0x00000010 + 0x1*i0; }
+
+#define REG_A4XX_RBBM_CLOCK_CTL_UCHE                           0x00000014
+
+#define REG_A4XX_RBBM_CLOCK_CTL2_UCHE                          0x00000015
+
+#define REG_A4XX_RBBM_CLOCK_CTL3_UCHE                          0x00000016
+
+#define REG_A4XX_RBBM_CLOCK_CTL4_UCHE                          0x00000017
+
+#define REG_A4XX_RBBM_CLOCK_HYST_UCHE                          0x00000018
+
+#define REG_A4XX_RBBM_CLOCK_DELAY_UCHE                         0x00000019
+
+#define REG_A4XX_RBBM_CLOCK_MODE_GPC                           0x0000001a
+
+#define REG_A4XX_RBBM_CLOCK_DELAY_GPC                          0x0000001b
+
+#define REG_A4XX_RBBM_CLOCK_HYST_GPC                           0x0000001c
+
+#define REG_A4XX_RBBM_CLOCK_CTL_TSE_RAS_RBBM                   0x0000001d
+
+#define REG_A4XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM                  0x0000001e
+
+#define REG_A4XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM                 0x0000001f
+
+#define REG_A4XX_RBBM_CLOCK_CTL                                        0x00000020
+
+#define REG_A4XX_RBBM_SP_HYST_CNT                              0x00000021
+
+#define REG_A4XX_RBBM_SW_RESET_CMD                             0x00000022
+
+#define REG_A4XX_RBBM_AHB_CTL0                                 0x00000023
+
+#define REG_A4XX_RBBM_AHB_CTL1                                 0x00000024
+
+#define REG_A4XX_RBBM_AHB_CMD                                  0x00000025
+
+#define REG_A4XX_RBBM_RB_SUB_BLOCK_SEL_CTL                     0x00000026
+
+#define REG_A4XX_RBBM_RAM_ACC_63_32                            0x00000028
+
+#define REG_A4XX_RBBM_WAIT_IDLE_CLOCKS_CTL                     0x0000002b
+
+#define REG_A4XX_RBBM_INTERFACE_HANG_INT_CTL                   0x0000002f
+
+#define REG_A4XX_RBBM_INTERFACE_HANG_MASK_CTL4                 0x00000034
+
+#define REG_A4XX_RBBM_INT_CLEAR_CMD                            0x00000036
+
+#define REG_A4XX_RBBM_INT_0_MASK                               0x00000037
+
+#define REG_A4XX_RBBM_RBBM_CTL                                 0x0000003e
+
+#define REG_A4XX_RBBM_AHB_DEBUG_CTL                            0x0000003f
+
+#define REG_A4XX_RBBM_VBIF_DEBUG_CTL                           0x00000041
+
+#define REG_A4XX_RBBM_CLOCK_CTL2                               0x00000042
+
+#define REG_A4XX_RBBM_BLOCK_SW_RESET_CMD                       0x00000045
+
+#define REG_A4XX_RBBM_RESET_CYCLES                             0x00000047
+
+#define REG_A4XX_RBBM_EXT_TRACE_BUS_CTL                                0x00000049
+
+#define REG_A4XX_RBBM_CFG_DEBBUS_SEL_A                         0x0000004a
+
+#define REG_A4XX_RBBM_CFG_DEBBUS_SEL_B                         0x0000004b
+
+#define REG_A4XX_RBBM_CFG_DEBBUS_SEL_C                         0x0000004c
+
+#define REG_A4XX_RBBM_CFG_DEBBUS_SEL_D                         0x0000004d
+
+#define REG_A4XX_RBBM_POWER_CNTL_IP                            0x00000098
+#define A4XX_RBBM_POWER_CNTL_IP_SW_COLLAPSE                    0x00000001
+#define A4XX_RBBM_POWER_CNTL_IP_SP_TP_PWR_ON                   0x00100000
+
+#define REG_A4XX_RBBM_PERFCTR_CP_0_LO                          0x0000009c
+
+#define REG_A4XX_RBBM_PERFCTR_CP_0_HI                          0x0000009d
+
+#define REG_A4XX_RBBM_PERFCTR_CP_1_LO                          0x0000009e
+
+#define REG_A4XX_RBBM_PERFCTR_CP_1_HI                          0x0000009f
+
+#define REG_A4XX_RBBM_PERFCTR_CP_2_LO                          0x000000a0
+
+#define REG_A4XX_RBBM_PERFCTR_CP_2_HI                          0x000000a1
+
+#define REG_A4XX_RBBM_PERFCTR_CP_3_LO                          0x000000a2
+
+#define REG_A4XX_RBBM_PERFCTR_CP_3_HI                          0x000000a3
+
+#define REG_A4XX_RBBM_PERFCTR_CP_4_LO                          0x000000a4
+
+#define REG_A4XX_RBBM_PERFCTR_CP_4_HI                          0x000000a5
+
+#define REG_A4XX_RBBM_PERFCTR_CP_5_LO                          0x000000a6
+
+#define REG_A4XX_RBBM_PERFCTR_CP_5_HI                          0x000000a7
+
+#define REG_A4XX_RBBM_PERFCTR_CP_6_LO                          0x000000a8
+
+#define REG_A4XX_RBBM_PERFCTR_CP_6_HI                          0x000000a9
+
+#define REG_A4XX_RBBM_PERFCTR_CP_7_LO                          0x000000aa
+
+#define REG_A4XX_RBBM_PERFCTR_CP_7_HI                          0x000000ab
+
+#define REG_A4XX_RBBM_PERFCTR_RBBM_0_LO                                0x000000ac
+
+#define REG_A4XX_RBBM_PERFCTR_RBBM_0_HI                                0x000000ad
+
+#define REG_A4XX_RBBM_PERFCTR_RBBM_1_LO                                0x000000ae
+
+#define REG_A4XX_RBBM_PERFCTR_RBBM_1_HI                                0x000000af
+
+#define REG_A4XX_RBBM_PERFCTR_RBBM_2_LO                                0x000000b0
+
+#define REG_A4XX_RBBM_PERFCTR_RBBM_2_HI                                0x000000b1
+
+#define REG_A4XX_RBBM_PERFCTR_RBBM_3_LO                                0x000000b2
+
+#define REG_A4XX_RBBM_PERFCTR_RBBM_3_HI                                0x000000b3
+
+#define REG_A4XX_RBBM_PERFCTR_PC_0_LO                          0x000000b4
+
+#define REG_A4XX_RBBM_PERFCTR_PC_0_HI                          0x000000b5
+
+#define REG_A4XX_RBBM_PERFCTR_PC_1_LO                          0x000000b6
+
+#define REG_A4XX_RBBM_PERFCTR_PC_1_HI                          0x000000b7
+
+#define REG_A4XX_RBBM_PERFCTR_PC_2_LO                          0x000000b8
+
+#define REG_A4XX_RBBM_PERFCTR_PC_2_HI                          0x000000b9
+
+#define REG_A4XX_RBBM_PERFCTR_PC_3_LO                          0x000000ba
+
+#define REG_A4XX_RBBM_PERFCTR_PC_3_HI                          0x000000bb
+
+#define REG_A4XX_RBBM_PERFCTR_PC_4_LO                          0x000000bc
+
+#define REG_A4XX_RBBM_PERFCTR_PC_4_HI                          0x000000bd
+
+#define REG_A4XX_RBBM_PERFCTR_PC_5_LO                          0x000000be
+
+#define REG_A4XX_RBBM_PERFCTR_PC_5_HI                          0x000000bf
+
+#define REG_A4XX_RBBM_PERFCTR_PC_6_LO                          0x000000c0
+
+#define REG_A4XX_RBBM_PERFCTR_PC_6_HI                          0x000000c1
+
+#define REG_A4XX_RBBM_PERFCTR_PC_7_LO                          0x000000c2
+
+#define REG_A4XX_RBBM_PERFCTR_PC_7_HI                          0x000000c3
+
+#define REG_A4XX_RBBM_PERFCTR_VFD_0_LO                         0x000000c4
+
+#define REG_A4XX_RBBM_PERFCTR_VFD_0_HI                         0x000000c5
+
+#define REG_A4XX_RBBM_PERFCTR_VFD_1_LO                         0x000000c6
+
+#define REG_A4XX_RBBM_PERFCTR_VFD_1_HI                         0x000000c7
+
+#define REG_A4XX_RBBM_PERFCTR_VFD_2_LO                         0x000000c8
+
+#define REG_A4XX_RBBM_PERFCTR_VFD_2_HI                         0x000000c9
+
+#define REG_A4XX_RBBM_PERFCTR_VFD_3_LO                         0x000000ca
+
+#define REG_A4XX_RBBM_PERFCTR_VFD_3_HI                         0x000000cb
+
+#define REG_A4XX_RBBM_PERFCTR_VFD_4_LO                         0x000000cc
+
+#define REG_A4XX_RBBM_PERFCTR_VFD_4_HI                         0x000000cd
+
+#define REG_A4XX_RBBM_PERFCTR_VFD_5_LO                         0x000000ce
+
+#define REG_A4XX_RBBM_PERFCTR_VFD_5_HI                         0x000000cf
+
+#define REG_A4XX_RBBM_PERFCTR_VFD_6_LO                         0x000000d0
+
+#define REG_A4XX_RBBM_PERFCTR_VFD_6_HI                         0x000000d1
+
+#define REG_A4XX_RBBM_PERFCTR_VFD_7_LO                         0x000000d2
+
+#define REG_A4XX_RBBM_PERFCTR_VFD_7_HI                         0x000000d3
+
+#define REG_A4XX_RBBM_PERFCTR_HLSQ_0_LO                                0x000000d4
+
+#define REG_A4XX_RBBM_PERFCTR_HLSQ_0_HI                                0x000000d5
+
+#define REG_A4XX_RBBM_PERFCTR_HLSQ_1_LO                                0x000000d6
+
+#define REG_A4XX_RBBM_PERFCTR_HLSQ_1_HI                                0x000000d7
+
+#define REG_A4XX_RBBM_PERFCTR_HLSQ_2_LO                                0x000000d8
+
+#define REG_A4XX_RBBM_PERFCTR_HLSQ_2_HI                                0x000000d9
+
+#define REG_A4XX_RBBM_PERFCTR_HLSQ_3_LO                                0x000000da
+
+#define REG_A4XX_RBBM_PERFCTR_HLSQ_3_HI                                0x000000db
+
+#define REG_A4XX_RBBM_PERFCTR_HLSQ_4_LO                                0x000000dc
+
+#define REG_A4XX_RBBM_PERFCTR_HLSQ_4_HI                                0x000000dd
+
+#define REG_A4XX_RBBM_PERFCTR_HLSQ_5_LO                                0x000000de
+
+#define REG_A4XX_RBBM_PERFCTR_HLSQ_5_HI                                0x000000df
+
+#define REG_A4XX_RBBM_PERFCTR_HLSQ_6_LO                                0x000000e0
+
+#define REG_A4XX_RBBM_PERFCTR_HLSQ_6_HI                                0x000000e1
+
+#define REG_A4XX_RBBM_PERFCTR_HLSQ_7_LO                                0x000000e2
+
+#define REG_A4XX_RBBM_PERFCTR_HLSQ_7_HI                                0x000000e3
+
+#define REG_A4XX_RBBM_PERFCTR_VPC_0_LO                         0x000000e4
+
+#define REG_A4XX_RBBM_PERFCTR_VPC_0_HI                         0x000000e5
+
+#define REG_A4XX_RBBM_PERFCTR_VPC_1_LO                         0x000000e6
+
+#define REG_A4XX_RBBM_PERFCTR_VPC_1_HI                         0x000000e7
+
+#define REG_A4XX_RBBM_PERFCTR_VPC_2_LO                         0x000000e8
+
+#define REG_A4XX_RBBM_PERFCTR_VPC_2_HI                         0x000000e9
+
+#define REG_A4XX_RBBM_PERFCTR_VPC_3_LO                         0x000000ea
+
+#define REG_A4XX_RBBM_PERFCTR_VPC_3_HI                         0x000000eb
+
+#define REG_A4XX_RBBM_PERFCTR_CCU_0_LO                         0x000000ec
+
+#define REG_A4XX_RBBM_PERFCTR_CCU_0_HI                         0x000000ed
+
+#define REG_A4XX_RBBM_PERFCTR_CCU_1_LO                         0x000000ee
+
+#define REG_A4XX_RBBM_PERFCTR_CCU_1_HI                         0x000000ef
+
+#define REG_A4XX_RBBM_PERFCTR_CCU_2_LO                         0x000000f0
+
+#define REG_A4XX_RBBM_PERFCTR_CCU_2_HI                         0x000000f1
+
+#define REG_A4XX_RBBM_PERFCTR_CCU_3_LO                         0x000000f2
+
+#define REG_A4XX_RBBM_PERFCTR_CCU_3_HI                         0x000000f3
+
+#define REG_A4XX_RBBM_PERFCTR_TSE_0_LO                         0x000000f4
+
+#define REG_A4XX_RBBM_PERFCTR_TSE_0_HI                         0x000000f5
+
+#define REG_A4XX_RBBM_PERFCTR_TSE_1_LO                         0x000000f6
+
+#define REG_A4XX_RBBM_PERFCTR_TSE_1_HI                         0x000000f7
+
+#define REG_A4XX_RBBM_PERFCTR_TSE_2_LO                         0x000000f8
+
+#define REG_A4XX_RBBM_PERFCTR_TSE_2_HI                         0x000000f9
+
+#define REG_A4XX_RBBM_PERFCTR_TSE_3_LO                         0x000000fa
+
+#define REG_A4XX_RBBM_PERFCTR_TSE_3_HI                         0x000000fb
+
+#define REG_A4XX_RBBM_PERFCTR_RAS_0_LO                         0x000000fc
+
+#define REG_A4XX_RBBM_PERFCTR_RAS_0_HI                         0x000000fd
+
+#define REG_A4XX_RBBM_PERFCTR_RAS_1_LO                         0x000000fe
+
+#define REG_A4XX_RBBM_PERFCTR_RAS_1_HI                         0x000000ff
+
+#define REG_A4XX_RBBM_PERFCTR_RAS_2_LO                         0x00000100
+
+#define REG_A4XX_RBBM_PERFCTR_RAS_2_HI                         0x00000101
+
+#define REG_A4XX_RBBM_PERFCTR_RAS_3_LO                         0x00000102
+
+#define REG_A4XX_RBBM_PERFCTR_RAS_3_HI                         0x00000103
+
+#define REG_A4XX_RBBM_PERFCTR_UCHE_0_LO                                0x00000104
+
+#define REG_A4XX_RBBM_PERFCTR_UCHE_0_HI                                0x00000105
+
+#define REG_A4XX_RBBM_PERFCTR_UCHE_1_LO                                0x00000106
+
+#define REG_A4XX_RBBM_PERFCTR_UCHE_1_HI                                0x00000107
+
+#define REG_A4XX_RBBM_PERFCTR_UCHE_2_LO                                0x00000108
+
+#define REG_A4XX_RBBM_PERFCTR_UCHE_2_HI                                0x00000109
+
+#define REG_A4XX_RBBM_PERFCTR_UCHE_3_LO                                0x0000010a
+
+#define REG_A4XX_RBBM_PERFCTR_UCHE_3_HI                                0x0000010b
+
+#define REG_A4XX_RBBM_PERFCTR_UCHE_4_LO                                0x0000010c
+
+#define REG_A4XX_RBBM_PERFCTR_UCHE_4_HI                                0x0000010d
+
+#define REG_A4XX_RBBM_PERFCTR_UCHE_5_LO                                0x0000010e
+
+#define REG_A4XX_RBBM_PERFCTR_UCHE_5_HI                                0x0000010f
+
+#define REG_A4XX_RBBM_PERFCTR_UCHE_6_LO                                0x00000110
+
+#define REG_A4XX_RBBM_PERFCTR_UCHE_6_HI                                0x00000111
+
+#define REG_A4XX_RBBM_PERFCTR_UCHE_7_LO                                0x00000112
+
+#define REG_A4XX_RBBM_PERFCTR_UCHE_7_HI                                0x00000113
+
+#define REG_A4XX_RBBM_PERFCTR_TP_0_LO                          0x00000114
+
+#define REG_A4XX_RBBM_PERFCTR_TP_0_HI                          0x00000115
+
+#define REG_A4XX_RBBM_PERFCTR_TP_0_LO                          0x00000114
+
+#define REG_A4XX_RBBM_PERFCTR_TP_0_HI                          0x00000115
+
+#define REG_A4XX_RBBM_PERFCTR_TP_1_LO                          0x00000116
+
+#define REG_A4XX_RBBM_PERFCTR_TP_1_HI                          0x00000117
+
+#define REG_A4XX_RBBM_PERFCTR_TP_2_LO                          0x00000118
+
+#define REG_A4XX_RBBM_PERFCTR_TP_2_HI                          0x00000119
+
+#define REG_A4XX_RBBM_PERFCTR_TP_3_LO                          0x0000011a
+
+#define REG_A4XX_RBBM_PERFCTR_TP_3_HI                          0x0000011b
+
+#define REG_A4XX_RBBM_PERFCTR_TP_4_LO                          0x0000011c
+
+#define REG_A4XX_RBBM_PERFCTR_TP_4_HI                          0x0000011d
+
+#define REG_A4XX_RBBM_PERFCTR_TP_5_LO                          0x0000011e
+
+#define REG_A4XX_RBBM_PERFCTR_TP_5_HI                          0x0000011f
+
+#define REG_A4XX_RBBM_PERFCTR_TP_6_LO                          0x00000120
+
+#define REG_A4XX_RBBM_PERFCTR_TP_6_HI                          0x00000121
+
+#define REG_A4XX_RBBM_PERFCTR_TP_7_LO                          0x00000122
+
+#define REG_A4XX_RBBM_PERFCTR_TP_7_HI                          0x00000123
+
+#define REG_A4XX_RBBM_PERFCTR_SP_0_LO                          0x00000124
+
+#define REG_A4XX_RBBM_PERFCTR_SP_0_HI                          0x00000125
+
+#define REG_A4XX_RBBM_PERFCTR_SP_1_LO                          0x00000126
+
+#define REG_A4XX_RBBM_PERFCTR_SP_1_HI                          0x00000127
+
+#define REG_A4XX_RBBM_PERFCTR_SP_2_LO                          0x00000128
+
+#define REG_A4XX_RBBM_PERFCTR_SP_2_HI                          0x00000129
+
+#define REG_A4XX_RBBM_PERFCTR_SP_3_LO                          0x0000012a
+
+#define REG_A4XX_RBBM_PERFCTR_SP_3_HI                          0x0000012b
+
+#define REG_A4XX_RBBM_PERFCTR_SP_4_LO                          0x0000012c
+
+#define REG_A4XX_RBBM_PERFCTR_SP_4_HI                          0x0000012d
+
+#define REG_A4XX_RBBM_PERFCTR_SP_5_LO                          0x0000012e
+
+#define REG_A4XX_RBBM_PERFCTR_SP_5_HI                          0x0000012f
+
+#define REG_A4XX_RBBM_PERFCTR_SP_6_LO                          0x00000130
+
+#define REG_A4XX_RBBM_PERFCTR_SP_6_HI                          0x00000131
+
+#define REG_A4XX_RBBM_PERFCTR_SP_7_LO                          0x00000132
+
+#define REG_A4XX_RBBM_PERFCTR_SP_7_HI                          0x00000133
+
+#define REG_A4XX_RBBM_PERFCTR_SP_8_LO                          0x00000134
+
+#define REG_A4XX_RBBM_PERFCTR_SP_8_HI                          0x00000135
+
+#define REG_A4XX_RBBM_PERFCTR_SP_9_LO                          0x00000136
+
+#define REG_A4XX_RBBM_PERFCTR_SP_9_HI                          0x00000137
+
+#define REG_A4XX_RBBM_PERFCTR_SP_10_LO                         0x00000138
+
+#define REG_A4XX_RBBM_PERFCTR_SP_10_HI                         0x00000139
+
+#define REG_A4XX_RBBM_PERFCTR_SP_11_LO                         0x0000013a
+
+#define REG_A4XX_RBBM_PERFCTR_SP_11_HI                         0x0000013b
+
+#define REG_A4XX_RBBM_PERFCTR_RB_0_LO                          0x0000013c
+
+#define REG_A4XX_RBBM_PERFCTR_RB_0_HI                          0x0000013d
+
+#define REG_A4XX_RBBM_PERFCTR_RB_1_LO                          0x0000013e
+
+#define REG_A4XX_RBBM_PERFCTR_RB_1_HI                          0x0000013f
+
+#define REG_A4XX_RBBM_PERFCTR_RB_2_LO                          0x00000140
+
+#define REG_A4XX_RBBM_PERFCTR_RB_2_HI                          0x00000141
+
+#define REG_A4XX_RBBM_PERFCTR_RB_3_LO                          0x00000142
+
+#define REG_A4XX_RBBM_PERFCTR_RB_3_HI                          0x00000143
+
+#define REG_A4XX_RBBM_PERFCTR_RB_4_LO                          0x00000144
+
+#define REG_A4XX_RBBM_PERFCTR_RB_4_HI                          0x00000145
+
+#define REG_A4XX_RBBM_PERFCTR_RB_5_LO                          0x00000146
+
+#define REG_A4XX_RBBM_PERFCTR_RB_5_HI                          0x00000147
+
+#define REG_A4XX_RBBM_PERFCTR_RB_6_LO                          0x00000148
+
+#define REG_A4XX_RBBM_PERFCTR_RB_6_HI                          0x00000149
+
+#define REG_A4XX_RBBM_PERFCTR_RB_7_LO                          0x0000014a
+
+#define REG_A4XX_RBBM_PERFCTR_RB_7_HI                          0x0000014b
+
+#define REG_A4XX_RBBM_PERFCTR_VSC_0_LO                         0x0000014c
+
+#define REG_A4XX_RBBM_PERFCTR_VSC_0_HI                         0x0000014d
+
+#define REG_A4XX_RBBM_PERFCTR_VSC_1_LO                         0x0000014e
+
+#define REG_A4XX_RBBM_PERFCTR_VSC_1_HI                         0x0000014f
+
+#define REG_A4XX_RBBM_PERFCTR_PWR_0_LO                         0x00000166
+
+#define REG_A4XX_RBBM_PERFCTR_PWR_0_HI                         0x00000167
+
+#define REG_A4XX_RBBM_PERFCTR_PWR_1_LO                         0x00000168
+
+#define REG_A4XX_RBBM_PERFCTR_PWR_1_HI                         0x00000169
+
+#define REG_A4XX_RBBM_ALWAYSON_COUNTER_LO                      0x0000016e
+
+#define REG_A4XX_RBBM_ALWAYSON_COUNTER_HI                      0x0000016f
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_SP(uint32_t i0) { return 0x00000068 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_SP_REG(uint32_t i0) { return 0x00000068 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_SP(uint32_t i0) { return 0x0000006c + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_SP_REG(uint32_t i0) { return 0x0000006c + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_SP(uint32_t i0) { return 0x00000070 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_SP_REG(uint32_t i0) { return 0x00000070 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_SP(uint32_t i0) { return 0x00000074 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_SP_REG(uint32_t i0) { return 0x00000074 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_RB(uint32_t i0) { return 0x00000078 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_RB_REG(uint32_t i0) { return 0x00000078 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_RB(uint32_t i0) { return 0x0000007c + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_RB_REG(uint32_t i0) { return 0x0000007c + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_MARB_CCU(uint32_t i0) { return 0x00000082 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_MARB_CCU_REG(uint32_t i0) { return 0x00000082 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_RB_MARB_CCU(uint32_t i0) { return 0x00000086 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_RB_MARB_CCU_REG(uint32_t i0) { return 0x00000086 + 0x1*i0; }
+
+#define REG_A4XX_RBBM_CLOCK_HYST_COM_DCOM                      0x00000080
+
+#define REG_A4XX_RBBM_CLOCK_CTL_COM_DCOM                       0x00000081
+
+#define REG_A4XX_RBBM_CLOCK_CTL_HLSQ                           0x0000008a
+
+#define REG_A4XX_RBBM_CLOCK_HYST_HLSQ                          0x0000008b
+
+#define REG_A4XX_RBBM_CLOCK_DELAY_HLSQ                         0x0000008c
+
+#define REG_A4XX_RBBM_CLOCK_DELAY_COM_DCOM                     0x0000008d
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_RB_MARB_CCU_L1(uint32_t i0) { return 0x0000008e + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_RB_MARB_CCU_L1_REG(uint32_t i0) { return 0x0000008e + 0x1*i0; }
+
+#define REG_A4XX_RBBM_SP_REGFILE_SLEEP_CNTL_0                  0x00000099
+
+#define REG_A4XX_RBBM_SP_REGFILE_SLEEP_CNTL_1                  0x0000009a
+
+#define REG_A4XX_RBBM_PERFCTR_PWR_1_LO                         0x00000168
+
+#define REG_A4XX_RBBM_PERFCTR_CTL                              0x00000170
+
+#define REG_A4XX_RBBM_PERFCTR_LOAD_CMD0                                0x00000171
+
+#define REG_A4XX_RBBM_PERFCTR_LOAD_CMD1                                0x00000172
+
+#define REG_A4XX_RBBM_PERFCTR_LOAD_CMD2                                0x00000173
+
+#define REG_A4XX_RBBM_PERFCTR_LOAD_VALUE_LO                    0x00000174
+
+#define REG_A4XX_RBBM_PERFCTR_LOAD_VALUE_HI                    0x00000175
+
+#define REG_A4XX_RBBM_PERFCTR_RBBM_SEL_0                       0x00000176
+
+#define REG_A4XX_RBBM_PERFCTR_RBBM_SEL_1                       0x00000177
+
+#define REG_A4XX_RBBM_PERFCTR_RBBM_SEL_2                       0x00000178
+
+#define REG_A4XX_RBBM_PERFCTR_RBBM_SEL_3                       0x00000179
+
+#define REG_A4XX_RBBM_GPU_BUSY_MASKED                          0x0000017a
+
+#define REG_A4XX_RBBM_INT_0_STATUS                             0x0000017d
+
+#define REG_A4XX_RBBM_CLOCK_STATUS                             0x00000182
+
+#define REG_A4XX_RBBM_AHB_STATUS                               0x00000189
+
+#define REG_A4XX_RBBM_AHB_ME_SPLIT_STATUS                      0x0000018c
+
+#define REG_A4XX_RBBM_AHB_PFP_SPLIT_STATUS                     0x0000018d
+
+#define REG_A4XX_RBBM_AHB_ERROR_STATUS                         0x0000018f
+
+#define REG_A4XX_RBBM_STATUS                                   0x00000191
+#define A4XX_RBBM_STATUS_HI_BUSY                               0x00000001
+#define A4XX_RBBM_STATUS_CP_ME_BUSY                            0x00000002
+#define A4XX_RBBM_STATUS_CP_PFP_BUSY                           0x00000004
+#define A4XX_RBBM_STATUS_CP_NRT_BUSY                           0x00004000
+#define A4XX_RBBM_STATUS_VBIF_BUSY                             0x00008000
+#define A4XX_RBBM_STATUS_TSE_BUSY                              0x00010000
+#define A4XX_RBBM_STATUS_RAS_BUSY                              0x00020000
+#define A4XX_RBBM_STATUS_RB_BUSY                               0x00040000
+#define A4XX_RBBM_STATUS_PC_DCALL_BUSY                         0x00080000
+#define A4XX_RBBM_STATUS_PC_VSD_BUSY                           0x00100000
+#define A4XX_RBBM_STATUS_VFD_BUSY                              0x00200000
+#define A4XX_RBBM_STATUS_VPC_BUSY                              0x00400000
+#define A4XX_RBBM_STATUS_UCHE_BUSY                             0x00800000
+#define A4XX_RBBM_STATUS_SP_BUSY                               0x01000000
+#define A4XX_RBBM_STATUS_TPL1_BUSY                             0x02000000
+#define A4XX_RBBM_STATUS_MARB_BUSY                             0x04000000
+#define A4XX_RBBM_STATUS_VSC_BUSY                              0x08000000
+#define A4XX_RBBM_STATUS_ARB_BUSY                              0x10000000
+#define A4XX_RBBM_STATUS_HLSQ_BUSY                             0x20000000
+#define A4XX_RBBM_STATUS_GPU_BUSY_NOHC                         0x40000000
+#define A4XX_RBBM_STATUS_GPU_BUSY                              0x80000000
+
+#define REG_A4XX_RBBM_INTERFACE_RRDY_STATUS5                   0x0000019f
+
+#define REG_A4XX_RBBM_POWER_STATUS                             0x000001b0
+#define A4XX_RBBM_POWER_STATUS_SP_TP_PWR_ON                    0x00100000
+
+#define REG_A4XX_RBBM_WAIT_IDLE_CLOCKS_CTL2                    0x000001b8
+
+#define REG_A4XX_CP_SCRATCH_UMASK                              0x00000228
+
+#define REG_A4XX_CP_SCRATCH_ADDR                               0x00000229
+
+#define REG_A4XX_CP_RB_BASE                                    0x00000200
+
+#define REG_A4XX_CP_RB_CNTL                                    0x00000201
+
+#define REG_A4XX_CP_RB_WPTR                                    0x00000205
+
+#define REG_A4XX_CP_RB_RPTR_ADDR                               0x00000203
+
+#define REG_A4XX_CP_RB_RPTR                                    0x00000204
+
+#define REG_A4XX_CP_IB1_BASE                                   0x00000206
+
+#define REG_A4XX_CP_IB1_BUFSZ                                  0x00000207
+
+#define REG_A4XX_CP_IB2_BASE                                   0x00000208
+
+#define REG_A4XX_CP_IB2_BUFSZ                                  0x00000209
+
+#define REG_A4XX_CP_ME_NRT_ADDR                                        0x0000020c
+
+#define REG_A4XX_CP_ME_NRT_DATA                                        0x0000020d
+
+#define REG_A4XX_CP_ME_RB_DONE_DATA                            0x00000217
+
+#define REG_A4XX_CP_QUEUE_THRESH2                              0x00000219
+
+#define REG_A4XX_CP_MERCIU_SIZE                                        0x0000021b
+
+#define REG_A4XX_CP_ROQ_ADDR                                   0x0000021c
+
+#define REG_A4XX_CP_ROQ_DATA                                   0x0000021d
+
+#define REG_A4XX_CP_MEQ_ADDR                                   0x0000021e
+
+#define REG_A4XX_CP_MEQ_DATA                                   0x0000021f
+
+#define REG_A4XX_CP_MERCIU_ADDR                                        0x00000220
+
+#define REG_A4XX_CP_MERCIU_DATA                                        0x00000221
+
+#define REG_A4XX_CP_MERCIU_DATA2                               0x00000222
+
+#define REG_A4XX_CP_PFP_UCODE_ADDR                             0x00000223
+
+#define REG_A4XX_CP_PFP_UCODE_DATA                             0x00000224
+
+#define REG_A4XX_CP_ME_RAM_WADDR                               0x00000225
+
+#define REG_A4XX_CP_ME_RAM_RADDR                               0x00000226
+
+#define REG_A4XX_CP_ME_RAM_DATA                                        0x00000227
+
+#define REG_A4XX_CP_PREEMPT                                    0x0000022a
+
+#define REG_A4XX_CP_CNTL                                       0x0000022c
+
+#define REG_A4XX_CP_ME_CNTL                                    0x0000022d
+
+#define REG_A4XX_CP_DEBUG                                      0x0000022e
+
+#define REG_A4XX_CP_DEBUG_ECO_CONTROL                          0x00000231
+
+#define REG_A4XX_CP_DRAW_STATE_ADDR                            0x00000232
+
+static inline uint32_t REG_A4XX_CP_PROTECT(uint32_t i0) { return 0x00000240 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000240 + 0x1*i0; }
+#define A4XX_CP_PROTECT_REG_BASE_ADDR__MASK                    0x0001ffff
+#define A4XX_CP_PROTECT_REG_BASE_ADDR__SHIFT                   0
+static inline uint32_t A4XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)
+{
+       return ((val) << A4XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A4XX_CP_PROTECT_REG_BASE_ADDR__MASK;
+}
+#define A4XX_CP_PROTECT_REG_MASK_LEN__MASK                     0x1f000000
+#define A4XX_CP_PROTECT_REG_MASK_LEN__SHIFT                    24
+static inline uint32_t A4XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)
+{
+       return ((val) << A4XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A4XX_CP_PROTECT_REG_MASK_LEN__MASK;
+}
+#define A4XX_CP_PROTECT_REG_TRAP_WRITE                         0x20000000
+#define A4XX_CP_PROTECT_REG_TRAP_READ                          0x40000000
+
+#define REG_A4XX_CP_PROTECT_CTRL                               0x00000250
+
+#define REG_A4XX_CP_ST_BASE                                    0x000004c0
+
+#define REG_A4XX_CP_STQ_AVAIL                                  0x000004ce
+
+#define REG_A4XX_CP_MERCIU_STAT                                        0x000004d0
+
+#define REG_A4XX_CP_WFI_PEND_CTR                               0x000004d2
+
+#define REG_A4XX_CP_HW_FAULT                                   0x000004d8
+
+#define REG_A4XX_CP_PROTECT_STATUS                             0x000004da
+
+#define REG_A4XX_CP_EVENTS_IN_FLIGHT                           0x000004dd
+
+#define REG_A4XX_CP_PERFCTR_CP_SEL_0                           0x00000500
+
+#define REG_A4XX_CP_PERFCTR_CP_SEL_1                           0x00000501
+
+#define REG_A4XX_CP_PERFCTR_CP_SEL_2                           0x00000502
+
+#define REG_A4XX_CP_PERFCTR_CP_SEL_3                           0x00000503
+
+#define REG_A4XX_CP_PERFCTR_CP_SEL_4                           0x00000504
+
+#define REG_A4XX_CP_PERFCTR_CP_SEL_5                           0x00000505
+
+#define REG_A4XX_CP_PERFCTR_CP_SEL_6                           0x00000506
+
+#define REG_A4XX_CP_PERFCTR_CP_SEL_7                           0x00000507
+
+#define REG_A4XX_CP_PERFCOMBINER_SELECT                                0x0000050b
+
+static inline uint32_t REG_A4XX_CP_SCRATCH(uint32_t i0) { return 0x00000578 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000578 + 0x1*i0; }
+
+#define REG_A4XX_SP_VS_STATUS                                  0x00000ec0
+
+#define REG_A4XX_SP_MODE_CONTROL                               0x00000ec3
+
+#define REG_A4XX_SP_PERFCTR_SP_SEL_0                           0x00000ec4
+
+#define REG_A4XX_SP_PERFCTR_SP_SEL_1                           0x00000ec5
+
+#define REG_A4XX_SP_PERFCTR_SP_SEL_2                           0x00000ec6
+
+#define REG_A4XX_SP_PERFCTR_SP_SEL_3                           0x00000ec7
+
+#define REG_A4XX_SP_PERFCTR_SP_SEL_4                           0x00000ec8
+
+#define REG_A4XX_SP_PERFCTR_SP_SEL_5                           0x00000ec9
+
+#define REG_A4XX_SP_PERFCTR_SP_SEL_6                           0x00000eca
+
+#define REG_A4XX_SP_PERFCTR_SP_SEL_7                           0x00000ecb
+
+#define REG_A4XX_SP_PERFCTR_SP_SEL_8                           0x00000ecc
+
+#define REG_A4XX_SP_PERFCTR_SP_SEL_9                           0x00000ecd
+
+#define REG_A4XX_SP_PERFCTR_SP_SEL_10                          0x00000ece
+
+#define REG_A4XX_SP_PERFCTR_SP_SEL_11                          0x00000ecf
+
+#define REG_A4XX_SP_SP_CTRL_REG                                        0x000022c0
+#define A4XX_SP_SP_CTRL_REG_BINNING_PASS                       0x00080000
+
+#define REG_A4XX_SP_INSTR_CACHE_CTRL                           0x000022c1
+#define A4XX_SP_INSTR_CACHE_CTRL_VS_BUFFER                     0x00000080
+#define A4XX_SP_INSTR_CACHE_CTRL_FS_BUFFER                     0x00000100
+#define A4XX_SP_INSTR_CACHE_CTRL_INSTR_BUFFER                  0x00000400
+
+#define REG_A4XX_SP_VS_CTRL_REG0                               0x000022c4
+#define A4XX_SP_VS_CTRL_REG0_THREADMODE__MASK                  0x00000001
+#define A4XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT                 0
+static inline uint32_t A4XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
+{
+       return ((val) << A4XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A4XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
+}
+#define A4XX_SP_VS_CTRL_REG0_VARYING                           0x00000002
+#define A4XX_SP_VS_CTRL_REG0_CACHEINVALID                      0x00000004
+#define A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
+#define A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
+static inline uint32_t A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
+}
+#define A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
+#define A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
+static inline uint32_t A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
+}
+#define A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK             0x000c0000
+#define A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT            18
+static inline uint32_t A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
+{
+       return ((val) << A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK;
+}
+#define A4XX_SP_VS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
+#define A4XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT                 20
+static inline uint32_t A4XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A4XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A4XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
+}
+#define A4XX_SP_VS_CTRL_REG0_SUPERTHREADMODE                   0x00200000
+#define A4XX_SP_VS_CTRL_REG0_PIXLODENABLE                      0x00400000
+
+#define REG_A4XX_SP_VS_CTRL_REG1                               0x000022c5
+#define A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK                 0x000000ff
+#define A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT                        0
+static inline uint32_t A4XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
+{
+       return ((val) << A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
+}
+#define A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK          0x7f000000
+#define A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT         24
+static inline uint32_t A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
+{
+       return ((val) << A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
+}
+
+#define REG_A4XX_SP_VS_PARAM_REG                               0x000022c6
+#define A4XX_SP_VS_PARAM_REG_POSREGID__MASK                    0x000000ff
+#define A4XX_SP_VS_PARAM_REG_POSREGID__SHIFT                   0
+static inline uint32_t A4XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
+{
+       return ((val) << A4XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A4XX_SP_VS_PARAM_REG_POSREGID__MASK;
+}
+#define A4XX_SP_VS_PARAM_REG_PSIZEREGID__MASK                  0x0000ff00
+#define A4XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT                 8
+static inline uint32_t A4XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
+{
+       return ((val) << A4XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A4XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
+}
+#define A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK               0xfff00000
+#define A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT              20
+static inline uint32_t A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
+{
+       return ((val) << A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
+}
+
+static inline uint32_t REG_A4XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
+#define A4XX_SP_VS_OUT_REG_A_REGID__MASK                       0x000001ff
+#define A4XX_SP_VS_OUT_REG_A_REGID__SHIFT                      0
+static inline uint32_t A4XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
+{
+       return ((val) << A4XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A4XX_SP_VS_OUT_REG_A_REGID__MASK;
+}
+#define A4XX_SP_VS_OUT_REG_A_COMPMASK__MASK                    0x00001e00
+#define A4XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT                   9
+static inline uint32_t A4XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
+{
+       return ((val) << A4XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A4XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
+}
+#define A4XX_SP_VS_OUT_REG_B_REGID__MASK                       0x01ff0000
+#define A4XX_SP_VS_OUT_REG_B_REGID__SHIFT                      16
+static inline uint32_t A4XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
+{
+       return ((val) << A4XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A4XX_SP_VS_OUT_REG_B_REGID__MASK;
+}
+#define A4XX_SP_VS_OUT_REG_B_COMPMASK__MASK                    0x1e000000
+#define A4XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT                   25
+static inline uint32_t A4XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
+{
+       return ((val) << A4XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A4XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
+}
+
+static inline uint32_t REG_A4XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d8 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d8 + 0x1*i0; }
+#define A4XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK                   0x000000ff
+#define A4XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT                  0
+static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
+{
+       return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
+}
+#define A4XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK                   0x0000ff00
+#define A4XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT                  8
+static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
+{
+       return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
+}
+#define A4XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK                   0x00ff0000
+#define A4XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT                  16
+static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
+{
+       return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
+}
+#define A4XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK                   0xff000000
+#define A4XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT                  24
+static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
+{
+       return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
+}
+
+#define REG_A4XX_SP_VS_OBJ_OFFSET_REG                          0x000022e0
+#define A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK      0x01ff0000
+#define A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT     16
+static inline uint32_t A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
+}
+#define A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK                0xfe000000
+#define A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT       25
+static inline uint32_t A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A4XX_SP_VS_OBJ_START                               0x000022e1
+
+#define REG_A4XX_SP_VS_PVT_MEM_PARAM                           0x000022e2
+
+#define REG_A4XX_SP_VS_PVT_MEM_ADDR                            0x000022e3
+
+#define REG_A4XX_SP_VS_LENGTH_REG                              0x000022e5
+
+#define REG_A4XX_SP_FS_CTRL_REG0                               0x000022e8
+#define A4XX_SP_FS_CTRL_REG0_THREADMODE__MASK                  0x00000001
+#define A4XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT                 0
+static inline uint32_t A4XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
+{
+       return ((val) << A4XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A4XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
+}
+#define A4XX_SP_FS_CTRL_REG0_VARYING                           0x00000002
+#define A4XX_SP_FS_CTRL_REG0_CACHEINVALID                      0x00000004
+#define A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
+#define A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
+static inline uint32_t A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
+}
+#define A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
+#define A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
+static inline uint32_t A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
+}
+#define A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK             0x000c0000
+#define A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT            18
+static inline uint32_t A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
+{
+       return ((val) << A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK;
+}
+#define A4XX_SP_FS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
+#define A4XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT                 20
+static inline uint32_t A4XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A4XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A4XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
+}
+#define A4XX_SP_FS_CTRL_REG0_SUPERTHREADMODE                   0x00200000
+#define A4XX_SP_FS_CTRL_REG0_PIXLODENABLE                      0x00400000
+
+#define REG_A4XX_SP_FS_CTRL_REG1                               0x000022e9
+#define A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK                 0x000000ff
+#define A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT                        0
+static inline uint32_t A4XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
+{
+       return ((val) << A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
+}
+#define A4XX_SP_FS_CTRL_REG1_FACENESS                          0x00080000
+#define A4XX_SP_FS_CTRL_REG1_VARYING                           0x00100000
+#define A4XX_SP_FS_CTRL_REG1_FRAGCOORD                         0x00200000
+
+#define REG_A4XX_SP_FS_OBJ_OFFSET_REG                          0x000022ea
+#define A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK      0x01ff0000
+#define A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT     16
+static inline uint32_t A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
+}
+#define A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK                0xfe000000
+#define A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT       25
+static inline uint32_t A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A4XX_SP_FS_OBJ_START                               0x000022eb
+
+#define REG_A4XX_SP_FS_PVT_MEM_PARAM                           0x000022ec
+
+#define REG_A4XX_SP_FS_PVT_MEM_ADDR                            0x000022ed
+
+#define REG_A4XX_SP_FS_LENGTH_REG                              0x000022ef
+
+#define REG_A4XX_SP_FS_OUTPUT_REG                              0x000022f0
+#define A4XX_SP_FS_OUTPUT_REG_MRT__MASK                                0x0000000f
+#define A4XX_SP_FS_OUTPUT_REG_MRT__SHIFT                       0
+static inline uint32_t A4XX_SP_FS_OUTPUT_REG_MRT(uint32_t val)
+{
+       return ((val) << A4XX_SP_FS_OUTPUT_REG_MRT__SHIFT) & A4XX_SP_FS_OUTPUT_REG_MRT__MASK;
+}
+#define A4XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE                     0x00000080
+#define A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK                        0x0000ff00
+#define A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT               8
+static inline uint32_t A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
+{
+       return ((val) << A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
+}
+#define A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID__MASK           0xff000000
+#define A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID__SHIFT          24
+static inline uint32_t A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID(uint32_t val)
+{
+       return ((val) << A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID__SHIFT) & A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID__MASK;
+}
+
+static inline uint32_t REG_A4XX_SP_FS_MRT(uint32_t i0) { return 0x000022f1 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f1 + 0x1*i0; }
+#define A4XX_SP_FS_MRT_REG_REGID__MASK                         0x000000ff
+#define A4XX_SP_FS_MRT_REG_REGID__SHIFT                                0
+static inline uint32_t A4XX_SP_FS_MRT_REG_REGID(uint32_t val)
+{
+       return ((val) << A4XX_SP_FS_MRT_REG_REGID__SHIFT) & A4XX_SP_FS_MRT_REG_REGID__MASK;
+}
+#define A4XX_SP_FS_MRT_REG_HALF_PRECISION                      0x00000100
+#define A4XX_SP_FS_MRT_REG_MRTFORMAT__MASK                     0x0003f000
+#define A4XX_SP_FS_MRT_REG_MRTFORMAT__SHIFT                    12
+static inline uint32_t A4XX_SP_FS_MRT_REG_MRTFORMAT(enum a4xx_color_fmt val)
+{
+       return ((val) << A4XX_SP_FS_MRT_REG_MRTFORMAT__SHIFT) & A4XX_SP_FS_MRT_REG_MRTFORMAT__MASK;
+}
+#define A4XX_SP_FS_MRT_REG_COLOR_SRGB                          0x00040000
+
+#define REG_A4XX_SP_CS_CTRL_REG0                               0x00002300
+
+#define REG_A4XX_SP_CS_OBJ_OFFSET_REG                          0x00002301
+
+#define REG_A4XX_SP_CS_OBJ_START                               0x00002302
+
+#define REG_A4XX_SP_CS_PVT_MEM_PARAM                           0x00002303
+
+#define REG_A4XX_SP_CS_PVT_MEM_ADDR                            0x00002304
+
+#define REG_A4XX_SP_CS_PVT_MEM_SIZE                            0x00002305
+
+#define REG_A4XX_SP_CS_LENGTH_REG                              0x00002306
+
+#define REG_A4XX_SP_HS_OBJ_OFFSET_REG                          0x0000230d
+#define A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK      0x01ff0000
+#define A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT     16
+static inline uint32_t A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
+}
+#define A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK                0xfe000000
+#define A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT       25
+static inline uint32_t A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A4XX_SP_HS_OBJ_START                               0x0000230e
+
+#define REG_A4XX_SP_HS_PVT_MEM_PARAM                           0x0000230f
+
+#define REG_A4XX_SP_HS_PVT_MEM_ADDR                            0x00002310
+
+#define REG_A4XX_SP_HS_LENGTH_REG                              0x00002312
+
+#define REG_A4XX_SP_DS_PARAM_REG                               0x0000231a
+#define A4XX_SP_DS_PARAM_REG_POSREGID__MASK                    0x000000ff
+#define A4XX_SP_DS_PARAM_REG_POSREGID__SHIFT                   0
+static inline uint32_t A4XX_SP_DS_PARAM_REG_POSREGID(uint32_t val)
+{
+       return ((val) << A4XX_SP_DS_PARAM_REG_POSREGID__SHIFT) & A4XX_SP_DS_PARAM_REG_POSREGID__MASK;
+}
+#define A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR__MASK               0xfff00000
+#define A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR__SHIFT              20
+static inline uint32_t A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR(uint32_t val)
+{
+       return ((val) << A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR__SHIFT) & A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR__MASK;
+}
+
+static inline uint32_t REG_A4XX_SP_DS_OUT(uint32_t i0) { return 0x0000231b + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_SP_DS_OUT_REG(uint32_t i0) { return 0x0000231b + 0x1*i0; }
+#define A4XX_SP_DS_OUT_REG_A_REGID__MASK                       0x000001ff
+#define A4XX_SP_DS_OUT_REG_A_REGID__SHIFT                      0
+static inline uint32_t A4XX_SP_DS_OUT_REG_A_REGID(uint32_t val)
+{
+       return ((val) << A4XX_SP_DS_OUT_REG_A_REGID__SHIFT) & A4XX_SP_DS_OUT_REG_A_REGID__MASK;
+}
+#define A4XX_SP_DS_OUT_REG_A_COMPMASK__MASK                    0x00001e00
+#define A4XX_SP_DS_OUT_REG_A_COMPMASK__SHIFT                   9
+static inline uint32_t A4XX_SP_DS_OUT_REG_A_COMPMASK(uint32_t val)
+{
+       return ((val) << A4XX_SP_DS_OUT_REG_A_COMPMASK__SHIFT) & A4XX_SP_DS_OUT_REG_A_COMPMASK__MASK;
+}
+#define A4XX_SP_DS_OUT_REG_B_REGID__MASK                       0x01ff0000
+#define A4XX_SP_DS_OUT_REG_B_REGID__SHIFT                      16
+static inline uint32_t A4XX_SP_DS_OUT_REG_B_REGID(uint32_t val)
+{
+       return ((val) << A4XX_SP_DS_OUT_REG_B_REGID__SHIFT) & A4XX_SP_DS_OUT_REG_B_REGID__MASK;
+}
+#define A4XX_SP_DS_OUT_REG_B_COMPMASK__MASK                    0x1e000000
+#define A4XX_SP_DS_OUT_REG_B_COMPMASK__SHIFT                   25
+static inline uint32_t A4XX_SP_DS_OUT_REG_B_COMPMASK(uint32_t val)
+{
+       return ((val) << A4XX_SP_DS_OUT_REG_B_COMPMASK__SHIFT) & A4XX_SP_DS_OUT_REG_B_COMPMASK__MASK;
+}
+
+static inline uint32_t REG_A4XX_SP_DS_VPC_DST(uint32_t i0) { return 0x0000232c + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_SP_DS_VPC_DST_REG(uint32_t i0) { return 0x0000232c + 0x1*i0; }
+#define A4XX_SP_DS_VPC_DST_REG_OUTLOC0__MASK                   0x000000ff
+#define A4XX_SP_DS_VPC_DST_REG_OUTLOC0__SHIFT                  0
+static inline uint32_t A4XX_SP_DS_VPC_DST_REG_OUTLOC0(uint32_t val)
+{
+       return ((val) << A4XX_SP_DS_VPC_DST_REG_OUTLOC0__SHIFT) & A4XX_SP_DS_VPC_DST_REG_OUTLOC0__MASK;
+}
+#define A4XX_SP_DS_VPC_DST_REG_OUTLOC1__MASK                   0x0000ff00
+#define A4XX_SP_DS_VPC_DST_REG_OUTLOC1__SHIFT                  8
+static inline uint32_t A4XX_SP_DS_VPC_DST_REG_OUTLOC1(uint32_t val)
+{
+       return ((val) << A4XX_SP_DS_VPC_DST_REG_OUTLOC1__SHIFT) & A4XX_SP_DS_VPC_DST_REG_OUTLOC1__MASK;
+}
+#define A4XX_SP_DS_VPC_DST_REG_OUTLOC2__MASK                   0x00ff0000
+#define A4XX_SP_DS_VPC_DST_REG_OUTLOC2__SHIFT                  16
+static inline uint32_t A4XX_SP_DS_VPC_DST_REG_OUTLOC2(uint32_t val)
+{
+       return ((val) << A4XX_SP_DS_VPC_DST_REG_OUTLOC2__SHIFT) & A4XX_SP_DS_VPC_DST_REG_OUTLOC2__MASK;
+}
+#define A4XX_SP_DS_VPC_DST_REG_OUTLOC3__MASK                   0xff000000
+#define A4XX_SP_DS_VPC_DST_REG_OUTLOC3__SHIFT                  24
+static inline uint32_t A4XX_SP_DS_VPC_DST_REG_OUTLOC3(uint32_t val)
+{
+       return ((val) << A4XX_SP_DS_VPC_DST_REG_OUTLOC3__SHIFT) & A4XX_SP_DS_VPC_DST_REG_OUTLOC3__MASK;
+}
+
+#define REG_A4XX_SP_DS_OBJ_OFFSET_REG                          0x00002334
+#define A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK      0x01ff0000
+#define A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT     16
+static inline uint32_t A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
+}
+#define A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK                0xfe000000
+#define A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT       25
+static inline uint32_t A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A4XX_SP_DS_OBJ_START                               0x00002335
+
+#define REG_A4XX_SP_DS_PVT_MEM_PARAM                           0x00002336
+
+#define REG_A4XX_SP_DS_PVT_MEM_ADDR                            0x00002337
+
+#define REG_A4XX_SP_DS_LENGTH_REG                              0x00002339
+
+#define REG_A4XX_SP_GS_PARAM_REG                               0x00002341
+#define A4XX_SP_GS_PARAM_REG_POSREGID__MASK                    0x000000ff
+#define A4XX_SP_GS_PARAM_REG_POSREGID__SHIFT                   0
+static inline uint32_t A4XX_SP_GS_PARAM_REG_POSREGID(uint32_t val)
+{
+       return ((val) << A4XX_SP_GS_PARAM_REG_POSREGID__SHIFT) & A4XX_SP_GS_PARAM_REG_POSREGID__MASK;
+}
+#define A4XX_SP_GS_PARAM_REG_PRIMREGID__MASK                   0x0000ff00
+#define A4XX_SP_GS_PARAM_REG_PRIMREGID__SHIFT                  8
+static inline uint32_t A4XX_SP_GS_PARAM_REG_PRIMREGID(uint32_t val)
+{
+       return ((val) << A4XX_SP_GS_PARAM_REG_PRIMREGID__SHIFT) & A4XX_SP_GS_PARAM_REG_PRIMREGID__MASK;
+}
+#define A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR__MASK               0xfff00000
+#define A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR__SHIFT              20
+static inline uint32_t A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR(uint32_t val)
+{
+       return ((val) << A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR__SHIFT) & A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR__MASK;
+}
+
+static inline uint32_t REG_A4XX_SP_GS_OUT(uint32_t i0) { return 0x00002342 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_SP_GS_OUT_REG(uint32_t i0) { return 0x00002342 + 0x1*i0; }
+#define A4XX_SP_GS_OUT_REG_A_REGID__MASK                       0x000001ff
+#define A4XX_SP_GS_OUT_REG_A_REGID__SHIFT                      0
+static inline uint32_t A4XX_SP_GS_OUT_REG_A_REGID(uint32_t val)
+{
+       return ((val) << A4XX_SP_GS_OUT_REG_A_REGID__SHIFT) & A4XX_SP_GS_OUT_REG_A_REGID__MASK;
+}
+#define A4XX_SP_GS_OUT_REG_A_COMPMASK__MASK                    0x00001e00
+#define A4XX_SP_GS_OUT_REG_A_COMPMASK__SHIFT                   9
+static inline uint32_t A4XX_SP_GS_OUT_REG_A_COMPMASK(uint32_t val)
+{
+       return ((val) << A4XX_SP_GS_OUT_REG_A_COMPMASK__SHIFT) & A4XX_SP_GS_OUT_REG_A_COMPMASK__MASK;
+}
+#define A4XX_SP_GS_OUT_REG_B_REGID__MASK                       0x01ff0000
+#define A4XX_SP_GS_OUT_REG_B_REGID__SHIFT                      16
+static inline uint32_t A4XX_SP_GS_OUT_REG_B_REGID(uint32_t val)
+{
+       return ((val) << A4XX_SP_GS_OUT_REG_B_REGID__SHIFT) & A4XX_SP_GS_OUT_REG_B_REGID__MASK;
+}
+#define A4XX_SP_GS_OUT_REG_B_COMPMASK__MASK                    0x1e000000
+#define A4XX_SP_GS_OUT_REG_B_COMPMASK__SHIFT                   25
+static inline uint32_t A4XX_SP_GS_OUT_REG_B_COMPMASK(uint32_t val)
+{
+       return ((val) << A4XX_SP_GS_OUT_REG_B_COMPMASK__SHIFT) & A4XX_SP_GS_OUT_REG_B_COMPMASK__MASK;
+}
+
+static inline uint32_t REG_A4XX_SP_GS_VPC_DST(uint32_t i0) { return 0x00002353 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_SP_GS_VPC_DST_REG(uint32_t i0) { return 0x00002353 + 0x1*i0; }
+#define A4XX_SP_GS_VPC_DST_REG_OUTLOC0__MASK                   0x000000ff
+#define A4XX_SP_GS_VPC_DST_REG_OUTLOC0__SHIFT                  0
+static inline uint32_t A4XX_SP_GS_VPC_DST_REG_OUTLOC0(uint32_t val)
+{
+       return ((val) << A4XX_SP_GS_VPC_DST_REG_OUTLOC0__SHIFT) & A4XX_SP_GS_VPC_DST_REG_OUTLOC0__MASK;
+}
+#define A4XX_SP_GS_VPC_DST_REG_OUTLOC1__MASK                   0x0000ff00
+#define A4XX_SP_GS_VPC_DST_REG_OUTLOC1__SHIFT                  8
+static inline uint32_t A4XX_SP_GS_VPC_DST_REG_OUTLOC1(uint32_t val)
+{
+       return ((val) << A4XX_SP_GS_VPC_DST_REG_OUTLOC1__SHIFT) & A4XX_SP_GS_VPC_DST_REG_OUTLOC1__MASK;
+}
+#define A4XX_SP_GS_VPC_DST_REG_OUTLOC2__MASK                   0x00ff0000
+#define A4XX_SP_GS_VPC_DST_REG_OUTLOC2__SHIFT                  16
+static inline uint32_t A4XX_SP_GS_VPC_DST_REG_OUTLOC2(uint32_t val)
+{
+       return ((val) << A4XX_SP_GS_VPC_DST_REG_OUTLOC2__SHIFT) & A4XX_SP_GS_VPC_DST_REG_OUTLOC2__MASK;
+}
+#define A4XX_SP_GS_VPC_DST_REG_OUTLOC3__MASK                   0xff000000
+#define A4XX_SP_GS_VPC_DST_REG_OUTLOC3__SHIFT                  24
+static inline uint32_t A4XX_SP_GS_VPC_DST_REG_OUTLOC3(uint32_t val)
+{
+       return ((val) << A4XX_SP_GS_VPC_DST_REG_OUTLOC3__SHIFT) & A4XX_SP_GS_VPC_DST_REG_OUTLOC3__MASK;
+}
+
+#define REG_A4XX_SP_GS_OBJ_OFFSET_REG                          0x0000235b
+#define A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK      0x01ff0000
+#define A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT     16
+static inline uint32_t A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
+}
+#define A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK                0xfe000000
+#define A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT       25
+static inline uint32_t A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A4XX_SP_GS_OBJ_START                               0x0000235c
+
+#define REG_A4XX_SP_GS_PVT_MEM_PARAM                           0x0000235d
+
+#define REG_A4XX_SP_GS_PVT_MEM_ADDR                            0x0000235e
+
+#define REG_A4XX_SP_GS_LENGTH_REG                              0x00002360
+
+#define REG_A4XX_VPC_DEBUG_RAM_SEL                             0x00000e60
+
+#define REG_A4XX_VPC_DEBUG_RAM_READ                            0x00000e61
+
+#define REG_A4XX_VPC_DEBUG_ECO_CONTROL                         0x00000e64
+
+#define REG_A4XX_VPC_PERFCTR_VPC_SEL_0                         0x00000e65
+
+#define REG_A4XX_VPC_PERFCTR_VPC_SEL_1                         0x00000e66
+
+#define REG_A4XX_VPC_PERFCTR_VPC_SEL_2                         0x00000e67
+
+#define REG_A4XX_VPC_PERFCTR_VPC_SEL_3                         0x00000e68
+
+#define REG_A4XX_VPC_ATTR                                      0x00002140
+#define A4XX_VPC_ATTR_TOTALATTR__MASK                          0x000001ff
+#define A4XX_VPC_ATTR_TOTALATTR__SHIFT                         0
+static inline uint32_t A4XX_VPC_ATTR_TOTALATTR(uint32_t val)
+{
+       return ((val) << A4XX_VPC_ATTR_TOTALATTR__SHIFT) & A4XX_VPC_ATTR_TOTALATTR__MASK;
+}
+#define A4XX_VPC_ATTR_PSIZE                                    0x00000200
+#define A4XX_VPC_ATTR_THRDASSIGN__MASK                         0x00003000
+#define A4XX_VPC_ATTR_THRDASSIGN__SHIFT                                12
+static inline uint32_t A4XX_VPC_ATTR_THRDASSIGN(uint32_t val)
+{
+       return ((val) << A4XX_VPC_ATTR_THRDASSIGN__SHIFT) & A4XX_VPC_ATTR_THRDASSIGN__MASK;
+}
+#define A4XX_VPC_ATTR_ENABLE                                   0x02000000
+
+#define REG_A4XX_VPC_PACK                                      0x00002141
+#define A4XX_VPC_PACK_NUMBYPASSVAR__MASK                       0x000000ff
+#define A4XX_VPC_PACK_NUMBYPASSVAR__SHIFT                      0
+static inline uint32_t A4XX_VPC_PACK_NUMBYPASSVAR(uint32_t val)
+{
+       return ((val) << A4XX_VPC_PACK_NUMBYPASSVAR__SHIFT) & A4XX_VPC_PACK_NUMBYPASSVAR__MASK;
+}
+#define A4XX_VPC_PACK_NUMFPNONPOSVAR__MASK                     0x0000ff00
+#define A4XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT                    8
+static inline uint32_t A4XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
+{
+       return ((val) << A4XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A4XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
+}
+#define A4XX_VPC_PACK_NUMNONPOSVSVAR__MASK                     0x00ff0000
+#define A4XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT                    16
+static inline uint32_t A4XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
+{
+       return ((val) << A4XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A4XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
+}
+
+static inline uint32_t REG_A4XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002142 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002142 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x0000214a + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x0000214a + 0x1*i0; }
+
+#define REG_A4XX_VPC_SO_FLUSH_WADDR_3                          0x0000216e
+
+#define REG_A4XX_VSC_BIN_SIZE                                  0x00000c00
+#define A4XX_VSC_BIN_SIZE_WIDTH__MASK                          0x0000001f
+#define A4XX_VSC_BIN_SIZE_WIDTH__SHIFT                         0
+static inline uint32_t A4XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A4XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A4XX_VSC_BIN_SIZE_WIDTH__MASK;
+}
+#define A4XX_VSC_BIN_SIZE_HEIGHT__MASK                         0x000003e0
+#define A4XX_VSC_BIN_SIZE_HEIGHT__SHIFT                                5
+static inline uint32_t A4XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A4XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A4XX_VSC_BIN_SIZE_HEIGHT__MASK;
+}
+
+#define REG_A4XX_VSC_SIZE_ADDRESS                              0x00000c01
+
+#define REG_A4XX_VSC_SIZE_ADDRESS2                             0x00000c02
+
+#define REG_A4XX_VSC_DEBUG_ECO_CONTROL                         0x00000c03
+
+static inline uint32_t REG_A4XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c08 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000c08 + 0x1*i0; }
+#define A4XX_VSC_PIPE_CONFIG_REG_X__MASK                       0x000003ff
+#define A4XX_VSC_PIPE_CONFIG_REG_X__SHIFT                      0
+static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
+{
+       return ((val) << A4XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_X__MASK;
+}
+#define A4XX_VSC_PIPE_CONFIG_REG_Y__MASK                       0x000ffc00
+#define A4XX_VSC_PIPE_CONFIG_REG_Y__SHIFT                      10
+static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
+{
+       return ((val) << A4XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_Y__MASK;
+}
+#define A4XX_VSC_PIPE_CONFIG_REG_W__MASK                       0x00f00000
+#define A4XX_VSC_PIPE_CONFIG_REG_W__SHIFT                      20
+static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
+{
+       return ((val) << A4XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_W__MASK;
+}
+#define A4XX_VSC_PIPE_CONFIG_REG_H__MASK                       0x0f000000
+#define A4XX_VSC_PIPE_CONFIG_REG_H__SHIFT                      24
+static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
+{
+       return ((val) << A4XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_H__MASK;
+}
+
+static inline uint32_t REG_A4XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_VSC_PIPE_DATA_ADDRESS_REG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c18 + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_VSC_PIPE_DATA_LENGTH_REG(uint32_t i0) { return 0x00000c18 + 0x1*i0; }
+
+#define REG_A4XX_VSC_PIPE_PARTIAL_POSN_1                       0x00000c41
+
+#define REG_A4XX_VSC_PERFCTR_VSC_SEL_0                         0x00000c50
+
+#define REG_A4XX_VSC_PERFCTR_VSC_SEL_1                         0x00000c51
+
+#define REG_A4XX_VFD_DEBUG_CONTROL                             0x00000e40
+
+#define REG_A4XX_VFD_PERFCTR_VFD_SEL_0                         0x00000e43
+
+#define REG_A4XX_VFD_PERFCTR_VFD_SEL_1                         0x00000e44
+
+#define REG_A4XX_VFD_PERFCTR_VFD_SEL_2                         0x00000e45
+
+#define REG_A4XX_VFD_PERFCTR_VFD_SEL_3                         0x00000e46
+
+#define REG_A4XX_VFD_PERFCTR_VFD_SEL_4                         0x00000e47
+
+#define REG_A4XX_VFD_PERFCTR_VFD_SEL_5                         0x00000e48
+
+#define REG_A4XX_VFD_PERFCTR_VFD_SEL_6                         0x00000e49
+
+#define REG_A4XX_VFD_PERFCTR_VFD_SEL_7                         0x00000e4a
+
+#define REG_A4XX_VGT_CL_INITIATOR                              0x000021d0
+
+#define REG_A4XX_VGT_EVENT_INITIATOR                           0x000021d9
+
+#define REG_A4XX_VFD_CONTROL_0                                 0x00002200
+#define A4XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK                 0x000000ff
+#define A4XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT                        0
+static inline uint32_t A4XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
+{
+       return ((val) << A4XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A4XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
+}
+#define A4XX_VFD_CONTROL_0_BYPASSATTROVS__MASK                 0x0001fe00
+#define A4XX_VFD_CONTROL_0_BYPASSATTROVS__SHIFT                        9
+static inline uint32_t A4XX_VFD_CONTROL_0_BYPASSATTROVS(uint32_t val)
+{
+       return ((val) << A4XX_VFD_CONTROL_0_BYPASSATTROVS__SHIFT) & A4XX_VFD_CONTROL_0_BYPASSATTROVS__MASK;
+}
+#define A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK               0x03f00000
+#define A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT              20
+static inline uint32_t A4XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
+{
+       return ((val) << A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
+}
+#define A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK             0xfc000000
+#define A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT            26
+static inline uint32_t A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
+{
+       return ((val) << A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
+}
+
+#define REG_A4XX_VFD_CONTROL_1                                 0x00002201
+#define A4XX_VFD_CONTROL_1_MAXSTORAGE__MASK                    0x0000ffff
+#define A4XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT                   0
+static inline uint32_t A4XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
+{
+       return ((val) << A4XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A4XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
+}
+#define A4XX_VFD_CONTROL_1_REGID4VTX__MASK                     0x00ff0000
+#define A4XX_VFD_CONTROL_1_REGID4VTX__SHIFT                    16
+static inline uint32_t A4XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
+{
+       return ((val) << A4XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A4XX_VFD_CONTROL_1_REGID4VTX__MASK;
+}
+#define A4XX_VFD_CONTROL_1_REGID4INST__MASK                    0xff000000
+#define A4XX_VFD_CONTROL_1_REGID4INST__SHIFT                   24
+static inline uint32_t A4XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
+{
+       return ((val) << A4XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A4XX_VFD_CONTROL_1_REGID4INST__MASK;
+}
+
+#define REG_A4XX_VFD_CONTROL_2                                 0x00002202
+
+#define REG_A4XX_VFD_CONTROL_3                                 0x00002203
+#define A4XX_VFD_CONTROL_3_REGID_VTXCNT__MASK                  0x0000ff00
+#define A4XX_VFD_CONTROL_3_REGID_VTXCNT__SHIFT                 8
+static inline uint32_t A4XX_VFD_CONTROL_3_REGID_VTXCNT(uint32_t val)
+{
+       return ((val) << A4XX_VFD_CONTROL_3_REGID_VTXCNT__SHIFT) & A4XX_VFD_CONTROL_3_REGID_VTXCNT__MASK;
+}
+#define A4XX_VFD_CONTROL_3_REGID_TESSX__MASK                   0x00ff0000
+#define A4XX_VFD_CONTROL_3_REGID_TESSX__SHIFT                  16
+static inline uint32_t A4XX_VFD_CONTROL_3_REGID_TESSX(uint32_t val)
+{
+       return ((val) << A4XX_VFD_CONTROL_3_REGID_TESSX__SHIFT) & A4XX_VFD_CONTROL_3_REGID_TESSX__MASK;
+}
+#define A4XX_VFD_CONTROL_3_REGID_TESSY__MASK                   0xff000000
+#define A4XX_VFD_CONTROL_3_REGID_TESSY__SHIFT                  24
+static inline uint32_t A4XX_VFD_CONTROL_3_REGID_TESSY(uint32_t val)
+{
+       return ((val) << A4XX_VFD_CONTROL_3_REGID_TESSY__SHIFT) & A4XX_VFD_CONTROL_3_REGID_TESSY__MASK;
+}
+
+#define REG_A4XX_VFD_CONTROL_4                                 0x00002204
+
+#define REG_A4XX_VFD_INDEX_OFFSET                              0x00002208
+
+static inline uint32_t REG_A4XX_VFD_FETCH(uint32_t i0) { return 0x0000220a + 0x4*i0; }
+
+static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x0000220a + 0x4*i0; }
+#define A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK                 0x0000007f
+#define A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT                        0
+static inline uint32_t A4XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
+{
+       return ((val) << A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
+}
+#define A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK                 0x0001ff80
+#define A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT                        7
+static inline uint32_t A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
+{
+       return ((val) << A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
+}
+#define A4XX_VFD_FETCH_INSTR_0_SWITCHNEXT                      0x00080000
+#define A4XX_VFD_FETCH_INSTR_0_INSTANCED                       0x00100000
+
+static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x0000220b + 0x4*i0; }
+
+static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_2(uint32_t i0) { return 0x0000220c + 0x4*i0; }
+#define A4XX_VFD_FETCH_INSTR_2_SIZE__MASK                      0xffffffff
+#define A4XX_VFD_FETCH_INSTR_2_SIZE__SHIFT                     0
+static inline uint32_t A4XX_VFD_FETCH_INSTR_2_SIZE(uint32_t val)
+{
+       return ((val) << A4XX_VFD_FETCH_INSTR_2_SIZE__SHIFT) & A4XX_VFD_FETCH_INSTR_2_SIZE__MASK;
+}
+
+static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_3(uint32_t i0) { return 0x0000220d + 0x4*i0; }
+#define A4XX_VFD_FETCH_INSTR_3_STEPRATE__MASK                  0x000001ff
+#define A4XX_VFD_FETCH_INSTR_3_STEPRATE__SHIFT                 0
+static inline uint32_t A4XX_VFD_FETCH_INSTR_3_STEPRATE(uint32_t val)
+{
+       return ((val) << A4XX_VFD_FETCH_INSTR_3_STEPRATE__SHIFT) & A4XX_VFD_FETCH_INSTR_3_STEPRATE__MASK;
+}
+
+static inline uint32_t REG_A4XX_VFD_DECODE(uint32_t i0) { return 0x0000228a + 0x1*i0; }
+
+static inline uint32_t REG_A4XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000228a + 0x1*i0; }
+#define A4XX_VFD_DECODE_INSTR_WRITEMASK__MASK                  0x0000000f
+#define A4XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT                 0
+static inline uint32_t A4XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
+{
+       return ((val) << A4XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A4XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
+}
+#define A4XX_VFD_DECODE_INSTR_CONSTFILL                                0x00000010
+#define A4XX_VFD_DECODE_INSTR_FORMAT__MASK                     0x00000fc0
+#define A4XX_VFD_DECODE_INSTR_FORMAT__SHIFT                    6
+static inline uint32_t A4XX_VFD_DECODE_INSTR_FORMAT(enum a4xx_vtx_fmt val)
+{
+       return ((val) << A4XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A4XX_VFD_DECODE_INSTR_FORMAT__MASK;
+}
+#define A4XX_VFD_DECODE_INSTR_REGID__MASK                      0x000ff000
+#define A4XX_VFD_DECODE_INSTR_REGID__SHIFT                     12
+static inline uint32_t A4XX_VFD_DECODE_INSTR_REGID(uint32_t val)
+{
+       return ((val) << A4XX_VFD_DECODE_INSTR_REGID__SHIFT) & A4XX_VFD_DECODE_INSTR_REGID__MASK;
+}
+#define A4XX_VFD_DECODE_INSTR_INT                              0x00100000
+#define A4XX_VFD_DECODE_INSTR_SWAP__MASK                       0x00c00000
+#define A4XX_VFD_DECODE_INSTR_SWAP__SHIFT                      22
+static inline uint32_t A4XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A4XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A4XX_VFD_DECODE_INSTR_SWAP__MASK;
+}
+#define A4XX_VFD_DECODE_INSTR_SHIFTCNT__MASK                   0x1f000000
+#define A4XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT                  24
+static inline uint32_t A4XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
+{
+       return ((val) << A4XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A4XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
+}
+#define A4XX_VFD_DECODE_INSTR_LASTCOMPVALID                    0x20000000
+#define A4XX_VFD_DECODE_INSTR_SWITCHNEXT                       0x40000000
+
+#define REG_A4XX_TPL1_DEBUG_ECO_CONTROL                                0x00000f00
+
+#define REG_A4XX_TPL1_TP_MODE_CONTROL                          0x00000f03
+
+#define REG_A4XX_TPL1_PERFCTR_TP_SEL_0                         0x00000f04
+
+#define REG_A4XX_TPL1_PERFCTR_TP_SEL_1                         0x00000f05
+
+#define REG_A4XX_TPL1_PERFCTR_TP_SEL_2                         0x00000f06
+
+#define REG_A4XX_TPL1_PERFCTR_TP_SEL_3                         0x00000f07
+
+#define REG_A4XX_TPL1_PERFCTR_TP_SEL_4                         0x00000f08
+
+#define REG_A4XX_TPL1_PERFCTR_TP_SEL_5                         0x00000f09
+
+#define REG_A4XX_TPL1_PERFCTR_TP_SEL_6                         0x00000f0a
+
+#define REG_A4XX_TPL1_PERFCTR_TP_SEL_7                         0x00000f0b
+
+#define REG_A4XX_TPL1_TP_TEX_OFFSET                            0x00002380
+
+#define REG_A4XX_TPL1_TP_TEX_COUNT                             0x00002381
+#define A4XX_TPL1_TP_TEX_COUNT_VS__MASK                                0x000000ff
+#define A4XX_TPL1_TP_TEX_COUNT_VS__SHIFT                       0
+static inline uint32_t A4XX_TPL1_TP_TEX_COUNT_VS(uint32_t val)
+{
+       return ((val) << A4XX_TPL1_TP_TEX_COUNT_VS__SHIFT) & A4XX_TPL1_TP_TEX_COUNT_VS__MASK;
+}
+#define A4XX_TPL1_TP_TEX_COUNT_HS__MASK                                0x0000ff00
+#define A4XX_TPL1_TP_TEX_COUNT_HS__SHIFT                       8
+static inline uint32_t A4XX_TPL1_TP_TEX_COUNT_HS(uint32_t val)
+{
+       return ((val) << A4XX_TPL1_TP_TEX_COUNT_HS__SHIFT) & A4XX_TPL1_TP_TEX_COUNT_HS__MASK;
+}
+#define A4XX_TPL1_TP_TEX_COUNT_DS__MASK                                0x00ff0000
+#define A4XX_TPL1_TP_TEX_COUNT_DS__SHIFT                       16
+static inline uint32_t A4XX_TPL1_TP_TEX_COUNT_DS(uint32_t val)
+{
+       return ((val) << A4XX_TPL1_TP_TEX_COUNT_DS__SHIFT) & A4XX_TPL1_TP_TEX_COUNT_DS__MASK;
+}
+#define A4XX_TPL1_TP_TEX_COUNT_GS__MASK                                0xff000000
+#define A4XX_TPL1_TP_TEX_COUNT_GS__SHIFT                       24
+static inline uint32_t A4XX_TPL1_TP_TEX_COUNT_GS(uint32_t val)
+{
+       return ((val) << A4XX_TPL1_TP_TEX_COUNT_GS__SHIFT) & A4XX_TPL1_TP_TEX_COUNT_GS__MASK;
+}
+
+#define REG_A4XX_TPL1_TP_VS_BORDER_COLOR_BASE_ADDR             0x00002384
+
+#define REG_A4XX_TPL1_TP_HS_BORDER_COLOR_BASE_ADDR             0x00002387
+
+#define REG_A4XX_TPL1_TP_DS_BORDER_COLOR_BASE_ADDR             0x0000238a
+
+#define REG_A4XX_TPL1_TP_GS_BORDER_COLOR_BASE_ADDR             0x0000238d
+
+#define REG_A4XX_TPL1_TP_FS_TEX_COUNT                          0x000023a0
+
+#define REG_A4XX_TPL1_TP_FS_BORDER_COLOR_BASE_ADDR             0x000023a1
+
+#define REG_A4XX_TPL1_TP_CS_BORDER_COLOR_BASE_ADDR             0x000023a4
+
+#define REG_A4XX_TPL1_TP_CS_SAMPLER_BASE_ADDR                  0x000023a5
+
+#define REG_A4XX_TPL1_TP_CS_TEXMEMOBJ_BASE_ADDR                        0x000023a6
+
+#define REG_A4XX_GRAS_TSE_STATUS                               0x00000c80
+
+#define REG_A4XX_GRAS_DEBUG_ECO_CONTROL                                0x00000c81
+
+#define REG_A4XX_GRAS_PERFCTR_TSE_SEL_0                                0x00000c88
+
+#define REG_A4XX_GRAS_PERFCTR_TSE_SEL_1                                0x00000c89
+
+#define REG_A4XX_GRAS_PERFCTR_TSE_SEL_2                                0x00000c8a
+
+#define REG_A4XX_GRAS_PERFCTR_TSE_SEL_3                                0x00000c8b
+
+#define REG_A4XX_GRAS_PERFCTR_RAS_SEL_0                                0x00000c8c
+
+#define REG_A4XX_GRAS_PERFCTR_RAS_SEL_1                                0x00000c8d
+
+#define REG_A4XX_GRAS_PERFCTR_RAS_SEL_2                                0x00000c8e
+
+#define REG_A4XX_GRAS_PERFCTR_RAS_SEL_3                                0x00000c8f
+
+#define REG_A4XX_GRAS_CL_CLIP_CNTL                             0x00002000
+#define A4XX_GRAS_CL_CLIP_CNTL_CLIP_DISABLE                    0x00008000
+#define A4XX_GRAS_CL_CLIP_CNTL_ZNEAR_CLIP_DISABLE              0x00010000
+#define A4XX_GRAS_CL_CLIP_CNTL_ZFAR_CLIP_DISABLE               0x00020000
+#define A4XX_GRAS_CL_CLIP_CNTL_ZERO_GB_SCALE_Z                 0x00400000
+
+#define REG_A4XX_GRAS_CLEAR_CNTL                               0x00002003
+#define A4XX_GRAS_CLEAR_CNTL_NOT_FASTCLEAR                     0x00000001
+
+#define REG_A4XX_GRAS_CL_GB_CLIP_ADJ                           0x00002004
+#define A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK                    0x000003ff
+#define A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT                   0
+static inline uint32_t A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
+{
+       return ((val) << A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
+}
+#define A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK                    0x000ffc00
+#define A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT                   10
+static inline uint32_t A4XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
+{
+       return ((val) << A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
+}
+
+#define REG_A4XX_GRAS_CL_VPORT_XOFFSET_0                       0x00002008
+#define A4XX_GRAS_CL_VPORT_XOFFSET_0__MASK                     0xffffffff
+#define A4XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT                    0
+static inline uint32_t A4XX_GRAS_CL_VPORT_XOFFSET_0(float val)
+{
+       return ((fui(val)) << A4XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
+}
+
+#define REG_A4XX_GRAS_CL_VPORT_XSCALE_0                                0x00002009
+#define A4XX_GRAS_CL_VPORT_XSCALE_0__MASK                      0xffffffff
+#define A4XX_GRAS_CL_VPORT_XSCALE_0__SHIFT                     0
+static inline uint32_t A4XX_GRAS_CL_VPORT_XSCALE_0(float val)
+{
+       return ((fui(val)) << A4XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_XSCALE_0__MASK;
+}
+
+#define REG_A4XX_GRAS_CL_VPORT_YOFFSET_0                       0x0000200a
+#define A4XX_GRAS_CL_VPORT_YOFFSET_0__MASK                     0xffffffff
+#define A4XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT                    0
+static inline uint32_t A4XX_GRAS_CL_VPORT_YOFFSET_0(float val)
+{
+       return ((fui(val)) << A4XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
+}
+
+#define REG_A4XX_GRAS_CL_VPORT_YSCALE_0                                0x0000200b
+#define A4XX_GRAS_CL_VPORT_YSCALE_0__MASK                      0xffffffff
+#define A4XX_GRAS_CL_VPORT_YSCALE_0__SHIFT                     0
+static inline uint32_t A4XX_GRAS_CL_VPORT_YSCALE_0(float val)
+{
+       return ((fui(val)) << A4XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_YSCALE_0__MASK;
+}
+
+#define REG_A4XX_GRAS_CL_VPORT_ZOFFSET_0                       0x0000200c
+#define A4XX_GRAS_CL_VPORT_ZOFFSET_0__MASK                     0xffffffff
+#define A4XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT                    0
+static inline uint32_t A4XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
+{
+       return ((fui(val)) << A4XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
+}
+
+#define REG_A4XX_GRAS_CL_VPORT_ZSCALE_0                                0x0000200d
+#define A4XX_GRAS_CL_VPORT_ZSCALE_0__MASK                      0xffffffff
+#define A4XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT                     0
+static inline uint32_t A4XX_GRAS_CL_VPORT_ZSCALE_0(float val)
+{
+       return ((fui(val)) << A4XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
+}
+
+#define REG_A4XX_GRAS_SU_POINT_MINMAX                          0x00002070
+#define A4XX_GRAS_SU_POINT_MINMAX_MIN__MASK                    0x0000ffff
+#define A4XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT                   0
+static inline uint32_t A4XX_GRAS_SU_POINT_MINMAX_MIN(float val)
+{
+       return ((((uint32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A4XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
+}
+#define A4XX_GRAS_SU_POINT_MINMAX_MAX__MASK                    0xffff0000
+#define A4XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT                   16
+static inline uint32_t A4XX_GRAS_SU_POINT_MINMAX_MAX(float val)
+{
+       return ((((uint32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A4XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
+}
+
+#define REG_A4XX_GRAS_SU_POINT_SIZE                            0x00002071
+#define A4XX_GRAS_SU_POINT_SIZE__MASK                          0xffffffff
+#define A4XX_GRAS_SU_POINT_SIZE__SHIFT                         0
+static inline uint32_t A4XX_GRAS_SU_POINT_SIZE(float val)
+{
+       return ((((int32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_SIZE__SHIFT) & A4XX_GRAS_SU_POINT_SIZE__MASK;
+}
+
+#define REG_A4XX_GRAS_ALPHA_CONTROL                            0x00002073
+#define A4XX_GRAS_ALPHA_CONTROL_ALPHA_TEST_ENABLE              0x00000004
+#define A4XX_GRAS_ALPHA_CONTROL_FORCE_FRAGZ_TO_FS              0x00000008
+
+#define REG_A4XX_GRAS_SU_POLY_OFFSET_SCALE                     0x00002074
+#define A4XX_GRAS_SU_POLY_OFFSET_SCALE__MASK                   0xffffffff
+#define A4XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT                  0
+static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
+{
+       return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
+}
+
+#define REG_A4XX_GRAS_SU_POLY_OFFSET_OFFSET                    0x00002075
+#define A4XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK                  0xffffffff
+#define A4XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT                 0
+static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
+{
+       return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
+}
+
+#define REG_A4XX_GRAS_SU_POLY_OFFSET_CLAMP                     0x00002076
+#define A4XX_GRAS_SU_POLY_OFFSET_CLAMP__MASK                   0xffffffff
+#define A4XX_GRAS_SU_POLY_OFFSET_CLAMP__SHIFT                  0
+static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_CLAMP(float val)
+{
+       return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_CLAMP__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_CLAMP__MASK;
+}
+
+#define REG_A4XX_GRAS_DEPTH_CONTROL                            0x00002077
+#define A4XX_GRAS_DEPTH_CONTROL_FORMAT__MASK                   0x00000003
+#define A4XX_GRAS_DEPTH_CONTROL_FORMAT__SHIFT                  0
+static inline uint32_t A4XX_GRAS_DEPTH_CONTROL_FORMAT(enum a4xx_depth_format val)
+{
+       return ((val) << A4XX_GRAS_DEPTH_CONTROL_FORMAT__SHIFT) & A4XX_GRAS_DEPTH_CONTROL_FORMAT__MASK;
+}
+
+#define REG_A4XX_GRAS_SU_MODE_CONTROL                          0x00002078
+#define A4XX_GRAS_SU_MODE_CONTROL_CULL_FRONT                   0x00000001
+#define A4XX_GRAS_SU_MODE_CONTROL_CULL_BACK                    0x00000002
+#define A4XX_GRAS_SU_MODE_CONTROL_FRONT_CW                     0x00000004
+#define A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK          0x000007f8
+#define A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT         3
+static inline uint32_t A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)
+{
+       return ((((int32_t)(val * 4.0))) << A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
+}
+#define A4XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET                  0x00000800
+#define A4XX_GRAS_SU_MODE_CONTROL_MSAA_ENABLE                  0x00002000
+#define A4XX_GRAS_SU_MODE_CONTROL_RENDERING_PASS               0x00100000
+
+#define REG_A4XX_GRAS_SC_CONTROL                               0x0000207b
+#define A4XX_GRAS_SC_CONTROL_RENDER_MODE__MASK                 0x0000000c
+#define A4XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT                        2
+static inline uint32_t A4XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
+{
+       return ((val) << A4XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A4XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
+}
+#define A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK                        0x00000380
+#define A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT               7
+static inline uint32_t A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES(uint32_t val)
+{
+       return ((val) << A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
+}
+#define A4XX_GRAS_SC_CONTROL_MSAA_DISABLE                      0x00000800
+#define A4XX_GRAS_SC_CONTROL_RASTER_MODE__MASK                 0x0000f000
+#define A4XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT                        12
+static inline uint32_t A4XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
+{
+       return ((val) << A4XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A4XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
+}
+
+#define REG_A4XX_GRAS_SC_SCREEN_SCISSOR_TL                     0x0000207c
+#define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE   0x80000000
+#define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK                 0x00007fff
+#define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT                        0
+static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
+{
+       return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
+}
+#define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK                 0x7fff0000
+#define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT                        16
+static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
+{
+       return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
+}
+
+#define REG_A4XX_GRAS_SC_SCREEN_SCISSOR_BR                     0x0000207d
+#define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE   0x80000000
+#define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK                 0x00007fff
+#define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT                        0
+static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
+{
+       return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
+}
+#define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK                 0x7fff0000
+#define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT                        16
+static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
+{
+       return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
+}
+
+#define REG_A4XX_GRAS_SC_WINDOW_SCISSOR_BR                     0x0000209c
+#define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE   0x80000000
+#define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK                 0x00007fff
+#define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT                        0
+static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
+{
+       return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
+}
+#define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK                 0x7fff0000
+#define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT                        16
+static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
+{
+       return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
+}
+
+#define REG_A4XX_GRAS_SC_WINDOW_SCISSOR_TL                     0x0000209d
+#define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE   0x80000000
+#define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK                 0x00007fff
+#define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT                        0
+static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
+{
+       return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
+}
+#define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK                 0x7fff0000
+#define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT                        16
+static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
+{
+       return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
+}
+
+#define REG_A4XX_GRAS_SC_EXTENT_WINDOW_BR                      0x0000209e
+#define A4XX_GRAS_SC_EXTENT_WINDOW_BR_WINDOW_OFFSET_DISABLE    0x80000000
+#define A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__MASK                  0x00007fff
+#define A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__SHIFT                 0
+static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_BR_X(uint32_t val)
+{
+       return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__MASK;
+}
+#define A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__MASK                  0x7fff0000
+#define A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__SHIFT                 16
+static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y(uint32_t val)
+{
+       return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__MASK;
+}
+
+#define REG_A4XX_GRAS_SC_EXTENT_WINDOW_TL                      0x0000209f
+#define A4XX_GRAS_SC_EXTENT_WINDOW_TL_WINDOW_OFFSET_DISABLE    0x80000000
+#define A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__MASK                  0x00007fff
+#define A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__SHIFT                 0
+static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_TL_X(uint32_t val)
+{
+       return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__MASK;
+}
+#define A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__MASK                  0x7fff0000
+#define A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__SHIFT                 16
+static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y(uint32_t val)
+{
+       return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__MASK;
+}
+
+#define REG_A4XX_UCHE_CACHE_MODE_CONTROL                       0x00000e80
+
+#define REG_A4XX_UCHE_TRAP_BASE_LO                             0x00000e83
+
+#define REG_A4XX_UCHE_TRAP_BASE_HI                             0x00000e84
+
+#define REG_A4XX_UCHE_CACHE_STATUS                             0x00000e88
+
+#define REG_A4XX_UCHE_INVALIDATE0                              0x00000e8a
+
+#define REG_A4XX_UCHE_INVALIDATE1                              0x00000e8b
+
+#define REG_A4XX_UCHE_CACHE_WAYS_VFD                           0x00000e8c
+
+#define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_0                       0x00000e8e
+
+#define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_1                       0x00000e8f
+
+#define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_2                       0x00000e90
+
+#define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_3                       0x00000e91
+
+#define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_4                       0x00000e92
+
+#define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_5                       0x00000e93
+
+#define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_6                       0x00000e94
+
+#define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_7                       0x00000e95
+
+#define REG_A4XX_HLSQ_TIMEOUT_THRESHOLD                                0x00000e00
+
+#define REG_A4XX_HLSQ_DEBUG_ECO_CONTROL                                0x00000e04
+
+#define REG_A4XX_HLSQ_MODE_CONTROL                             0x00000e05
+
+#define REG_A4XX_HLSQ_PERF_PIPE_MASK                           0x00000e0e
+
+#define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_0                       0x00000e06
+
+#define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_1                       0x00000e07
+
+#define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_2                       0x00000e08
+
+#define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_3                       0x00000e09
+
+#define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_4                       0x00000e0a
+
+#define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_5                       0x00000e0b
+
+#define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_6                       0x00000e0c
+
+#define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_7                       0x00000e0d
+
+#define REG_A4XX_HLSQ_CONTROL_0_REG                            0x000023c0
+#define A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK             0x00000010
+#define A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT            4
+static inline uint32_t A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
+}
+#define A4XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE            0x00000040
+#define A4XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART                        0x00000200
+#define A4XX_HLSQ_CONTROL_0_REG_RESERVED2                      0x00000400
+#define A4XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE                   0x04000000
+#define A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK                        0x08000000
+#define A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT               27
+static inline uint32_t A4XX_HLSQ_CONTROL_0_REG_CONSTMODE(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT) & A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK;
+}
+#define A4XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE              0x10000000
+#define A4XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE              0x20000000
+#define A4XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE                   0x40000000
+#define A4XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT                  0x80000000
+
+#define REG_A4XX_HLSQ_CONTROL_1_REG                            0x000023c1
+#define A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK             0x00000040
+#define A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT            6
+static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
+}
+#define A4XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE            0x00000100
+#define A4XX_HLSQ_CONTROL_1_REG_RESERVED1                      0x00000200
+#define A4XX_HLSQ_CONTROL_1_REG_COORDREGID__MASK               0x00ff0000
+#define A4XX_HLSQ_CONTROL_1_REG_COORDREGID__SHIFT              16
+static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_COORDREGID(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CONTROL_1_REG_COORDREGID__SHIFT) & A4XX_HLSQ_CONTROL_1_REG_COORDREGID__MASK;
+}
+#define A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID__MASK             0xff000000
+#define A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID__SHIFT            24
+static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID__SHIFT) & A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID__MASK;
+}
+
+#define REG_A4XX_HLSQ_CONTROL_2_REG                            0x000023c2
+#define A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK       0xfc000000
+#define A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT      26
+static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
+}
+#define A4XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK                        0x000003fc
+#define A4XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT               2
+static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
+}
+#define A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID__MASK           0x0003fc00
+#define A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID__SHIFT          10
+static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID__MASK;
+}
+#define A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID__MASK         0x03fc0000
+#define A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID__SHIFT                18
+static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID__MASK;
+}
+
+#define REG_A4XX_HLSQ_CONTROL_3_REG                            0x000023c3
+#define A4XX_HLSQ_CONTROL_3_REG_REGID__MASK                    0x000000ff
+#define A4XX_HLSQ_CONTROL_3_REG_REGID__SHIFT                   0
+static inline uint32_t A4XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A4XX_HLSQ_CONTROL_3_REG_REGID__MASK;
+}
+
+#define REG_A4XX_HLSQ_CONTROL_4_REG                            0x000023c4
+
+#define REG_A4XX_HLSQ_VS_CONTROL_REG                           0x000023c5
+#define A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK             0x000000ff
+#define A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT            0
+static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
+}
+#define A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK       0x00007f00
+#define A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT      8
+static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
+}
+#define A4XX_HLSQ_VS_CONTROL_REG_SSBO_ENABLE                   0x00008000
+#define A4XX_HLSQ_VS_CONTROL_REG_ENABLED                       0x00010000
+#define A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK         0x00fe0000
+#define A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT                17
+static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK;
+}
+#define A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK             0xff000000
+#define A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT            24
+static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
+}
+
+#define REG_A4XX_HLSQ_FS_CONTROL_REG                           0x000023c6
+#define A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK             0x000000ff
+#define A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT            0
+static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
+}
+#define A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK       0x00007f00
+#define A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT      8
+static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
+}
+#define A4XX_HLSQ_FS_CONTROL_REG_SSBO_ENABLE                   0x00008000
+#define A4XX_HLSQ_FS_CONTROL_REG_ENABLED                       0x00010000
+#define A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK         0x00fe0000
+#define A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT                17
+static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK;
+}
+#define A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK             0xff000000
+#define A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT            24
+static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
+}
+
+#define REG_A4XX_HLSQ_HS_CONTROL_REG                           0x000023c7
+#define A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__MASK             0x000000ff
+#define A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__SHIFT            0
+static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__MASK;
+}
+#define A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK       0x00007f00
+#define A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT      8
+static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
+}
+#define A4XX_HLSQ_HS_CONTROL_REG_SSBO_ENABLE                   0x00008000
+#define A4XX_HLSQ_HS_CONTROL_REG_ENABLED                       0x00010000
+#define A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK         0x00fe0000
+#define A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT                17
+static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK;
+}
+#define A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__MASK             0xff000000
+#define A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__SHIFT            24
+static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__MASK;
+}
+
+#define REG_A4XX_HLSQ_DS_CONTROL_REG                           0x000023c8
+#define A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__MASK             0x000000ff
+#define A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__SHIFT            0
+static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__MASK;
+}
+#define A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK       0x00007f00
+#define A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT      8
+static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
+}
+#define A4XX_HLSQ_DS_CONTROL_REG_SSBO_ENABLE                   0x00008000
+#define A4XX_HLSQ_DS_CONTROL_REG_ENABLED                       0x00010000
+#define A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK         0x00fe0000
+#define A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT                17
+static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK;
+}
+#define A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__MASK             0xff000000
+#define A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__SHIFT            24
+static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__MASK;
+}
+
+#define REG_A4XX_HLSQ_GS_CONTROL_REG                           0x000023c9
+#define A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__MASK             0x000000ff
+#define A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__SHIFT            0
+static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__MASK;
+}
+#define A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK       0x00007f00
+#define A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT      8
+static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
+}
+#define A4XX_HLSQ_GS_CONTROL_REG_SSBO_ENABLE                   0x00008000
+#define A4XX_HLSQ_GS_CONTROL_REG_ENABLED                       0x00010000
+#define A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK         0x00fe0000
+#define A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT                17
+static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK;
+}
+#define A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__MASK             0xff000000
+#define A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__SHIFT            24
+static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__MASK;
+}
+
+#define REG_A4XX_HLSQ_CS_CONTROL_REG                           0x000023ca
+#define A4XX_HLSQ_CS_CONTROL_REG_CONSTLENGTH__MASK             0x000000ff
+#define A4XX_HLSQ_CS_CONTROL_REG_CONSTLENGTH__SHIFT            0
+static inline uint32_t A4XX_HLSQ_CS_CONTROL_REG_CONSTLENGTH(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_CS_CONTROL_REG_CONSTLENGTH__MASK;
+}
+#define A4XX_HLSQ_CS_CONTROL_REG_CONSTOBJECTOFFSET__MASK       0x00007f00
+#define A4XX_HLSQ_CS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT      8
+static inline uint32_t A4XX_HLSQ_CS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_CS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
+}
+#define A4XX_HLSQ_CS_CONTROL_REG_SSBO_ENABLE                   0x00008000
+#define A4XX_HLSQ_CS_CONTROL_REG_ENABLED                       0x00010000
+#define A4XX_HLSQ_CS_CONTROL_REG_SHADEROBJOFFSET__MASK         0x00fe0000
+#define A4XX_HLSQ_CS_CONTROL_REG_SHADEROBJOFFSET__SHIFT                17
+static inline uint32_t A4XX_HLSQ_CS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_CS_CONTROL_REG_SHADEROBJOFFSET__MASK;
+}
+#define A4XX_HLSQ_CS_CONTROL_REG_INSTRLENGTH__MASK             0xff000000
+#define A4XX_HLSQ_CS_CONTROL_REG_INSTRLENGTH__SHIFT            24
+static inline uint32_t A4XX_HLSQ_CS_CONTROL_REG_INSTRLENGTH(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_CS_CONTROL_REG_INSTRLENGTH__MASK;
+}
+
+#define REG_A4XX_HLSQ_CL_NDRANGE_0                             0x000023cd
+#define A4XX_HLSQ_CL_NDRANGE_0_KERNELDIM__MASK                 0x00000003
+#define A4XX_HLSQ_CL_NDRANGE_0_KERNELDIM__SHIFT                        0
+static inline uint32_t A4XX_HLSQ_CL_NDRANGE_0_KERNELDIM(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CL_NDRANGE_0_KERNELDIM__SHIFT) & A4XX_HLSQ_CL_NDRANGE_0_KERNELDIM__MASK;
+}
+#define A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEX__MASK                        0x00000ffc
+#define A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEX__SHIFT               2
+static inline uint32_t A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEX(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEX__SHIFT) & A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEX__MASK;
+}
+#define A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEY__MASK                        0x003ff000
+#define A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEY__SHIFT               12
+static inline uint32_t A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEY(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEY__SHIFT) & A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEY__MASK;
+}
+#define A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEZ__MASK                        0xffc00000
+#define A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEZ__SHIFT               22
+static inline uint32_t A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEZ(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEZ__SHIFT) & A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEZ__MASK;
+}
+
+#define REG_A4XX_HLSQ_CL_NDRANGE_1                             0x000023ce
+#define A4XX_HLSQ_CL_NDRANGE_1_SIZE_X__MASK                    0xffffffff
+#define A4XX_HLSQ_CL_NDRANGE_1_SIZE_X__SHIFT                   0
+static inline uint32_t A4XX_HLSQ_CL_NDRANGE_1_SIZE_X(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CL_NDRANGE_1_SIZE_X__SHIFT) & A4XX_HLSQ_CL_NDRANGE_1_SIZE_X__MASK;
+}
+
+#define REG_A4XX_HLSQ_CL_NDRANGE_2                             0x000023cf
+
+#define REG_A4XX_HLSQ_CL_NDRANGE_3                             0x000023d0
+#define A4XX_HLSQ_CL_NDRANGE_3_SIZE_Y__MASK                    0xffffffff
+#define A4XX_HLSQ_CL_NDRANGE_3_SIZE_Y__SHIFT                   0
+static inline uint32_t A4XX_HLSQ_CL_NDRANGE_3_SIZE_Y(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CL_NDRANGE_3_SIZE_Y__SHIFT) & A4XX_HLSQ_CL_NDRANGE_3_SIZE_Y__MASK;
+}
+
+#define REG_A4XX_HLSQ_CL_NDRANGE_4                             0x000023d1
+
+#define REG_A4XX_HLSQ_CL_NDRANGE_5                             0x000023d2
+#define A4XX_HLSQ_CL_NDRANGE_5_SIZE_Z__MASK                    0xffffffff
+#define A4XX_HLSQ_CL_NDRANGE_5_SIZE_Z__SHIFT                   0
+static inline uint32_t A4XX_HLSQ_CL_NDRANGE_5_SIZE_Z(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CL_NDRANGE_5_SIZE_Z__SHIFT) & A4XX_HLSQ_CL_NDRANGE_5_SIZE_Z__MASK;
+}
+
+#define REG_A4XX_HLSQ_CL_NDRANGE_6                             0x000023d3
+
+#define REG_A4XX_HLSQ_CL_CONTROL_0                             0x000023d4
+#define A4XX_HLSQ_CL_CONTROL_0_WGIDCONSTID__MASK               0x000000ff
+#define A4XX_HLSQ_CL_CONTROL_0_WGIDCONSTID__SHIFT              0
+static inline uint32_t A4XX_HLSQ_CL_CONTROL_0_WGIDCONSTID(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CL_CONTROL_0_WGIDCONSTID__SHIFT) & A4XX_HLSQ_CL_CONTROL_0_WGIDCONSTID__MASK;
+}
+#define A4XX_HLSQ_CL_CONTROL_0_LOCALIDREGID__MASK              0xff000000
+#define A4XX_HLSQ_CL_CONTROL_0_LOCALIDREGID__SHIFT             24
+static inline uint32_t A4XX_HLSQ_CL_CONTROL_0_LOCALIDREGID(uint32_t val)
+{
+       return ((val) << A4XX_HLSQ_CL_CONTROL_0_LOCALIDREGID__SHIFT) & A4XX_HLSQ_CL_CONTROL_0_LOCALIDREGID__MASK;
+}
+
+#define REG_A4XX_HLSQ_CL_CONTROL_1                             0x000023d5
+
+#define REG_A4XX_HLSQ_CL_KERNEL_CONST                          0x000023d6
+
+#define REG_A4XX_HLSQ_CL_KERNEL_GROUP_X                                0x000023d7
+
+#define REG_A4XX_HLSQ_CL_KERNEL_GROUP_Y                                0x000023d8
+
+#define REG_A4XX_HLSQ_CL_KERNEL_GROUP_Z                                0x000023d9
+
+#define REG_A4XX_HLSQ_CL_WG_OFFSET                             0x000023da
+
+#define REG_A4XX_HLSQ_UPDATE_CONTROL                           0x000023db
+
+#define REG_A4XX_PC_BINNING_COMMAND                            0x00000d00
+#define A4XX_PC_BINNING_COMMAND_BINNING_ENABLE                 0x00000001
+
+#define REG_A4XX_PC_TESSFACTOR_ADDR                            0x00000d08
+
+#define REG_A4XX_PC_DRAWCALL_SETUP_OVERRIDE                    0x00000d0c
+
+#define REG_A4XX_PC_PERFCTR_PC_SEL_0                           0x00000d10
+
+#define REG_A4XX_PC_PERFCTR_PC_SEL_1                           0x00000d11
+
+#define REG_A4XX_PC_PERFCTR_PC_SEL_2                           0x00000d12
+
+#define REG_A4XX_PC_PERFCTR_PC_SEL_3                           0x00000d13
+
+#define REG_A4XX_PC_PERFCTR_PC_SEL_4                           0x00000d14
+
+#define REG_A4XX_PC_PERFCTR_PC_SEL_5                           0x00000d15
+
+#define REG_A4XX_PC_PERFCTR_PC_SEL_6                           0x00000d16
+
+#define REG_A4XX_PC_PERFCTR_PC_SEL_7                           0x00000d17
+
+#define REG_A4XX_PC_BIN_BASE                                   0x000021c0
+
+#define REG_A4XX_PC_VSTREAM_CONTROL                            0x000021c2
+#define A4XX_PC_VSTREAM_CONTROL_SIZE__MASK                     0x003f0000
+#define A4XX_PC_VSTREAM_CONTROL_SIZE__SHIFT                    16
+static inline uint32_t A4XX_PC_VSTREAM_CONTROL_SIZE(uint32_t val)
+{
+       return ((val) << A4XX_PC_VSTREAM_CONTROL_SIZE__SHIFT) & A4XX_PC_VSTREAM_CONTROL_SIZE__MASK;
+}
+#define A4XX_PC_VSTREAM_CONTROL_N__MASK                                0x07c00000
+#define A4XX_PC_VSTREAM_CONTROL_N__SHIFT                       22
+static inline uint32_t A4XX_PC_VSTREAM_CONTROL_N(uint32_t val)
+{
+       return ((val) << A4XX_PC_VSTREAM_CONTROL_N__SHIFT) & A4XX_PC_VSTREAM_CONTROL_N__MASK;
+}
+
+#define REG_A4XX_PC_PRIM_VTX_CNTL                              0x000021c4
+#define A4XX_PC_PRIM_VTX_CNTL_VAROUT__MASK                     0x0000000f
+#define A4XX_PC_PRIM_VTX_CNTL_VAROUT__SHIFT                    0
+static inline uint32_t A4XX_PC_PRIM_VTX_CNTL_VAROUT(uint32_t val)
+{
+       return ((val) << A4XX_PC_PRIM_VTX_CNTL_VAROUT__SHIFT) & A4XX_PC_PRIM_VTX_CNTL_VAROUT__MASK;
+}
+#define A4XX_PC_PRIM_VTX_CNTL_PRIMITIVE_RESTART                        0x00100000
+#define A4XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST               0x02000000
+#define A4XX_PC_PRIM_VTX_CNTL_PSIZE                            0x04000000
+
+#define REG_A4XX_PC_PRIM_VTX_CNTL2                             0x000021c5
+#define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE__MASK      0x00000007
+#define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE__SHIFT     0
+static inline uint32_t A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
+{
+       return ((val) << A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE__SHIFT) & A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE__MASK;
+}
+#define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE__MASK       0x00000038
+#define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE__SHIFT      3
+static inline uint32_t A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
+{
+       return ((val) << A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE__SHIFT) & A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE__MASK;
+}
+#define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_ENABLE                 0x00000040
+
+#define REG_A4XX_PC_RESTART_INDEX                              0x000021c6
+
+#define REG_A4XX_PC_GS_PARAM                                   0x000021e5
+#define A4XX_PC_GS_PARAM_MAX_VERTICES__MASK                    0x000003ff
+#define A4XX_PC_GS_PARAM_MAX_VERTICES__SHIFT                   0
+static inline uint32_t A4XX_PC_GS_PARAM_MAX_VERTICES(uint32_t val)
+{
+       return ((val) << A4XX_PC_GS_PARAM_MAX_VERTICES__SHIFT) & A4XX_PC_GS_PARAM_MAX_VERTICES__MASK;
+}
+#define A4XX_PC_GS_PARAM_INVOCATIONS__MASK                     0x0000f800
+#define A4XX_PC_GS_PARAM_INVOCATIONS__SHIFT                    11
+static inline uint32_t A4XX_PC_GS_PARAM_INVOCATIONS(uint32_t val)
+{
+       return ((val) << A4XX_PC_GS_PARAM_INVOCATIONS__SHIFT) & A4XX_PC_GS_PARAM_INVOCATIONS__MASK;
+}
+#define A4XX_PC_GS_PARAM_PRIMTYPE__MASK                                0x01800000
+#define A4XX_PC_GS_PARAM_PRIMTYPE__SHIFT                       23
+static inline uint32_t A4XX_PC_GS_PARAM_PRIMTYPE(enum adreno_pa_su_sc_draw val)
+{
+       return ((val) << A4XX_PC_GS_PARAM_PRIMTYPE__SHIFT) & A4XX_PC_GS_PARAM_PRIMTYPE__MASK;
+}
+#define A4XX_PC_GS_PARAM_LAYER                                 0x80000000
+
+#define REG_A4XX_PC_HS_PARAM                                   0x000021e7
+#define A4XX_PC_HS_PARAM_VERTICES_OUT__MASK                    0x0000003f
+#define A4XX_PC_HS_PARAM_VERTICES_OUT__SHIFT                   0
+static inline uint32_t A4XX_PC_HS_PARAM_VERTICES_OUT(uint32_t val)
+{
+       return ((val) << A4XX_PC_HS_PARAM_VERTICES_OUT__SHIFT) & A4XX_PC_HS_PARAM_VERTICES_OUT__MASK;
+}
+#define A4XX_PC_HS_PARAM_SPACING__MASK                         0x00600000
+#define A4XX_PC_HS_PARAM_SPACING__SHIFT                                21
+static inline uint32_t A4XX_PC_HS_PARAM_SPACING(enum a4xx_tess_spacing val)
+{
+       return ((val) << A4XX_PC_HS_PARAM_SPACING__SHIFT) & A4XX_PC_HS_PARAM_SPACING__MASK;
+}
+#define A4XX_PC_HS_PARAM_CW                                    0x00800000
+#define A4XX_PC_HS_PARAM_CONNECTED                             0x01000000
+
+#define REG_A4XX_VBIF_VERSION                                  0x00003000
+
+#define REG_A4XX_VBIF_CLKON                                    0x00003001
+#define A4XX_VBIF_CLKON_FORCE_ON_TESTBUS                       0x00000001
+
+#define REG_A4XX_VBIF_ABIT_SORT                                        0x0000301c
+
+#define REG_A4XX_VBIF_ABIT_SORT_CONF                           0x0000301d
+
+#define REG_A4XX_VBIF_GATE_OFF_WRREQ_EN                                0x0000302a
+
+#define REG_A4XX_VBIF_IN_RD_LIM_CONF0                          0x0000302c
+
+#define REG_A4XX_VBIF_IN_RD_LIM_CONF1                          0x0000302d
+
+#define REG_A4XX_VBIF_IN_WR_LIM_CONF0                          0x00003030
+
+#define REG_A4XX_VBIF_IN_WR_LIM_CONF1                          0x00003031
+
+#define REG_A4XX_VBIF_ROUND_ROBIN_QOS_ARB                      0x00003049
+
+#define REG_A4XX_VBIF_PERF_CNT_EN0                             0x000030c0
+
+#define REG_A4XX_VBIF_PERF_CNT_EN1                             0x000030c1
+
+#define REG_A4XX_VBIF_PERF_CNT_EN2                             0x000030c2
+
+#define REG_A4XX_VBIF_PERF_CNT_EN3                             0x000030c3
+
+#define REG_A4XX_VBIF_PERF_CNT_SEL0                            0x000030d0
+
+#define REG_A4XX_VBIF_PERF_CNT_SEL1                            0x000030d1
+
+#define REG_A4XX_VBIF_PERF_CNT_SEL2                            0x000030d2
+
+#define REG_A4XX_VBIF_PERF_CNT_SEL3                            0x000030d3
+
+#define REG_A4XX_VBIF_PERF_CNT_LOW0                            0x000030d8
+
+#define REG_A4XX_VBIF_PERF_CNT_LOW1                            0x000030d9
+
+#define REG_A4XX_VBIF_PERF_CNT_LOW2                            0x000030da
+
+#define REG_A4XX_VBIF_PERF_CNT_LOW3                            0x000030db
+
+#define REG_A4XX_VBIF_PERF_CNT_HIGH0                           0x000030e0
+
+#define REG_A4XX_VBIF_PERF_CNT_HIGH1                           0x000030e1
+
+#define REG_A4XX_VBIF_PERF_CNT_HIGH2                           0x000030e2
+
+#define REG_A4XX_VBIF_PERF_CNT_HIGH3                           0x000030e3
+
+#define REG_A4XX_VBIF_PERF_PWR_CNT_EN0                         0x00003100
+
+#define REG_A4XX_VBIF_PERF_PWR_CNT_EN1                         0x00003101
+
+#define REG_A4XX_VBIF_PERF_PWR_CNT_EN2                         0x00003102
+
+#define REG_A4XX_UNKNOWN_0CC5                                  0x00000cc5
+
+#define REG_A4XX_UNKNOWN_0CC6                                  0x00000cc6
+
+#define REG_A4XX_UNKNOWN_0D01                                  0x00000d01
+
+#define REG_A4XX_UNKNOWN_0E42                                  0x00000e42
+
+#define REG_A4XX_UNKNOWN_0EC2                                  0x00000ec2
+
+#define REG_A4XX_UNKNOWN_2001                                  0x00002001
+
+#define REG_A4XX_UNKNOWN_209B                                  0x0000209b
+
+#define REG_A4XX_UNKNOWN_20EF                                  0x000020ef
+
+#define REG_A4XX_UNKNOWN_2152                                  0x00002152
+
+#define REG_A4XX_UNKNOWN_2153                                  0x00002153
+
+#define REG_A4XX_UNKNOWN_2154                                  0x00002154
+
+#define REG_A4XX_UNKNOWN_2155                                  0x00002155
+
+#define REG_A4XX_UNKNOWN_2156                                  0x00002156
+
+#define REG_A4XX_UNKNOWN_2157                                  0x00002157
+
+#define REG_A4XX_UNKNOWN_21C3                                  0x000021c3
+
+#define REG_A4XX_UNKNOWN_21E6                                  0x000021e6
+
+#define REG_A4XX_UNKNOWN_2209                                  0x00002209
+
+#define REG_A4XX_UNKNOWN_22D7                                  0x000022d7
+
+#define REG_A4XX_UNKNOWN_2352                                  0x00002352
+
+#define REG_A4XX_TEX_SAMP_0                                    0x00000000
+#define A4XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR                  0x00000001
+#define A4XX_TEX_SAMP_0_XY_MAG__MASK                           0x00000006
+#define A4XX_TEX_SAMP_0_XY_MAG__SHIFT                          1
+static inline uint32_t A4XX_TEX_SAMP_0_XY_MAG(enum a4xx_tex_filter val)
+{
+       return ((val) << A4XX_TEX_SAMP_0_XY_MAG__SHIFT) & A4XX_TEX_SAMP_0_XY_MAG__MASK;
+}
+#define A4XX_TEX_SAMP_0_XY_MIN__MASK                           0x00000018
+#define A4XX_TEX_SAMP_0_XY_MIN__SHIFT                          3
+static inline uint32_t A4XX_TEX_SAMP_0_XY_MIN(enum a4xx_tex_filter val)
+{
+       return ((val) << A4XX_TEX_SAMP_0_XY_MIN__SHIFT) & A4XX_TEX_SAMP_0_XY_MIN__MASK;
+}
+#define A4XX_TEX_SAMP_0_WRAP_S__MASK                           0x000000e0
+#define A4XX_TEX_SAMP_0_WRAP_S__SHIFT                          5
+static inline uint32_t A4XX_TEX_SAMP_0_WRAP_S(enum a4xx_tex_clamp val)
+{
+       return ((val) << A4XX_TEX_SAMP_0_WRAP_S__SHIFT) & A4XX_TEX_SAMP_0_WRAP_S__MASK;
+}
+#define A4XX_TEX_SAMP_0_WRAP_T__MASK                           0x00000700
+#define A4XX_TEX_SAMP_0_WRAP_T__SHIFT                          8
+static inline uint32_t A4XX_TEX_SAMP_0_WRAP_T(enum a4xx_tex_clamp val)
+{
+       return ((val) << A4XX_TEX_SAMP_0_WRAP_T__SHIFT) & A4XX_TEX_SAMP_0_WRAP_T__MASK;
+}
+#define A4XX_TEX_SAMP_0_WRAP_R__MASK                           0x00003800
+#define A4XX_TEX_SAMP_0_WRAP_R__SHIFT                          11
+static inline uint32_t A4XX_TEX_SAMP_0_WRAP_R(enum a4xx_tex_clamp val)
+{
+       return ((val) << A4XX_TEX_SAMP_0_WRAP_R__SHIFT) & A4XX_TEX_SAMP_0_WRAP_R__MASK;
+}
+#define A4XX_TEX_SAMP_0_ANISO__MASK                            0x0001c000
+#define A4XX_TEX_SAMP_0_ANISO__SHIFT                           14
+static inline uint32_t A4XX_TEX_SAMP_0_ANISO(enum a4xx_tex_aniso val)
+{
+       return ((val) << A4XX_TEX_SAMP_0_ANISO__SHIFT) & A4XX_TEX_SAMP_0_ANISO__MASK;
+}
+#define A4XX_TEX_SAMP_0_LOD_BIAS__MASK                         0xfff80000
+#define A4XX_TEX_SAMP_0_LOD_BIAS__SHIFT                                19
+static inline uint32_t A4XX_TEX_SAMP_0_LOD_BIAS(float val)
+{
+       return ((((int32_t)(val * 256.0))) << A4XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A4XX_TEX_SAMP_0_LOD_BIAS__MASK;
+}
+
+#define REG_A4XX_TEX_SAMP_1                                    0x00000001
+#define A4XX_TEX_SAMP_1_COMPARE_FUNC__MASK                     0x0000000e
+#define A4XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT                    1
+static inline uint32_t A4XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
+{
+       return ((val) << A4XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A4XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
+}
+#define A4XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF                 0x00000010
+#define A4XX_TEX_SAMP_1_UNNORM_COORDS                          0x00000020
+#define A4XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR                   0x00000040
+#define A4XX_TEX_SAMP_1_MAX_LOD__MASK                          0x000fff00
+#define A4XX_TEX_SAMP_1_MAX_LOD__SHIFT                         8
+static inline uint32_t A4XX_TEX_SAMP_1_MAX_LOD(float val)
+{
+       return ((((uint32_t)(val * 256.0))) << A4XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A4XX_TEX_SAMP_1_MAX_LOD__MASK;
+}
+#define A4XX_TEX_SAMP_1_MIN_LOD__MASK                          0xfff00000
+#define A4XX_TEX_SAMP_1_MIN_LOD__SHIFT                         20
+static inline uint32_t A4XX_TEX_SAMP_1_MIN_LOD(float val)
+{
+       return ((((uint32_t)(val * 256.0))) << A4XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A4XX_TEX_SAMP_1_MIN_LOD__MASK;
+}
+
+#define REG_A4XX_TEX_CONST_0                                   0x00000000
+#define A4XX_TEX_CONST_0_TILED                                 0x00000001
+#define A4XX_TEX_CONST_0_SRGB                                  0x00000004
+#define A4XX_TEX_CONST_0_SWIZ_X__MASK                          0x00000070
+#define A4XX_TEX_CONST_0_SWIZ_X__SHIFT                         4
+static inline uint32_t A4XX_TEX_CONST_0_SWIZ_X(enum a4xx_tex_swiz val)
+{
+       return ((val) << A4XX_TEX_CONST_0_SWIZ_X__SHIFT) & A4XX_TEX_CONST_0_SWIZ_X__MASK;
+}
+#define A4XX_TEX_CONST_0_SWIZ_Y__MASK                          0x00000380
+#define A4XX_TEX_CONST_0_SWIZ_Y__SHIFT                         7
+static inline uint32_t A4XX_TEX_CONST_0_SWIZ_Y(enum a4xx_tex_swiz val)
+{
+       return ((val) << A4XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A4XX_TEX_CONST_0_SWIZ_Y__MASK;
+}
+#define A4XX_TEX_CONST_0_SWIZ_Z__MASK                          0x00001c00
+#define A4XX_TEX_CONST_0_SWIZ_Z__SHIFT                         10
+static inline uint32_t A4XX_TEX_CONST_0_SWIZ_Z(enum a4xx_tex_swiz val)
+{
+       return ((val) << A4XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A4XX_TEX_CONST_0_SWIZ_Z__MASK;
+}
+#define A4XX_TEX_CONST_0_SWIZ_W__MASK                          0x0000e000
+#define A4XX_TEX_CONST_0_SWIZ_W__SHIFT                         13
+static inline uint32_t A4XX_TEX_CONST_0_SWIZ_W(enum a4xx_tex_swiz val)
+{
+       return ((val) << A4XX_TEX_CONST_0_SWIZ_W__SHIFT) & A4XX_TEX_CONST_0_SWIZ_W__MASK;
+}
+#define A4XX_TEX_CONST_0_MIPLVLS__MASK                         0x000f0000
+#define A4XX_TEX_CONST_0_MIPLVLS__SHIFT                                16
+static inline uint32_t A4XX_TEX_CONST_0_MIPLVLS(uint32_t val)
+{
+       return ((val) << A4XX_TEX_CONST_0_MIPLVLS__SHIFT) & A4XX_TEX_CONST_0_MIPLVLS__MASK;
+}
+#define A4XX_TEX_CONST_0_FMT__MASK                             0x1fc00000
+#define A4XX_TEX_CONST_0_FMT__SHIFT                            22
+static inline uint32_t A4XX_TEX_CONST_0_FMT(enum a4xx_tex_fmt val)
+{
+       return ((val) << A4XX_TEX_CONST_0_FMT__SHIFT) & A4XX_TEX_CONST_0_FMT__MASK;
+}
+#define A4XX_TEX_CONST_0_TYPE__MASK                            0x60000000
+#define A4XX_TEX_CONST_0_TYPE__SHIFT                           29
+static inline uint32_t A4XX_TEX_CONST_0_TYPE(enum a4xx_tex_type val)
+{
+       return ((val) << A4XX_TEX_CONST_0_TYPE__SHIFT) & A4XX_TEX_CONST_0_TYPE__MASK;
+}
+
+#define REG_A4XX_TEX_CONST_1                                   0x00000001
+#define A4XX_TEX_CONST_1_HEIGHT__MASK                          0x00007fff
+#define A4XX_TEX_CONST_1_HEIGHT__SHIFT                         0
+static inline uint32_t A4XX_TEX_CONST_1_HEIGHT(uint32_t val)
+{
+       return ((val) << A4XX_TEX_CONST_1_HEIGHT__SHIFT) & A4XX_TEX_CONST_1_HEIGHT__MASK;
+}
+#define A4XX_TEX_CONST_1_WIDTH__MASK                           0x3fff8000
+#define A4XX_TEX_CONST_1_WIDTH__SHIFT                          15
+static inline uint32_t A4XX_TEX_CONST_1_WIDTH(uint32_t val)
+{
+       return ((val) << A4XX_TEX_CONST_1_WIDTH__SHIFT) & A4XX_TEX_CONST_1_WIDTH__MASK;
+}
+
+#define REG_A4XX_TEX_CONST_2                                   0x00000002
+#define A4XX_TEX_CONST_2_FETCHSIZE__MASK                       0x0000000f
+#define A4XX_TEX_CONST_2_FETCHSIZE__SHIFT                      0
+static inline uint32_t A4XX_TEX_CONST_2_FETCHSIZE(enum a4xx_tex_fetchsize val)
+{
+       return ((val) << A4XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A4XX_TEX_CONST_2_FETCHSIZE__MASK;
+}
+#define A4XX_TEX_CONST_2_PITCH__MASK                           0x3ffffe00
+#define A4XX_TEX_CONST_2_PITCH__SHIFT                          9
+static inline uint32_t A4XX_TEX_CONST_2_PITCH(uint32_t val)
+{
+       return ((val) << A4XX_TEX_CONST_2_PITCH__SHIFT) & A4XX_TEX_CONST_2_PITCH__MASK;
+}
+#define A4XX_TEX_CONST_2_SWAP__MASK                            0xc0000000
+#define A4XX_TEX_CONST_2_SWAP__SHIFT                           30
+static inline uint32_t A4XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A4XX_TEX_CONST_2_SWAP__SHIFT) & A4XX_TEX_CONST_2_SWAP__MASK;
+}
+
+#define REG_A4XX_TEX_CONST_3                                   0x00000003
+#define A4XX_TEX_CONST_3_LAYERSZ__MASK                         0x00003fff
+#define A4XX_TEX_CONST_3_LAYERSZ__SHIFT                                0
+static inline uint32_t A4XX_TEX_CONST_3_LAYERSZ(uint32_t val)
+{
+       assert(!(val & 0xfff));
+       return ((val >> 12) << A4XX_TEX_CONST_3_LAYERSZ__SHIFT) & A4XX_TEX_CONST_3_LAYERSZ__MASK;
+}
+#define A4XX_TEX_CONST_3_DEPTH__MASK                           0x7ffc0000
+#define A4XX_TEX_CONST_3_DEPTH__SHIFT                          18
+static inline uint32_t A4XX_TEX_CONST_3_DEPTH(uint32_t val)
+{
+       return ((val) << A4XX_TEX_CONST_3_DEPTH__SHIFT) & A4XX_TEX_CONST_3_DEPTH__MASK;
+}
+
+#define REG_A4XX_TEX_CONST_4                                   0x00000004
+#define A4XX_TEX_CONST_4_LAYERSZ__MASK                         0x0000000f
+#define A4XX_TEX_CONST_4_LAYERSZ__SHIFT                                0
+static inline uint32_t A4XX_TEX_CONST_4_LAYERSZ(uint32_t val)
+{
+       assert(!(val & 0xfff));
+       return ((val >> 12) << A4XX_TEX_CONST_4_LAYERSZ__SHIFT) & A4XX_TEX_CONST_4_LAYERSZ__MASK;
+}
+#define A4XX_TEX_CONST_4_BASE__MASK                            0xffffffe0
+#define A4XX_TEX_CONST_4_BASE__SHIFT                           5
+static inline uint32_t A4XX_TEX_CONST_4_BASE(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A4XX_TEX_CONST_4_BASE__SHIFT) & A4XX_TEX_CONST_4_BASE__MASK;
+}
+
+#define REG_A4XX_TEX_CONST_5                                   0x00000005
+
+#define REG_A4XX_TEX_CONST_6                                   0x00000006
+
+#define REG_A4XX_TEX_CONST_7                                   0x00000007
+
+#define REG_A4XX_SSBO_0_0                                      0x00000000
+#define A4XX_SSBO_0_0_BASE__MASK                               0xffffffe0
+#define A4XX_SSBO_0_0_BASE__SHIFT                              5
+static inline uint32_t A4XX_SSBO_0_0_BASE(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A4XX_SSBO_0_0_BASE__SHIFT) & A4XX_SSBO_0_0_BASE__MASK;
+}
+
+#define REG_A4XX_SSBO_0_1                                      0x00000001
+#define A4XX_SSBO_0_1_PITCH__MASK                              0x003fffff
+#define A4XX_SSBO_0_1_PITCH__SHIFT                             0
+static inline uint32_t A4XX_SSBO_0_1_PITCH(uint32_t val)
+{
+       return ((val) << A4XX_SSBO_0_1_PITCH__SHIFT) & A4XX_SSBO_0_1_PITCH__MASK;
+}
+
+#define REG_A4XX_SSBO_0_2                                      0x00000002
+#define A4XX_SSBO_0_2_ARRAY_PITCH__MASK                                0x03fff000
+#define A4XX_SSBO_0_2_ARRAY_PITCH__SHIFT                       12
+static inline uint32_t A4XX_SSBO_0_2_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0xfff));
+       return ((val >> 12) << A4XX_SSBO_0_2_ARRAY_PITCH__SHIFT) & A4XX_SSBO_0_2_ARRAY_PITCH__MASK;
+}
+
+#define REG_A4XX_SSBO_0_3                                      0x00000003
+#define A4XX_SSBO_0_3_CPP__MASK                                        0x0000003f
+#define A4XX_SSBO_0_3_CPP__SHIFT                               0
+static inline uint32_t A4XX_SSBO_0_3_CPP(uint32_t val)
+{
+       return ((val) << A4XX_SSBO_0_3_CPP__SHIFT) & A4XX_SSBO_0_3_CPP__MASK;
+}
+
+#define REG_A4XX_SSBO_1_0                                      0x00000000
+#define A4XX_SSBO_1_0_CPP__MASK                                        0x0000001f
+#define A4XX_SSBO_1_0_CPP__SHIFT                               0
+static inline uint32_t A4XX_SSBO_1_0_CPP(uint32_t val)
+{
+       return ((val) << A4XX_SSBO_1_0_CPP__SHIFT) & A4XX_SSBO_1_0_CPP__MASK;
+}
+#define A4XX_SSBO_1_0_FMT__MASK                                        0x0000ff00
+#define A4XX_SSBO_1_0_FMT__SHIFT                               8
+static inline uint32_t A4XX_SSBO_1_0_FMT(enum a4xx_color_fmt val)
+{
+       return ((val) << A4XX_SSBO_1_0_FMT__SHIFT) & A4XX_SSBO_1_0_FMT__MASK;
+}
+#define A4XX_SSBO_1_0_WIDTH__MASK                              0xffff0000
+#define A4XX_SSBO_1_0_WIDTH__SHIFT                             16
+static inline uint32_t A4XX_SSBO_1_0_WIDTH(uint32_t val)
+{
+       return ((val) << A4XX_SSBO_1_0_WIDTH__SHIFT) & A4XX_SSBO_1_0_WIDTH__MASK;
+}
+
+#define REG_A4XX_SSBO_1_1                                      0x00000001
+#define A4XX_SSBO_1_1_HEIGHT__MASK                             0x0000ffff
+#define A4XX_SSBO_1_1_HEIGHT__SHIFT                            0
+static inline uint32_t A4XX_SSBO_1_1_HEIGHT(uint32_t val)
+{
+       return ((val) << A4XX_SSBO_1_1_HEIGHT__SHIFT) & A4XX_SSBO_1_1_HEIGHT__MASK;
+}
+#define A4XX_SSBO_1_1_DEPTH__MASK                              0xffff0000
+#define A4XX_SSBO_1_1_DEPTH__SHIFT                             16
+static inline uint32_t A4XX_SSBO_1_1_DEPTH(uint32_t val)
+{
+       return ((val) << A4XX_SSBO_1_1_DEPTH__SHIFT) & A4XX_SSBO_1_1_DEPTH__MASK;
+}
+
+
+#endif /* A4XX_XML */
diff --git a/src/freedreno/registers/a5xx.xml.h b/src/freedreno/registers/a5xx.xml.h
new file mode 100644 (file)
index 0000000..89e8f23
--- /dev/null
@@ -0,0 +1,5226 @@
+#ifndef A5XX_XML
+#define A5XX_XML
+
+/* Autogenerated file, DO NOT EDIT manually!
+
+This file was generated by the rules-ng-ng headergen tool in this git repository:
+http://github.com/freedreno/envytools/
+git clone https://github.com/freedreno/envytools.git
+
+The rules-ng-ng source files this header was generated from are:
+- /home/robclark/src/envytools/rnndb/adreno.xml               (    501 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/freedreno_copyright.xml  (   1572 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a2xx.xml          (  42463 bytes, from 2018-11-19 13:44:03)
+- /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml (  14239 bytes, from 2018-12-05 15:25:53)
+- /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml    (  43052 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a3xx.xml          (  83840 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a4xx.xml          ( 112086 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a5xx.xml          ( 147240 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a6xx.xml          ( 141895 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml      (  10431 bytes, from 2018-09-14 13:03:07)
+- /home/robclark/src/envytools/rnndb/adreno/ocmem.xml         (   1773 bytes, from 2018-07-03 19:37:13)
+
+Copyright (C) 2013-2018 by the following authors:
+- Rob Clark <robdclark@gmail.com> (robclark)
+- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
+
+Permission is hereby granted, free of charge, to any person obtaining
+a copy of this software and associated documentation files (the
+"Software"), to deal in the Software without restriction, including
+without limitation the rights to use, copy, modify, merge, publish,
+distribute, sublicense, and/or sell copies of the Software, and to
+permit persons to whom the Software is furnished to do so, subject to
+the following conditions:
+
+The above copyright notice and this permission notice (including the
+next paragraph) shall be included in all copies or substantial
+portions of the Software.
+
+THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
+EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
+MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
+IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
+LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
+OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
+WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
+*/
+
+
+enum a5xx_color_fmt {
+       RB5_A8_UNORM = 2,
+       RB5_R8_UNORM = 3,
+       RB5_R8_SNORM = 4,
+       RB5_R8_UINT = 5,
+       RB5_R8_SINT = 6,
+       RB5_R4G4B4A4_UNORM = 8,
+       RB5_R5G5B5A1_UNORM = 10,
+       RB5_R5G6B5_UNORM = 14,
+       RB5_R8G8_UNORM = 15,
+       RB5_R8G8_SNORM = 16,
+       RB5_R8G8_UINT = 17,
+       RB5_R8G8_SINT = 18,
+       RB5_R16_UNORM = 21,
+       RB5_R16_SNORM = 22,
+       RB5_R16_FLOAT = 23,
+       RB5_R16_UINT = 24,
+       RB5_R16_SINT = 25,
+       RB5_R8G8B8A8_UNORM = 48,
+       RB5_R8G8B8_UNORM = 49,
+       RB5_R8G8B8A8_SNORM = 50,
+       RB5_R8G8B8A8_UINT = 51,
+       RB5_R8G8B8A8_SINT = 52,
+       RB5_R10G10B10A2_UNORM = 55,
+       RB5_R10G10B10A2_UINT = 58,
+       RB5_R11G11B10_FLOAT = 66,
+       RB5_R16G16_UNORM = 67,
+       RB5_R16G16_SNORM = 68,
+       RB5_R16G16_FLOAT = 69,
+       RB5_R16G16_UINT = 70,
+       RB5_R16G16_SINT = 71,
+       RB5_R32_FLOAT = 74,
+       RB5_R32_UINT = 75,
+       RB5_R32_SINT = 76,
+       RB5_R16G16B16A16_UNORM = 96,
+       RB5_R16G16B16A16_SNORM = 97,
+       RB5_R16G16B16A16_FLOAT = 98,
+       RB5_R16G16B16A16_UINT = 99,
+       RB5_R16G16B16A16_SINT = 100,
+       RB5_R32G32_FLOAT = 103,
+       RB5_R32G32_UINT = 104,
+       RB5_R32G32_SINT = 105,
+       RB5_R32G32B32A32_FLOAT = 130,
+       RB5_R32G32B32A32_UINT = 131,
+       RB5_R32G32B32A32_SINT = 132,
+};
+
+enum a5xx_tile_mode {
+       TILE5_LINEAR = 0,
+       TILE5_2 = 2,
+       TILE5_3 = 3,
+};
+
+enum a5xx_vtx_fmt {
+       VFMT5_8_UNORM = 3,
+       VFMT5_8_SNORM = 4,
+       VFMT5_8_UINT = 5,
+       VFMT5_8_SINT = 6,
+       VFMT5_8_8_UNORM = 15,
+       VFMT5_8_8_SNORM = 16,
+       VFMT5_8_8_UINT = 17,
+       VFMT5_8_8_SINT = 18,
+       VFMT5_16_UNORM = 21,
+       VFMT5_16_SNORM = 22,
+       VFMT5_16_FLOAT = 23,
+       VFMT5_16_UINT = 24,
+       VFMT5_16_SINT = 25,
+       VFMT5_8_8_8_UNORM = 33,
+       VFMT5_8_8_8_SNORM = 34,
+       VFMT5_8_8_8_UINT = 35,
+       VFMT5_8_8_8_SINT = 36,
+       VFMT5_8_8_8_8_UNORM = 48,
+       VFMT5_8_8_8_8_SNORM = 50,
+       VFMT5_8_8_8_8_UINT = 51,
+       VFMT5_8_8_8_8_SINT = 52,
+       VFMT5_10_10_10_2_UNORM = 54,
+       VFMT5_10_10_10_2_SNORM = 57,
+       VFMT5_10_10_10_2_UINT = 58,
+       VFMT5_10_10_10_2_SINT = 59,
+       VFMT5_11_11_10_FLOAT = 66,
+       VFMT5_16_16_UNORM = 67,
+       VFMT5_16_16_SNORM = 68,
+       VFMT5_16_16_FLOAT = 69,
+       VFMT5_16_16_UINT = 70,
+       VFMT5_16_16_SINT = 71,
+       VFMT5_32_UNORM = 72,
+       VFMT5_32_SNORM = 73,
+       VFMT5_32_FLOAT = 74,
+       VFMT5_32_UINT = 75,
+       VFMT5_32_SINT = 76,
+       VFMT5_32_FIXED = 77,
+       VFMT5_16_16_16_UNORM = 88,
+       VFMT5_16_16_16_SNORM = 89,
+       VFMT5_16_16_16_FLOAT = 90,
+       VFMT5_16_16_16_UINT = 91,
+       VFMT5_16_16_16_SINT = 92,
+       VFMT5_16_16_16_16_UNORM = 96,
+       VFMT5_16_16_16_16_SNORM = 97,
+       VFMT5_16_16_16_16_FLOAT = 98,
+       VFMT5_16_16_16_16_UINT = 99,
+       VFMT5_16_16_16_16_SINT = 100,
+       VFMT5_32_32_UNORM = 101,
+       VFMT5_32_32_SNORM = 102,
+       VFMT5_32_32_FLOAT = 103,
+       VFMT5_32_32_UINT = 104,
+       VFMT5_32_32_SINT = 105,
+       VFMT5_32_32_FIXED = 106,
+       VFMT5_32_32_32_UNORM = 112,
+       VFMT5_32_32_32_SNORM = 113,
+       VFMT5_32_32_32_UINT = 114,
+       VFMT5_32_32_32_SINT = 115,
+       VFMT5_32_32_32_FLOAT = 116,
+       VFMT5_32_32_32_FIXED = 117,
+       VFMT5_32_32_32_32_UNORM = 128,
+       VFMT5_32_32_32_32_SNORM = 129,
+       VFMT5_32_32_32_32_FLOAT = 130,
+       VFMT5_32_32_32_32_UINT = 131,
+       VFMT5_32_32_32_32_SINT = 132,
+       VFMT5_32_32_32_32_FIXED = 133,
+};
+
+enum a5xx_tex_fmt {
+       TFMT5_A8_UNORM = 2,
+       TFMT5_8_UNORM = 3,
+       TFMT5_8_SNORM = 4,
+       TFMT5_8_UINT = 5,
+       TFMT5_8_SINT = 6,
+       TFMT5_4_4_4_4_UNORM = 8,
+       TFMT5_5_5_5_1_UNORM = 10,
+       TFMT5_5_6_5_UNORM = 14,
+       TFMT5_8_8_UNORM = 15,
+       TFMT5_8_8_SNORM = 16,
+       TFMT5_8_8_UINT = 17,
+       TFMT5_8_8_SINT = 18,
+       TFMT5_L8_A8_UNORM = 19,
+       TFMT5_16_UNORM = 21,
+       TFMT5_16_SNORM = 22,
+       TFMT5_16_FLOAT = 23,
+       TFMT5_16_UINT = 24,
+       TFMT5_16_SINT = 25,
+       TFMT5_8_8_8_8_UNORM = 48,
+       TFMT5_8_8_8_UNORM = 49,
+       TFMT5_8_8_8_8_SNORM = 50,
+       TFMT5_8_8_8_8_UINT = 51,
+       TFMT5_8_8_8_8_SINT = 52,
+       TFMT5_9_9_9_E5_FLOAT = 53,
+       TFMT5_10_10_10_2_UNORM = 54,
+       TFMT5_10_10_10_2_UINT = 58,
+       TFMT5_11_11_10_FLOAT = 66,
+       TFMT5_16_16_UNORM = 67,
+       TFMT5_16_16_SNORM = 68,
+       TFMT5_16_16_FLOAT = 69,
+       TFMT5_16_16_UINT = 70,
+       TFMT5_16_16_SINT = 71,
+       TFMT5_32_FLOAT = 74,
+       TFMT5_32_UINT = 75,
+       TFMT5_32_SINT = 76,
+       TFMT5_16_16_16_16_UNORM = 96,
+       TFMT5_16_16_16_16_SNORM = 97,
+       TFMT5_16_16_16_16_FLOAT = 98,
+       TFMT5_16_16_16_16_UINT = 99,
+       TFMT5_16_16_16_16_SINT = 100,
+       TFMT5_32_32_FLOAT = 103,
+       TFMT5_32_32_UINT = 104,
+       TFMT5_32_32_SINT = 105,
+       TFMT5_32_32_32_UINT = 114,
+       TFMT5_32_32_32_SINT = 115,
+       TFMT5_32_32_32_FLOAT = 116,
+       TFMT5_32_32_32_32_FLOAT = 130,
+       TFMT5_32_32_32_32_UINT = 131,
+       TFMT5_32_32_32_32_SINT = 132,
+       TFMT5_X8Z24_UNORM = 160,
+       TFMT5_ETC2_RG11_UNORM = 171,
+       TFMT5_ETC2_RG11_SNORM = 172,
+       TFMT5_ETC2_R11_UNORM = 173,
+       TFMT5_ETC2_R11_SNORM = 174,
+       TFMT5_ETC1 = 175,
+       TFMT5_ETC2_RGB8 = 176,
+       TFMT5_ETC2_RGBA8 = 177,
+       TFMT5_ETC2_RGB8A1 = 178,
+       TFMT5_DXT1 = 179,
+       TFMT5_DXT3 = 180,
+       TFMT5_DXT5 = 181,
+       TFMT5_RGTC1_UNORM = 183,
+       TFMT5_RGTC1_SNORM = 184,
+       TFMT5_RGTC2_UNORM = 187,
+       TFMT5_RGTC2_SNORM = 188,
+       TFMT5_BPTC_UFLOAT = 190,
+       TFMT5_BPTC_FLOAT = 191,
+       TFMT5_BPTC = 192,
+       TFMT5_ASTC_4x4 = 193,
+       TFMT5_ASTC_5x4 = 194,
+       TFMT5_ASTC_5x5 = 195,
+       TFMT5_ASTC_6x5 = 196,
+       TFMT5_ASTC_6x6 = 197,
+       TFMT5_ASTC_8x5 = 198,
+       TFMT5_ASTC_8x6 = 199,
+       TFMT5_ASTC_8x8 = 200,
+       TFMT5_ASTC_10x5 = 201,
+       TFMT5_ASTC_10x6 = 202,
+       TFMT5_ASTC_10x8 = 203,
+       TFMT5_ASTC_10x10 = 204,
+       TFMT5_ASTC_12x10 = 205,
+       TFMT5_ASTC_12x12 = 206,
+};
+
+enum a5xx_tex_fetchsize {
+       TFETCH5_1_BYTE = 0,
+       TFETCH5_2_BYTE = 1,
+       TFETCH5_4_BYTE = 2,
+       TFETCH5_8_BYTE = 3,
+       TFETCH5_16_BYTE = 4,
+};
+
+enum a5xx_depth_format {
+       DEPTH5_NONE = 0,
+       DEPTH5_16 = 1,
+       DEPTH5_24_8 = 2,
+       DEPTH5_32 = 4,
+};
+
+enum a5xx_blit_buf {
+       BLIT_MRT0 = 0,
+       BLIT_MRT1 = 1,
+       BLIT_MRT2 = 2,
+       BLIT_MRT3 = 3,
+       BLIT_MRT4 = 4,
+       BLIT_MRT5 = 5,
+       BLIT_MRT6 = 6,
+       BLIT_MRT7 = 7,
+       BLIT_ZS = 8,
+       BLIT_S = 9,
+};
+
+enum a5xx_cp_perfcounter_select {
+       PERF_CP_ALWAYS_COUNT = 0,
+       PERF_CP_BUSY_GFX_CORE_IDLE = 1,
+       PERF_CP_BUSY_CYCLES = 2,
+       PERF_CP_PFP_IDLE = 3,
+       PERF_CP_PFP_BUSY_WORKING = 4,
+       PERF_CP_PFP_STALL_CYCLES_ANY = 5,
+       PERF_CP_PFP_STARVE_CYCLES_ANY = 6,
+       PERF_CP_PFP_ICACHE_MISS = 7,
+       PERF_CP_PFP_ICACHE_HIT = 8,
+       PERF_CP_PFP_MATCH_PM4_PKT_PROFILE = 9,
+       PERF_CP_ME_BUSY_WORKING = 10,
+       PERF_CP_ME_IDLE = 11,
+       PERF_CP_ME_STARVE_CYCLES_ANY = 12,
+       PERF_CP_ME_FIFO_EMPTY_PFP_IDLE = 13,
+       PERF_CP_ME_FIFO_EMPTY_PFP_BUSY = 14,
+       PERF_CP_ME_FIFO_FULL_ME_BUSY = 15,
+       PERF_CP_ME_FIFO_FULL_ME_NON_WORKING = 16,
+       PERF_CP_ME_STALL_CYCLES_ANY = 17,
+       PERF_CP_ME_ICACHE_MISS = 18,
+       PERF_CP_ME_ICACHE_HIT = 19,
+       PERF_CP_NUM_PREEMPTIONS = 20,
+       PERF_CP_PREEMPTION_REACTION_DELAY = 21,
+       PERF_CP_PREEMPTION_SWITCH_OUT_TIME = 22,
+       PERF_CP_PREEMPTION_SWITCH_IN_TIME = 23,
+       PERF_CP_DEAD_DRAWS_IN_BIN_RENDER = 24,
+       PERF_CP_PREDICATED_DRAWS_KILLED = 25,
+       PERF_CP_MODE_SWITCH = 26,
+       PERF_CP_ZPASS_DONE = 27,
+       PERF_CP_CONTEXT_DONE = 28,
+       PERF_CP_CACHE_FLUSH = 29,
+       PERF_CP_LONG_PREEMPTIONS = 30,
+};
+
+enum a5xx_rbbm_perfcounter_select {
+       PERF_RBBM_ALWAYS_COUNT = 0,
+       PERF_RBBM_ALWAYS_ON = 1,
+       PERF_RBBM_TSE_BUSY = 2,
+       PERF_RBBM_RAS_BUSY = 3,
+       PERF_RBBM_PC_DCALL_BUSY = 4,
+       PERF_RBBM_PC_VSD_BUSY = 5,
+       PERF_RBBM_STATUS_MASKED = 6,
+       PERF_RBBM_COM_BUSY = 7,
+       PERF_RBBM_DCOM_BUSY = 8,
+       PERF_RBBM_VBIF_BUSY = 9,
+       PERF_RBBM_VSC_BUSY = 10,
+       PERF_RBBM_TESS_BUSY = 11,
+       PERF_RBBM_UCHE_BUSY = 12,
+       PERF_RBBM_HLSQ_BUSY = 13,
+};
+
+enum a5xx_pc_perfcounter_select {
+       PERF_PC_BUSY_CYCLES = 0,
+       PERF_PC_WORKING_CYCLES = 1,
+       PERF_PC_STALL_CYCLES_VFD = 2,
+       PERF_PC_STALL_CYCLES_TSE = 3,
+       PERF_PC_STALL_CYCLES_VPC = 4,
+       PERF_PC_STALL_CYCLES_UCHE = 5,
+       PERF_PC_STALL_CYCLES_TESS = 6,
+       PERF_PC_STALL_CYCLES_TSE_ONLY = 7,
+       PERF_PC_STALL_CYCLES_VPC_ONLY = 8,
+       PERF_PC_PASS1_TF_STALL_CYCLES = 9,
+       PERF_PC_STARVE_CYCLES_FOR_INDEX = 10,
+       PERF_PC_STARVE_CYCLES_FOR_TESS_FACTOR = 11,
+       PERF_PC_STARVE_CYCLES_FOR_VIZ_STREAM = 12,
+       PERF_PC_STARVE_CYCLES_FOR_POSITION = 13,
+       PERF_PC_STARVE_CYCLES_DI = 14,
+       PERF_PC_VIS_STREAMS_LOADED = 15,
+       PERF_PC_INSTANCES = 16,
+       PERF_PC_VPC_PRIMITIVES = 17,
+       PERF_PC_DEAD_PRIM = 18,
+       PERF_PC_LIVE_PRIM = 19,
+       PERF_PC_VERTEX_HITS = 20,
+       PERF_PC_IA_VERTICES = 21,
+       PERF_PC_IA_PRIMITIVES = 22,
+       PERF_PC_GS_PRIMITIVES = 23,
+       PERF_PC_HS_INVOCATIONS = 24,
+       PERF_PC_DS_INVOCATIONS = 25,
+       PERF_PC_VS_INVOCATIONS = 26,
+       PERF_PC_GS_INVOCATIONS = 27,
+       PERF_PC_DS_PRIMITIVES = 28,
+       PERF_PC_VPC_POS_DATA_TRANSACTION = 29,
+       PERF_PC_3D_DRAWCALLS = 30,
+       PERF_PC_2D_DRAWCALLS = 31,
+       PERF_PC_NON_DRAWCALL_GLOBAL_EVENTS = 32,
+       PERF_TESS_BUSY_CYCLES = 33,
+       PERF_TESS_WORKING_CYCLES = 34,
+       PERF_TESS_STALL_CYCLES_PC = 35,
+       PERF_TESS_STARVE_CYCLES_PC = 36,
+};
+
+enum a5xx_vfd_perfcounter_select {
+       PERF_VFD_BUSY_CYCLES = 0,
+       PERF_VFD_STALL_CYCLES_UCHE = 1,
+       PERF_VFD_STALL_CYCLES_VPC_ALLOC = 2,
+       PERF_VFD_STALL_CYCLES_MISS_VB = 3,
+       PERF_VFD_STALL_CYCLES_MISS_Q = 4,
+       PERF_VFD_STALL_CYCLES_SP_INFO = 5,
+       PERF_VFD_STALL_CYCLES_SP_ATTR = 6,
+       PERF_VFD_STALL_CYCLES_VFDP_VB = 7,
+       PERF_VFD_STALL_CYCLES_VFDP_Q = 8,
+       PERF_VFD_DECODER_PACKER_STALL = 9,
+       PERF_VFD_STARVE_CYCLES_UCHE = 10,
+       PERF_VFD_RBUFFER_FULL = 11,
+       PERF_VFD_ATTR_INFO_FIFO_FULL = 12,
+       PERF_VFD_DECODED_ATTRIBUTE_BYTES = 13,
+       PERF_VFD_NUM_ATTRIBUTES = 14,
+       PERF_VFD_INSTRUCTIONS = 15,
+       PERF_VFD_UPPER_SHADER_FIBERS = 16,
+       PERF_VFD_LOWER_SHADER_FIBERS = 17,
+       PERF_VFD_MODE_0_FIBERS = 18,
+       PERF_VFD_MODE_1_FIBERS = 19,
+       PERF_VFD_MODE_2_FIBERS = 20,
+       PERF_VFD_MODE_3_FIBERS = 21,
+       PERF_VFD_MODE_4_FIBERS = 22,
+       PERF_VFD_TOTAL_VERTICES = 23,
+       PERF_VFD_NUM_ATTR_MISS = 24,
+       PERF_VFD_1_BURST_REQ = 25,
+       PERF_VFDP_STALL_CYCLES_VFD = 26,
+       PERF_VFDP_STALL_CYCLES_VFD_INDEX = 27,
+       PERF_VFDP_STALL_CYCLES_VFD_PROG = 28,
+       PERF_VFDP_STARVE_CYCLES_PC = 29,
+       PERF_VFDP_VS_STAGE_32_WAVES = 30,
+};
+
+enum a5xx_hlsq_perfcounter_select {
+       PERF_HLSQ_BUSY_CYCLES = 0,
+       PERF_HLSQ_STALL_CYCLES_UCHE = 1,
+       PERF_HLSQ_STALL_CYCLES_SP_STATE = 2,
+       PERF_HLSQ_STALL_CYCLES_SP_FS_STAGE = 3,
+       PERF_HLSQ_UCHE_LATENCY_CYCLES = 4,
+       PERF_HLSQ_UCHE_LATENCY_COUNT = 5,
+       PERF_HLSQ_FS_STAGE_32_WAVES = 6,
+       PERF_HLSQ_FS_STAGE_64_WAVES = 7,
+       PERF_HLSQ_QUADS = 8,
+       PERF_HLSQ_SP_STATE_COPY_TRANS_FS_STAGE = 9,
+       PERF_HLSQ_SP_STATE_COPY_TRANS_VS_STAGE = 10,
+       PERF_HLSQ_TP_STATE_COPY_TRANS_FS_STAGE = 11,
+       PERF_HLSQ_TP_STATE_COPY_TRANS_VS_STAGE = 12,
+       PERF_HLSQ_CS_INVOCATIONS = 13,
+       PERF_HLSQ_COMPUTE_DRAWCALLS = 14,
+};
+
+enum a5xx_vpc_perfcounter_select {
+       PERF_VPC_BUSY_CYCLES = 0,
+       PERF_VPC_WORKING_CYCLES = 1,
+       PERF_VPC_STALL_CYCLES_UCHE = 2,
+       PERF_VPC_STALL_CYCLES_VFD_WACK = 3,
+       PERF_VPC_STALL_CYCLES_HLSQ_PRIM_ALLOC = 4,
+       PERF_VPC_STALL_CYCLES_PC = 5,
+       PERF_VPC_STALL_CYCLES_SP_LM = 6,
+       PERF_VPC_POS_EXPORT_STALL_CYCLES = 7,
+       PERF_VPC_STARVE_CYCLES_SP = 8,
+       PERF_VPC_STARVE_CYCLES_LRZ = 9,
+       PERF_VPC_PC_PRIMITIVES = 10,
+       PERF_VPC_SP_COMPONENTS = 11,
+       PERF_VPC_SP_LM_PRIMITIVES = 12,
+       PERF_VPC_SP_LM_COMPONENTS = 13,
+       PERF_VPC_SP_LM_DWORDS = 14,
+       PERF_VPC_STREAMOUT_COMPONENTS = 15,
+       PERF_VPC_GRANT_PHASES = 16,
+};
+
+enum a5xx_tse_perfcounter_select {
+       PERF_TSE_BUSY_CYCLES = 0,
+       PERF_TSE_CLIPPING_CYCLES = 1,
+       PERF_TSE_STALL_CYCLES_RAS = 2,
+       PERF_TSE_STALL_CYCLES_LRZ_BARYPLANE = 3,
+       PERF_TSE_STALL_CYCLES_LRZ_ZPLANE = 4,
+       PERF_TSE_STARVE_CYCLES_PC = 5,
+       PERF_TSE_INPUT_PRIM = 6,
+       PERF_TSE_INPUT_NULL_PRIM = 7,
+       PERF_TSE_TRIVAL_REJ_PRIM = 8,
+       PERF_TSE_CLIPPED_PRIM = 9,
+       PERF_TSE_ZERO_AREA_PRIM = 10,
+       PERF_TSE_FACENESS_CULLED_PRIM = 11,
+       PERF_TSE_ZERO_PIXEL_PRIM = 12,
+       PERF_TSE_OUTPUT_NULL_PRIM = 13,
+       PERF_TSE_OUTPUT_VISIBLE_PRIM = 14,
+       PERF_TSE_CINVOCATION = 15,
+       PERF_TSE_CPRIMITIVES = 16,
+       PERF_TSE_2D_INPUT_PRIM = 17,
+       PERF_TSE_2D_ALIVE_CLCLES = 18,
+};
+
+enum a5xx_ras_perfcounter_select {
+       PERF_RAS_BUSY_CYCLES = 0,
+       PERF_RAS_SUPERTILE_ACTIVE_CYCLES = 1,
+       PERF_RAS_STALL_CYCLES_LRZ = 2,
+       PERF_RAS_STARVE_CYCLES_TSE = 3,
+       PERF_RAS_SUPER_TILES = 4,
+       PERF_RAS_8X4_TILES = 5,
+       PERF_RAS_MASKGEN_ACTIVE = 6,
+       PERF_RAS_FULLY_COVERED_SUPER_TILES = 7,
+       PERF_RAS_FULLY_COVERED_8X4_TILES = 8,
+       PERF_RAS_PRIM_KILLED_INVISILBE = 9,
+};
+
+enum a5xx_lrz_perfcounter_select {
+       PERF_LRZ_BUSY_CYCLES = 0,
+       PERF_LRZ_STARVE_CYCLES_RAS = 1,
+       PERF_LRZ_STALL_CYCLES_RB = 2,
+       PERF_LRZ_STALL_CYCLES_VSC = 3,
+       PERF_LRZ_STALL_CYCLES_VPC = 4,
+       PERF_LRZ_STALL_CYCLES_FLAG_PREFETCH = 5,
+       PERF_LRZ_STALL_CYCLES_UCHE = 6,
+       PERF_LRZ_LRZ_READ = 7,
+       PERF_LRZ_LRZ_WRITE = 8,
+       PERF_LRZ_READ_LATENCY = 9,
+       PERF_LRZ_MERGE_CACHE_UPDATING = 10,
+       PERF_LRZ_PRIM_KILLED_BY_MASKGEN = 11,
+       PERF_LRZ_PRIM_KILLED_BY_LRZ = 12,
+       PERF_LRZ_VISIBLE_PRIM_AFTER_LRZ = 13,
+       PERF_LRZ_FULL_8X8_TILES = 14,
+       PERF_LRZ_PARTIAL_8X8_TILES = 15,
+       PERF_LRZ_TILE_KILLED = 16,
+       PERF_LRZ_TOTAL_PIXEL = 17,
+       PERF_LRZ_VISIBLE_PIXEL_AFTER_LRZ = 18,
+};
+
+enum a5xx_uche_perfcounter_select {
+       PERF_UCHE_BUSY_CYCLES = 0,
+       PERF_UCHE_STALL_CYCLES_VBIF = 1,
+       PERF_UCHE_VBIF_LATENCY_CYCLES = 2,
+       PERF_UCHE_VBIF_LATENCY_SAMPLES = 3,
+       PERF_UCHE_VBIF_READ_BEATS_TP = 4,
+       PERF_UCHE_VBIF_READ_BEATS_VFD = 5,
+       PERF_UCHE_VBIF_READ_BEATS_HLSQ = 6,
+       PERF_UCHE_VBIF_READ_BEATS_LRZ = 7,
+       PERF_UCHE_VBIF_READ_BEATS_SP = 8,
+       PERF_UCHE_READ_REQUESTS_TP = 9,
+       PERF_UCHE_READ_REQUESTS_VFD = 10,
+       PERF_UCHE_READ_REQUESTS_HLSQ = 11,
+       PERF_UCHE_READ_REQUESTS_LRZ = 12,
+       PERF_UCHE_READ_REQUESTS_SP = 13,
+       PERF_UCHE_WRITE_REQUESTS_LRZ = 14,
+       PERF_UCHE_WRITE_REQUESTS_SP = 15,
+       PERF_UCHE_WRITE_REQUESTS_VPC = 16,
+       PERF_UCHE_WRITE_REQUESTS_VSC = 17,
+       PERF_UCHE_EVICTS = 18,
+       PERF_UCHE_BANK_REQ0 = 19,
+       PERF_UCHE_BANK_REQ1 = 20,
+       PERF_UCHE_BANK_REQ2 = 21,
+       PERF_UCHE_BANK_REQ3 = 22,
+       PERF_UCHE_BANK_REQ4 = 23,
+       PERF_UCHE_BANK_REQ5 = 24,
+       PERF_UCHE_BANK_REQ6 = 25,
+       PERF_UCHE_BANK_REQ7 = 26,
+       PERF_UCHE_VBIF_READ_BEATS_CH0 = 27,
+       PERF_UCHE_VBIF_READ_BEATS_CH1 = 28,
+       PERF_UCHE_GMEM_READ_BEATS = 29,
+       PERF_UCHE_FLAG_COUNT = 30,
+};
+
+enum a5xx_tp_perfcounter_select {
+       PERF_TP_BUSY_CYCLES = 0,
+       PERF_TP_STALL_CYCLES_UCHE = 1,
+       PERF_TP_LATENCY_CYCLES = 2,
+       PERF_TP_LATENCY_TRANS = 3,
+       PERF_TP_FLAG_CACHE_REQUEST_SAMPLES = 4,
+       PERF_TP_FLAG_CACHE_REQUEST_LATENCY = 5,
+       PERF_TP_L1_CACHELINE_REQUESTS = 6,
+       PERF_TP_L1_CACHELINE_MISSES = 7,
+       PERF_TP_SP_TP_TRANS = 8,
+       PERF_TP_TP_SP_TRANS = 9,
+       PERF_TP_OUTPUT_PIXELS = 10,
+       PERF_TP_FILTER_WORKLOAD_16BIT = 11,
+       PERF_TP_FILTER_WORKLOAD_32BIT = 12,
+       PERF_TP_QUADS_RECEIVED = 13,
+       PERF_TP_QUADS_OFFSET = 14,
+       PERF_TP_QUADS_SHADOW = 15,
+       PERF_TP_QUADS_ARRAY = 16,
+       PERF_TP_QUADS_GRADIENT = 17,
+       PERF_TP_QUADS_1D = 18,
+       PERF_TP_QUADS_2D = 19,
+       PERF_TP_QUADS_BUFFER = 20,
+       PERF_TP_QUADS_3D = 21,
+       PERF_TP_QUADS_CUBE = 22,
+       PERF_TP_STATE_CACHE_REQUESTS = 23,
+       PERF_TP_STATE_CACHE_MISSES = 24,
+       PERF_TP_DIVERGENT_QUADS_RECEIVED = 25,
+       PERF_TP_BINDLESS_STATE_CACHE_REQUESTS = 26,
+       PERF_TP_BINDLESS_STATE_CACHE_MISSES = 27,
+       PERF_TP_PRT_NON_RESIDENT_EVENTS = 28,
+       PERF_TP_OUTPUT_PIXELS_POINT = 29,
+       PERF_TP_OUTPUT_PIXELS_BILINEAR = 30,
+       PERF_TP_OUTPUT_PIXELS_MIP = 31,
+       PERF_TP_OUTPUT_PIXELS_ANISO = 32,
+       PERF_TP_OUTPUT_PIXELS_ZERO_LOD = 33,
+       PERF_TP_FLAG_CACHE_REQUESTS = 34,
+       PERF_TP_FLAG_CACHE_MISSES = 35,
+       PERF_TP_L1_5_L2_REQUESTS = 36,
+       PERF_TP_2D_OUTPUT_PIXELS = 37,
+       PERF_TP_2D_OUTPUT_PIXELS_POINT = 38,
+       PERF_TP_2D_OUTPUT_PIXELS_BILINEAR = 39,
+       PERF_TP_2D_FILTER_WORKLOAD_16BIT = 40,
+       PERF_TP_2D_FILTER_WORKLOAD_32BIT = 41,
+};
+
+enum a5xx_sp_perfcounter_select {
+       PERF_SP_BUSY_CYCLES = 0,
+       PERF_SP_ALU_WORKING_CYCLES = 1,
+       PERF_SP_EFU_WORKING_CYCLES = 2,
+       PERF_SP_STALL_CYCLES_VPC = 3,
+       PERF_SP_STALL_CYCLES_TP = 4,
+       PERF_SP_STALL_CYCLES_UCHE = 5,
+       PERF_SP_STALL_CYCLES_RB = 6,
+       PERF_SP_SCHEDULER_NON_WORKING = 7,
+       PERF_SP_WAVE_CONTEXTS = 8,
+       PERF_SP_WAVE_CONTEXT_CYCLES = 9,
+       PERF_SP_FS_STAGE_WAVE_CYCLES = 10,
+       PERF_SP_FS_STAGE_WAVE_SAMPLES = 11,
+       PERF_SP_VS_STAGE_WAVE_CYCLES = 12,
+       PERF_SP_VS_STAGE_WAVE_SAMPLES = 13,
+       PERF_SP_FS_STAGE_DURATION_CYCLES = 14,
+       PERF_SP_VS_STAGE_DURATION_CYCLES = 15,
+       PERF_SP_WAVE_CTRL_CYCLES = 16,
+       PERF_SP_WAVE_LOAD_CYCLES = 17,
+       PERF_SP_WAVE_EMIT_CYCLES = 18,
+       PERF_SP_WAVE_NOP_CYCLES = 19,
+       PERF_SP_WAVE_WAIT_CYCLES = 20,
+       PERF_SP_WAVE_FETCH_CYCLES = 21,
+       PERF_SP_WAVE_IDLE_CYCLES = 22,
+       PERF_SP_WAVE_END_CYCLES = 23,
+       PERF_SP_WAVE_LONG_SYNC_CYCLES = 24,
+       PERF_SP_WAVE_SHORT_SYNC_CYCLES = 25,
+       PERF_SP_WAVE_JOIN_CYCLES = 26,
+       PERF_SP_LM_LOAD_INSTRUCTIONS = 27,
+       PERF_SP_LM_STORE_INSTRUCTIONS = 28,
+       PERF_SP_LM_ATOMICS = 29,
+       PERF_SP_GM_LOAD_INSTRUCTIONS = 30,
+       PERF_SP_GM_STORE_INSTRUCTIONS = 31,
+       PERF_SP_GM_ATOMICS = 32,
+       PERF_SP_VS_STAGE_TEX_INSTRUCTIONS = 33,
+       PERF_SP_VS_STAGE_CFLOW_INSTRUCTIONS = 34,
+       PERF_SP_VS_STAGE_EFU_INSTRUCTIONS = 35,
+       PERF_SP_VS_STAGE_FULL_ALU_INSTRUCTIONS = 36,
+       PERF_SP_VS_STAGE_HALF_ALU_INSTRUCTIONS = 37,
+       PERF_SP_FS_STAGE_TEX_INSTRUCTIONS = 38,
+       PERF_SP_FS_STAGE_CFLOW_INSTRUCTIONS = 39,
+       PERF_SP_FS_STAGE_EFU_INSTRUCTIONS = 40,
+       PERF_SP_FS_STAGE_FULL_ALU_INSTRUCTIONS = 41,
+       PERF_SP_FS_STAGE_HALF_ALU_INSTRUCTIONS = 42,
+       PERF_SP_FS_STAGE_BARY_INSTRUCTIONS = 43,
+       PERF_SP_VS_INSTRUCTIONS = 44,
+       PERF_SP_FS_INSTRUCTIONS = 45,
+       PERF_SP_ADDR_LOCK_COUNT = 46,
+       PERF_SP_UCHE_READ_TRANS = 47,
+       PERF_SP_UCHE_WRITE_TRANS = 48,
+       PERF_SP_EXPORT_VPC_TRANS = 49,
+       PERF_SP_EXPORT_RB_TRANS = 50,
+       PERF_SP_PIXELS_KILLED = 51,
+       PERF_SP_ICL1_REQUESTS = 52,
+       PERF_SP_ICL1_MISSES = 53,
+       PERF_SP_ICL0_REQUESTS = 54,
+       PERF_SP_ICL0_MISSES = 55,
+       PERF_SP_HS_INSTRUCTIONS = 56,
+       PERF_SP_DS_INSTRUCTIONS = 57,
+       PERF_SP_GS_INSTRUCTIONS = 58,
+       PERF_SP_CS_INSTRUCTIONS = 59,
+       PERF_SP_GPR_READ = 60,
+       PERF_SP_GPR_WRITE = 61,
+       PERF_SP_LM_CH0_REQUESTS = 62,
+       PERF_SP_LM_CH1_REQUESTS = 63,
+       PERF_SP_LM_BANK_CONFLICTS = 64,
+};
+
+enum a5xx_rb_perfcounter_select {
+       PERF_RB_BUSY_CYCLES = 0,
+       PERF_RB_STALL_CYCLES_CCU = 1,
+       PERF_RB_STALL_CYCLES_HLSQ = 2,
+       PERF_RB_STALL_CYCLES_FIFO0_FULL = 3,
+       PERF_RB_STALL_CYCLES_FIFO1_FULL = 4,
+       PERF_RB_STALL_CYCLES_FIFO2_FULL = 5,
+       PERF_RB_STARVE_CYCLES_SP = 6,
+       PERF_RB_STARVE_CYCLES_LRZ_TILE = 7,
+       PERF_RB_STARVE_CYCLES_CCU = 8,
+       PERF_RB_STARVE_CYCLES_Z_PLANE = 9,
+       PERF_RB_STARVE_CYCLES_BARY_PLANE = 10,
+       PERF_RB_Z_WORKLOAD = 11,
+       PERF_RB_HLSQ_ACTIVE = 12,
+       PERF_RB_Z_READ = 13,
+       PERF_RB_Z_WRITE = 14,
+       PERF_RB_C_READ = 15,
+       PERF_RB_C_WRITE = 16,
+       PERF_RB_TOTAL_PASS = 17,
+       PERF_RB_Z_PASS = 18,
+       PERF_RB_Z_FAIL = 19,
+       PERF_RB_S_FAIL = 20,
+       PERF_RB_BLENDED_FXP_COMPONENTS = 21,
+       PERF_RB_BLENDED_FP16_COMPONENTS = 22,
+       RB_RESERVED = 23,
+       PERF_RB_2D_ALIVE_CYCLES = 24,
+       PERF_RB_2D_STALL_CYCLES_A2D = 25,
+       PERF_RB_2D_STARVE_CYCLES_SRC = 26,
+       PERF_RB_2D_STARVE_CYCLES_SP = 27,
+       PERF_RB_2D_STARVE_CYCLES_DST = 28,
+       PERF_RB_2D_VALID_PIXELS = 29,
+};
+
+enum a5xx_rb_samples_perfcounter_select {
+       TOTAL_SAMPLES = 0,
+       ZPASS_SAMPLES = 1,
+       ZFAIL_SAMPLES = 2,
+       SFAIL_SAMPLES = 3,
+};
+
+enum a5xx_vsc_perfcounter_select {
+       PERF_VSC_BUSY_CYCLES = 0,
+       PERF_VSC_WORKING_CYCLES = 1,
+       PERF_VSC_STALL_CYCLES_UCHE = 2,
+       PERF_VSC_EOT_NUM = 3,
+};
+
+enum a5xx_ccu_perfcounter_select {
+       PERF_CCU_BUSY_CYCLES = 0,
+       PERF_CCU_STALL_CYCLES_RB_DEPTH_RETURN = 1,
+       PERF_CCU_STALL_CYCLES_RB_COLOR_RETURN = 2,
+       PERF_CCU_STARVE_CYCLES_FLAG_RETURN = 3,
+       PERF_CCU_DEPTH_BLOCKS = 4,
+       PERF_CCU_COLOR_BLOCKS = 5,
+       PERF_CCU_DEPTH_BLOCK_HIT = 6,
+       PERF_CCU_COLOR_BLOCK_HIT = 7,
+       PERF_CCU_PARTIAL_BLOCK_READ = 8,
+       PERF_CCU_GMEM_READ = 9,
+       PERF_CCU_GMEM_WRITE = 10,
+       PERF_CCU_DEPTH_READ_FLAG0_COUNT = 11,
+       PERF_CCU_DEPTH_READ_FLAG1_COUNT = 12,
+       PERF_CCU_DEPTH_READ_FLAG2_COUNT = 13,
+       PERF_CCU_DEPTH_READ_FLAG3_COUNT = 14,
+       PERF_CCU_DEPTH_READ_FLAG4_COUNT = 15,
+       PERF_CCU_COLOR_READ_FLAG0_COUNT = 16,
+       PERF_CCU_COLOR_READ_FLAG1_COUNT = 17,
+       PERF_CCU_COLOR_READ_FLAG2_COUNT = 18,
+       PERF_CCU_COLOR_READ_FLAG3_COUNT = 19,
+       PERF_CCU_COLOR_READ_FLAG4_COUNT = 20,
+       PERF_CCU_2D_BUSY_CYCLES = 21,
+       PERF_CCU_2D_RD_REQ = 22,
+       PERF_CCU_2D_WR_REQ = 23,
+       PERF_CCU_2D_REORDER_STARVE_CYCLES = 24,
+       PERF_CCU_2D_PIXELS = 25,
+};
+
+enum a5xx_cmp_perfcounter_select {
+       PERF_CMPDECMP_STALL_CYCLES_VBIF = 0,
+       PERF_CMPDECMP_VBIF_LATENCY_CYCLES = 1,
+       PERF_CMPDECMP_VBIF_LATENCY_SAMPLES = 2,
+       PERF_CMPDECMP_VBIF_READ_DATA_CCU = 3,
+       PERF_CMPDECMP_VBIF_WRITE_DATA_CCU = 4,
+       PERF_CMPDECMP_VBIF_READ_REQUEST = 5,
+       PERF_CMPDECMP_VBIF_WRITE_REQUEST = 6,
+       PERF_CMPDECMP_VBIF_READ_DATA = 7,
+       PERF_CMPDECMP_VBIF_WRITE_DATA = 8,
+       PERF_CMPDECMP_FLAG_FETCH_CYCLES = 9,
+       PERF_CMPDECMP_FLAG_FETCH_SAMPLES = 10,
+       PERF_CMPDECMP_DEPTH_WRITE_FLAG1_COUNT = 11,
+       PERF_CMPDECMP_DEPTH_WRITE_FLAG2_COUNT = 12,
+       PERF_CMPDECMP_DEPTH_WRITE_FLAG3_COUNT = 13,
+       PERF_CMPDECMP_DEPTH_WRITE_FLAG4_COUNT = 14,
+       PERF_CMPDECMP_COLOR_WRITE_FLAG1_COUNT = 15,
+       PERF_CMPDECMP_COLOR_WRITE_FLAG2_COUNT = 16,
+       PERF_CMPDECMP_COLOR_WRITE_FLAG3_COUNT = 17,
+       PERF_CMPDECMP_COLOR_WRITE_FLAG4_COUNT = 18,
+       PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_REQ = 19,
+       PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_WR = 20,
+       PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_RETURN = 21,
+       PERF_CMPDECMP_2D_RD_DATA = 22,
+       PERF_CMPDECMP_2D_WR_DATA = 23,
+};
+
+enum a5xx_vbif_perfcounter_select {
+       AXI_READ_REQUESTS_ID_0 = 0,
+       AXI_READ_REQUESTS_ID_1 = 1,
+       AXI_READ_REQUESTS_ID_2 = 2,
+       AXI_READ_REQUESTS_ID_3 = 3,
+       AXI_READ_REQUESTS_ID_4 = 4,
+       AXI_READ_REQUESTS_ID_5 = 5,
+       AXI_READ_REQUESTS_ID_6 = 6,
+       AXI_READ_REQUESTS_ID_7 = 7,
+       AXI_READ_REQUESTS_ID_8 = 8,
+       AXI_READ_REQUESTS_ID_9 = 9,
+       AXI_READ_REQUESTS_ID_10 = 10,
+       AXI_READ_REQUESTS_ID_11 = 11,
+       AXI_READ_REQUESTS_ID_12 = 12,
+       AXI_READ_REQUESTS_ID_13 = 13,
+       AXI_READ_REQUESTS_ID_14 = 14,
+       AXI_READ_REQUESTS_ID_15 = 15,
+       AXI0_READ_REQUESTS_TOTAL = 16,
+       AXI1_READ_REQUESTS_TOTAL = 17,
+       AXI2_READ_REQUESTS_TOTAL = 18,
+       AXI3_READ_REQUESTS_TOTAL = 19,
+       AXI_READ_REQUESTS_TOTAL = 20,
+       AXI_WRITE_REQUESTS_ID_0 = 21,
+       AXI_WRITE_REQUESTS_ID_1 = 22,
+       AXI_WRITE_REQUESTS_ID_2 = 23,
+       AXI_WRITE_REQUESTS_ID_3 = 24,
+       AXI_WRITE_REQUESTS_ID_4 = 25,
+       AXI_WRITE_REQUESTS_ID_5 = 26,
+       AXI_WRITE_REQUESTS_ID_6 = 27,
+       AXI_WRITE_REQUESTS_ID_7 = 28,
+       AXI_WRITE_REQUESTS_ID_8 = 29,
+       AXI_WRITE_REQUESTS_ID_9 = 30,
+       AXI_WRITE_REQUESTS_ID_10 = 31,
+       AXI_WRITE_REQUESTS_ID_11 = 32,
+       AXI_WRITE_REQUESTS_ID_12 = 33,
+       AXI_WRITE_REQUESTS_ID_13 = 34,
+       AXI_WRITE_REQUESTS_ID_14 = 35,
+       AXI_WRITE_REQUESTS_ID_15 = 36,
+       AXI0_WRITE_REQUESTS_TOTAL = 37,
+       AXI1_WRITE_REQUESTS_TOTAL = 38,
+       AXI2_WRITE_REQUESTS_TOTAL = 39,
+       AXI3_WRITE_REQUESTS_TOTAL = 40,
+       AXI_WRITE_REQUESTS_TOTAL = 41,
+       AXI_TOTAL_REQUESTS = 42,
+       AXI_READ_DATA_BEATS_ID_0 = 43,
+       AXI_READ_DATA_BEATS_ID_1 = 44,
+       AXI_READ_DATA_BEATS_ID_2 = 45,
+       AXI_READ_DATA_BEATS_ID_3 = 46,
+       AXI_READ_DATA_BEATS_ID_4 = 47,
+       AXI_READ_DATA_BEATS_ID_5 = 48,
+       AXI_READ_DATA_BEATS_ID_6 = 49,
+       AXI_READ_DATA_BEATS_ID_7 = 50,
+       AXI_READ_DATA_BEATS_ID_8 = 51,
+       AXI_READ_DATA_BEATS_ID_9 = 52,
+       AXI_READ_DATA_BEATS_ID_10 = 53,
+       AXI_READ_DATA_BEATS_ID_11 = 54,
+       AXI_READ_DATA_BEATS_ID_12 = 55,
+       AXI_READ_DATA_BEATS_ID_13 = 56,
+       AXI_READ_DATA_BEATS_ID_14 = 57,
+       AXI_READ_DATA_BEATS_ID_15 = 58,
+       AXI0_READ_DATA_BEATS_TOTAL = 59,
+       AXI1_READ_DATA_BEATS_TOTAL = 60,
+       AXI2_READ_DATA_BEATS_TOTAL = 61,
+       AXI3_READ_DATA_BEATS_TOTAL = 62,
+       AXI_READ_DATA_BEATS_TOTAL = 63,
+       AXI_WRITE_DATA_BEATS_ID_0 = 64,
+       AXI_WRITE_DATA_BEATS_ID_1 = 65,
+       AXI_WRITE_DATA_BEATS_ID_2 = 66,
+       AXI_WRITE_DATA_BEATS_ID_3 = 67,
+       AXI_WRITE_DATA_BEATS_ID_4 = 68,
+       AXI_WRITE_DATA_BEATS_ID_5 = 69,
+       AXI_WRITE_DATA_BEATS_ID_6 = 70,
+       AXI_WRITE_DATA_BEATS_ID_7 = 71,
+       AXI_WRITE_DATA_BEATS_ID_8 = 72,
+       AXI_WRITE_DATA_BEATS_ID_9 = 73,
+       AXI_WRITE_DATA_BEATS_ID_10 = 74,
+       AXI_WRITE_DATA_BEATS_ID_11 = 75,
+       AXI_WRITE_DATA_BEATS_ID_12 = 76,
+       AXI_WRITE_DATA_BEATS_ID_13 = 77,
+       AXI_WRITE_DATA_BEATS_ID_14 = 78,
+       AXI_WRITE_DATA_BEATS_ID_15 = 79,
+       AXI0_WRITE_DATA_BEATS_TOTAL = 80,
+       AXI1_WRITE_DATA_BEATS_TOTAL = 81,
+       AXI2_WRITE_DATA_BEATS_TOTAL = 82,
+       AXI3_WRITE_DATA_BEATS_TOTAL = 83,
+       AXI_WRITE_DATA_BEATS_TOTAL = 84,
+       AXI_DATA_BEATS_TOTAL = 85,
+};
+
+enum a5xx_tex_filter {
+       A5XX_TEX_NEAREST = 0,
+       A5XX_TEX_LINEAR = 1,
+       A5XX_TEX_ANISO = 2,
+};
+
+enum a5xx_tex_clamp {
+       A5XX_TEX_REPEAT = 0,
+       A5XX_TEX_CLAMP_TO_EDGE = 1,
+       A5XX_TEX_MIRROR_REPEAT = 2,
+       A5XX_TEX_CLAMP_TO_BORDER = 3,
+       A5XX_TEX_MIRROR_CLAMP = 4,
+};
+
+enum a5xx_tex_aniso {
+       A5XX_TEX_ANISO_1 = 0,
+       A5XX_TEX_ANISO_2 = 1,
+       A5XX_TEX_ANISO_4 = 2,
+       A5XX_TEX_ANISO_8 = 3,
+       A5XX_TEX_ANISO_16 = 4,
+};
+
+enum a5xx_tex_swiz {
+       A5XX_TEX_X = 0,
+       A5XX_TEX_Y = 1,
+       A5XX_TEX_Z = 2,
+       A5XX_TEX_W = 3,
+       A5XX_TEX_ZERO = 4,
+       A5XX_TEX_ONE = 5,
+};
+
+enum a5xx_tex_type {
+       A5XX_TEX_1D = 0,
+       A5XX_TEX_2D = 1,
+       A5XX_TEX_CUBE = 2,
+       A5XX_TEX_3D = 3,
+};
+
+#define A5XX_INT0_RBBM_GPU_IDLE                                        0x00000001
+#define A5XX_INT0_RBBM_AHB_ERROR                               0x00000002
+#define A5XX_INT0_RBBM_TRANSFER_TIMEOUT                                0x00000004
+#define A5XX_INT0_RBBM_ME_MS_TIMEOUT                           0x00000008
+#define A5XX_INT0_RBBM_PFP_MS_TIMEOUT                          0x00000010
+#define A5XX_INT0_RBBM_ETS_MS_TIMEOUT                          0x00000020
+#define A5XX_INT0_RBBM_ATB_ASYNC_OVERFLOW                      0x00000040
+#define A5XX_INT0_RBBM_GPC_ERROR                               0x00000080
+#define A5XX_INT0_CP_SW                                                0x00000100
+#define A5XX_INT0_CP_HW_ERROR                                  0x00000200
+#define A5XX_INT0_CP_CCU_FLUSH_DEPTH_TS                                0x00000400
+#define A5XX_INT0_CP_CCU_FLUSH_COLOR_TS                                0x00000800
+#define A5XX_INT0_CP_CCU_RESOLVE_TS                            0x00001000
+#define A5XX_INT0_CP_IB2                                       0x00002000
+#define A5XX_INT0_CP_IB1                                       0x00004000
+#define A5XX_INT0_CP_RB                                                0x00008000
+#define A5XX_INT0_CP_UNUSED_1                                  0x00010000
+#define A5XX_INT0_CP_RB_DONE_TS                                        0x00020000
+#define A5XX_INT0_CP_WT_DONE_TS                                        0x00040000
+#define A5XX_INT0_UNKNOWN_1                                    0x00080000
+#define A5XX_INT0_CP_CACHE_FLUSH_TS                            0x00100000
+#define A5XX_INT0_UNUSED_2                                     0x00200000
+#define A5XX_INT0_RBBM_ATB_BUS_OVERFLOW                                0x00400000
+#define A5XX_INT0_MISC_HANG_DETECT                             0x00800000
+#define A5XX_INT0_UCHE_OOB_ACCESS                              0x01000000
+#define A5XX_INT0_UCHE_TRAP_INTR                               0x02000000
+#define A5XX_INT0_DEBBUS_INTR_0                                        0x04000000
+#define A5XX_INT0_DEBBUS_INTR_1                                        0x08000000
+#define A5XX_INT0_GPMU_VOLTAGE_DROOP                           0x10000000
+#define A5XX_INT0_GPMU_FIRMWARE                                        0x20000000
+#define A5XX_INT0_ISDB_CPU_IRQ                                 0x40000000
+#define A5XX_INT0_ISDB_UNDER_DEBUG                             0x80000000
+#define A5XX_CP_INT_CP_OPCODE_ERROR                            0x00000001
+#define A5XX_CP_INT_CP_RESERVED_BIT_ERROR                      0x00000002
+#define A5XX_CP_INT_CP_HW_FAULT_ERROR                          0x00000004
+#define A5XX_CP_INT_CP_DMA_ERROR                               0x00000008
+#define A5XX_CP_INT_CP_REGISTER_PROTECTION_ERROR               0x00000010
+#define A5XX_CP_INT_CP_AHB_ERROR                               0x00000020
+#define REG_A5XX_CP_RB_BASE                                    0x00000800
+
+#define REG_A5XX_CP_RB_BASE_HI                                 0x00000801
+
+#define REG_A5XX_CP_RB_CNTL                                    0x00000802
+
+#define REG_A5XX_CP_RB_RPTR_ADDR                               0x00000804
+
+#define REG_A5XX_CP_RB_RPTR_ADDR_HI                            0x00000805
+
+#define REG_A5XX_CP_RB_RPTR                                    0x00000806
+
+#define REG_A5XX_CP_RB_WPTR                                    0x00000807
+
+#define REG_A5XX_CP_PFP_STAT_ADDR                              0x00000808
+
+#define REG_A5XX_CP_PFP_STAT_DATA                              0x00000809
+
+#define REG_A5XX_CP_DRAW_STATE_ADDR                            0x0000080b
+
+#define REG_A5XX_CP_DRAW_STATE_DATA                            0x0000080c
+
+#define REG_A5XX_CP_ME_NRT_ADDR_LO                             0x0000080d
+
+#define REG_A5XX_CP_ME_NRT_ADDR_HI                             0x0000080e
+
+#define REG_A5XX_CP_ME_NRT_DATA                                        0x00000810
+
+#define REG_A5XX_CP_CRASH_SCRIPT_BASE_LO                       0x00000817
+
+#define REG_A5XX_CP_CRASH_SCRIPT_BASE_HI                       0x00000818
+
+#define REG_A5XX_CP_CRASH_DUMP_CNTL                            0x00000819
+
+#define REG_A5XX_CP_ME_STAT_ADDR                               0x0000081a
+
+#define REG_A5XX_CP_ROQ_THRESHOLDS_1                           0x0000081f
+
+#define REG_A5XX_CP_ROQ_THRESHOLDS_2                           0x00000820
+
+#define REG_A5XX_CP_ROQ_DBG_ADDR                               0x00000821
+
+#define REG_A5XX_CP_ROQ_DBG_DATA                               0x00000822
+
+#define REG_A5XX_CP_MEQ_DBG_ADDR                               0x00000823
+
+#define REG_A5XX_CP_MEQ_DBG_DATA                               0x00000824
+
+#define REG_A5XX_CP_MEQ_THRESHOLDS                             0x00000825
+
+#define REG_A5XX_CP_MERCIU_SIZE                                        0x00000826
+
+#define REG_A5XX_CP_MERCIU_DBG_ADDR                            0x00000827
+
+#define REG_A5XX_CP_MERCIU_DBG_DATA_1                          0x00000828
+
+#define REG_A5XX_CP_MERCIU_DBG_DATA_2                          0x00000829
+
+#define REG_A5XX_CP_PFP_UCODE_DBG_ADDR                         0x0000082a
+
+#define REG_A5XX_CP_PFP_UCODE_DBG_DATA                         0x0000082b
+
+#define REG_A5XX_CP_ME_UCODE_DBG_ADDR                          0x0000082f
+
+#define REG_A5XX_CP_ME_UCODE_DBG_DATA                          0x00000830
+
+#define REG_A5XX_CP_CNTL                                       0x00000831
+
+#define REG_A5XX_CP_PFP_ME_CNTL                                        0x00000832
+
+#define REG_A5XX_CP_CHICKEN_DBG                                        0x00000833
+
+#define REG_A5XX_CP_PFP_INSTR_BASE_LO                          0x00000835
+
+#define REG_A5XX_CP_PFP_INSTR_BASE_HI                          0x00000836
+
+#define REG_A5XX_CP_ME_INSTR_BASE_LO                           0x00000838
+
+#define REG_A5XX_CP_ME_INSTR_BASE_HI                           0x00000839
+
+#define REG_A5XX_CP_CONTEXT_SWITCH_CNTL                                0x0000083b
+
+#define REG_A5XX_CP_CONTEXT_SWITCH_RESTORE_ADDR_LO             0x0000083c
+
+#define REG_A5XX_CP_CONTEXT_SWITCH_RESTORE_ADDR_HI             0x0000083d
+
+#define REG_A5XX_CP_CONTEXT_SWITCH_SAVE_ADDR_LO                        0x0000083e
+
+#define REG_A5XX_CP_CONTEXT_SWITCH_SAVE_ADDR_HI                        0x0000083f
+
+#define REG_A5XX_CP_CONTEXT_SWITCH_SMMU_INFO_LO                        0x00000840
+
+#define REG_A5XX_CP_CONTEXT_SWITCH_SMMU_INFO_HI                        0x00000841
+
+#define REG_A5XX_CP_ADDR_MODE_CNTL                             0x00000860
+
+#define REG_A5XX_CP_ME_STAT_DATA                               0x00000b14
+
+#define REG_A5XX_CP_WFI_PEND_CTR                               0x00000b15
+
+#define REG_A5XX_CP_INTERRUPT_STATUS                           0x00000b18
+
+#define REG_A5XX_CP_HW_FAULT                                   0x00000b1a
+
+#define REG_A5XX_CP_PROTECT_STATUS                             0x00000b1c
+
+#define REG_A5XX_CP_IB1_BASE                                   0x00000b1f
+
+#define REG_A5XX_CP_IB1_BASE_HI                                        0x00000b20
+
+#define REG_A5XX_CP_IB1_BUFSZ                                  0x00000b21
+
+#define REG_A5XX_CP_IB2_BASE                                   0x00000b22
+
+#define REG_A5XX_CP_IB2_BASE_HI                                        0x00000b23
+
+#define REG_A5XX_CP_IB2_BUFSZ                                  0x00000b24
+
+static inline uint32_t REG_A5XX_CP_SCRATCH(uint32_t i0) { return 0x00000b78 + 0x1*i0; }
+
+static inline uint32_t REG_A5XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000b78 + 0x1*i0; }
+
+static inline uint32_t REG_A5XX_CP_PROTECT(uint32_t i0) { return 0x00000880 + 0x1*i0; }
+
+static inline uint32_t REG_A5XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000880 + 0x1*i0; }
+#define A5XX_CP_PROTECT_REG_BASE_ADDR__MASK                    0x0001ffff
+#define A5XX_CP_PROTECT_REG_BASE_ADDR__SHIFT                   0
+static inline uint32_t A5XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)
+{
+       return ((val) << A5XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A5XX_CP_PROTECT_REG_BASE_ADDR__MASK;
+}
+#define A5XX_CP_PROTECT_REG_MASK_LEN__MASK                     0x1f000000
+#define A5XX_CP_PROTECT_REG_MASK_LEN__SHIFT                    24
+static inline uint32_t A5XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)
+{
+       return ((val) << A5XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A5XX_CP_PROTECT_REG_MASK_LEN__MASK;
+}
+#define A5XX_CP_PROTECT_REG_TRAP_WRITE                         0x20000000
+#define A5XX_CP_PROTECT_REG_TRAP_READ                          0x40000000
+
+#define REG_A5XX_CP_PROTECT_CNTL                               0x000008a0
+
+#define REG_A5XX_CP_AHB_FAULT                                  0x00000b1b
+
+#define REG_A5XX_CP_PERFCTR_CP_SEL_0                           0x00000bb0
+
+#define REG_A5XX_CP_PERFCTR_CP_SEL_1                           0x00000bb1
+
+#define REG_A5XX_CP_PERFCTR_CP_SEL_2                           0x00000bb2
+
+#define REG_A5XX_CP_PERFCTR_CP_SEL_3                           0x00000bb3
+
+#define REG_A5XX_CP_PERFCTR_CP_SEL_4                           0x00000bb4
+
+#define REG_A5XX_CP_PERFCTR_CP_SEL_5                           0x00000bb5
+
+#define REG_A5XX_CP_PERFCTR_CP_SEL_6                           0x00000bb6
+
+#define REG_A5XX_CP_PERFCTR_CP_SEL_7                           0x00000bb7
+
+#define REG_A5XX_VSC_ADDR_MODE_CNTL                            0x00000bc1
+
+#define REG_A5XX_CP_POWERCTR_CP_SEL_0                          0x00000bba
+
+#define REG_A5XX_CP_POWERCTR_CP_SEL_1                          0x00000bbb
+
+#define REG_A5XX_CP_POWERCTR_CP_SEL_2                          0x00000bbc
+
+#define REG_A5XX_CP_POWERCTR_CP_SEL_3                          0x00000bbd
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_SEL_A                         0x00000004
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_SEL_B                         0x00000005
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_SEL_C                         0x00000006
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_SEL_D                         0x00000007
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_CNTLT                         0x00000008
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_CNTLM                         0x00000009
+
+#define REG_A5XX_RBBM_CFG_DEBBUS_CTLTM_ENABLE_SHIFT            0x00000018
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_OPL                           0x0000000a
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_OPE                           0x0000000b
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_0                                0x0000000c
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_1                                0x0000000d
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_2                                0x0000000e
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_3                                0x0000000f
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_0                       0x00000010
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_1                       0x00000011
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_2                       0x00000012
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_3                       0x00000013
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_BYTEL_0                       0x00000014
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_BYTEL_1                       0x00000015
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_0                                0x00000016
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_1                                0x00000017
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_2                                0x00000018
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_3                                0x00000019
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_0                       0x0000001a
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_1                       0x0000001b
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_2                       0x0000001c
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_3                       0x0000001d
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_NIBBLEE                       0x0000001e
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_PTRC0                         0x0000001f
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_PTRC1                         0x00000020
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_LOADREG                       0x00000021
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_IDX                           0x00000022
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_CLRC                          0x00000023
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_LOADIVT                       0x00000024
+
+#define REG_A5XX_RBBM_INTERFACE_HANG_INT_CNTL                  0x0000002f
+
+#define REG_A5XX_RBBM_INT_CLEAR_CMD                            0x00000037
+
+#define REG_A5XX_RBBM_INT_0_MASK                               0x00000038
+#define A5XX_RBBM_INT_0_MASK_RBBM_GPU_IDLE                     0x00000001
+#define A5XX_RBBM_INT_0_MASK_RBBM_AHB_ERROR                    0x00000002
+#define A5XX_RBBM_INT_0_MASK_RBBM_TRANSFER_TIMEOUT             0x00000004
+#define A5XX_RBBM_INT_0_MASK_RBBM_ME_MS_TIMEOUT                        0x00000008
+#define A5XX_RBBM_INT_0_MASK_RBBM_PFP_MS_TIMEOUT               0x00000010
+#define A5XX_RBBM_INT_0_MASK_RBBM_ETS_MS_TIMEOUT               0x00000020
+#define A5XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNC_OVERFLOW           0x00000040
+#define A5XX_RBBM_INT_0_MASK_RBBM_GPC_ERROR                    0x00000080
+#define A5XX_RBBM_INT_0_MASK_CP_SW                             0x00000100
+#define A5XX_RBBM_INT_0_MASK_CP_HW_ERROR                       0x00000200
+#define A5XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_DEPTH_TS             0x00000400
+#define A5XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_COLOR_TS             0x00000800
+#define A5XX_RBBM_INT_0_MASK_CP_CCU_RESOLVE_TS                 0x00001000
+#define A5XX_RBBM_INT_0_MASK_CP_IB2                            0x00002000
+#define A5XX_RBBM_INT_0_MASK_CP_IB1                            0x00004000
+#define A5XX_RBBM_INT_0_MASK_CP_RB                             0x00008000
+#define A5XX_RBBM_INT_0_MASK_CP_RB_DONE_TS                     0x00020000
+#define A5XX_RBBM_INT_0_MASK_CP_WT_DONE_TS                     0x00040000
+#define A5XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS                 0x00100000
+#define A5XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW             0x00400000
+#define A5XX_RBBM_INT_0_MASK_MISC_HANG_DETECT                  0x00800000
+#define A5XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS                   0x01000000
+#define A5XX_RBBM_INT_0_MASK_UCHE_TRAP_INTR                    0x02000000
+#define A5XX_RBBM_INT_0_MASK_DEBBUS_INTR_0                     0x04000000
+#define A5XX_RBBM_INT_0_MASK_DEBBUS_INTR_1                     0x08000000
+#define A5XX_RBBM_INT_0_MASK_GPMU_VOLTAGE_DROOP                        0x10000000
+#define A5XX_RBBM_INT_0_MASK_GPMU_FIRMWARE                     0x20000000
+#define A5XX_RBBM_INT_0_MASK_ISDB_CPU_IRQ                      0x40000000
+#define A5XX_RBBM_INT_0_MASK_ISDB_UNDER_DEBUG                  0x80000000
+
+#define REG_A5XX_RBBM_AHB_DBG_CNTL                             0x0000003f
+
+#define REG_A5XX_RBBM_EXT_VBIF_DBG_CNTL                                0x00000041
+
+#define REG_A5XX_RBBM_SW_RESET_CMD                             0x00000043
+
+#define REG_A5XX_RBBM_BLOCK_SW_RESET_CMD                       0x00000045
+
+#define REG_A5XX_RBBM_BLOCK_SW_RESET_CMD2                      0x00000046
+
+#define REG_A5XX_RBBM_DBG_LO_HI_GPIO                           0x00000048
+
+#define REG_A5XX_RBBM_EXT_TRACE_BUS_CNTL                       0x00000049
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_TP0                           0x0000004a
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_TP1                           0x0000004b
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_TP2                           0x0000004c
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_TP3                           0x0000004d
+
+#define REG_A5XX_RBBM_CLOCK_CNTL2_TP0                          0x0000004e
+
+#define REG_A5XX_RBBM_CLOCK_CNTL2_TP1                          0x0000004f
+
+#define REG_A5XX_RBBM_CLOCK_CNTL2_TP2                          0x00000050
+
+#define REG_A5XX_RBBM_CLOCK_CNTL2_TP3                          0x00000051
+
+#define REG_A5XX_RBBM_CLOCK_CNTL3_TP0                          0x00000052
+
+#define REG_A5XX_RBBM_CLOCK_CNTL3_TP1                          0x00000053
+
+#define REG_A5XX_RBBM_CLOCK_CNTL3_TP2                          0x00000054
+
+#define REG_A5XX_RBBM_CLOCK_CNTL3_TP3                          0x00000055
+
+#define REG_A5XX_RBBM_READ_AHB_THROUGH_DBG                     0x00000059
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_UCHE                          0x0000005a
+
+#define REG_A5XX_RBBM_CLOCK_CNTL2_UCHE                         0x0000005b
+
+#define REG_A5XX_RBBM_CLOCK_CNTL3_UCHE                         0x0000005c
+
+#define REG_A5XX_RBBM_CLOCK_CNTL4_UCHE                         0x0000005d
+
+#define REG_A5XX_RBBM_CLOCK_HYST_UCHE                          0x0000005e
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_UCHE                         0x0000005f
+
+#define REG_A5XX_RBBM_CLOCK_MODE_GPC                           0x00000060
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_GPC                          0x00000061
+
+#define REG_A5XX_RBBM_CLOCK_HYST_GPC                           0x00000062
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM                  0x00000063
+
+#define REG_A5XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM                  0x00000064
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM                 0x00000065
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_HLSQ                         0x00000066
+
+#define REG_A5XX_RBBM_CLOCK_CNTL                               0x00000067
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_SP0                           0x00000068
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_SP1                           0x00000069
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_SP2                           0x0000006a
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_SP3                           0x0000006b
+
+#define REG_A5XX_RBBM_CLOCK_CNTL2_SP0                          0x0000006c
+
+#define REG_A5XX_RBBM_CLOCK_CNTL2_SP1                          0x0000006d
+
+#define REG_A5XX_RBBM_CLOCK_CNTL2_SP2                          0x0000006e
+
+#define REG_A5XX_RBBM_CLOCK_CNTL2_SP3                          0x0000006f
+
+#define REG_A5XX_RBBM_CLOCK_HYST_SP0                           0x00000070
+
+#define REG_A5XX_RBBM_CLOCK_HYST_SP1                           0x00000071
+
+#define REG_A5XX_RBBM_CLOCK_HYST_SP2                           0x00000072
+
+#define REG_A5XX_RBBM_CLOCK_HYST_SP3                           0x00000073
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_SP0                          0x00000074
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_SP1                          0x00000075
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_SP2                          0x00000076
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_SP3                          0x00000077
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_RB0                           0x00000078
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_RB1                           0x00000079
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_RB2                           0x0000007a
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_RB3                           0x0000007b
+
+#define REG_A5XX_RBBM_CLOCK_CNTL2_RB0                          0x0000007c
+
+#define REG_A5XX_RBBM_CLOCK_CNTL2_RB1                          0x0000007d
+
+#define REG_A5XX_RBBM_CLOCK_CNTL2_RB2                          0x0000007e
+
+#define REG_A5XX_RBBM_CLOCK_CNTL2_RB3                          0x0000007f
+
+#define REG_A5XX_RBBM_CLOCK_HYST_RAC                           0x00000080
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_RAC                          0x00000081
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_CCU0                          0x00000082
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_CCU1                          0x00000083
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_CCU2                          0x00000084
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_CCU3                          0x00000085
+
+#define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU0                       0x00000086
+
+#define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU1                       0x00000087
+
+#define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU2                       0x00000088
+
+#define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU3                       0x00000089
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_RAC                           0x0000008a
+
+#define REG_A5XX_RBBM_CLOCK_CNTL2_RAC                          0x0000008b
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_0                  0x0000008c
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_1                  0x0000008d
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_2                  0x0000008e
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_3                  0x0000008f
+
+#define REG_A5XX_RBBM_CLOCK_HYST_VFD                           0x00000090
+
+#define REG_A5XX_RBBM_CLOCK_MODE_VFD                           0x00000091
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_VFD                          0x00000092
+
+#define REG_A5XX_RBBM_AHB_CNTL0                                        0x00000093
+
+#define REG_A5XX_RBBM_AHB_CNTL1                                        0x00000094
+
+#define REG_A5XX_RBBM_AHB_CNTL2                                        0x00000095
+
+#define REG_A5XX_RBBM_AHB_CMD                                  0x00000096
+
+#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL11               0x0000009c
+
+#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL12               0x0000009d
+
+#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL13               0x0000009e
+
+#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL14               0x0000009f
+
+#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL15               0x000000a0
+
+#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL16               0x000000a1
+
+#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL17               0x000000a2
+
+#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL18               0x000000a3
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_TP0                          0x000000a4
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_TP1                          0x000000a5
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_TP2                          0x000000a6
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_TP3                          0x000000a7
+
+#define REG_A5XX_RBBM_CLOCK_DELAY2_TP0                         0x000000a8
+
+#define REG_A5XX_RBBM_CLOCK_DELAY2_TP1                         0x000000a9
+
+#define REG_A5XX_RBBM_CLOCK_DELAY2_TP2                         0x000000aa
+
+#define REG_A5XX_RBBM_CLOCK_DELAY2_TP3                         0x000000ab
+
+#define REG_A5XX_RBBM_CLOCK_DELAY3_TP0                         0x000000ac
+
+#define REG_A5XX_RBBM_CLOCK_DELAY3_TP1                         0x000000ad
+
+#define REG_A5XX_RBBM_CLOCK_DELAY3_TP2                         0x000000ae
+
+#define REG_A5XX_RBBM_CLOCK_DELAY3_TP3                         0x000000af
+
+#define REG_A5XX_RBBM_CLOCK_HYST_TP0                           0x000000b0
+
+#define REG_A5XX_RBBM_CLOCK_HYST_TP1                           0x000000b1
+
+#define REG_A5XX_RBBM_CLOCK_HYST_TP2                           0x000000b2
+
+#define REG_A5XX_RBBM_CLOCK_HYST_TP3                           0x000000b3
+
+#define REG_A5XX_RBBM_CLOCK_HYST2_TP0                          0x000000b4
+
+#define REG_A5XX_RBBM_CLOCK_HYST2_TP1                          0x000000b5
+
+#define REG_A5XX_RBBM_CLOCK_HYST2_TP2                          0x000000b6
+
+#define REG_A5XX_RBBM_CLOCK_HYST2_TP3                          0x000000b7
+
+#define REG_A5XX_RBBM_CLOCK_HYST3_TP0                          0x000000b8
+
+#define REG_A5XX_RBBM_CLOCK_HYST3_TP1                          0x000000b9
+
+#define REG_A5XX_RBBM_CLOCK_HYST3_TP2                          0x000000ba
+
+#define REG_A5XX_RBBM_CLOCK_HYST3_TP3                          0x000000bb
+
+#define REG_A5XX_RBBM_CLOCK_CNTL_GPMU                          0x000000c8
+
+#define REG_A5XX_RBBM_CLOCK_DELAY_GPMU                         0x000000c9
+
+#define REG_A5XX_RBBM_CLOCK_HYST_GPMU                          0x000000ca
+
+#define REG_A5XX_RBBM_PERFCTR_CP_0_LO                          0x000003a0
+
+#define REG_A5XX_RBBM_PERFCTR_CP_0_HI                          0x000003a1
+
+#define REG_A5XX_RBBM_PERFCTR_CP_1_LO                          0x000003a2
+
+#define REG_A5XX_RBBM_PERFCTR_CP_1_HI                          0x000003a3
+
+#define REG_A5XX_RBBM_PERFCTR_CP_2_LO                          0x000003a4
+
+#define REG_A5XX_RBBM_PERFCTR_CP_2_HI                          0x000003a5
+
+#define REG_A5XX_RBBM_PERFCTR_CP_3_LO                          0x000003a6
+
+#define REG_A5XX_RBBM_PERFCTR_CP_3_HI                          0x000003a7
+
+#define REG_A5XX_RBBM_PERFCTR_CP_4_LO                          0x000003a8
+
+#define REG_A5XX_RBBM_PERFCTR_CP_4_HI                          0x000003a9
+
+#define REG_A5XX_RBBM_PERFCTR_CP_5_LO                          0x000003aa
+
+#define REG_A5XX_RBBM_PERFCTR_CP_5_HI                          0x000003ab
+
+#define REG_A5XX_RBBM_PERFCTR_CP_6_LO                          0x000003ac
+
+#define REG_A5XX_RBBM_PERFCTR_CP_6_HI                          0x000003ad
+
+#define REG_A5XX_RBBM_PERFCTR_CP_7_LO                          0x000003ae
+
+#define REG_A5XX_RBBM_PERFCTR_CP_7_HI                          0x000003af
+
+#define REG_A5XX_RBBM_PERFCTR_RBBM_0_LO                                0x000003b0
+
+#define REG_A5XX_RBBM_PERFCTR_RBBM_0_HI                                0x000003b1
+
+#define REG_A5XX_RBBM_PERFCTR_RBBM_1_LO                                0x000003b2
+
+#define REG_A5XX_RBBM_PERFCTR_RBBM_1_HI                                0x000003b3
+
+#define REG_A5XX_RBBM_PERFCTR_RBBM_2_LO                                0x000003b4
+
+#define REG_A5XX_RBBM_PERFCTR_RBBM_2_HI                                0x000003b5
+
+#define REG_A5XX_RBBM_PERFCTR_RBBM_3_LO                                0x000003b6
+
+#define REG_A5XX_RBBM_PERFCTR_RBBM_3_HI                                0x000003b7
+
+#define REG_A5XX_RBBM_PERFCTR_PC_0_LO                          0x000003b8
+
+#define REG_A5XX_RBBM_PERFCTR_PC_0_HI                          0x000003b9
+
+#define REG_A5XX_RBBM_PERFCTR_PC_1_LO                          0x000003ba
+
+#define REG_A5XX_RBBM_PERFCTR_PC_1_HI                          0x000003bb
+
+#define REG_A5XX_RBBM_PERFCTR_PC_2_LO                          0x000003bc
+
+#define REG_A5XX_RBBM_PERFCTR_PC_2_HI                          0x000003bd
+
+#define REG_A5XX_RBBM_PERFCTR_PC_3_LO                          0x000003be
+
+#define REG_A5XX_RBBM_PERFCTR_PC_3_HI                          0x000003bf
+
+#define REG_A5XX_RBBM_PERFCTR_PC_4_LO                          0x000003c0
+
+#define REG_A5XX_RBBM_PERFCTR_PC_4_HI                          0x000003c1
+
+#define REG_A5XX_RBBM_PERFCTR_PC_5_LO                          0x000003c2
+
+#define REG_A5XX_RBBM_PERFCTR_PC_5_HI                          0x000003c3
+
+#define REG_A5XX_RBBM_PERFCTR_PC_6_LO                          0x000003c4
+
+#define REG_A5XX_RBBM_PERFCTR_PC_6_HI                          0x000003c5
+
+#define REG_A5XX_RBBM_PERFCTR_PC_7_LO                          0x000003c6
+
+#define REG_A5XX_RBBM_PERFCTR_PC_7_HI                          0x000003c7
+
+#define REG_A5XX_RBBM_PERFCTR_VFD_0_LO                         0x000003c8
+
+#define REG_A5XX_RBBM_PERFCTR_VFD_0_HI                         0x000003c9
+
+#define REG_A5XX_RBBM_PERFCTR_VFD_1_LO                         0x000003ca
+
+#define REG_A5XX_RBBM_PERFCTR_VFD_1_HI                         0x000003cb
+
+#define REG_A5XX_RBBM_PERFCTR_VFD_2_LO                         0x000003cc
+
+#define REG_A5XX_RBBM_PERFCTR_VFD_2_HI                         0x000003cd
+
+#define REG_A5XX_RBBM_PERFCTR_VFD_3_LO                         0x000003ce
+
+#define REG_A5XX_RBBM_PERFCTR_VFD_3_HI                         0x000003cf
+
+#define REG_A5XX_RBBM_PERFCTR_VFD_4_LO                         0x000003d0
+
+#define REG_A5XX_RBBM_PERFCTR_VFD_4_HI                         0x000003d1
+
+#define REG_A5XX_RBBM_PERFCTR_VFD_5_LO                         0x000003d2
+
+#define REG_A5XX_RBBM_PERFCTR_VFD_5_HI                         0x000003d3
+
+#define REG_A5XX_RBBM_PERFCTR_VFD_6_LO                         0x000003d4
+
+#define REG_A5XX_RBBM_PERFCTR_VFD_6_HI                         0x000003d5
+
+#define REG_A5XX_RBBM_PERFCTR_VFD_7_LO                         0x000003d6
+
+#define REG_A5XX_RBBM_PERFCTR_VFD_7_HI                         0x000003d7
+
+#define REG_A5XX_RBBM_PERFCTR_HLSQ_0_LO                                0x000003d8
+
+#define REG_A5XX_RBBM_PERFCTR_HLSQ_0_HI                                0x000003d9
+
+#define REG_A5XX_RBBM_PERFCTR_HLSQ_1_LO                                0x000003da
+
+#define REG_A5XX_RBBM_PERFCTR_HLSQ_1_HI                                0x000003db
+
+#define REG_A5XX_RBBM_PERFCTR_HLSQ_2_LO                                0x000003dc
+
+#define REG_A5XX_RBBM_PERFCTR_HLSQ_2_HI                                0x000003dd
+
+#define REG_A5XX_RBBM_PERFCTR_HLSQ_3_LO                                0x000003de
+
+#define REG_A5XX_RBBM_PERFCTR_HLSQ_3_HI                                0x000003df
+
+#define REG_A5XX_RBBM_PERFCTR_HLSQ_4_LO                                0x000003e0
+
+#define REG_A5XX_RBBM_PERFCTR_HLSQ_4_HI                                0x000003e1
+
+#define REG_A5XX_RBBM_PERFCTR_HLSQ_5_LO                                0x000003e2
+
+#define REG_A5XX_RBBM_PERFCTR_HLSQ_5_HI                                0x000003e3
+
+#define REG_A5XX_RBBM_PERFCTR_HLSQ_6_LO                                0x000003e4
+
+#define REG_A5XX_RBBM_PERFCTR_HLSQ_6_HI                                0x000003e5
+
+#define REG_A5XX_RBBM_PERFCTR_HLSQ_7_LO                                0x000003e6
+
+#define REG_A5XX_RBBM_PERFCTR_HLSQ_7_HI                                0x000003e7
+
+#define REG_A5XX_RBBM_PERFCTR_VPC_0_LO                         0x000003e8
+
+#define REG_A5XX_RBBM_PERFCTR_VPC_0_HI                         0x000003e9
+
+#define REG_A5XX_RBBM_PERFCTR_VPC_1_LO                         0x000003ea
+
+#define REG_A5XX_RBBM_PERFCTR_VPC_1_HI                         0x000003eb
+
+#define REG_A5XX_RBBM_PERFCTR_VPC_2_LO                         0x000003ec
+
+#define REG_A5XX_RBBM_PERFCTR_VPC_2_HI                         0x000003ed
+
+#define REG_A5XX_RBBM_PERFCTR_VPC_3_LO                         0x000003ee
+
+#define REG_A5XX_RBBM_PERFCTR_VPC_3_HI                         0x000003ef
+
+#define REG_A5XX_RBBM_PERFCTR_CCU_0_LO                         0x000003f0
+
+#define REG_A5XX_RBBM_PERFCTR_CCU_0_HI                         0x000003f1
+
+#define REG_A5XX_RBBM_PERFCTR_CCU_1_LO                         0x000003f2
+
+#define REG_A5XX_RBBM_PERFCTR_CCU_1_HI                         0x000003f3
+
+#define REG_A5XX_RBBM_PERFCTR_CCU_2_LO                         0x000003f4
+
+#define REG_A5XX_RBBM_PERFCTR_CCU_2_HI                         0x000003f5
+
+#define REG_A5XX_RBBM_PERFCTR_CCU_3_LO                         0x000003f6
+
+#define REG_A5XX_RBBM_PERFCTR_CCU_3_HI                         0x000003f7
+
+#define REG_A5XX_RBBM_PERFCTR_TSE_0_LO                         0x000003f8
+
+#define REG_A5XX_RBBM_PERFCTR_TSE_0_HI                         0x000003f9
+
+#define REG_A5XX_RBBM_PERFCTR_TSE_1_LO                         0x000003fa
+
+#define REG_A5XX_RBBM_PERFCTR_TSE_1_HI                         0x000003fb
+
+#define REG_A5XX_RBBM_PERFCTR_TSE_2_LO                         0x000003fc
+
+#define REG_A5XX_RBBM_PERFCTR_TSE_2_HI                         0x000003fd
+
+#define REG_A5XX_RBBM_PERFCTR_TSE_3_LO                         0x000003fe
+
+#define REG_A5XX_RBBM_PERFCTR_TSE_3_HI                         0x000003ff
+
+#define REG_A5XX_RBBM_PERFCTR_RAS_0_LO                         0x00000400
+
+#define REG_A5XX_RBBM_PERFCTR_RAS_0_HI                         0x00000401
+
+#define REG_A5XX_RBBM_PERFCTR_RAS_1_LO                         0x00000402
+
+#define REG_A5XX_RBBM_PERFCTR_RAS_1_HI                         0x00000403
+
+#define REG_A5XX_RBBM_PERFCTR_RAS_2_LO                         0x00000404
+
+#define REG_A5XX_RBBM_PERFCTR_RAS_2_HI                         0x00000405
+
+#define REG_A5XX_RBBM_PERFCTR_RAS_3_LO                         0x00000406
+
+#define REG_A5XX_RBBM_PERFCTR_RAS_3_HI                         0x00000407
+
+#define REG_A5XX_RBBM_PERFCTR_UCHE_0_LO                                0x00000408
+
+#define REG_A5XX_RBBM_PERFCTR_UCHE_0_HI                                0x00000409
+
+#define REG_A5XX_RBBM_PERFCTR_UCHE_1_LO                                0x0000040a
+
+#define REG_A5XX_RBBM_PERFCTR_UCHE_1_HI                                0x0000040b
+
+#define REG_A5XX_RBBM_PERFCTR_UCHE_2_LO                                0x0000040c
+
+#define REG_A5XX_RBBM_PERFCTR_UCHE_2_HI                                0x0000040d
+
+#define REG_A5XX_RBBM_PERFCTR_UCHE_3_LO                                0x0000040e
+
+#define REG_A5XX_RBBM_PERFCTR_UCHE_3_HI                                0x0000040f
+
+#define REG_A5XX_RBBM_PERFCTR_UCHE_4_LO                                0x00000410
+
+#define REG_A5XX_RBBM_PERFCTR_UCHE_4_HI                                0x00000411
+
+#define REG_A5XX_RBBM_PERFCTR_UCHE_5_LO                                0x00000412
+
+#define REG_A5XX_RBBM_PERFCTR_UCHE_5_HI                                0x00000413
+
+#define REG_A5XX_RBBM_PERFCTR_UCHE_6_LO                                0x00000414
+
+#define REG_A5XX_RBBM_PERFCTR_UCHE_6_HI                                0x00000415
+
+#define REG_A5XX_RBBM_PERFCTR_UCHE_7_LO                                0x00000416
+
+#define REG_A5XX_RBBM_PERFCTR_UCHE_7_HI                                0x00000417
+
+#define REG_A5XX_RBBM_PERFCTR_TP_0_LO                          0x00000418
+
+#define REG_A5XX_RBBM_PERFCTR_TP_0_HI                          0x00000419
+
+#define REG_A5XX_RBBM_PERFCTR_TP_1_LO                          0x0000041a
+
+#define REG_A5XX_RBBM_PERFCTR_TP_1_HI                          0x0000041b
+
+#define REG_A5XX_RBBM_PERFCTR_TP_2_LO                          0x0000041c
+
+#define REG_A5XX_RBBM_PERFCTR_TP_2_HI                          0x0000041d
+
+#define REG_A5XX_RBBM_PERFCTR_TP_3_LO                          0x0000041e
+
+#define REG_A5XX_RBBM_PERFCTR_TP_3_HI                          0x0000041f
+
+#define REG_A5XX_RBBM_PERFCTR_TP_4_LO                          0x00000420
+
+#define REG_A5XX_RBBM_PERFCTR_TP_4_HI                          0x00000421
+
+#define REG_A5XX_RBBM_PERFCTR_TP_5_LO                          0x00000422
+
+#define REG_A5XX_RBBM_PERFCTR_TP_5_HI                          0x00000423
+
+#define REG_A5XX_RBBM_PERFCTR_TP_6_LO                          0x00000424
+
+#define REG_A5XX_RBBM_PERFCTR_TP_6_HI                          0x00000425
+
+#define REG_A5XX_RBBM_PERFCTR_TP_7_LO                          0x00000426
+
+#define REG_A5XX_RBBM_PERFCTR_TP_7_HI                          0x00000427
+
+#define REG_A5XX_RBBM_PERFCTR_SP_0_LO                          0x00000428
+
+#define REG_A5XX_RBBM_PERFCTR_SP_0_HI                          0x00000429
+
+#define REG_A5XX_RBBM_PERFCTR_SP_1_LO                          0x0000042a
+
+#define REG_A5XX_RBBM_PERFCTR_SP_1_HI                          0x0000042b
+
+#define REG_A5XX_RBBM_PERFCTR_SP_2_LO                          0x0000042c
+
+#define REG_A5XX_RBBM_PERFCTR_SP_2_HI                          0x0000042d
+
+#define REG_A5XX_RBBM_PERFCTR_SP_3_LO                          0x0000042e
+
+#define REG_A5XX_RBBM_PERFCTR_SP_3_HI                          0x0000042f
+
+#define REG_A5XX_RBBM_PERFCTR_SP_4_LO                          0x00000430
+
+#define REG_A5XX_RBBM_PERFCTR_SP_4_HI                          0x00000431
+
+#define REG_A5XX_RBBM_PERFCTR_SP_5_LO                          0x00000432
+
+#define REG_A5XX_RBBM_PERFCTR_SP_5_HI                          0x00000433
+
+#define REG_A5XX_RBBM_PERFCTR_SP_6_LO                          0x00000434
+
+#define REG_A5XX_RBBM_PERFCTR_SP_6_HI                          0x00000435
+
+#define REG_A5XX_RBBM_PERFCTR_SP_7_LO                          0x00000436
+
+#define REG_A5XX_RBBM_PERFCTR_SP_7_HI                          0x00000437
+
+#define REG_A5XX_RBBM_PERFCTR_SP_8_LO                          0x00000438
+
+#define REG_A5XX_RBBM_PERFCTR_SP_8_HI                          0x00000439
+
+#define REG_A5XX_RBBM_PERFCTR_SP_9_LO                          0x0000043a
+
+#define REG_A5XX_RBBM_PERFCTR_SP_9_HI                          0x0000043b
+
+#define REG_A5XX_RBBM_PERFCTR_SP_10_LO                         0x0000043c
+
+#define REG_A5XX_RBBM_PERFCTR_SP_10_HI                         0x0000043d
+
+#define REG_A5XX_RBBM_PERFCTR_SP_11_LO                         0x0000043e
+
+#define REG_A5XX_RBBM_PERFCTR_SP_11_HI                         0x0000043f
+
+#define REG_A5XX_RBBM_PERFCTR_RB_0_LO                          0x00000440
+
+#define REG_A5XX_RBBM_PERFCTR_RB_0_HI                          0x00000441
+
+#define REG_A5XX_RBBM_PERFCTR_RB_1_LO                          0x00000442
+
+#define REG_A5XX_RBBM_PERFCTR_RB_1_HI                          0x00000443
+
+#define REG_A5XX_RBBM_PERFCTR_RB_2_LO                          0x00000444
+
+#define REG_A5XX_RBBM_PERFCTR_RB_2_HI                          0x00000445
+
+#define REG_A5XX_RBBM_PERFCTR_RB_3_LO                          0x00000446
+
+#define REG_A5XX_RBBM_PERFCTR_RB_3_HI                          0x00000447
+
+#define REG_A5XX_RBBM_PERFCTR_RB_4_LO                          0x00000448
+
+#define REG_A5XX_RBBM_PERFCTR_RB_4_HI                          0x00000449
+
+#define REG_A5XX_RBBM_PERFCTR_RB_5_LO                          0x0000044a
+
+#define REG_A5XX_RBBM_PERFCTR_RB_5_HI                          0x0000044b
+
+#define REG_A5XX_RBBM_PERFCTR_RB_6_LO                          0x0000044c
+
+#define REG_A5XX_RBBM_PERFCTR_RB_6_HI                          0x0000044d
+
+#define REG_A5XX_RBBM_PERFCTR_RB_7_LO                          0x0000044e
+
+#define REG_A5XX_RBBM_PERFCTR_RB_7_HI                          0x0000044f
+
+#define REG_A5XX_RBBM_PERFCTR_VSC_0_LO                         0x00000450
+
+#define REG_A5XX_RBBM_PERFCTR_VSC_0_HI                         0x00000451
+
+#define REG_A5XX_RBBM_PERFCTR_VSC_1_LO                         0x00000452
+
+#define REG_A5XX_RBBM_PERFCTR_VSC_1_HI                         0x00000453
+
+#define REG_A5XX_RBBM_PERFCTR_LRZ_0_LO                         0x00000454
+
+#define REG_A5XX_RBBM_PERFCTR_LRZ_0_HI                         0x00000455
+
+#define REG_A5XX_RBBM_PERFCTR_LRZ_1_LO                         0x00000456
+
+#define REG_A5XX_RBBM_PERFCTR_LRZ_1_HI                         0x00000457
+
+#define REG_A5XX_RBBM_PERFCTR_LRZ_2_LO                         0x00000458
+
+#define REG_A5XX_RBBM_PERFCTR_LRZ_2_HI                         0x00000459
+
+#define REG_A5XX_RBBM_PERFCTR_LRZ_3_LO                         0x0000045a
+
+#define REG_A5XX_RBBM_PERFCTR_LRZ_3_HI                         0x0000045b
+
+#define REG_A5XX_RBBM_PERFCTR_CMP_0_LO                         0x0000045c
+
+#define REG_A5XX_RBBM_PERFCTR_CMP_0_HI                         0x0000045d
+
+#define REG_A5XX_RBBM_PERFCTR_CMP_1_LO                         0x0000045e
+
+#define REG_A5XX_RBBM_PERFCTR_CMP_1_HI                         0x0000045f
+
+#define REG_A5XX_RBBM_PERFCTR_CMP_2_LO                         0x00000460
+
+#define REG_A5XX_RBBM_PERFCTR_CMP_2_HI                         0x00000461
+
+#define REG_A5XX_RBBM_PERFCTR_CMP_3_LO                         0x00000462
+
+#define REG_A5XX_RBBM_PERFCTR_CMP_3_HI                         0x00000463
+
+#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_0                       0x0000046b
+
+#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_1                       0x0000046c
+
+#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_2                       0x0000046d
+
+#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_3                       0x0000046e
+
+#define REG_A5XX_RBBM_ALWAYSON_COUNTER_LO                      0x000004d2
+
+#define REG_A5XX_RBBM_ALWAYSON_COUNTER_HI                      0x000004d3
+
+#define REG_A5XX_RBBM_STATUS                                   0x000004f5
+#define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB                      0x80000000
+#define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_CP                   0x40000000
+#define A5XX_RBBM_STATUS_HLSQ_BUSY                             0x20000000
+#define A5XX_RBBM_STATUS_VSC_BUSY                              0x10000000
+#define A5XX_RBBM_STATUS_TPL1_BUSY                             0x08000000
+#define A5XX_RBBM_STATUS_SP_BUSY                               0x04000000
+#define A5XX_RBBM_STATUS_UCHE_BUSY                             0x02000000
+#define A5XX_RBBM_STATUS_VPC_BUSY                              0x01000000
+#define A5XX_RBBM_STATUS_VFDP_BUSY                             0x00800000
+#define A5XX_RBBM_STATUS_VFD_BUSY                              0x00400000
+#define A5XX_RBBM_STATUS_TESS_BUSY                             0x00200000
+#define A5XX_RBBM_STATUS_PC_VSD_BUSY                           0x00100000
+#define A5XX_RBBM_STATUS_PC_DCALL_BUSY                         0x00080000
+#define A5XX_RBBM_STATUS_GPMU_SLAVE_BUSY                       0x00040000
+#define A5XX_RBBM_STATUS_DCOM_BUSY                             0x00020000
+#define A5XX_RBBM_STATUS_COM_BUSY                              0x00010000
+#define A5XX_RBBM_STATUS_LRZ_BUZY                              0x00008000
+#define A5XX_RBBM_STATUS_A2D_DSP_BUSY                          0x00004000
+#define A5XX_RBBM_STATUS_CCUFCHE_BUSY                          0x00002000
+#define A5XX_RBBM_STATUS_RB_BUSY                               0x00001000
+#define A5XX_RBBM_STATUS_RAS_BUSY                              0x00000800
+#define A5XX_RBBM_STATUS_TSE_BUSY                              0x00000400
+#define A5XX_RBBM_STATUS_VBIF_BUSY                             0x00000200
+#define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_HYST                 0x00000100
+#define A5XX_RBBM_STATUS_CP_BUSY_IGN_HYST                      0x00000080
+#define A5XX_RBBM_STATUS_CP_BUSY                               0x00000040
+#define A5XX_RBBM_STATUS_GPMU_MASTER_BUSY                      0x00000020
+#define A5XX_RBBM_STATUS_CP_CRASH_BUSY                         0x00000010
+#define A5XX_RBBM_STATUS_CP_ETS_BUSY                           0x00000008
+#define A5XX_RBBM_STATUS_CP_PFP_BUSY                           0x00000004
+#define A5XX_RBBM_STATUS_CP_ME_BUSY                            0x00000002
+#define A5XX_RBBM_STATUS_HI_BUSY                               0x00000001
+
+#define REG_A5XX_RBBM_STATUS3                                  0x00000530
+
+#define REG_A5XX_RBBM_INT_0_STATUS                             0x000004e1
+
+#define REG_A5XX_RBBM_AHB_ME_SPLIT_STATUS                      0x000004f0
+
+#define REG_A5XX_RBBM_AHB_PFP_SPLIT_STATUS                     0x000004f1
+
+#define REG_A5XX_RBBM_AHB_ETS_SPLIT_STATUS                     0x000004f3
+
+#define REG_A5XX_RBBM_AHB_ERROR_STATUS                         0x000004f4
+
+#define REG_A5XX_RBBM_PERFCTR_CNTL                             0x00000464
+
+#define REG_A5XX_RBBM_PERFCTR_LOAD_CMD0                                0x00000465
+
+#define REG_A5XX_RBBM_PERFCTR_LOAD_CMD1                                0x00000466
+
+#define REG_A5XX_RBBM_PERFCTR_LOAD_CMD2                                0x00000467
+
+#define REG_A5XX_RBBM_PERFCTR_LOAD_CMD3                                0x00000468
+
+#define REG_A5XX_RBBM_PERFCTR_LOAD_VALUE_LO                    0x00000469
+
+#define REG_A5XX_RBBM_PERFCTR_LOAD_VALUE_HI                    0x0000046a
+
+#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_0                       0x0000046b
+
+#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_1                       0x0000046c
+
+#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_2                       0x0000046d
+
+#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_3                       0x0000046e
+
+#define REG_A5XX_RBBM_PERFCTR_GPU_BUSY_MASKED                  0x0000046f
+
+#define REG_A5XX_RBBM_AHB_ERROR                                        0x000004ed
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_EVENT_LOGIC                   0x00000504
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_OVER                          0x00000505
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_COUNT0                                0x00000506
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_COUNT1                                0x00000507
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_COUNT2                                0x00000508
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_COUNT3                                0x00000509
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_COUNT4                                0x0000050a
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_COUNT5                                0x0000050b
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_ADDR                    0x0000050c
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF0                    0x0000050d
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF1                    0x0000050e
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF2                    0x0000050f
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF3                    0x00000510
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF4                    0x00000511
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_MISR0                         0x00000512
+
+#define REG_A5XX_RBBM_CFG_DBGBUS_MISR1                         0x00000513
+
+#define REG_A5XX_RBBM_ISDB_CNT                                 0x00000533
+
+#define REG_A5XX_RBBM_SECVID_TRUST_CONFIG                      0x0000f000
+
+#define REG_A5XX_RBBM_SECVID_TRUST_CNTL                                0x0000f400
+
+#define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO               0x0000f800
+
+#define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI               0x0000f801
+
+#define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_SIZE                  0x0000f802
+
+#define REG_A5XX_RBBM_SECVID_TSB_CNTL                          0x0000f803
+
+#define REG_A5XX_RBBM_SECVID_TSB_COMP_STATUS_LO                        0x0000f804
+
+#define REG_A5XX_RBBM_SECVID_TSB_COMP_STATUS_HI                        0x0000f805
+
+#define REG_A5XX_RBBM_SECVID_TSB_UCHE_STATUS_LO                        0x0000f806
+
+#define REG_A5XX_RBBM_SECVID_TSB_UCHE_STATUS_HI                        0x0000f807
+
+#define REG_A5XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL                        0x0000f810
+
+#define REG_A5XX_VSC_BIN_SIZE                                  0x00000bc2
+#define A5XX_VSC_BIN_SIZE_WIDTH__MASK                          0x000000ff
+#define A5XX_VSC_BIN_SIZE_WIDTH__SHIFT                         0
+static inline uint32_t A5XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A5XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A5XX_VSC_BIN_SIZE_WIDTH__MASK;
+}
+#define A5XX_VSC_BIN_SIZE_HEIGHT__MASK                         0x0001fe00
+#define A5XX_VSC_BIN_SIZE_HEIGHT__SHIFT                                9
+static inline uint32_t A5XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A5XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A5XX_VSC_BIN_SIZE_HEIGHT__MASK;
+}
+
+#define REG_A5XX_VSC_SIZE_ADDRESS_LO                           0x00000bc3
+
+#define REG_A5XX_VSC_SIZE_ADDRESS_HI                           0x00000bc4
+
+#define REG_A5XX_UNKNOWN_0BC5                                  0x00000bc5
+
+#define REG_A5XX_UNKNOWN_0BC6                                  0x00000bc6
+
+static inline uint32_t REG_A5XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000bd0 + 0x1*i0; }
+
+static inline uint32_t REG_A5XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000bd0 + 0x1*i0; }
+#define A5XX_VSC_PIPE_CONFIG_REG_X__MASK                       0x000003ff
+#define A5XX_VSC_PIPE_CONFIG_REG_X__SHIFT                      0
+static inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
+{
+       return ((val) << A5XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_X__MASK;
+}
+#define A5XX_VSC_PIPE_CONFIG_REG_Y__MASK                       0x000ffc00
+#define A5XX_VSC_PIPE_CONFIG_REG_Y__SHIFT                      10
+static inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
+{
+       return ((val) << A5XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_Y__MASK;
+}
+#define A5XX_VSC_PIPE_CONFIG_REG_W__MASK                       0x00f00000
+#define A5XX_VSC_PIPE_CONFIG_REG_W__SHIFT                      20
+static inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
+{
+       return ((val) << A5XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_W__MASK;
+}
+#define A5XX_VSC_PIPE_CONFIG_REG_H__MASK                       0x0f000000
+#define A5XX_VSC_PIPE_CONFIG_REG_H__SHIFT                      24
+static inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
+{
+       return ((val) << A5XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_H__MASK;
+}
+
+static inline uint32_t REG_A5XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000be0 + 0x2*i0; }
+
+static inline uint32_t REG_A5XX_VSC_PIPE_DATA_ADDRESS_LO(uint32_t i0) { return 0x00000be0 + 0x2*i0; }
+
+static inline uint32_t REG_A5XX_VSC_PIPE_DATA_ADDRESS_HI(uint32_t i0) { return 0x00000be1 + 0x2*i0; }
+
+static inline uint32_t REG_A5XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c00 + 0x1*i0; }
+
+static inline uint32_t REG_A5XX_VSC_PIPE_DATA_LENGTH_REG(uint32_t i0) { return 0x00000c00 + 0x1*i0; }
+
+#define REG_A5XX_VSC_PERFCTR_VSC_SEL_0                         0x00000c60
+
+#define REG_A5XX_VSC_PERFCTR_VSC_SEL_1                         0x00000c61
+
+#define REG_A5XX_VSC_RESOLVE_CNTL                              0x00000cdd
+#define A5XX_VSC_RESOLVE_CNTL_WINDOW_OFFSET_DISABLE            0x80000000
+#define A5XX_VSC_RESOLVE_CNTL_X__MASK                          0x00007fff
+#define A5XX_VSC_RESOLVE_CNTL_X__SHIFT                         0
+static inline uint32_t A5XX_VSC_RESOLVE_CNTL_X(uint32_t val)
+{
+       return ((val) << A5XX_VSC_RESOLVE_CNTL_X__SHIFT) & A5XX_VSC_RESOLVE_CNTL_X__MASK;
+}
+#define A5XX_VSC_RESOLVE_CNTL_Y__MASK                          0x7fff0000
+#define A5XX_VSC_RESOLVE_CNTL_Y__SHIFT                         16
+static inline uint32_t A5XX_VSC_RESOLVE_CNTL_Y(uint32_t val)
+{
+       return ((val) << A5XX_VSC_RESOLVE_CNTL_Y__SHIFT) & A5XX_VSC_RESOLVE_CNTL_Y__MASK;
+}
+
+#define REG_A5XX_GRAS_ADDR_MODE_CNTL                           0x00000c81
+
+#define REG_A5XX_GRAS_PERFCTR_TSE_SEL_0                                0x00000c90
+
+#define REG_A5XX_GRAS_PERFCTR_TSE_SEL_1                                0x00000c91
+
+#define REG_A5XX_GRAS_PERFCTR_TSE_SEL_2                                0x00000c92
+
+#define REG_A5XX_GRAS_PERFCTR_TSE_SEL_3                                0x00000c93
+
+#define REG_A5XX_GRAS_PERFCTR_RAS_SEL_0                                0x00000c94
+
+#define REG_A5XX_GRAS_PERFCTR_RAS_SEL_1                                0x00000c95
+
+#define REG_A5XX_GRAS_PERFCTR_RAS_SEL_2                                0x00000c96
+
+#define REG_A5XX_GRAS_PERFCTR_RAS_SEL_3                                0x00000c97
+
+#define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_0                                0x00000c98
+
+#define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_1                                0x00000c99
+
+#define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_2                                0x00000c9a
+
+#define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_3                                0x00000c9b
+
+#define REG_A5XX_RB_DBG_ECO_CNTL                               0x00000cc4
+
+#define REG_A5XX_RB_ADDR_MODE_CNTL                             0x00000cc5
+
+#define REG_A5XX_RB_MODE_CNTL                                  0x00000cc6
+
+#define REG_A5XX_RB_CCU_CNTL                                   0x00000cc7
+
+#define REG_A5XX_RB_PERFCTR_RB_SEL_0                           0x00000cd0
+
+#define REG_A5XX_RB_PERFCTR_RB_SEL_1                           0x00000cd1
+
+#define REG_A5XX_RB_PERFCTR_RB_SEL_2                           0x00000cd2
+
+#define REG_A5XX_RB_PERFCTR_RB_SEL_3                           0x00000cd3
+
+#define REG_A5XX_RB_PERFCTR_RB_SEL_4                           0x00000cd4
+
+#define REG_A5XX_RB_PERFCTR_RB_SEL_5                           0x00000cd5
+
+#define REG_A5XX_RB_PERFCTR_RB_SEL_6                           0x00000cd6
+
+#define REG_A5XX_RB_PERFCTR_RB_SEL_7                           0x00000cd7
+
+#define REG_A5XX_RB_PERFCTR_CCU_SEL_0                          0x00000cd8
+
+#define REG_A5XX_RB_PERFCTR_CCU_SEL_1                          0x00000cd9
+
+#define REG_A5XX_RB_PERFCTR_CCU_SEL_2                          0x00000cda
+
+#define REG_A5XX_RB_PERFCTR_CCU_SEL_3                          0x00000cdb
+
+#define REG_A5XX_RB_POWERCTR_RB_SEL_0                          0x00000ce0
+
+#define REG_A5XX_RB_POWERCTR_RB_SEL_1                          0x00000ce1
+
+#define REG_A5XX_RB_POWERCTR_RB_SEL_2                          0x00000ce2
+
+#define REG_A5XX_RB_POWERCTR_RB_SEL_3                          0x00000ce3
+
+#define REG_A5XX_RB_POWERCTR_CCU_SEL_0                         0x00000ce4
+
+#define REG_A5XX_RB_POWERCTR_CCU_SEL_1                         0x00000ce5
+
+#define REG_A5XX_RB_PERFCTR_CMP_SEL_0                          0x00000cec
+
+#define REG_A5XX_RB_PERFCTR_CMP_SEL_1                          0x00000ced
+
+#define REG_A5XX_RB_PERFCTR_CMP_SEL_2                          0x00000cee
+
+#define REG_A5XX_RB_PERFCTR_CMP_SEL_3                          0x00000cef
+
+#define REG_A5XX_PC_DBG_ECO_CNTL                               0x00000d00
+#define A5XX_PC_DBG_ECO_CNTL_TWOPASSUSEWFI                     0x00000100
+
+#define REG_A5XX_PC_ADDR_MODE_CNTL                             0x00000d01
+
+#define REG_A5XX_PC_MODE_CNTL                                  0x00000d02
+
+#define REG_A5XX_PC_INDEX_BUF_LO                               0x00000d04
+
+#define REG_A5XX_PC_INDEX_BUF_HI                               0x00000d05
+
+#define REG_A5XX_PC_START_INDEX                                        0x00000d06
+
+#define REG_A5XX_PC_MAX_INDEX                                  0x00000d07
+
+#define REG_A5XX_PC_TESSFACTOR_ADDR_LO                         0x00000d08
+
+#define REG_A5XX_PC_TESSFACTOR_ADDR_HI                         0x00000d09
+
+#define REG_A5XX_PC_PERFCTR_PC_SEL_0                           0x00000d10
+
+#define REG_A5XX_PC_PERFCTR_PC_SEL_1                           0x00000d11
+
+#define REG_A5XX_PC_PERFCTR_PC_SEL_2                           0x00000d12
+
+#define REG_A5XX_PC_PERFCTR_PC_SEL_3                           0x00000d13
+
+#define REG_A5XX_PC_PERFCTR_PC_SEL_4                           0x00000d14
+
+#define REG_A5XX_PC_PERFCTR_PC_SEL_5                           0x00000d15
+
+#define REG_A5XX_PC_PERFCTR_PC_SEL_6                           0x00000d16
+
+#define REG_A5XX_PC_PERFCTR_PC_SEL_7                           0x00000d17
+
+#define REG_A5XX_HLSQ_TIMEOUT_THRESHOLD_0                      0x00000e00
+
+#define REG_A5XX_HLSQ_TIMEOUT_THRESHOLD_1                      0x00000e01
+
+#define REG_A5XX_HLSQ_ADDR_MODE_CNTL                           0x00000e05
+
+#define REG_A5XX_HLSQ_MODE_CNTL                                        0x00000e06
+
+#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_0                       0x00000e10
+
+#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_1                       0x00000e11
+
+#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_2                       0x00000e12
+
+#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_3                       0x00000e13
+
+#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_4                       0x00000e14
+
+#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_5                       0x00000e15
+
+#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_6                       0x00000e16
+
+#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_7                       0x00000e17
+
+#define REG_A5XX_HLSQ_SPTP_RDSEL                               0x00000f08
+
+#define REG_A5XX_HLSQ_DBG_READ_SEL                             0x0000bc00
+
+#define REG_A5XX_HLSQ_DBG_AHB_READ_APERTURE                    0x0000a000
+
+#define REG_A5XX_VFD_ADDR_MODE_CNTL                            0x00000e41
+
+#define REG_A5XX_VFD_MODE_CNTL                                 0x00000e42
+
+#define REG_A5XX_VFD_PERFCTR_VFD_SEL_0                         0x00000e50
+
+#define REG_A5XX_VFD_PERFCTR_VFD_SEL_1                         0x00000e51
+
+#define REG_A5XX_VFD_PERFCTR_VFD_SEL_2                         0x00000e52
+
+#define REG_A5XX_VFD_PERFCTR_VFD_SEL_3                         0x00000e53
+
+#define REG_A5XX_VFD_PERFCTR_VFD_SEL_4                         0x00000e54
+
+#define REG_A5XX_VFD_PERFCTR_VFD_SEL_5                         0x00000e55
+
+#define REG_A5XX_VFD_PERFCTR_VFD_SEL_6                         0x00000e56
+
+#define REG_A5XX_VFD_PERFCTR_VFD_SEL_7                         0x00000e57
+
+#define REG_A5XX_VPC_DBG_ECO_CNTL                              0x00000e60
+
+#define REG_A5XX_VPC_ADDR_MODE_CNTL                            0x00000e61
+
+#define REG_A5XX_VPC_MODE_CNTL                                 0x00000e62
+#define A5XX_VPC_MODE_CNTL_BINNING_PASS                                0x00000001
+
+#define REG_A5XX_VPC_PERFCTR_VPC_SEL_0                         0x00000e64
+
+#define REG_A5XX_VPC_PERFCTR_VPC_SEL_1                         0x00000e65
+
+#define REG_A5XX_VPC_PERFCTR_VPC_SEL_2                         0x00000e66
+
+#define REG_A5XX_VPC_PERFCTR_VPC_SEL_3                         0x00000e67
+
+#define REG_A5XX_UCHE_ADDR_MODE_CNTL                           0x00000e80
+
+#define REG_A5XX_UCHE_SVM_CNTL                                 0x00000e82
+
+#define REG_A5XX_UCHE_WRITE_THRU_BASE_LO                       0x00000e87
+
+#define REG_A5XX_UCHE_WRITE_THRU_BASE_HI                       0x00000e88
+
+#define REG_A5XX_UCHE_TRAP_BASE_LO                             0x00000e89
+
+#define REG_A5XX_UCHE_TRAP_BASE_HI                             0x00000e8a
+
+#define REG_A5XX_UCHE_GMEM_RANGE_MIN_LO                                0x00000e8b
+
+#define REG_A5XX_UCHE_GMEM_RANGE_MIN_HI                                0x00000e8c
+
+#define REG_A5XX_UCHE_GMEM_RANGE_MAX_LO                                0x00000e8d
+
+#define REG_A5XX_UCHE_GMEM_RANGE_MAX_HI                                0x00000e8e
+
+#define REG_A5XX_UCHE_DBG_ECO_CNTL_2                           0x00000e8f
+
+#define REG_A5XX_UCHE_DBG_ECO_CNTL                             0x00000e90
+
+#define REG_A5XX_UCHE_CACHE_INVALIDATE_MIN_LO                  0x00000e91
+
+#define REG_A5XX_UCHE_CACHE_INVALIDATE_MIN_HI                  0x00000e92
+
+#define REG_A5XX_UCHE_CACHE_INVALIDATE_MAX_LO                  0x00000e93
+
+#define REG_A5XX_UCHE_CACHE_INVALIDATE_MAX_HI                  0x00000e94
+
+#define REG_A5XX_UCHE_CACHE_INVALIDATE                         0x00000e95
+
+#define REG_A5XX_UCHE_CACHE_WAYS                               0x00000e96
+
+#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_0                       0x00000ea0
+
+#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_1                       0x00000ea1
+
+#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_2                       0x00000ea2
+
+#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_3                       0x00000ea3
+
+#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_4                       0x00000ea4
+
+#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_5                       0x00000ea5
+
+#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_6                       0x00000ea6
+
+#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_7                       0x00000ea7
+
+#define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_0                      0x00000ea8
+
+#define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_1                      0x00000ea9
+
+#define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_2                      0x00000eaa
+
+#define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_3                      0x00000eab
+
+#define REG_A5XX_UCHE_TRAP_LOG_LO                              0x00000eb1
+
+#define REG_A5XX_UCHE_TRAP_LOG_HI                              0x00000eb2
+
+#define REG_A5XX_SP_DBG_ECO_CNTL                               0x00000ec0
+
+#define REG_A5XX_SP_ADDR_MODE_CNTL                             0x00000ec1
+
+#define REG_A5XX_SP_MODE_CNTL                                  0x00000ec2
+
+#define REG_A5XX_SP_PERFCTR_SP_SEL_0                           0x00000ed0
+
+#define REG_A5XX_SP_PERFCTR_SP_SEL_1                           0x00000ed1
+
+#define REG_A5XX_SP_PERFCTR_SP_SEL_2                           0x00000ed2
+
+#define REG_A5XX_SP_PERFCTR_SP_SEL_3                           0x00000ed3
+
+#define REG_A5XX_SP_PERFCTR_SP_SEL_4                           0x00000ed4
+
+#define REG_A5XX_SP_PERFCTR_SP_SEL_5                           0x00000ed5
+
+#define REG_A5XX_SP_PERFCTR_SP_SEL_6                           0x00000ed6
+
+#define REG_A5XX_SP_PERFCTR_SP_SEL_7                           0x00000ed7
+
+#define REG_A5XX_SP_PERFCTR_SP_SEL_8                           0x00000ed8
+
+#define REG_A5XX_SP_PERFCTR_SP_SEL_9                           0x00000ed9
+
+#define REG_A5XX_SP_PERFCTR_SP_SEL_10                          0x00000eda
+
+#define REG_A5XX_SP_PERFCTR_SP_SEL_11                          0x00000edb
+
+#define REG_A5XX_SP_POWERCTR_SP_SEL_0                          0x00000edc
+
+#define REG_A5XX_SP_POWERCTR_SP_SEL_1                          0x00000edd
+
+#define REG_A5XX_SP_POWERCTR_SP_SEL_2                          0x00000ede
+
+#define REG_A5XX_SP_POWERCTR_SP_SEL_3                          0x00000edf
+
+#define REG_A5XX_TPL1_ADDR_MODE_CNTL                           0x00000f01
+
+#define REG_A5XX_TPL1_MODE_CNTL                                        0x00000f02
+
+#define REG_A5XX_TPL1_PERFCTR_TP_SEL_0                         0x00000f10
+
+#define REG_A5XX_TPL1_PERFCTR_TP_SEL_1                         0x00000f11
+
+#define REG_A5XX_TPL1_PERFCTR_TP_SEL_2                         0x00000f12
+
+#define REG_A5XX_TPL1_PERFCTR_TP_SEL_3                         0x00000f13
+
+#define REG_A5XX_TPL1_PERFCTR_TP_SEL_4                         0x00000f14
+
+#define REG_A5XX_TPL1_PERFCTR_TP_SEL_5                         0x00000f15
+
+#define REG_A5XX_TPL1_PERFCTR_TP_SEL_6                         0x00000f16
+
+#define REG_A5XX_TPL1_PERFCTR_TP_SEL_7                         0x00000f17
+
+#define REG_A5XX_TPL1_POWERCTR_TP_SEL_0                                0x00000f18
+
+#define REG_A5XX_TPL1_POWERCTR_TP_SEL_1                                0x00000f19
+
+#define REG_A5XX_TPL1_POWERCTR_TP_SEL_2                                0x00000f1a
+
+#define REG_A5XX_TPL1_POWERCTR_TP_SEL_3                                0x00000f1b
+
+#define REG_A5XX_VBIF_VERSION                                  0x00003000
+
+#define REG_A5XX_VBIF_CLKON                                    0x00003001
+
+#define REG_A5XX_VBIF_ABIT_SORT                                        0x00003028
+
+#define REG_A5XX_VBIF_ABIT_SORT_CONF                           0x00003029
+
+#define REG_A5XX_VBIF_ROUND_ROBIN_QOS_ARB                      0x00003049
+
+#define REG_A5XX_VBIF_GATE_OFF_WRREQ_EN                                0x0000302a
+
+#define REG_A5XX_VBIF_IN_RD_LIM_CONF0                          0x0000302c
+
+#define REG_A5XX_VBIF_IN_RD_LIM_CONF1                          0x0000302d
+
+#define REG_A5XX_VBIF_XIN_HALT_CTRL0                           0x00003080
+
+#define REG_A5XX_VBIF_XIN_HALT_CTRL1                           0x00003081
+
+#define REG_A5XX_VBIF_TEST_BUS_OUT_CTRL                                0x00003084
+
+#define REG_A5XX_VBIF_TEST_BUS1_CTRL0                          0x00003085
+
+#define REG_A5XX_VBIF_TEST_BUS1_CTRL1                          0x00003086
+
+#define REG_A5XX_VBIF_TEST_BUS2_CTRL0                          0x00003087
+
+#define REG_A5XX_VBIF_TEST_BUS2_CTRL1                          0x00003088
+
+#define REG_A5XX_VBIF_TEST_BUS_OUT                             0x0000308c
+
+#define REG_A5XX_VBIF_PERF_CNT_EN0                             0x000030c0
+
+#define REG_A5XX_VBIF_PERF_CNT_EN1                             0x000030c1
+
+#define REG_A5XX_VBIF_PERF_CNT_EN2                             0x000030c2
+
+#define REG_A5XX_VBIF_PERF_CNT_EN3                             0x000030c3
+
+#define REG_A5XX_VBIF_PERF_CNT_CLR0                            0x000030c8
+
+#define REG_A5XX_VBIF_PERF_CNT_CLR1                            0x000030c9
+
+#define REG_A5XX_VBIF_PERF_CNT_CLR2                            0x000030ca
+
+#define REG_A5XX_VBIF_PERF_CNT_CLR3                            0x000030cb
+
+#define REG_A5XX_VBIF_PERF_CNT_SEL0                            0x000030d0
+
+#define REG_A5XX_VBIF_PERF_CNT_SEL1                            0x000030d1
+
+#define REG_A5XX_VBIF_PERF_CNT_SEL2                            0x000030d2
+
+#define REG_A5XX_VBIF_PERF_CNT_SEL3                            0x000030d3
+
+#define REG_A5XX_VBIF_PERF_CNT_LOW0                            0x000030d8
+
+#define REG_A5XX_VBIF_PERF_CNT_LOW1                            0x000030d9
+
+#define REG_A5XX_VBIF_PERF_CNT_LOW2                            0x000030da
+
+#define REG_A5XX_VBIF_PERF_CNT_LOW3                            0x000030db
+
+#define REG_A5XX_VBIF_PERF_CNT_HIGH0                           0x000030e0
+
+#define REG_A5XX_VBIF_PERF_CNT_HIGH1                           0x000030e1
+
+#define REG_A5XX_VBIF_PERF_CNT_HIGH2                           0x000030e2
+
+#define REG_A5XX_VBIF_PERF_CNT_HIGH3                           0x000030e3
+
+#define REG_A5XX_VBIF_PERF_PWR_CNT_EN0                         0x00003100
+
+#define REG_A5XX_VBIF_PERF_PWR_CNT_EN1                         0x00003101
+
+#define REG_A5XX_VBIF_PERF_PWR_CNT_EN2                         0x00003102
+
+#define REG_A5XX_VBIF_PERF_PWR_CNT_LOW0                                0x00003110
+
+#define REG_A5XX_VBIF_PERF_PWR_CNT_LOW1                                0x00003111
+
+#define REG_A5XX_VBIF_PERF_PWR_CNT_LOW2                                0x00003112
+
+#define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH0                       0x00003118
+
+#define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH1                       0x00003119
+
+#define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH2                       0x0000311a
+
+#define REG_A5XX_GPMU_INST_RAM_BASE                            0x00008800
+
+#define REG_A5XX_GPMU_DATA_RAM_BASE                            0x00009800
+
+#define REG_A5XX_GPMU_SP_POWER_CNTL                            0x0000a881
+
+#define REG_A5XX_GPMU_RBCCU_CLOCK_CNTL                         0x0000a886
+
+#define REG_A5XX_GPMU_RBCCU_POWER_CNTL                         0x0000a887
+
+#define REG_A5XX_GPMU_SP_PWR_CLK_STATUS                                0x0000a88b
+#define A5XX_GPMU_SP_PWR_CLK_STATUS_PWR_ON                     0x00100000
+
+#define REG_A5XX_GPMU_RBCCU_PWR_CLK_STATUS                     0x0000a88d
+#define A5XX_GPMU_RBCCU_PWR_CLK_STATUS_PWR_ON                  0x00100000
+
+#define REG_A5XX_GPMU_PWR_COL_STAGGER_DELAY                    0x0000a891
+
+#define REG_A5XX_GPMU_PWR_COL_INTER_FRAME_CTRL                 0x0000a892
+
+#define REG_A5XX_GPMU_PWR_COL_INTER_FRAME_HYST                 0x0000a893
+
+#define REG_A5XX_GPMU_PWR_COL_BINNING_CTRL                     0x0000a894
+
+#define REG_A5XX_GPMU_CLOCK_THROTTLE_CTRL                      0x0000a8a3
+
+#define REG_A5XX_GPMU_WFI_CONFIG                               0x0000a8c1
+
+#define REG_A5XX_GPMU_RBBM_INTR_INFO                           0x0000a8d6
+
+#define REG_A5XX_GPMU_CM3_SYSRESET                             0x0000a8d8
+
+#define REG_A5XX_GPMU_GENERAL_0                                        0x0000a8e0
+
+#define REG_A5XX_GPMU_GENERAL_1                                        0x0000a8e1
+
+#define REG_A5XX_SP_POWER_COUNTER_0_LO                         0x0000a840
+
+#define REG_A5XX_SP_POWER_COUNTER_0_HI                         0x0000a841
+
+#define REG_A5XX_SP_POWER_COUNTER_1_LO                         0x0000a842
+
+#define REG_A5XX_SP_POWER_COUNTER_1_HI                         0x0000a843
+
+#define REG_A5XX_SP_POWER_COUNTER_2_LO                         0x0000a844
+
+#define REG_A5XX_SP_POWER_COUNTER_2_HI                         0x0000a845
+
+#define REG_A5XX_SP_POWER_COUNTER_3_LO                         0x0000a846
+
+#define REG_A5XX_SP_POWER_COUNTER_3_HI                         0x0000a847
+
+#define REG_A5XX_TP_POWER_COUNTER_0_LO                         0x0000a848
+
+#define REG_A5XX_TP_POWER_COUNTER_0_HI                         0x0000a849
+
+#define REG_A5XX_TP_POWER_COUNTER_1_LO                         0x0000a84a
+
+#define REG_A5XX_TP_POWER_COUNTER_1_HI                         0x0000a84b
+
+#define REG_A5XX_TP_POWER_COUNTER_2_LO                         0x0000a84c
+
+#define REG_A5XX_TP_POWER_COUNTER_2_HI                         0x0000a84d
+
+#define REG_A5XX_TP_POWER_COUNTER_3_LO                         0x0000a84e
+
+#define REG_A5XX_TP_POWER_COUNTER_3_HI                         0x0000a84f
+
+#define REG_A5XX_RB_POWER_COUNTER_0_LO                         0x0000a850
+
+#define REG_A5XX_RB_POWER_COUNTER_0_HI                         0x0000a851
+
+#define REG_A5XX_RB_POWER_COUNTER_1_LO                         0x0000a852
+
+#define REG_A5XX_RB_POWER_COUNTER_1_HI                         0x0000a853
+
+#define REG_A5XX_RB_POWER_COUNTER_2_LO                         0x0000a854
+
+#define REG_A5XX_RB_POWER_COUNTER_2_HI                         0x0000a855
+
+#define REG_A5XX_RB_POWER_COUNTER_3_LO                         0x0000a856
+
+#define REG_A5XX_RB_POWER_COUNTER_3_HI                         0x0000a857
+
+#define REG_A5XX_CCU_POWER_COUNTER_0_LO                                0x0000a858
+
+#define REG_A5XX_CCU_POWER_COUNTER_0_HI                                0x0000a859
+
+#define REG_A5XX_CCU_POWER_COUNTER_1_LO                                0x0000a85a
+
+#define REG_A5XX_CCU_POWER_COUNTER_1_HI                                0x0000a85b
+
+#define REG_A5XX_UCHE_POWER_COUNTER_0_LO                       0x0000a85c
+
+#define REG_A5XX_UCHE_POWER_COUNTER_0_HI                       0x0000a85d
+
+#define REG_A5XX_UCHE_POWER_COUNTER_1_LO                       0x0000a85e
+
+#define REG_A5XX_UCHE_POWER_COUNTER_1_HI                       0x0000a85f
+
+#define REG_A5XX_UCHE_POWER_COUNTER_2_LO                       0x0000a860
+
+#define REG_A5XX_UCHE_POWER_COUNTER_2_HI                       0x0000a861
+
+#define REG_A5XX_UCHE_POWER_COUNTER_3_LO                       0x0000a862
+
+#define REG_A5XX_UCHE_POWER_COUNTER_3_HI                       0x0000a863
+
+#define REG_A5XX_CP_POWER_COUNTER_0_LO                         0x0000a864
+
+#define REG_A5XX_CP_POWER_COUNTER_0_HI                         0x0000a865
+
+#define REG_A5XX_CP_POWER_COUNTER_1_LO                         0x0000a866
+
+#define REG_A5XX_CP_POWER_COUNTER_1_HI                         0x0000a867
+
+#define REG_A5XX_CP_POWER_COUNTER_2_LO                         0x0000a868
+
+#define REG_A5XX_CP_POWER_COUNTER_2_HI                         0x0000a869
+
+#define REG_A5XX_CP_POWER_COUNTER_3_LO                         0x0000a86a
+
+#define REG_A5XX_CP_POWER_COUNTER_3_HI                         0x0000a86b
+
+#define REG_A5XX_GPMU_POWER_COUNTER_0_LO                       0x0000a86c
+
+#define REG_A5XX_GPMU_POWER_COUNTER_0_HI                       0x0000a86d
+
+#define REG_A5XX_GPMU_POWER_COUNTER_1_LO                       0x0000a86e
+
+#define REG_A5XX_GPMU_POWER_COUNTER_1_HI                       0x0000a86f
+
+#define REG_A5XX_GPMU_POWER_COUNTER_2_LO                       0x0000a870
+
+#define REG_A5XX_GPMU_POWER_COUNTER_2_HI                       0x0000a871
+
+#define REG_A5XX_GPMU_POWER_COUNTER_3_LO                       0x0000a872
+
+#define REG_A5XX_GPMU_POWER_COUNTER_3_HI                       0x0000a873
+
+#define REG_A5XX_GPMU_POWER_COUNTER_4_LO                       0x0000a874
+
+#define REG_A5XX_GPMU_POWER_COUNTER_4_HI                       0x0000a875
+
+#define REG_A5XX_GPMU_POWER_COUNTER_5_LO                       0x0000a876
+
+#define REG_A5XX_GPMU_POWER_COUNTER_5_HI                       0x0000a877
+
+#define REG_A5XX_GPMU_POWER_COUNTER_ENABLE                     0x0000a878
+
+#define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_LO                     0x0000a879
+
+#define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_HI                     0x0000a87a
+
+#define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_RESET                  0x0000a87b
+
+#define REG_A5XX_GPMU_POWER_COUNTER_SELECT_0                   0x0000a87c
+
+#define REG_A5XX_GPMU_POWER_COUNTER_SELECT_1                   0x0000a87d
+
+#define REG_A5XX_GPMU_CLOCK_THROTTLE_CTRL                      0x0000a8a3
+
+#define REG_A5XX_GPMU_THROTTLE_UNMASK_FORCE_CTRL               0x0000a8a8
+
+#define REG_A5XX_GPMU_TEMP_SENSOR_ID                           0x0000ac00
+
+#define REG_A5XX_GPMU_TEMP_SENSOR_CONFIG                       0x0000ac01
+
+#define REG_A5XX_GPMU_TEMP_VAL                                 0x0000ac02
+
+#define REG_A5XX_GPMU_DELTA_TEMP_THRESHOLD                     0x0000ac03
+
+#define REG_A5XX_GPMU_TEMP_THRESHOLD_INTR_STATUS               0x0000ac05
+
+#define REG_A5XX_GPMU_TEMP_THRESHOLD_INTR_EN_MASK              0x0000ac06
+
+#define REG_A5XX_GPMU_LEAKAGE_TEMP_COEFF_0_1                   0x0000ac40
+
+#define REG_A5XX_GPMU_LEAKAGE_TEMP_COEFF_2_3                   0x0000ac41
+
+#define REG_A5XX_GPMU_LEAKAGE_VTG_COEFF_0_1                    0x0000ac42
+
+#define REG_A5XX_GPMU_LEAKAGE_VTG_COEFF_2_3                    0x0000ac43
+
+#define REG_A5XX_GPMU_BASE_LEAKAGE                             0x0000ac46
+
+#define REG_A5XX_GPMU_GPMU_VOLTAGE                             0x0000ac60
+
+#define REG_A5XX_GPMU_GPMU_VOLTAGE_INTR_STATUS                 0x0000ac61
+
+#define REG_A5XX_GPMU_GPMU_VOLTAGE_INTR_EN_MASK                        0x0000ac62
+
+#define REG_A5XX_GPMU_GPMU_PWR_THRESHOLD                       0x0000ac80
+
+#define REG_A5XX_GPMU_GPMU_LLM_GLM_SLEEP_CTRL                  0x0000acc4
+
+#define REG_A5XX_GPMU_GPMU_LLM_GLM_SLEEP_STATUS                        0x0000acc5
+
+#define REG_A5XX_GDPM_CONFIG1                                  0x0000b80c
+
+#define REG_A5XX_GDPM_CONFIG2                                  0x0000b80d
+
+#define REG_A5XX_GDPM_INT_EN                                   0x0000b80f
+
+#define REG_A5XX_GDPM_INT_MASK                                 0x0000b811
+
+#define REG_A5XX_GPMU_BEC_ENABLE                               0x0000b9a0
+
+#define REG_A5XX_GPU_CS_SENSOR_GENERAL_STATUS                  0x0000c41a
+
+#define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_0              0x0000c41d
+
+#define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_2              0x0000c41f
+
+#define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_4              0x0000c421
+
+#define REG_A5XX_GPU_CS_ENABLE_REG                             0x0000c520
+
+#define REG_A5XX_GPU_CS_AMP_CALIBRATION_CONTROL1               0x0000c557
+
+#define REG_A5XX_GRAS_CL_CNTL                                  0x0000e000
+#define A5XX_GRAS_CL_CNTL_ZERO_GB_SCALE_Z                      0x00000040
+
+#define REG_A5XX_UNKNOWN_E001                                  0x0000e001
+
+#define REG_A5XX_UNKNOWN_E004                                  0x0000e004
+
+#define REG_A5XX_GRAS_CNTL                                     0x0000e005
+#define A5XX_GRAS_CNTL_VARYING                                 0x00000001
+#define A5XX_GRAS_CNTL_UNK3                                    0x00000008
+#define A5XX_GRAS_CNTL_XCOORD                                  0x00000040
+#define A5XX_GRAS_CNTL_YCOORD                                  0x00000080
+#define A5XX_GRAS_CNTL_ZCOORD                                  0x00000100
+#define A5XX_GRAS_CNTL_WCOORD                                  0x00000200
+
+#define REG_A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ                    0x0000e006
+#define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK             0x000003ff
+#define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT            0
+static inline uint32_t A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ(uint32_t val)
+{
+       return ((val) << A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT) & A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK;
+}
+#define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK             0x000ffc00
+#define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT            10
+static inline uint32_t A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT(uint32_t val)
+{
+       return ((val) << A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT) & A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK;
+}
+
+#define REG_A5XX_GRAS_CL_VPORT_XOFFSET_0                       0x0000e010
+#define A5XX_GRAS_CL_VPORT_XOFFSET_0__MASK                     0xffffffff
+#define A5XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT                    0
+static inline uint32_t A5XX_GRAS_CL_VPORT_XOFFSET_0(float val)
+{
+       return ((fui(val)) << A5XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
+}
+
+#define REG_A5XX_GRAS_CL_VPORT_XSCALE_0                                0x0000e011
+#define A5XX_GRAS_CL_VPORT_XSCALE_0__MASK                      0xffffffff
+#define A5XX_GRAS_CL_VPORT_XSCALE_0__SHIFT                     0
+static inline uint32_t A5XX_GRAS_CL_VPORT_XSCALE_0(float val)
+{
+       return ((fui(val)) << A5XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_XSCALE_0__MASK;
+}
+
+#define REG_A5XX_GRAS_CL_VPORT_YOFFSET_0                       0x0000e012
+#define A5XX_GRAS_CL_VPORT_YOFFSET_0__MASK                     0xffffffff
+#define A5XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT                    0
+static inline uint32_t A5XX_GRAS_CL_VPORT_YOFFSET_0(float val)
+{
+       return ((fui(val)) << A5XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
+}
+
+#define REG_A5XX_GRAS_CL_VPORT_YSCALE_0                                0x0000e013
+#define A5XX_GRAS_CL_VPORT_YSCALE_0__MASK                      0xffffffff
+#define A5XX_GRAS_CL_VPORT_YSCALE_0__SHIFT                     0
+static inline uint32_t A5XX_GRAS_CL_VPORT_YSCALE_0(float val)
+{
+       return ((fui(val)) << A5XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_YSCALE_0__MASK;
+}
+
+#define REG_A5XX_GRAS_CL_VPORT_ZOFFSET_0                       0x0000e014
+#define A5XX_GRAS_CL_VPORT_ZOFFSET_0__MASK                     0xffffffff
+#define A5XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT                    0
+static inline uint32_t A5XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
+{
+       return ((fui(val)) << A5XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
+}
+
+#define REG_A5XX_GRAS_CL_VPORT_ZSCALE_0                                0x0000e015
+#define A5XX_GRAS_CL_VPORT_ZSCALE_0__MASK                      0xffffffff
+#define A5XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT                     0
+static inline uint32_t A5XX_GRAS_CL_VPORT_ZSCALE_0(float val)
+{
+       return ((fui(val)) << A5XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
+}
+
+#define REG_A5XX_GRAS_SU_CNTL                                  0x0000e090
+#define A5XX_GRAS_SU_CNTL_CULL_FRONT                           0x00000001
+#define A5XX_GRAS_SU_CNTL_CULL_BACK                            0x00000002
+#define A5XX_GRAS_SU_CNTL_FRONT_CW                             0x00000004
+#define A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK                  0x000007f8
+#define A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT                 3
+static inline uint32_t A5XX_GRAS_SU_CNTL_LINEHALFWIDTH(float val)
+{
+       return ((((int32_t)(val * 4.0))) << A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT) & A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK;
+}
+#define A5XX_GRAS_SU_CNTL_POLY_OFFSET                          0x00000800
+#define A5XX_GRAS_SU_CNTL_MSAA_ENABLE                          0x00002000
+
+#define REG_A5XX_GRAS_SU_POINT_MINMAX                          0x0000e091
+#define A5XX_GRAS_SU_POINT_MINMAX_MIN__MASK                    0x0000ffff
+#define A5XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT                   0
+static inline uint32_t A5XX_GRAS_SU_POINT_MINMAX_MIN(float val)
+{
+       return ((((uint32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A5XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
+}
+#define A5XX_GRAS_SU_POINT_MINMAX_MAX__MASK                    0xffff0000
+#define A5XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT                   16
+static inline uint32_t A5XX_GRAS_SU_POINT_MINMAX_MAX(float val)
+{
+       return ((((uint32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A5XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
+}
+
+#define REG_A5XX_GRAS_SU_POINT_SIZE                            0x0000e092
+#define A5XX_GRAS_SU_POINT_SIZE__MASK                          0xffffffff
+#define A5XX_GRAS_SU_POINT_SIZE__SHIFT                         0
+static inline uint32_t A5XX_GRAS_SU_POINT_SIZE(float val)
+{
+       return ((((int32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_SIZE__SHIFT) & A5XX_GRAS_SU_POINT_SIZE__MASK;
+}
+
+#define REG_A5XX_GRAS_SU_LAYERED                               0x0000e093
+
+#define REG_A5XX_GRAS_SU_DEPTH_PLANE_CNTL                      0x0000e094
+#define A5XX_GRAS_SU_DEPTH_PLANE_CNTL_FRAG_WRITES_Z            0x00000001
+#define A5XX_GRAS_SU_DEPTH_PLANE_CNTL_UNK1                     0x00000002
+
+#define REG_A5XX_GRAS_SU_POLY_OFFSET_SCALE                     0x0000e095
+#define A5XX_GRAS_SU_POLY_OFFSET_SCALE__MASK                   0xffffffff
+#define A5XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT                  0
+static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
+{
+       return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
+}
+
+#define REG_A5XX_GRAS_SU_POLY_OFFSET_OFFSET                    0x0000e096
+#define A5XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK                  0xffffffff
+#define A5XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT                 0
+static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
+{
+       return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
+}
+
+#define REG_A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP              0x0000e097
+#define A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK            0xffffffff
+#define A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT           0
+static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP(float val)
+{
+       return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK;
+}
+
+#define REG_A5XX_GRAS_SU_DEPTH_BUFFER_INFO                     0x0000e098
+#define A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK      0x00000007
+#define A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT     0
+static inline uint32_t A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a5xx_depth_format val)
+{
+       return ((val) << A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
+}
+
+#define REG_A5XX_GRAS_SU_CONSERVATIVE_RAS_CNTL                 0x0000e099
+
+#define REG_A5XX_GRAS_SC_CNTL                                  0x0000e0a0
+#define A5XX_GRAS_SC_CNTL_BINNING_PASS                         0x00000001
+#define A5XX_GRAS_SC_CNTL_SAMPLES_PASSED                       0x00008000
+
+#define REG_A5XX_GRAS_SC_BIN_CNTL                              0x0000e0a1
+
+#define REG_A5XX_GRAS_SC_RAS_MSAA_CNTL                         0x0000e0a2
+#define A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__MASK               0x00000003
+#define A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__SHIFT              0
+static inline uint32_t A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
+{
+       return ((val) << A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__MASK;
+}
+
+#define REG_A5XX_GRAS_SC_DEST_MSAA_CNTL                                0x0000e0a3
+#define A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__MASK              0x00000003
+#define A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__SHIFT             0
+static inline uint32_t A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
+{
+       return ((val) << A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__MASK;
+}
+#define A5XX_GRAS_SC_DEST_MSAA_CNTL_MSAA_DISABLE               0x00000004
+
+#define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_CNTL                   0x0000e0a4
+
+#define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0                   0x0000e0aa
+#define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000
+#define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK               0x00007fff
+#define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT              0
+static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X(uint32_t val)
+{
+       return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK;
+}
+#define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK               0x7fff0000
+#define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT              16
+static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y(uint32_t val)
+{
+       return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK;
+}
+
+#define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0                   0x0000e0ab
+#define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000
+#define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK               0x00007fff
+#define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT              0
+static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X(uint32_t val)
+{
+       return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK;
+}
+#define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK               0x7fff0000
+#define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT              16
+static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y(uint32_t val)
+{
+       return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK;
+}
+
+#define REG_A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0                 0x0000e0ca
+#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE       0x80000000
+#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK             0x00007fff
+#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT            0
+static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X(uint32_t val)
+{
+       return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK;
+}
+#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK             0x7fff0000
+#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT            16
+static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y(uint32_t val)
+{
+       return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK;
+}
+
+#define REG_A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0                 0x0000e0cb
+#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE       0x80000000
+#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK             0x00007fff
+#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT            0
+static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X(uint32_t val)
+{
+       return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK;
+}
+#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK             0x7fff0000
+#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT            16
+static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y(uint32_t val)
+{
+       return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK;
+}
+
+#define REG_A5XX_GRAS_SC_WINDOW_SCISSOR_TL                     0x0000e0ea
+#define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE   0x80000000
+#define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK                 0x00007fff
+#define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT                        0
+static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
+{
+       return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
+}
+#define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK                 0x7fff0000
+#define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT                        16
+static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
+{
+       return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
+}
+
+#define REG_A5XX_GRAS_SC_WINDOW_SCISSOR_BR                     0x0000e0eb
+#define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE   0x80000000
+#define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK                 0x00007fff
+#define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT                        0
+static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
+{
+       return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
+}
+#define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK                 0x7fff0000
+#define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT                        16
+static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
+{
+       return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
+}
+
+#define REG_A5XX_GRAS_LRZ_CNTL                                 0x0000e100
+#define A5XX_GRAS_LRZ_CNTL_ENABLE                              0x00000001
+#define A5XX_GRAS_LRZ_CNTL_LRZ_WRITE                           0x00000002
+#define A5XX_GRAS_LRZ_CNTL_GREATER                             0x00000004
+
+#define REG_A5XX_GRAS_LRZ_BUFFER_BASE_LO                       0x0000e101
+
+#define REG_A5XX_GRAS_LRZ_BUFFER_BASE_HI                       0x0000e102
+
+#define REG_A5XX_GRAS_LRZ_BUFFER_PITCH                         0x0000e103
+#define A5XX_GRAS_LRZ_BUFFER_PITCH__MASK                       0xffffffff
+#define A5XX_GRAS_LRZ_BUFFER_PITCH__SHIFT                      0
+static inline uint32_t A5XX_GRAS_LRZ_BUFFER_PITCH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A5XX_GRAS_LRZ_BUFFER_PITCH__SHIFT) & A5XX_GRAS_LRZ_BUFFER_PITCH__MASK;
+}
+
+#define REG_A5XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_LO            0x0000e104
+
+#define REG_A5XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_HI            0x0000e105
+
+#define REG_A5XX_RB_CNTL                                       0x0000e140
+#define A5XX_RB_CNTL_WIDTH__MASK                               0x000000ff
+#define A5XX_RB_CNTL_WIDTH__SHIFT                              0
+static inline uint32_t A5XX_RB_CNTL_WIDTH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A5XX_RB_CNTL_WIDTH__SHIFT) & A5XX_RB_CNTL_WIDTH__MASK;
+}
+#define A5XX_RB_CNTL_HEIGHT__MASK                              0x0001fe00
+#define A5XX_RB_CNTL_HEIGHT__SHIFT                             9
+static inline uint32_t A5XX_RB_CNTL_HEIGHT(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A5XX_RB_CNTL_HEIGHT__SHIFT) & A5XX_RB_CNTL_HEIGHT__MASK;
+}
+#define A5XX_RB_CNTL_BYPASS                                    0x00020000
+
+#define REG_A5XX_RB_RENDER_CNTL                                        0x0000e141
+#define A5XX_RB_RENDER_CNTL_BINNING_PASS                       0x00000001
+#define A5XX_RB_RENDER_CNTL_SAMPLES_PASSED                     0x00000040
+#define A5XX_RB_RENDER_CNTL_DISABLE_COLOR_PIPE                 0x00000080
+#define A5XX_RB_RENDER_CNTL_FLAG_DEPTH                         0x00004000
+#define A5XX_RB_RENDER_CNTL_FLAG_DEPTH2                                0x00008000
+#define A5XX_RB_RENDER_CNTL_FLAG_MRTS__MASK                    0x00ff0000
+#define A5XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT                   16
+static inline uint32_t A5XX_RB_RENDER_CNTL_FLAG_MRTS(uint32_t val)
+{
+       return ((val) << A5XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT) & A5XX_RB_RENDER_CNTL_FLAG_MRTS__MASK;
+}
+#define A5XX_RB_RENDER_CNTL_FLAG_MRTS2__MASK                   0xff000000
+#define A5XX_RB_RENDER_CNTL_FLAG_MRTS2__SHIFT                  24
+static inline uint32_t A5XX_RB_RENDER_CNTL_FLAG_MRTS2(uint32_t val)
+{
+       return ((val) << A5XX_RB_RENDER_CNTL_FLAG_MRTS2__SHIFT) & A5XX_RB_RENDER_CNTL_FLAG_MRTS2__MASK;
+}
+
+#define REG_A5XX_RB_RAS_MSAA_CNTL                              0x0000e142
+#define A5XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK                    0x00000003
+#define A5XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT                   0
+static inline uint32_t A5XX_RB_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
+{
+       return ((val) << A5XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK;
+}
+
+#define REG_A5XX_RB_DEST_MSAA_CNTL                             0x0000e143
+#define A5XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK                   0x00000003
+#define A5XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT                  0
+static inline uint32_t A5XX_RB_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
+{
+       return ((val) << A5XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK;
+}
+#define A5XX_RB_DEST_MSAA_CNTL_MSAA_DISABLE                    0x00000004
+
+#define REG_A5XX_RB_RENDER_CONTROL0                            0x0000e144
+#define A5XX_RB_RENDER_CONTROL0_VARYING                                0x00000001
+#define A5XX_RB_RENDER_CONTROL0_UNK3                           0x00000008
+#define A5XX_RB_RENDER_CONTROL0_XCOORD                         0x00000040
+#define A5XX_RB_RENDER_CONTROL0_YCOORD                         0x00000080
+#define A5XX_RB_RENDER_CONTROL0_ZCOORD                         0x00000100
+#define A5XX_RB_RENDER_CONTROL0_WCOORD                         0x00000200
+
+#define REG_A5XX_RB_RENDER_CONTROL1                            0x0000e145
+#define A5XX_RB_RENDER_CONTROL1_SAMPLEMASK                     0x00000001
+#define A5XX_RB_RENDER_CONTROL1_FACENESS                       0x00000002
+#define A5XX_RB_RENDER_CONTROL1_SAMPLEID                       0x00000004
+
+#define REG_A5XX_RB_FS_OUTPUT_CNTL                             0x0000e146
+#define A5XX_RB_FS_OUTPUT_CNTL_MRT__MASK                       0x0000000f
+#define A5XX_RB_FS_OUTPUT_CNTL_MRT__SHIFT                      0
+static inline uint32_t A5XX_RB_FS_OUTPUT_CNTL_MRT(uint32_t val)
+{
+       return ((val) << A5XX_RB_FS_OUTPUT_CNTL_MRT__SHIFT) & A5XX_RB_FS_OUTPUT_CNTL_MRT__MASK;
+}
+#define A5XX_RB_FS_OUTPUT_CNTL_FRAG_WRITES_Z                   0x00000020
+
+#define REG_A5XX_RB_RENDER_COMPONENTS                          0x0000e147
+#define A5XX_RB_RENDER_COMPONENTS_RT0__MASK                    0x0000000f
+#define A5XX_RB_RENDER_COMPONENTS_RT0__SHIFT                   0
+static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)
+{
+       return ((val) << A5XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT0__MASK;
+}
+#define A5XX_RB_RENDER_COMPONENTS_RT1__MASK                    0x000000f0
+#define A5XX_RB_RENDER_COMPONENTS_RT1__SHIFT                   4
+static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)
+{
+       return ((val) << A5XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT1__MASK;
+}
+#define A5XX_RB_RENDER_COMPONENTS_RT2__MASK                    0x00000f00
+#define A5XX_RB_RENDER_COMPONENTS_RT2__SHIFT                   8
+static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)
+{
+       return ((val) << A5XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT2__MASK;
+}
+#define A5XX_RB_RENDER_COMPONENTS_RT3__MASK                    0x0000f000
+#define A5XX_RB_RENDER_COMPONENTS_RT3__SHIFT                   12
+static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)
+{
+       return ((val) << A5XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT3__MASK;
+}
+#define A5XX_RB_RENDER_COMPONENTS_RT4__MASK                    0x000f0000
+#define A5XX_RB_RENDER_COMPONENTS_RT4__SHIFT                   16
+static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)
+{
+       return ((val) << A5XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT4__MASK;
+}
+#define A5XX_RB_RENDER_COMPONENTS_RT5__MASK                    0x00f00000
+#define A5XX_RB_RENDER_COMPONENTS_RT5__SHIFT                   20
+static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)
+{
+       return ((val) << A5XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT5__MASK;
+}
+#define A5XX_RB_RENDER_COMPONENTS_RT6__MASK                    0x0f000000
+#define A5XX_RB_RENDER_COMPONENTS_RT6__SHIFT                   24
+static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)
+{
+       return ((val) << A5XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT6__MASK;
+}
+#define A5XX_RB_RENDER_COMPONENTS_RT7__MASK                    0xf0000000
+#define A5XX_RB_RENDER_COMPONENTS_RT7__SHIFT                   28
+static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)
+{
+       return ((val) << A5XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT7__MASK;
+}
+
+static inline uint32_t REG_A5XX_RB_MRT(uint32_t i0) { return 0x0000e150 + 0x7*i0; }
+
+static inline uint32_t REG_A5XX_RB_MRT_CONTROL(uint32_t i0) { return 0x0000e150 + 0x7*i0; }
+#define A5XX_RB_MRT_CONTROL_BLEND                              0x00000001
+#define A5XX_RB_MRT_CONTROL_BLEND2                             0x00000002
+#define A5XX_RB_MRT_CONTROL_ROP_ENABLE                         0x00000004
+#define A5XX_RB_MRT_CONTROL_ROP_CODE__MASK                     0x00000078
+#define A5XX_RB_MRT_CONTROL_ROP_CODE__SHIFT                    3
+static inline uint32_t A5XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
+{
+       return ((val) << A5XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A5XX_RB_MRT_CONTROL_ROP_CODE__MASK;
+}
+#define A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK             0x00000780
+#define A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT            7
+static inline uint32_t A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
+{
+       return ((val) << A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
+}
+
+static inline uint32_t REG_A5XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x0000e151 + 0x7*i0; }
+#define A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK         0x0000001f
+#define A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT                0
+static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
+}
+#define A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK       0x000000e0
+#define A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT      5
+static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
+{
+       return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
+}
+#define A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK                0x00001f00
+#define A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT       8
+static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
+}
+#define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK       0x001f0000
+#define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT      16
+static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
+}
+#define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK     0x00e00000
+#define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT    21
+static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
+{
+       return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
+}
+#define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK      0x1f000000
+#define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT     24
+static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
+}
+
+static inline uint32_t REG_A5XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x0000e152 + 0x7*i0; }
+#define A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK                        0x000000ff
+#define A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT               0
+static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
+{
+       return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
+}
+#define A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK             0x00000300
+#define A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT            8
+static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a5xx_tile_mode val)
+{
+       return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
+}
+#define A5XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK                 0x00001800
+#define A5XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT                        11
+static inline uint32_t A5XX_RB_MRT_BUF_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
+{
+       return ((val) << A5XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT) & A5XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK;
+}
+#define A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK                  0x00006000
+#define A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT                 13
+static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
+}
+#define A5XX_RB_MRT_BUF_INFO_COLOR_SRGB                                0x00008000
+
+static inline uint32_t REG_A5XX_RB_MRT_PITCH(uint32_t i0) { return 0x0000e153 + 0x7*i0; }
+#define A5XX_RB_MRT_PITCH__MASK                                        0xffffffff
+#define A5XX_RB_MRT_PITCH__SHIFT                               0
+static inline uint32_t A5XX_RB_MRT_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A5XX_RB_MRT_PITCH__SHIFT) & A5XX_RB_MRT_PITCH__MASK;
+}
+
+static inline uint32_t REG_A5XX_RB_MRT_ARRAY_PITCH(uint32_t i0) { return 0x0000e154 + 0x7*i0; }
+#define A5XX_RB_MRT_ARRAY_PITCH__MASK                          0xffffffff
+#define A5XX_RB_MRT_ARRAY_PITCH__SHIFT                         0
+static inline uint32_t A5XX_RB_MRT_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A5XX_RB_MRT_ARRAY_PITCH__SHIFT) & A5XX_RB_MRT_ARRAY_PITCH__MASK;
+}
+
+static inline uint32_t REG_A5XX_RB_MRT_BASE_LO(uint32_t i0) { return 0x0000e155 + 0x7*i0; }
+
+static inline uint32_t REG_A5XX_RB_MRT_BASE_HI(uint32_t i0) { return 0x0000e156 + 0x7*i0; }
+
+#define REG_A5XX_RB_BLEND_RED                                  0x0000e1a0
+#define A5XX_RB_BLEND_RED_UINT__MASK                           0x000000ff
+#define A5XX_RB_BLEND_RED_UINT__SHIFT                          0
+static inline uint32_t A5XX_RB_BLEND_RED_UINT(uint32_t val)
+{
+       return ((val) << A5XX_RB_BLEND_RED_UINT__SHIFT) & A5XX_RB_BLEND_RED_UINT__MASK;
+}
+#define A5XX_RB_BLEND_RED_SINT__MASK                           0x0000ff00
+#define A5XX_RB_BLEND_RED_SINT__SHIFT                          8
+static inline uint32_t A5XX_RB_BLEND_RED_SINT(uint32_t val)
+{
+       return ((val) << A5XX_RB_BLEND_RED_SINT__SHIFT) & A5XX_RB_BLEND_RED_SINT__MASK;
+}
+#define A5XX_RB_BLEND_RED_FLOAT__MASK                          0xffff0000
+#define A5XX_RB_BLEND_RED_FLOAT__SHIFT                         16
+static inline uint32_t A5XX_RB_BLEND_RED_FLOAT(float val)
+{
+       return ((util_float_to_half(val)) << A5XX_RB_BLEND_RED_FLOAT__SHIFT) & A5XX_RB_BLEND_RED_FLOAT__MASK;
+}
+
+#define REG_A5XX_RB_BLEND_RED_F32                              0x0000e1a1
+#define A5XX_RB_BLEND_RED_F32__MASK                            0xffffffff
+#define A5XX_RB_BLEND_RED_F32__SHIFT                           0
+static inline uint32_t A5XX_RB_BLEND_RED_F32(float val)
+{
+       return ((fui(val)) << A5XX_RB_BLEND_RED_F32__SHIFT) & A5XX_RB_BLEND_RED_F32__MASK;
+}
+
+#define REG_A5XX_RB_BLEND_GREEN                                        0x0000e1a2
+#define A5XX_RB_BLEND_GREEN_UINT__MASK                         0x000000ff
+#define A5XX_RB_BLEND_GREEN_UINT__SHIFT                                0
+static inline uint32_t A5XX_RB_BLEND_GREEN_UINT(uint32_t val)
+{
+       return ((val) << A5XX_RB_BLEND_GREEN_UINT__SHIFT) & A5XX_RB_BLEND_GREEN_UINT__MASK;
+}
+#define A5XX_RB_BLEND_GREEN_SINT__MASK                         0x0000ff00
+#define A5XX_RB_BLEND_GREEN_SINT__SHIFT                                8
+static inline uint32_t A5XX_RB_BLEND_GREEN_SINT(uint32_t val)
+{
+       return ((val) << A5XX_RB_BLEND_GREEN_SINT__SHIFT) & A5XX_RB_BLEND_GREEN_SINT__MASK;
+}
+#define A5XX_RB_BLEND_GREEN_FLOAT__MASK                                0xffff0000
+#define A5XX_RB_BLEND_GREEN_FLOAT__SHIFT                       16
+static inline uint32_t A5XX_RB_BLEND_GREEN_FLOAT(float val)
+{
+       return ((util_float_to_half(val)) << A5XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A5XX_RB_BLEND_GREEN_FLOAT__MASK;
+}
+
+#define REG_A5XX_RB_BLEND_GREEN_F32                            0x0000e1a3
+#define A5XX_RB_BLEND_GREEN_F32__MASK                          0xffffffff
+#define A5XX_RB_BLEND_GREEN_F32__SHIFT                         0
+static inline uint32_t A5XX_RB_BLEND_GREEN_F32(float val)
+{
+       return ((fui(val)) << A5XX_RB_BLEND_GREEN_F32__SHIFT) & A5XX_RB_BLEND_GREEN_F32__MASK;
+}
+
+#define REG_A5XX_RB_BLEND_BLUE                                 0x0000e1a4
+#define A5XX_RB_BLEND_BLUE_UINT__MASK                          0x000000ff
+#define A5XX_RB_BLEND_BLUE_UINT__SHIFT                         0
+static inline uint32_t A5XX_RB_BLEND_BLUE_UINT(uint32_t val)
+{
+       return ((val) << A5XX_RB_BLEND_BLUE_UINT__SHIFT) & A5XX_RB_BLEND_BLUE_UINT__MASK;
+}
+#define A5XX_RB_BLEND_BLUE_SINT__MASK                          0x0000ff00
+#define A5XX_RB_BLEND_BLUE_SINT__SHIFT                         8
+static inline uint32_t A5XX_RB_BLEND_BLUE_SINT(uint32_t val)
+{
+       return ((val) << A5XX_RB_BLEND_BLUE_SINT__SHIFT) & A5XX_RB_BLEND_BLUE_SINT__MASK;
+}
+#define A5XX_RB_BLEND_BLUE_FLOAT__MASK                         0xffff0000
+#define A5XX_RB_BLEND_BLUE_FLOAT__SHIFT                                16
+static inline uint32_t A5XX_RB_BLEND_BLUE_FLOAT(float val)
+{
+       return ((util_float_to_half(val)) << A5XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A5XX_RB_BLEND_BLUE_FLOAT__MASK;
+}
+
+#define REG_A5XX_RB_BLEND_BLUE_F32                             0x0000e1a5
+#define A5XX_RB_BLEND_BLUE_F32__MASK                           0xffffffff
+#define A5XX_RB_BLEND_BLUE_F32__SHIFT                          0
+static inline uint32_t A5XX_RB_BLEND_BLUE_F32(float val)
+{
+       return ((fui(val)) << A5XX_RB_BLEND_BLUE_F32__SHIFT) & A5XX_RB_BLEND_BLUE_F32__MASK;
+}
+
+#define REG_A5XX_RB_BLEND_ALPHA                                        0x0000e1a6
+#define A5XX_RB_BLEND_ALPHA_UINT__MASK                         0x000000ff
+#define A5XX_RB_BLEND_ALPHA_UINT__SHIFT                                0
+static inline uint32_t A5XX_RB_BLEND_ALPHA_UINT(uint32_t val)
+{
+       return ((val) << A5XX_RB_BLEND_ALPHA_UINT__SHIFT) & A5XX_RB_BLEND_ALPHA_UINT__MASK;
+}
+#define A5XX_RB_BLEND_ALPHA_SINT__MASK                         0x0000ff00
+#define A5XX_RB_BLEND_ALPHA_SINT__SHIFT                                8
+static inline uint32_t A5XX_RB_BLEND_ALPHA_SINT(uint32_t val)
+{
+       return ((val) << A5XX_RB_BLEND_ALPHA_SINT__SHIFT) & A5XX_RB_BLEND_ALPHA_SINT__MASK;
+}
+#define A5XX_RB_BLEND_ALPHA_FLOAT__MASK                                0xffff0000
+#define A5XX_RB_BLEND_ALPHA_FLOAT__SHIFT                       16
+static inline uint32_t A5XX_RB_BLEND_ALPHA_FLOAT(float val)
+{
+       return ((util_float_to_half(val)) << A5XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A5XX_RB_BLEND_ALPHA_FLOAT__MASK;
+}
+
+#define REG_A5XX_RB_BLEND_ALPHA_F32                            0x0000e1a7
+#define A5XX_RB_BLEND_ALPHA_F32__MASK                          0xffffffff
+#define A5XX_RB_BLEND_ALPHA_F32__SHIFT                         0
+static inline uint32_t A5XX_RB_BLEND_ALPHA_F32(float val)
+{
+       return ((fui(val)) << A5XX_RB_BLEND_ALPHA_F32__SHIFT) & A5XX_RB_BLEND_ALPHA_F32__MASK;
+}
+
+#define REG_A5XX_RB_ALPHA_CONTROL                              0x0000e1a8
+#define A5XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK                  0x000000ff
+#define A5XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT                 0
+static inline uint32_t A5XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
+{
+       return ((val) << A5XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A5XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
+}
+#define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST                       0x00000100
+#define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK            0x00000e00
+#define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT           9
+static inline uint32_t A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
+{
+       return ((val) << A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
+}
+
+#define REG_A5XX_RB_BLEND_CNTL                                 0x0000e1a9
+#define A5XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK                  0x000000ff
+#define A5XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT                 0
+static inline uint32_t A5XX_RB_BLEND_CNTL_ENABLE_BLEND(uint32_t val)
+{
+       return ((val) << A5XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A5XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK;
+}
+#define A5XX_RB_BLEND_CNTL_INDEPENDENT_BLEND                   0x00000100
+#define A5XX_RB_BLEND_CNTL_ALPHA_TO_COVERAGE                   0x00000400
+#define A5XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK                   0xffff0000
+#define A5XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT                  16
+static inline uint32_t A5XX_RB_BLEND_CNTL_SAMPLE_MASK(uint32_t val)
+{
+       return ((val) << A5XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT) & A5XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK;
+}
+
+#define REG_A5XX_RB_DEPTH_PLANE_CNTL                           0x0000e1b0
+#define A5XX_RB_DEPTH_PLANE_CNTL_FRAG_WRITES_Z                 0x00000001
+#define A5XX_RB_DEPTH_PLANE_CNTL_UNK1                          0x00000002
+
+#define REG_A5XX_RB_DEPTH_CNTL                                 0x0000e1b1
+#define A5XX_RB_DEPTH_CNTL_Z_ENABLE                            0x00000001
+#define A5XX_RB_DEPTH_CNTL_Z_WRITE_ENABLE                      0x00000002
+#define A5XX_RB_DEPTH_CNTL_ZFUNC__MASK                         0x0000001c
+#define A5XX_RB_DEPTH_CNTL_ZFUNC__SHIFT                                2
+static inline uint32_t A5XX_RB_DEPTH_CNTL_ZFUNC(enum adreno_compare_func val)
+{
+       return ((val) << A5XX_RB_DEPTH_CNTL_ZFUNC__SHIFT) & A5XX_RB_DEPTH_CNTL_ZFUNC__MASK;
+}
+#define A5XX_RB_DEPTH_CNTL_Z_TEST_ENABLE                       0x00000040
+
+#define REG_A5XX_RB_DEPTH_BUFFER_INFO                          0x0000e1b2
+#define A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK           0x00000007
+#define A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT          0
+static inline uint32_t A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a5xx_depth_format val)
+{
+       return ((val) << A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
+}
+
+#define REG_A5XX_RB_DEPTH_BUFFER_BASE_LO                       0x0000e1b3
+
+#define REG_A5XX_RB_DEPTH_BUFFER_BASE_HI                       0x0000e1b4
+
+#define REG_A5XX_RB_DEPTH_BUFFER_PITCH                         0x0000e1b5
+#define A5XX_RB_DEPTH_BUFFER_PITCH__MASK                       0xffffffff
+#define A5XX_RB_DEPTH_BUFFER_PITCH__SHIFT                      0
+static inline uint32_t A5XX_RB_DEPTH_BUFFER_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A5XX_RB_DEPTH_BUFFER_PITCH__SHIFT) & A5XX_RB_DEPTH_BUFFER_PITCH__MASK;
+}
+
+#define REG_A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH                   0x0000e1b6
+#define A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK                 0xffffffff
+#define A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT                        0
+static inline uint32_t A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT) & A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK;
+}
+
+#define REG_A5XX_RB_STENCIL_CONTROL                            0x0000e1c0
+#define A5XX_RB_STENCIL_CONTROL_STENCIL_ENABLE                 0x00000001
+#define A5XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF              0x00000002
+#define A5XX_RB_STENCIL_CONTROL_STENCIL_READ                   0x00000004
+#define A5XX_RB_STENCIL_CONTROL_FUNC__MASK                     0x00000700
+#define A5XX_RB_STENCIL_CONTROL_FUNC__SHIFT                    8
+static inline uint32_t A5XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
+{
+       return ((val) << A5XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A5XX_RB_STENCIL_CONTROL_FUNC__MASK;
+}
+#define A5XX_RB_STENCIL_CONTROL_FAIL__MASK                     0x00003800
+#define A5XX_RB_STENCIL_CONTROL_FAIL__SHIFT                    11
+static inline uint32_t A5XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
+{
+       return ((val) << A5XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A5XX_RB_STENCIL_CONTROL_FAIL__MASK;
+}
+#define A5XX_RB_STENCIL_CONTROL_ZPASS__MASK                    0x0001c000
+#define A5XX_RB_STENCIL_CONTROL_ZPASS__SHIFT                   14
+static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
+{
+       return ((val) << A5XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZPASS__MASK;
+}
+#define A5XX_RB_STENCIL_CONTROL_ZFAIL__MASK                    0x000e0000
+#define A5XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT                   17
+static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
+{
+       return ((val) << A5XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
+}
+#define A5XX_RB_STENCIL_CONTROL_FUNC_BF__MASK                  0x00700000
+#define A5XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT                 20
+static inline uint32_t A5XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
+{
+       return ((val) << A5XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
+}
+#define A5XX_RB_STENCIL_CONTROL_FAIL_BF__MASK                  0x03800000
+#define A5XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT                 23
+static inline uint32_t A5XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
+{
+       return ((val) << A5XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
+}
+#define A5XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK                 0x1c000000
+#define A5XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT                        26
+static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
+{
+       return ((val) << A5XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
+}
+#define A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK                 0xe0000000
+#define A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT                        29
+static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
+{
+       return ((val) << A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
+}
+
+#define REG_A5XX_RB_STENCIL_INFO                               0x0000e1c1
+#define A5XX_RB_STENCIL_INFO_SEPARATE_STENCIL                  0x00000001
+
+#define REG_A5XX_RB_STENCIL_BASE_LO                            0x0000e1c2
+
+#define REG_A5XX_RB_STENCIL_BASE_HI                            0x0000e1c3
+
+#define REG_A5XX_RB_STENCIL_PITCH                              0x0000e1c4
+#define A5XX_RB_STENCIL_PITCH__MASK                            0xffffffff
+#define A5XX_RB_STENCIL_PITCH__SHIFT                           0
+static inline uint32_t A5XX_RB_STENCIL_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A5XX_RB_STENCIL_PITCH__SHIFT) & A5XX_RB_STENCIL_PITCH__MASK;
+}
+
+#define REG_A5XX_RB_STENCIL_ARRAY_PITCH                                0x0000e1c5
+#define A5XX_RB_STENCIL_ARRAY_PITCH__MASK                      0xffffffff
+#define A5XX_RB_STENCIL_ARRAY_PITCH__SHIFT                     0
+static inline uint32_t A5XX_RB_STENCIL_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A5XX_RB_STENCIL_ARRAY_PITCH__SHIFT) & A5XX_RB_STENCIL_ARRAY_PITCH__MASK;
+}
+
+#define REG_A5XX_RB_STENCILREFMASK                             0x0000e1c6
+#define A5XX_RB_STENCILREFMASK_STENCILREF__MASK                        0x000000ff
+#define A5XX_RB_STENCILREFMASK_STENCILREF__SHIFT               0
+static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
+{
+       return ((val) << A5XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILREF__MASK;
+}
+#define A5XX_RB_STENCILREFMASK_STENCILMASK__MASK               0x0000ff00
+#define A5XX_RB_STENCILREFMASK_STENCILMASK__SHIFT              8
+static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
+{
+       return ((val) << A5XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILMASK__MASK;
+}
+#define A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK          0x00ff0000
+#define A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT         16
+static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
+{
+       return ((val) << A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
+}
+
+#define REG_A5XX_RB_STENCILREFMASK_BF                          0x0000e1c7
+#define A5XX_RB_STENCILREFMASK_BF_STENCILREF__MASK             0x000000ff
+#define A5XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT            0
+static inline uint32_t A5XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
+{
+       return ((val) << A5XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A5XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
+}
+#define A5XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK            0x0000ff00
+#define A5XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT           8
+static inline uint32_t A5XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
+{
+       return ((val) << A5XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A5XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
+}
+#define A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK       0x00ff0000
+#define A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT      16
+static inline uint32_t A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
+{
+       return ((val) << A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
+}
+
+#define REG_A5XX_RB_WINDOW_OFFSET                              0x0000e1d0
+#define A5XX_RB_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE            0x80000000
+#define A5XX_RB_WINDOW_OFFSET_X__MASK                          0x00007fff
+#define A5XX_RB_WINDOW_OFFSET_X__SHIFT                         0
+static inline uint32_t A5XX_RB_WINDOW_OFFSET_X(uint32_t val)
+{
+       return ((val) << A5XX_RB_WINDOW_OFFSET_X__SHIFT) & A5XX_RB_WINDOW_OFFSET_X__MASK;
+}
+#define A5XX_RB_WINDOW_OFFSET_Y__MASK                          0x7fff0000
+#define A5XX_RB_WINDOW_OFFSET_Y__SHIFT                         16
+static inline uint32_t A5XX_RB_WINDOW_OFFSET_Y(uint32_t val)
+{
+       return ((val) << A5XX_RB_WINDOW_OFFSET_Y__SHIFT) & A5XX_RB_WINDOW_OFFSET_Y__MASK;
+}
+
+#define REG_A5XX_RB_SAMPLE_COUNT_CONTROL                       0x0000e1d1
+#define A5XX_RB_SAMPLE_COUNT_CONTROL_COPY                      0x00000002
+
+#define REG_A5XX_RB_BLIT_CNTL                                  0x0000e210
+#define A5XX_RB_BLIT_CNTL_BUF__MASK                            0x0000000f
+#define A5XX_RB_BLIT_CNTL_BUF__SHIFT                           0
+static inline uint32_t A5XX_RB_BLIT_CNTL_BUF(enum a5xx_blit_buf val)
+{
+       return ((val) << A5XX_RB_BLIT_CNTL_BUF__SHIFT) & A5XX_RB_BLIT_CNTL_BUF__MASK;
+}
+
+#define REG_A5XX_RB_RESOLVE_CNTL_1                             0x0000e211
+#define A5XX_RB_RESOLVE_CNTL_1_WINDOW_OFFSET_DISABLE           0x80000000
+#define A5XX_RB_RESOLVE_CNTL_1_X__MASK                         0x00007fff
+#define A5XX_RB_RESOLVE_CNTL_1_X__SHIFT                                0
+static inline uint32_t A5XX_RB_RESOLVE_CNTL_1_X(uint32_t val)
+{
+       return ((val) << A5XX_RB_RESOLVE_CNTL_1_X__SHIFT) & A5XX_RB_RESOLVE_CNTL_1_X__MASK;
+}
+#define A5XX_RB_RESOLVE_CNTL_1_Y__MASK                         0x7fff0000
+#define A5XX_RB_RESOLVE_CNTL_1_Y__SHIFT                                16
+static inline uint32_t A5XX_RB_RESOLVE_CNTL_1_Y(uint32_t val)
+{
+       return ((val) << A5XX_RB_RESOLVE_CNTL_1_Y__SHIFT) & A5XX_RB_RESOLVE_CNTL_1_Y__MASK;
+}
+
+#define REG_A5XX_RB_RESOLVE_CNTL_2                             0x0000e212
+#define A5XX_RB_RESOLVE_CNTL_2_WINDOW_OFFSET_DISABLE           0x80000000
+#define A5XX_RB_RESOLVE_CNTL_2_X__MASK                         0x00007fff
+#define A5XX_RB_RESOLVE_CNTL_2_X__SHIFT                                0
+static inline uint32_t A5XX_RB_RESOLVE_CNTL_2_X(uint32_t val)
+{
+       return ((val) << A5XX_RB_RESOLVE_CNTL_2_X__SHIFT) & A5XX_RB_RESOLVE_CNTL_2_X__MASK;
+}
+#define A5XX_RB_RESOLVE_CNTL_2_Y__MASK                         0x7fff0000
+#define A5XX_RB_RESOLVE_CNTL_2_Y__SHIFT                                16
+static inline uint32_t A5XX_RB_RESOLVE_CNTL_2_Y(uint32_t val)
+{
+       return ((val) << A5XX_RB_RESOLVE_CNTL_2_Y__SHIFT) & A5XX_RB_RESOLVE_CNTL_2_Y__MASK;
+}
+
+#define REG_A5XX_RB_RESOLVE_CNTL_3                             0x0000e213
+#define A5XX_RB_RESOLVE_CNTL_3_TILED                           0x00000001
+
+#define REG_A5XX_RB_BLIT_DST_LO                                        0x0000e214
+
+#define REG_A5XX_RB_BLIT_DST_HI                                        0x0000e215
+
+#define REG_A5XX_RB_BLIT_DST_PITCH                             0x0000e216
+#define A5XX_RB_BLIT_DST_PITCH__MASK                           0xffffffff
+#define A5XX_RB_BLIT_DST_PITCH__SHIFT                          0
+static inline uint32_t A5XX_RB_BLIT_DST_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A5XX_RB_BLIT_DST_PITCH__SHIFT) & A5XX_RB_BLIT_DST_PITCH__MASK;
+}
+
+#define REG_A5XX_RB_BLIT_DST_ARRAY_PITCH                       0x0000e217
+#define A5XX_RB_BLIT_DST_ARRAY_PITCH__MASK                     0xffffffff
+#define A5XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT                    0
+static inline uint32_t A5XX_RB_BLIT_DST_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A5XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT) & A5XX_RB_BLIT_DST_ARRAY_PITCH__MASK;
+}
+
+#define REG_A5XX_RB_CLEAR_COLOR_DW0                            0x0000e218
+
+#define REG_A5XX_RB_CLEAR_COLOR_DW1                            0x0000e219
+
+#define REG_A5XX_RB_CLEAR_COLOR_DW2                            0x0000e21a
+
+#define REG_A5XX_RB_CLEAR_COLOR_DW3                            0x0000e21b
+
+#define REG_A5XX_RB_CLEAR_CNTL                                 0x0000e21c
+#define A5XX_RB_CLEAR_CNTL_FAST_CLEAR                          0x00000002
+#define A5XX_RB_CLEAR_CNTL_MSAA_RESOLVE                                0x00000004
+#define A5XX_RB_CLEAR_CNTL_MASK__MASK                          0x000000f0
+#define A5XX_RB_CLEAR_CNTL_MASK__SHIFT                         4
+static inline uint32_t A5XX_RB_CLEAR_CNTL_MASK(uint32_t val)
+{
+       return ((val) << A5XX_RB_CLEAR_CNTL_MASK__SHIFT) & A5XX_RB_CLEAR_CNTL_MASK__MASK;
+}
+
+#define REG_A5XX_RB_DEPTH_FLAG_BUFFER_BASE_LO                  0x0000e240
+
+#define REG_A5XX_RB_DEPTH_FLAG_BUFFER_BASE_HI                  0x0000e241
+
+#define REG_A5XX_RB_DEPTH_FLAG_BUFFER_PITCH                    0x0000e242
+
+static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER(uint32_t i0) { return 0x0000e243 + 0x4*i0; }
+
+static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ADDR_LO(uint32_t i0) { return 0x0000e243 + 0x4*i0; }
+
+static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ADDR_HI(uint32_t i0) { return 0x0000e244 + 0x4*i0; }
+
+static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t i0) { return 0x0000e245 + 0x4*i0; }
+#define A5XX_RB_MRT_FLAG_BUFFER_PITCH__MASK                    0xffffffff
+#define A5XX_RB_MRT_FLAG_BUFFER_PITCH__SHIFT                   0
+static inline uint32_t A5XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A5XX_RB_MRT_FLAG_BUFFER_PITCH__SHIFT) & A5XX_RB_MRT_FLAG_BUFFER_PITCH__MASK;
+}
+
+static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH(uint32_t i0) { return 0x0000e246 + 0x4*i0; }
+#define A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__MASK              0xffffffff
+#define A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__SHIFT             0
+static inline uint32_t A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__SHIFT) & A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__MASK;
+}
+
+#define REG_A5XX_RB_BLIT_FLAG_DST_LO                           0x0000e263
+
+#define REG_A5XX_RB_BLIT_FLAG_DST_HI                           0x0000e264
+
+#define REG_A5XX_RB_BLIT_FLAG_DST_PITCH                                0x0000e265
+#define A5XX_RB_BLIT_FLAG_DST_PITCH__MASK                      0xffffffff
+#define A5XX_RB_BLIT_FLAG_DST_PITCH__SHIFT                     0
+static inline uint32_t A5XX_RB_BLIT_FLAG_DST_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A5XX_RB_BLIT_FLAG_DST_PITCH__SHIFT) & A5XX_RB_BLIT_FLAG_DST_PITCH__MASK;
+}
+
+#define REG_A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH                  0x0000e266
+#define A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__MASK                        0xffffffff
+#define A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__SHIFT               0
+static inline uint32_t A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__SHIFT) & A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__MASK;
+}
+
+#define REG_A5XX_RB_SAMPLE_COUNT_ADDR_LO                       0x0000e267
+
+#define REG_A5XX_RB_SAMPLE_COUNT_ADDR_HI                       0x0000e268
+
+#define REG_A5XX_VPC_CNTL_0                                    0x0000e280
+#define A5XX_VPC_CNTL_0_STRIDE_IN_VPC__MASK                    0x0000007f
+#define A5XX_VPC_CNTL_0_STRIDE_IN_VPC__SHIFT                   0
+static inline uint32_t A5XX_VPC_CNTL_0_STRIDE_IN_VPC(uint32_t val)
+{
+       return ((val) << A5XX_VPC_CNTL_0_STRIDE_IN_VPC__SHIFT) & A5XX_VPC_CNTL_0_STRIDE_IN_VPC__MASK;
+}
+#define A5XX_VPC_CNTL_0_VARYING                                        0x00000800
+
+static inline uint32_t REG_A5XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x0000e282 + 0x1*i0; }
+
+static inline uint32_t REG_A5XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x0000e282 + 0x1*i0; }
+
+static inline uint32_t REG_A5XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x0000e28a + 0x1*i0; }
+
+static inline uint32_t REG_A5XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x0000e28a + 0x1*i0; }
+
+#define REG_A5XX_UNKNOWN_E292                                  0x0000e292
+
+#define REG_A5XX_UNKNOWN_E293                                  0x0000e293
+
+static inline uint32_t REG_A5XX_VPC_VAR(uint32_t i0) { return 0x0000e294 + 0x1*i0; }
+
+static inline uint32_t REG_A5XX_VPC_VAR_DISABLE(uint32_t i0) { return 0x0000e294 + 0x1*i0; }
+
+#define REG_A5XX_VPC_GS_SIV_CNTL                               0x0000e298
+
+#define REG_A5XX_UNKNOWN_E29A                                  0x0000e29a
+
+#define REG_A5XX_VPC_PACK                                      0x0000e29d
+#define A5XX_VPC_PACK_NUMNONPOSVAR__MASK                       0x000000ff
+#define A5XX_VPC_PACK_NUMNONPOSVAR__SHIFT                      0
+static inline uint32_t A5XX_VPC_PACK_NUMNONPOSVAR(uint32_t val)
+{
+       return ((val) << A5XX_VPC_PACK_NUMNONPOSVAR__SHIFT) & A5XX_VPC_PACK_NUMNONPOSVAR__MASK;
+}
+#define A5XX_VPC_PACK_PSIZELOC__MASK                           0x0000ff00
+#define A5XX_VPC_PACK_PSIZELOC__SHIFT                          8
+static inline uint32_t A5XX_VPC_PACK_PSIZELOC(uint32_t val)
+{
+       return ((val) << A5XX_VPC_PACK_PSIZELOC__SHIFT) & A5XX_VPC_PACK_PSIZELOC__MASK;
+}
+
+#define REG_A5XX_VPC_FS_PRIMITIVEID_CNTL                       0x0000e2a0
+
+#define REG_A5XX_VPC_SO_BUF_CNTL                               0x0000e2a1
+#define A5XX_VPC_SO_BUF_CNTL_BUF0                              0x00000001
+#define A5XX_VPC_SO_BUF_CNTL_BUF1                              0x00000008
+#define A5XX_VPC_SO_BUF_CNTL_BUF2                              0x00000040
+#define A5XX_VPC_SO_BUF_CNTL_BUF3                              0x00000200
+#define A5XX_VPC_SO_BUF_CNTL_ENABLE                            0x00008000
+
+#define REG_A5XX_VPC_SO_OVERRIDE                               0x0000e2a2
+#define A5XX_VPC_SO_OVERRIDE_SO_DISABLE                                0x00000001
+
+#define REG_A5XX_VPC_SO_CNTL                                   0x0000e2a3
+#define A5XX_VPC_SO_CNTL_ENABLE                                        0x00010000
+
+#define REG_A5XX_VPC_SO_PROG                                   0x0000e2a4
+#define A5XX_VPC_SO_PROG_A_BUF__MASK                           0x00000003
+#define A5XX_VPC_SO_PROG_A_BUF__SHIFT                          0
+static inline uint32_t A5XX_VPC_SO_PROG_A_BUF(uint32_t val)
+{
+       return ((val) << A5XX_VPC_SO_PROG_A_BUF__SHIFT) & A5XX_VPC_SO_PROG_A_BUF__MASK;
+}
+#define A5XX_VPC_SO_PROG_A_OFF__MASK                           0x000007fc
+#define A5XX_VPC_SO_PROG_A_OFF__SHIFT                          2
+static inline uint32_t A5XX_VPC_SO_PROG_A_OFF(uint32_t val)
+{
+       assert(!(val & 0x3));
+       return ((val >> 2) << A5XX_VPC_SO_PROG_A_OFF__SHIFT) & A5XX_VPC_SO_PROG_A_OFF__MASK;
+}
+#define A5XX_VPC_SO_PROG_A_EN                                  0x00000800
+#define A5XX_VPC_SO_PROG_B_BUF__MASK                           0x00003000
+#define A5XX_VPC_SO_PROG_B_BUF__SHIFT                          12
+static inline uint32_t A5XX_VPC_SO_PROG_B_BUF(uint32_t val)
+{
+       return ((val) << A5XX_VPC_SO_PROG_B_BUF__SHIFT) & A5XX_VPC_SO_PROG_B_BUF__MASK;
+}
+#define A5XX_VPC_SO_PROG_B_OFF__MASK                           0x007fc000
+#define A5XX_VPC_SO_PROG_B_OFF__SHIFT                          14
+static inline uint32_t A5XX_VPC_SO_PROG_B_OFF(uint32_t val)
+{
+       assert(!(val & 0x3));
+       return ((val >> 2) << A5XX_VPC_SO_PROG_B_OFF__SHIFT) & A5XX_VPC_SO_PROG_B_OFF__MASK;
+}
+#define A5XX_VPC_SO_PROG_B_EN                                  0x00800000
+
+static inline uint32_t REG_A5XX_VPC_SO(uint32_t i0) { return 0x0000e2a7 + 0x7*i0; }
+
+static inline uint32_t REG_A5XX_VPC_SO_BUFFER_BASE_LO(uint32_t i0) { return 0x0000e2a7 + 0x7*i0; }
+
+static inline uint32_t REG_A5XX_VPC_SO_BUFFER_BASE_HI(uint32_t i0) { return 0x0000e2a8 + 0x7*i0; }
+
+static inline uint32_t REG_A5XX_VPC_SO_BUFFER_SIZE(uint32_t i0) { return 0x0000e2a9 + 0x7*i0; }
+
+static inline uint32_t REG_A5XX_VPC_SO_NCOMP(uint32_t i0) { return 0x0000e2aa + 0x7*i0; }
+
+static inline uint32_t REG_A5XX_VPC_SO_BUFFER_OFFSET(uint32_t i0) { return 0x0000e2ab + 0x7*i0; }
+
+static inline uint32_t REG_A5XX_VPC_SO_FLUSH_BASE_LO(uint32_t i0) { return 0x0000e2ac + 0x7*i0; }
+
+static inline uint32_t REG_A5XX_VPC_SO_FLUSH_BASE_HI(uint32_t i0) { return 0x0000e2ad + 0x7*i0; }
+
+#define REG_A5XX_PC_PRIMITIVE_CNTL                             0x0000e384
+#define A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__MASK             0x0000007f
+#define A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__SHIFT            0
+static inline uint32_t A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC(uint32_t val)
+{
+       return ((val) << A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__SHIFT) & A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__MASK;
+}
+#define A5XX_PC_PRIMITIVE_CNTL_PRIMITIVE_RESTART               0x00000100
+#define A5XX_PC_PRIMITIVE_CNTL_COUNT_PRIMITIVES                        0x00000200
+#define A5XX_PC_PRIMITIVE_CNTL_PROVOKING_VTX_LAST              0x00000400
+
+#define REG_A5XX_PC_PRIM_VTX_CNTL                              0x0000e385
+#define A5XX_PC_PRIM_VTX_CNTL_PSIZE                            0x00000800
+
+#define REG_A5XX_PC_RASTER_CNTL                                        0x0000e388
+#define A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE__MASK         0x00000007
+#define A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE__SHIFT                0
+static inline uint32_t A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
+{
+       return ((val) << A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE__SHIFT) & A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE__MASK;
+}
+#define A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE__MASK          0x00000038
+#define A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE__SHIFT         3
+static inline uint32_t A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
+{
+       return ((val) << A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE__SHIFT) & A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE__MASK;
+}
+#define A5XX_PC_RASTER_CNTL_POLYMODE_ENABLE                    0x00000040
+
+#define REG_A5XX_UNKNOWN_E389                                  0x0000e389
+
+#define REG_A5XX_PC_RESTART_INDEX                              0x0000e38c
+
+#define REG_A5XX_PC_GS_LAYERED                                 0x0000e38d
+
+#define REG_A5XX_PC_GS_PARAM                                   0x0000e38e
+#define A5XX_PC_GS_PARAM_MAX_VERTICES__MASK                    0x000003ff
+#define A5XX_PC_GS_PARAM_MAX_VERTICES__SHIFT                   0
+static inline uint32_t A5XX_PC_GS_PARAM_MAX_VERTICES(uint32_t val)
+{
+       return ((val) << A5XX_PC_GS_PARAM_MAX_VERTICES__SHIFT) & A5XX_PC_GS_PARAM_MAX_VERTICES__MASK;
+}
+#define A5XX_PC_GS_PARAM_INVOCATIONS__MASK                     0x0000f800
+#define A5XX_PC_GS_PARAM_INVOCATIONS__SHIFT                    11
+static inline uint32_t A5XX_PC_GS_PARAM_INVOCATIONS(uint32_t val)
+{
+       return ((val) << A5XX_PC_GS_PARAM_INVOCATIONS__SHIFT) & A5XX_PC_GS_PARAM_INVOCATIONS__MASK;
+}
+#define A5XX_PC_GS_PARAM_PRIMTYPE__MASK                                0x01800000
+#define A5XX_PC_GS_PARAM_PRIMTYPE__SHIFT                       23
+static inline uint32_t A5XX_PC_GS_PARAM_PRIMTYPE(enum adreno_pa_su_sc_draw val)
+{
+       return ((val) << A5XX_PC_GS_PARAM_PRIMTYPE__SHIFT) & A5XX_PC_GS_PARAM_PRIMTYPE__MASK;
+}
+
+#define REG_A5XX_PC_HS_PARAM                                   0x0000e38f
+#define A5XX_PC_HS_PARAM_VERTICES_OUT__MASK                    0x0000003f
+#define A5XX_PC_HS_PARAM_VERTICES_OUT__SHIFT                   0
+static inline uint32_t A5XX_PC_HS_PARAM_VERTICES_OUT(uint32_t val)
+{
+       return ((val) << A5XX_PC_HS_PARAM_VERTICES_OUT__SHIFT) & A5XX_PC_HS_PARAM_VERTICES_OUT__MASK;
+}
+#define A5XX_PC_HS_PARAM_SPACING__MASK                         0x00600000
+#define A5XX_PC_HS_PARAM_SPACING__SHIFT                                21
+static inline uint32_t A5XX_PC_HS_PARAM_SPACING(enum a4xx_tess_spacing val)
+{
+       return ((val) << A5XX_PC_HS_PARAM_SPACING__SHIFT) & A5XX_PC_HS_PARAM_SPACING__MASK;
+}
+#define A5XX_PC_HS_PARAM_CW                                    0x00800000
+#define A5XX_PC_HS_PARAM_CONNECTED                             0x01000000
+
+#define REG_A5XX_PC_POWER_CNTL                                 0x0000e3b0
+
+#define REG_A5XX_VFD_CONTROL_0                                 0x0000e400
+#define A5XX_VFD_CONTROL_0_VTXCNT__MASK                                0x0000003f
+#define A5XX_VFD_CONTROL_0_VTXCNT__SHIFT                       0
+static inline uint32_t A5XX_VFD_CONTROL_0_VTXCNT(uint32_t val)
+{
+       return ((val) << A5XX_VFD_CONTROL_0_VTXCNT__SHIFT) & A5XX_VFD_CONTROL_0_VTXCNT__MASK;
+}
+
+#define REG_A5XX_VFD_CONTROL_1                                 0x0000e401
+#define A5XX_VFD_CONTROL_1_REGID4VTX__MASK                     0x000000ff
+#define A5XX_VFD_CONTROL_1_REGID4VTX__SHIFT                    0
+static inline uint32_t A5XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
+{
+       return ((val) << A5XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A5XX_VFD_CONTROL_1_REGID4VTX__MASK;
+}
+#define A5XX_VFD_CONTROL_1_REGID4INST__MASK                    0x0000ff00
+#define A5XX_VFD_CONTROL_1_REGID4INST__SHIFT                   8
+static inline uint32_t A5XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
+{
+       return ((val) << A5XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A5XX_VFD_CONTROL_1_REGID4INST__MASK;
+}
+#define A5XX_VFD_CONTROL_1_REGID4PRIMID__MASK                  0x00ff0000
+#define A5XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT                 16
+static inline uint32_t A5XX_VFD_CONTROL_1_REGID4PRIMID(uint32_t val)
+{
+       return ((val) << A5XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT) & A5XX_VFD_CONTROL_1_REGID4PRIMID__MASK;
+}
+
+#define REG_A5XX_VFD_CONTROL_2                                 0x0000e402
+#define A5XX_VFD_CONTROL_2_REGID_PATCHID__MASK                 0x000000ff
+#define A5XX_VFD_CONTROL_2_REGID_PATCHID__SHIFT                        0
+static inline uint32_t A5XX_VFD_CONTROL_2_REGID_PATCHID(uint32_t val)
+{
+       return ((val) << A5XX_VFD_CONTROL_2_REGID_PATCHID__SHIFT) & A5XX_VFD_CONTROL_2_REGID_PATCHID__MASK;
+}
+
+#define REG_A5XX_VFD_CONTROL_3                                 0x0000e403
+#define A5XX_VFD_CONTROL_3_REGID_PATCHID__MASK                 0x0000ff00
+#define A5XX_VFD_CONTROL_3_REGID_PATCHID__SHIFT                        8
+static inline uint32_t A5XX_VFD_CONTROL_3_REGID_PATCHID(uint32_t val)
+{
+       return ((val) << A5XX_VFD_CONTROL_3_REGID_PATCHID__SHIFT) & A5XX_VFD_CONTROL_3_REGID_PATCHID__MASK;
+}
+#define A5XX_VFD_CONTROL_3_REGID_TESSX__MASK                   0x00ff0000
+#define A5XX_VFD_CONTROL_3_REGID_TESSX__SHIFT                  16
+static inline uint32_t A5XX_VFD_CONTROL_3_REGID_TESSX(uint32_t val)
+{
+       return ((val) << A5XX_VFD_CONTROL_3_REGID_TESSX__SHIFT) & A5XX_VFD_CONTROL_3_REGID_TESSX__MASK;
+}
+#define A5XX_VFD_CONTROL_3_REGID_TESSY__MASK                   0xff000000
+#define A5XX_VFD_CONTROL_3_REGID_TESSY__SHIFT                  24
+static inline uint32_t A5XX_VFD_CONTROL_3_REGID_TESSY(uint32_t val)
+{
+       return ((val) << A5XX_VFD_CONTROL_3_REGID_TESSY__SHIFT) & A5XX_VFD_CONTROL_3_REGID_TESSY__MASK;
+}
+
+#define REG_A5XX_VFD_CONTROL_4                                 0x0000e404
+
+#define REG_A5XX_VFD_CONTROL_5                                 0x0000e405
+
+#define REG_A5XX_VFD_INDEX_OFFSET                              0x0000e408
+
+#define REG_A5XX_VFD_INSTANCE_START_OFFSET                     0x0000e409
+
+static inline uint32_t REG_A5XX_VFD_FETCH(uint32_t i0) { return 0x0000e40a + 0x4*i0; }
+
+static inline uint32_t REG_A5XX_VFD_FETCH_BASE_LO(uint32_t i0) { return 0x0000e40a + 0x4*i0; }
+
+static inline uint32_t REG_A5XX_VFD_FETCH_BASE_HI(uint32_t i0) { return 0x0000e40b + 0x4*i0; }
+
+static inline uint32_t REG_A5XX_VFD_FETCH_SIZE(uint32_t i0) { return 0x0000e40c + 0x4*i0; }
+
+static inline uint32_t REG_A5XX_VFD_FETCH_STRIDE(uint32_t i0) { return 0x0000e40d + 0x4*i0; }
+
+static inline uint32_t REG_A5XX_VFD_DECODE(uint32_t i0) { return 0x0000e48a + 0x2*i0; }
+
+static inline uint32_t REG_A5XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000e48a + 0x2*i0; }
+#define A5XX_VFD_DECODE_INSTR_IDX__MASK                                0x0000001f
+#define A5XX_VFD_DECODE_INSTR_IDX__SHIFT                       0
+static inline uint32_t A5XX_VFD_DECODE_INSTR_IDX(uint32_t val)
+{
+       return ((val) << A5XX_VFD_DECODE_INSTR_IDX__SHIFT) & A5XX_VFD_DECODE_INSTR_IDX__MASK;
+}
+#define A5XX_VFD_DECODE_INSTR_INSTANCED                                0x00020000
+#define A5XX_VFD_DECODE_INSTR_FORMAT__MASK                     0x0ff00000
+#define A5XX_VFD_DECODE_INSTR_FORMAT__SHIFT                    20
+static inline uint32_t A5XX_VFD_DECODE_INSTR_FORMAT(enum a5xx_vtx_fmt val)
+{
+       return ((val) << A5XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A5XX_VFD_DECODE_INSTR_FORMAT__MASK;
+}
+#define A5XX_VFD_DECODE_INSTR_SWAP__MASK                       0x30000000
+#define A5XX_VFD_DECODE_INSTR_SWAP__SHIFT                      28
+static inline uint32_t A5XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A5XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A5XX_VFD_DECODE_INSTR_SWAP__MASK;
+}
+#define A5XX_VFD_DECODE_INSTR_UNK30                            0x40000000
+#define A5XX_VFD_DECODE_INSTR_FLOAT                            0x80000000
+
+static inline uint32_t REG_A5XX_VFD_DECODE_STEP_RATE(uint32_t i0) { return 0x0000e48b + 0x2*i0; }
+
+static inline uint32_t REG_A5XX_VFD_DEST_CNTL(uint32_t i0) { return 0x0000e4ca + 0x1*i0; }
+
+static inline uint32_t REG_A5XX_VFD_DEST_CNTL_INSTR(uint32_t i0) { return 0x0000e4ca + 0x1*i0; }
+#define A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK               0x0000000f
+#define A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT              0
+static inline uint32_t A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK(uint32_t val)
+{
+       return ((val) << A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT) & A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK;
+}
+#define A5XX_VFD_DEST_CNTL_INSTR_REGID__MASK                   0x00000ff0
+#define A5XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT                  4
+static inline uint32_t A5XX_VFD_DEST_CNTL_INSTR_REGID(uint32_t val)
+{
+       return ((val) << A5XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT) & A5XX_VFD_DEST_CNTL_INSTR_REGID__MASK;
+}
+
+#define REG_A5XX_VFD_POWER_CNTL                                        0x0000e4f0
+
+#define REG_A5XX_SP_SP_CNTL                                    0x0000e580
+
+#define REG_A5XX_SP_VS_CONFIG                                  0x0000e584
+#define A5XX_SP_VS_CONFIG_ENABLED                              0x00000001
+#define A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__MASK              0x000000fe
+#define A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT             1
+static inline uint32_t A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__MASK;
+}
+#define A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__MASK                        0x00007f00
+#define A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__SHIFT               8
+static inline uint32_t A5XX_SP_VS_CONFIG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A5XX_SP_FS_CONFIG                                  0x0000e585
+#define A5XX_SP_FS_CONFIG_ENABLED                              0x00000001
+#define A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__MASK              0x000000fe
+#define A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT             1
+static inline uint32_t A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__MASK;
+}
+#define A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__MASK                        0x00007f00
+#define A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__SHIFT               8
+static inline uint32_t A5XX_SP_FS_CONFIG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A5XX_SP_HS_CONFIG                                  0x0000e586
+#define A5XX_SP_HS_CONFIG_ENABLED                              0x00000001
+#define A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__MASK              0x000000fe
+#define A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT             1
+static inline uint32_t A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__MASK;
+}
+#define A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__MASK                        0x00007f00
+#define A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__SHIFT               8
+static inline uint32_t A5XX_SP_HS_CONFIG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A5XX_SP_DS_CONFIG                                  0x0000e587
+#define A5XX_SP_DS_CONFIG_ENABLED                              0x00000001
+#define A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__MASK              0x000000fe
+#define A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT             1
+static inline uint32_t A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__MASK;
+}
+#define A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__MASK                        0x00007f00
+#define A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__SHIFT               8
+static inline uint32_t A5XX_SP_DS_CONFIG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A5XX_SP_GS_CONFIG                                  0x0000e588
+#define A5XX_SP_GS_CONFIG_ENABLED                              0x00000001
+#define A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__MASK              0x000000fe
+#define A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT             1
+static inline uint32_t A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__MASK;
+}
+#define A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__MASK                        0x00007f00
+#define A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__SHIFT               8
+static inline uint32_t A5XX_SP_GS_CONFIG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A5XX_SP_CS_CONFIG                                  0x0000e589
+#define A5XX_SP_CS_CONFIG_ENABLED                              0x00000001
+#define A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__MASK              0x000000fe
+#define A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT             1
+static inline uint32_t A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__MASK;
+}
+#define A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__MASK                        0x00007f00
+#define A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__SHIFT               8
+static inline uint32_t A5XX_SP_CS_CONFIG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A5XX_SP_VS_CONFIG_MAX_CONST                                0x0000e58a
+
+#define REG_A5XX_SP_FS_CONFIG_MAX_CONST                                0x0000e58b
+
+#define REG_A5XX_SP_VS_CTRL_REG0                               0x0000e590
+#define A5XX_SP_VS_CTRL_REG0_THREADSIZE__MASK                  0x00000008
+#define A5XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT                 3
+static inline uint32_t A5XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A5XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
+}
+#define A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
+#define A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
+static inline uint32_t A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
+}
+#define A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
+#define A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
+static inline uint32_t A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
+}
+#define A5XX_SP_VS_CTRL_REG0_VARYING                           0x00010000
+#define A5XX_SP_VS_CTRL_REG0_PIXLODENABLE                      0x00100000
+#define A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK                 0xfe000000
+#define A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT                        25
+static inline uint32_t A5XX_SP_VS_CTRL_REG0_BRANCHSTACK(uint32_t val)
+{
+       return ((val) << A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK;
+}
+
+#define REG_A5XX_SP_PRIMITIVE_CNTL                             0x0000e592
+#define A5XX_SP_PRIMITIVE_CNTL_VSOUT__MASK                     0x0000001f
+#define A5XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT                    0
+static inline uint32_t A5XX_SP_PRIMITIVE_CNTL_VSOUT(uint32_t val)
+{
+       return ((val) << A5XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT) & A5XX_SP_PRIMITIVE_CNTL_VSOUT__MASK;
+}
+
+static inline uint32_t REG_A5XX_SP_VS_OUT(uint32_t i0) { return 0x0000e593 + 0x1*i0; }
+
+static inline uint32_t REG_A5XX_SP_VS_OUT_REG(uint32_t i0) { return 0x0000e593 + 0x1*i0; }
+#define A5XX_SP_VS_OUT_REG_A_REGID__MASK                       0x000000ff
+#define A5XX_SP_VS_OUT_REG_A_REGID__SHIFT                      0
+static inline uint32_t A5XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
+{
+       return ((val) << A5XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A5XX_SP_VS_OUT_REG_A_REGID__MASK;
+}
+#define A5XX_SP_VS_OUT_REG_A_COMPMASK__MASK                    0x00000f00
+#define A5XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT                   8
+static inline uint32_t A5XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
+{
+       return ((val) << A5XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A5XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
+}
+#define A5XX_SP_VS_OUT_REG_B_REGID__MASK                       0x00ff0000
+#define A5XX_SP_VS_OUT_REG_B_REGID__SHIFT                      16
+static inline uint32_t A5XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
+{
+       return ((val) << A5XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A5XX_SP_VS_OUT_REG_B_REGID__MASK;
+}
+#define A5XX_SP_VS_OUT_REG_B_COMPMASK__MASK                    0x0f000000
+#define A5XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT                   24
+static inline uint32_t A5XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
+{
+       return ((val) << A5XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A5XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
+}
+
+static inline uint32_t REG_A5XX_SP_VS_VPC_DST(uint32_t i0) { return 0x0000e5a3 + 0x1*i0; }
+
+static inline uint32_t REG_A5XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x0000e5a3 + 0x1*i0; }
+#define A5XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK                   0x000000ff
+#define A5XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT                  0
+static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
+{
+       return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
+}
+#define A5XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK                   0x0000ff00
+#define A5XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT                  8
+static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
+{
+       return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
+}
+#define A5XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK                   0x00ff0000
+#define A5XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT                  16
+static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
+{
+       return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
+}
+#define A5XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK                   0xff000000
+#define A5XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT                  24
+static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
+{
+       return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
+}
+
+#define REG_A5XX_UNKNOWN_E5AB                                  0x0000e5ab
+
+#define REG_A5XX_SP_VS_OBJ_START_LO                            0x0000e5ac
+
+#define REG_A5XX_SP_VS_OBJ_START_HI                            0x0000e5ad
+
+#define REG_A5XX_SP_FS_CTRL_REG0                               0x0000e5c0
+#define A5XX_SP_FS_CTRL_REG0_THREADSIZE__MASK                  0x00000008
+#define A5XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT                 3
+static inline uint32_t A5XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A5XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
+}
+#define A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
+#define A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
+static inline uint32_t A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
+}
+#define A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
+#define A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
+static inline uint32_t A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
+}
+#define A5XX_SP_FS_CTRL_REG0_VARYING                           0x00010000
+#define A5XX_SP_FS_CTRL_REG0_PIXLODENABLE                      0x00100000
+#define A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK                 0xfe000000
+#define A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT                        25
+static inline uint32_t A5XX_SP_FS_CTRL_REG0_BRANCHSTACK(uint32_t val)
+{
+       return ((val) << A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK;
+}
+
+#define REG_A5XX_UNKNOWN_E5C2                                  0x0000e5c2
+
+#define REG_A5XX_SP_FS_OBJ_START_LO                            0x0000e5c3
+
+#define REG_A5XX_SP_FS_OBJ_START_HI                            0x0000e5c4
+
+#define REG_A5XX_SP_BLEND_CNTL                                 0x0000e5c9
+#define A5XX_SP_BLEND_CNTL_ENABLED                             0x00000001
+#define A5XX_SP_BLEND_CNTL_UNK8                                        0x00000100
+#define A5XX_SP_BLEND_CNTL_ALPHA_TO_COVERAGE                   0x00000400
+
+#define REG_A5XX_SP_FS_OUTPUT_CNTL                             0x0000e5ca
+#define A5XX_SP_FS_OUTPUT_CNTL_MRT__MASK                       0x0000000f
+#define A5XX_SP_FS_OUTPUT_CNTL_MRT__SHIFT                      0
+static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_MRT(uint32_t val)
+{
+       return ((val) << A5XX_SP_FS_OUTPUT_CNTL_MRT__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_MRT__MASK;
+}
+#define A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__MASK               0x00001fe0
+#define A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__SHIFT              5
+static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID(uint32_t val)
+{
+       return ((val) << A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__MASK;
+}
+#define A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__MASK          0x001fe000
+#define A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__SHIFT         13
+static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID(uint32_t val)
+{
+       return ((val) << A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__MASK;
+}
+
+static inline uint32_t REG_A5XX_SP_FS_OUTPUT(uint32_t i0) { return 0x0000e5cb + 0x1*i0; }
+
+static inline uint32_t REG_A5XX_SP_FS_OUTPUT_REG(uint32_t i0) { return 0x0000e5cb + 0x1*i0; }
+#define A5XX_SP_FS_OUTPUT_REG_REGID__MASK                      0x000000ff
+#define A5XX_SP_FS_OUTPUT_REG_REGID__SHIFT                     0
+static inline uint32_t A5XX_SP_FS_OUTPUT_REG_REGID(uint32_t val)
+{
+       return ((val) << A5XX_SP_FS_OUTPUT_REG_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_REG_REGID__MASK;
+}
+#define A5XX_SP_FS_OUTPUT_REG_HALF_PRECISION                   0x00000100
+
+static inline uint32_t REG_A5XX_SP_FS_MRT(uint32_t i0) { return 0x0000e5d3 + 0x1*i0; }
+
+static inline uint32_t REG_A5XX_SP_FS_MRT_REG(uint32_t i0) { return 0x0000e5d3 + 0x1*i0; }
+#define A5XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK                  0x000000ff
+#define A5XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT                 0
+static inline uint32_t A5XX_SP_FS_MRT_REG_COLOR_FORMAT(enum a5xx_color_fmt val)
+{
+       return ((val) << A5XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT) & A5XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK;
+}
+#define A5XX_SP_FS_MRT_REG_COLOR_SINT                          0x00000100
+#define A5XX_SP_FS_MRT_REG_COLOR_UINT                          0x00000200
+#define A5XX_SP_FS_MRT_REG_COLOR_SRGB                          0x00000400
+
+#define REG_A5XX_UNKNOWN_E5DB                                  0x0000e5db
+
+#define REG_A5XX_SP_CS_CTRL_REG0                               0x0000e5f0
+#define A5XX_SP_CS_CTRL_REG0_THREADSIZE__MASK                  0x00000008
+#define A5XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT                 3
+static inline uint32_t A5XX_SP_CS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A5XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_CS_CTRL_REG0_THREADSIZE__MASK;
+}
+#define A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
+#define A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
+static inline uint32_t A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
+}
+#define A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
+#define A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
+static inline uint32_t A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
+}
+#define A5XX_SP_CS_CTRL_REG0_VARYING                           0x00010000
+#define A5XX_SP_CS_CTRL_REG0_PIXLODENABLE                      0x00100000
+#define A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK                 0xfe000000
+#define A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT                        25
+static inline uint32_t A5XX_SP_CS_CTRL_REG0_BRANCHSTACK(uint32_t val)
+{
+       return ((val) << A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK;
+}
+
+#define REG_A5XX_UNKNOWN_E5F2                                  0x0000e5f2
+
+#define REG_A5XX_SP_CS_OBJ_START_LO                            0x0000e5f3
+
+#define REG_A5XX_SP_CS_OBJ_START_HI                            0x0000e5f4
+
+#define REG_A5XX_SP_HS_CTRL_REG0                               0x0000e600
+#define A5XX_SP_HS_CTRL_REG0_THREADSIZE__MASK                  0x00000008
+#define A5XX_SP_HS_CTRL_REG0_THREADSIZE__SHIFT                 3
+static inline uint32_t A5XX_SP_HS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A5XX_SP_HS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_HS_CTRL_REG0_THREADSIZE__MASK;
+}
+#define A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
+#define A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
+static inline uint32_t A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
+}
+#define A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
+#define A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
+static inline uint32_t A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
+}
+#define A5XX_SP_HS_CTRL_REG0_VARYING                           0x00010000
+#define A5XX_SP_HS_CTRL_REG0_PIXLODENABLE                      0x00100000
+#define A5XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK                 0xfe000000
+#define A5XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT                        25
+static inline uint32_t A5XX_SP_HS_CTRL_REG0_BRANCHSTACK(uint32_t val)
+{
+       return ((val) << A5XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK;
+}
+
+#define REG_A5XX_UNKNOWN_E602                                  0x0000e602
+
+#define REG_A5XX_SP_HS_OBJ_START_LO                            0x0000e603
+
+#define REG_A5XX_SP_HS_OBJ_START_HI                            0x0000e604
+
+#define REG_A5XX_SP_DS_CTRL_REG0                               0x0000e610
+#define A5XX_SP_DS_CTRL_REG0_THREADSIZE__MASK                  0x00000008
+#define A5XX_SP_DS_CTRL_REG0_THREADSIZE__SHIFT                 3
+static inline uint32_t A5XX_SP_DS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A5XX_SP_DS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_DS_CTRL_REG0_THREADSIZE__MASK;
+}
+#define A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
+#define A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
+static inline uint32_t A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
+}
+#define A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
+#define A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
+static inline uint32_t A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
+}
+#define A5XX_SP_DS_CTRL_REG0_VARYING                           0x00010000
+#define A5XX_SP_DS_CTRL_REG0_PIXLODENABLE                      0x00100000
+#define A5XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK                 0xfe000000
+#define A5XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT                        25
+static inline uint32_t A5XX_SP_DS_CTRL_REG0_BRANCHSTACK(uint32_t val)
+{
+       return ((val) << A5XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK;
+}
+
+#define REG_A5XX_UNKNOWN_E62B                                  0x0000e62b
+
+#define REG_A5XX_SP_DS_OBJ_START_LO                            0x0000e62c
+
+#define REG_A5XX_SP_DS_OBJ_START_HI                            0x0000e62d
+
+#define REG_A5XX_SP_GS_CTRL_REG0                               0x0000e640
+#define A5XX_SP_GS_CTRL_REG0_THREADSIZE__MASK                  0x00000008
+#define A5XX_SP_GS_CTRL_REG0_THREADSIZE__SHIFT                 3
+static inline uint32_t A5XX_SP_GS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A5XX_SP_GS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_GS_CTRL_REG0_THREADSIZE__MASK;
+}
+#define A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
+#define A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
+static inline uint32_t A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
+}
+#define A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
+#define A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
+static inline uint32_t A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
+}
+#define A5XX_SP_GS_CTRL_REG0_VARYING                           0x00010000
+#define A5XX_SP_GS_CTRL_REG0_PIXLODENABLE                      0x00100000
+#define A5XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK                 0xfe000000
+#define A5XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT                        25
+static inline uint32_t A5XX_SP_GS_CTRL_REG0_BRANCHSTACK(uint32_t val)
+{
+       return ((val) << A5XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK;
+}
+
+#define REG_A5XX_UNKNOWN_E65B                                  0x0000e65b
+
+#define REG_A5XX_SP_GS_OBJ_START_LO                            0x0000e65c
+
+#define REG_A5XX_SP_GS_OBJ_START_HI                            0x0000e65d
+
+#define REG_A5XX_TPL1_TP_RAS_MSAA_CNTL                         0x0000e704
+#define A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__MASK               0x00000003
+#define A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT              0
+static inline uint32_t A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
+{
+       return ((val) << A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__MASK;
+}
+
+#define REG_A5XX_TPL1_TP_DEST_MSAA_CNTL                                0x0000e705
+#define A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__MASK              0x00000003
+#define A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT             0
+static inline uint32_t A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
+{
+       return ((val) << A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__MASK;
+}
+#define A5XX_TPL1_TP_DEST_MSAA_CNTL_MSAA_DISABLE               0x00000004
+
+#define REG_A5XX_TPL1_TP_BORDER_COLOR_BASE_ADDR_LO             0x0000e706
+
+#define REG_A5XX_TPL1_TP_BORDER_COLOR_BASE_ADDR_HI             0x0000e707
+
+#define REG_A5XX_TPL1_VS_TEX_COUNT                             0x0000e700
+
+#define REG_A5XX_TPL1_HS_TEX_COUNT                             0x0000e701
+
+#define REG_A5XX_TPL1_DS_TEX_COUNT                             0x0000e702
+
+#define REG_A5XX_TPL1_GS_TEX_COUNT                             0x0000e703
+
+#define REG_A5XX_TPL1_VS_TEX_SAMP_LO                           0x0000e722
+
+#define REG_A5XX_TPL1_VS_TEX_SAMP_HI                           0x0000e723
+
+#define REG_A5XX_TPL1_HS_TEX_SAMP_LO                           0x0000e724
+
+#define REG_A5XX_TPL1_HS_TEX_SAMP_HI                           0x0000e725
+
+#define REG_A5XX_TPL1_DS_TEX_SAMP_LO                           0x0000e726
+
+#define REG_A5XX_TPL1_DS_TEX_SAMP_HI                           0x0000e727
+
+#define REG_A5XX_TPL1_GS_TEX_SAMP_LO                           0x0000e728
+
+#define REG_A5XX_TPL1_GS_TEX_SAMP_HI                           0x0000e729
+
+#define REG_A5XX_TPL1_VS_TEX_CONST_LO                          0x0000e72a
+
+#define REG_A5XX_TPL1_VS_TEX_CONST_HI                          0x0000e72b
+
+#define REG_A5XX_TPL1_HS_TEX_CONST_LO                          0x0000e72c
+
+#define REG_A5XX_TPL1_HS_TEX_CONST_HI                          0x0000e72d
+
+#define REG_A5XX_TPL1_DS_TEX_CONST_LO                          0x0000e72e
+
+#define REG_A5XX_TPL1_DS_TEX_CONST_HI                          0x0000e72f
+
+#define REG_A5XX_TPL1_GS_TEX_CONST_LO                          0x0000e730
+
+#define REG_A5XX_TPL1_GS_TEX_CONST_HI                          0x0000e731
+
+#define REG_A5XX_TPL1_FS_TEX_COUNT                             0x0000e750
+
+#define REG_A5XX_TPL1_CS_TEX_COUNT                             0x0000e751
+
+#define REG_A5XX_TPL1_FS_TEX_SAMP_LO                           0x0000e75a
+
+#define REG_A5XX_TPL1_FS_TEX_SAMP_HI                           0x0000e75b
+
+#define REG_A5XX_TPL1_CS_TEX_SAMP_LO                           0x0000e75c
+
+#define REG_A5XX_TPL1_CS_TEX_SAMP_HI                           0x0000e75d
+
+#define REG_A5XX_TPL1_FS_TEX_CONST_LO                          0x0000e75e
+
+#define REG_A5XX_TPL1_FS_TEX_CONST_HI                          0x0000e75f
+
+#define REG_A5XX_TPL1_CS_TEX_CONST_LO                          0x0000e760
+
+#define REG_A5XX_TPL1_CS_TEX_CONST_HI                          0x0000e761
+
+#define REG_A5XX_TPL1_TP_FS_ROTATION_CNTL                      0x0000e764
+
+#define REG_A5XX_HLSQ_CONTROL_0_REG                            0x0000e784
+#define A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK             0x00000001
+#define A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT            0
+static inline uint32_t A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
+}
+#define A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__MASK             0x00000004
+#define A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__SHIFT            2
+static inline uint32_t A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__SHIFT) & A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__MASK;
+}
+
+#define REG_A5XX_HLSQ_CONTROL_1_REG                            0x0000e785
+#define A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__MASK       0x0000003f
+#define A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__SHIFT      0
+static inline uint32_t A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__SHIFT) & A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__MASK;
+}
+
+#define REG_A5XX_HLSQ_CONTROL_2_REG                            0x0000e786
+#define A5XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK                        0x000000ff
+#define A5XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT               0
+static inline uint32_t A5XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A5XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
+}
+#define A5XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK                 0x0000ff00
+#define A5XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT                        8
+static inline uint32_t A5XX_HLSQ_CONTROL_2_REG_SAMPLEID(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT) & A5XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK;
+}
+#define A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK               0x00ff0000
+#define A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT              16
+static inline uint32_t A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT) & A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK;
+}
+
+#define REG_A5XX_HLSQ_CONTROL_3_REG                            0x0000e787
+#define A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK         0x000000ff
+#define A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT                0
+static inline uint32_t A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT) & A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK;
+}
+
+#define REG_A5XX_HLSQ_CONTROL_4_REG                            0x0000e788
+#define A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK             0x00ff0000
+#define A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT            16
+static inline uint32_t A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT) & A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK;
+}
+#define A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK             0xff000000
+#define A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT            24
+static inline uint32_t A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT) & A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK;
+}
+
+#define REG_A5XX_HLSQ_UPDATE_CNTL                              0x0000e78a
+
+#define REG_A5XX_HLSQ_VS_CONFIG                                        0x0000e78b
+#define A5XX_HLSQ_VS_CONFIG_ENABLED                            0x00000001
+#define A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__MASK            0x000000fe
+#define A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT           1
+static inline uint32_t A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__MASK;
+}
+#define A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__MASK              0x00007f00
+#define A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__SHIFT             8
+static inline uint32_t A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A5XX_HLSQ_FS_CONFIG                                        0x0000e78c
+#define A5XX_HLSQ_FS_CONFIG_ENABLED                            0x00000001
+#define A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__MASK            0x000000fe
+#define A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT           1
+static inline uint32_t A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__MASK;
+}
+#define A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__MASK              0x00007f00
+#define A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__SHIFT             8
+static inline uint32_t A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A5XX_HLSQ_HS_CONFIG                                        0x0000e78d
+#define A5XX_HLSQ_HS_CONFIG_ENABLED                            0x00000001
+#define A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__MASK            0x000000fe
+#define A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT           1
+static inline uint32_t A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__MASK;
+}
+#define A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__MASK              0x00007f00
+#define A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__SHIFT             8
+static inline uint32_t A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A5XX_HLSQ_DS_CONFIG                                        0x0000e78e
+#define A5XX_HLSQ_DS_CONFIG_ENABLED                            0x00000001
+#define A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__MASK            0x000000fe
+#define A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT           1
+static inline uint32_t A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__MASK;
+}
+#define A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__MASK              0x00007f00
+#define A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__SHIFT             8
+static inline uint32_t A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A5XX_HLSQ_GS_CONFIG                                        0x0000e78f
+#define A5XX_HLSQ_GS_CONFIG_ENABLED                            0x00000001
+#define A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__MASK            0x000000fe
+#define A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT           1
+static inline uint32_t A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__MASK;
+}
+#define A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__MASK              0x00007f00
+#define A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__SHIFT             8
+static inline uint32_t A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A5XX_HLSQ_CS_CONFIG                                        0x0000e790
+#define A5XX_HLSQ_CS_CONFIG_ENABLED                            0x00000001
+#define A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__MASK            0x000000fe
+#define A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT           1
+static inline uint32_t A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__MASK;
+}
+#define A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__MASK              0x00007f00
+#define A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__SHIFT             8
+static inline uint32_t A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__MASK;
+}
+
+#define REG_A5XX_HLSQ_VS_CNTL                                  0x0000e791
+#define A5XX_HLSQ_VS_CNTL_SSBO_ENABLE                          0x00000001
+#define A5XX_HLSQ_VS_CNTL_INSTRLEN__MASK                       0xfffffffe
+#define A5XX_HLSQ_VS_CNTL_INSTRLEN__SHIFT                      1
+static inline uint32_t A5XX_HLSQ_VS_CNTL_INSTRLEN(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_VS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_VS_CNTL_INSTRLEN__MASK;
+}
+
+#define REG_A5XX_HLSQ_FS_CNTL                                  0x0000e792
+#define A5XX_HLSQ_FS_CNTL_SSBO_ENABLE                          0x00000001
+#define A5XX_HLSQ_FS_CNTL_INSTRLEN__MASK                       0xfffffffe
+#define A5XX_HLSQ_FS_CNTL_INSTRLEN__SHIFT                      1
+static inline uint32_t A5XX_HLSQ_FS_CNTL_INSTRLEN(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_FS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_FS_CNTL_INSTRLEN__MASK;
+}
+
+#define REG_A5XX_HLSQ_HS_CNTL                                  0x0000e793
+#define A5XX_HLSQ_HS_CNTL_SSBO_ENABLE                          0x00000001
+#define A5XX_HLSQ_HS_CNTL_INSTRLEN__MASK                       0xfffffffe
+#define A5XX_HLSQ_HS_CNTL_INSTRLEN__SHIFT                      1
+static inline uint32_t A5XX_HLSQ_HS_CNTL_INSTRLEN(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_HS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_HS_CNTL_INSTRLEN__MASK;
+}
+
+#define REG_A5XX_HLSQ_DS_CNTL                                  0x0000e794
+#define A5XX_HLSQ_DS_CNTL_SSBO_ENABLE                          0x00000001
+#define A5XX_HLSQ_DS_CNTL_INSTRLEN__MASK                       0xfffffffe
+#define A5XX_HLSQ_DS_CNTL_INSTRLEN__SHIFT                      1
+static inline uint32_t A5XX_HLSQ_DS_CNTL_INSTRLEN(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_DS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_DS_CNTL_INSTRLEN__MASK;
+}
+
+#define REG_A5XX_HLSQ_GS_CNTL                                  0x0000e795
+#define A5XX_HLSQ_GS_CNTL_SSBO_ENABLE                          0x00000001
+#define A5XX_HLSQ_GS_CNTL_INSTRLEN__MASK                       0xfffffffe
+#define A5XX_HLSQ_GS_CNTL_INSTRLEN__SHIFT                      1
+static inline uint32_t A5XX_HLSQ_GS_CNTL_INSTRLEN(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_GS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_GS_CNTL_INSTRLEN__MASK;
+}
+
+#define REG_A5XX_HLSQ_CS_CNTL                                  0x0000e796
+#define A5XX_HLSQ_CS_CNTL_SSBO_ENABLE                          0x00000001
+#define A5XX_HLSQ_CS_CNTL_INSTRLEN__MASK                       0xfffffffe
+#define A5XX_HLSQ_CS_CNTL_INSTRLEN__SHIFT                      1
+static inline uint32_t A5XX_HLSQ_CS_CNTL_INSTRLEN(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_CS_CNTL_INSTRLEN__MASK;
+}
+
+#define REG_A5XX_HLSQ_CS_KERNEL_GROUP_X                                0x0000e7b9
+
+#define REG_A5XX_HLSQ_CS_KERNEL_GROUP_Y                                0x0000e7ba
+
+#define REG_A5XX_HLSQ_CS_KERNEL_GROUP_Z                                0x0000e7bb
+
+#define REG_A5XX_HLSQ_CS_NDRANGE_0                             0x0000e7b0
+#define A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK                 0x00000003
+#define A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT                        0
+static inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK;
+}
+#define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK                        0x00000ffc
+#define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT               2
+static inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK;
+}
+#define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK                        0x003ff000
+#define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT               12
+static inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK;
+}
+#define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK                        0xffc00000
+#define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT               22
+static inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK;
+}
+
+#define REG_A5XX_HLSQ_CS_NDRANGE_1                             0x0000e7b1
+#define A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK              0xffffffff
+#define A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT             0
+static inline uint32_t A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT) & A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK;
+}
+
+#define REG_A5XX_HLSQ_CS_NDRANGE_2                             0x0000e7b2
+#define A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK               0xffffffff
+#define A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT              0
+static inline uint32_t A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT) & A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK;
+}
+
+#define REG_A5XX_HLSQ_CS_NDRANGE_3                             0x0000e7b3
+#define A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK              0xffffffff
+#define A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT             0
+static inline uint32_t A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT) & A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK;
+}
+
+#define REG_A5XX_HLSQ_CS_NDRANGE_4                             0x0000e7b4
+#define A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK               0xffffffff
+#define A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT              0
+static inline uint32_t A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT) & A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK;
+}
+
+#define REG_A5XX_HLSQ_CS_NDRANGE_5                             0x0000e7b5
+#define A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK              0xffffffff
+#define A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT             0
+static inline uint32_t A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT) & A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK;
+}
+
+#define REG_A5XX_HLSQ_CS_NDRANGE_6                             0x0000e7b6
+#define A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK               0xffffffff
+#define A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT              0
+static inline uint32_t A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT) & A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK;
+}
+
+#define REG_A5XX_HLSQ_CS_CNTL_0                                        0x0000e7b7
+#define A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK                  0x000000ff
+#define A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT                 0
+static inline uint32_t A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT) & A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK;
+}
+#define A5XX_HLSQ_CS_CNTL_0_UNK0__MASK                         0x0000ff00
+#define A5XX_HLSQ_CS_CNTL_0_UNK0__SHIFT                                8
+static inline uint32_t A5XX_HLSQ_CS_CNTL_0_UNK0(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CS_CNTL_0_UNK0__SHIFT) & A5XX_HLSQ_CS_CNTL_0_UNK0__MASK;
+}
+#define A5XX_HLSQ_CS_CNTL_0_UNK1__MASK                         0x00ff0000
+#define A5XX_HLSQ_CS_CNTL_0_UNK1__SHIFT                                16
+static inline uint32_t A5XX_HLSQ_CS_CNTL_0_UNK1(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CS_CNTL_0_UNK1__SHIFT) & A5XX_HLSQ_CS_CNTL_0_UNK1__MASK;
+}
+#define A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK                 0xff000000
+#define A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT                        24
+static inline uint32_t A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID(uint32_t val)
+{
+       return ((val) << A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT) & A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK;
+}
+
+#define REG_A5XX_HLSQ_CS_CNTL_1                                        0x0000e7b8
+
+#define REG_A5XX_UNKNOWN_E7C0                                  0x0000e7c0
+
+#define REG_A5XX_HLSQ_VS_CONSTLEN                              0x0000e7c3
+
+#define REG_A5XX_HLSQ_VS_INSTRLEN                              0x0000e7c4
+
+#define REG_A5XX_UNKNOWN_E7C5                                  0x0000e7c5
+
+#define REG_A5XX_HLSQ_HS_CONSTLEN                              0x0000e7c8
+
+#define REG_A5XX_HLSQ_HS_INSTRLEN                              0x0000e7c9
+
+#define REG_A5XX_UNKNOWN_E7CA                                  0x0000e7ca
+
+#define REG_A5XX_HLSQ_DS_CONSTLEN                              0x0000e7cd
+
+#define REG_A5XX_HLSQ_DS_INSTRLEN                              0x0000e7ce
+
+#define REG_A5XX_UNKNOWN_E7CF                                  0x0000e7cf
+
+#define REG_A5XX_HLSQ_GS_CONSTLEN                              0x0000e7d2
+
+#define REG_A5XX_HLSQ_GS_INSTRLEN                              0x0000e7d3
+
+#define REG_A5XX_UNKNOWN_E7D4                                  0x0000e7d4
+
+#define REG_A5XX_HLSQ_FS_CONSTLEN                              0x0000e7d7
+
+#define REG_A5XX_HLSQ_FS_INSTRLEN                              0x0000e7d8
+
+#define REG_A5XX_UNKNOWN_E7D9                                  0x0000e7d9
+
+#define REG_A5XX_HLSQ_CS_CONSTLEN                              0x0000e7dc
+
+#define REG_A5XX_HLSQ_CS_INSTRLEN                              0x0000e7dd
+
+#define REG_A5XX_RB_2D_BLIT_CNTL                               0x00002100
+
+#define REG_A5XX_RB_2D_SRC_SOLID_DW0                           0x00002101
+
+#define REG_A5XX_RB_2D_SRC_SOLID_DW1                           0x00002102
+
+#define REG_A5XX_RB_2D_SRC_SOLID_DW2                           0x00002103
+
+#define REG_A5XX_RB_2D_SRC_SOLID_DW3                           0x00002104
+
+#define REG_A5XX_RB_2D_SRC_INFO                                        0x00002107
+#define A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__MASK                 0x000000ff
+#define A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__SHIFT                        0
+static inline uint32_t A5XX_RB_2D_SRC_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
+{
+       return ((val) << A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__MASK;
+}
+#define A5XX_RB_2D_SRC_INFO_TILE_MODE__MASK                    0x00000300
+#define A5XX_RB_2D_SRC_INFO_TILE_MODE__SHIFT                   8
+static inline uint32_t A5XX_RB_2D_SRC_INFO_TILE_MODE(enum a5xx_tile_mode val)
+{
+       return ((val) << A5XX_RB_2D_SRC_INFO_TILE_MODE__SHIFT) & A5XX_RB_2D_SRC_INFO_TILE_MODE__MASK;
+}
+#define A5XX_RB_2D_SRC_INFO_COLOR_SWAP__MASK                   0x00000c00
+#define A5XX_RB_2D_SRC_INFO_COLOR_SWAP__SHIFT                  10
+static inline uint32_t A5XX_RB_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A5XX_RB_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_2D_SRC_INFO_COLOR_SWAP__MASK;
+}
+#define A5XX_RB_2D_SRC_INFO_FLAGS                              0x00001000
+
+#define REG_A5XX_RB_2D_SRC_LO                                  0x00002108
+
+#define REG_A5XX_RB_2D_SRC_HI                                  0x00002109
+
+#define REG_A5XX_RB_2D_SRC_SIZE                                        0x0000210a
+#define A5XX_RB_2D_SRC_SIZE_PITCH__MASK                                0x0000ffff
+#define A5XX_RB_2D_SRC_SIZE_PITCH__SHIFT                       0
+static inline uint32_t A5XX_RB_2D_SRC_SIZE_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A5XX_RB_2D_SRC_SIZE_PITCH__SHIFT) & A5XX_RB_2D_SRC_SIZE_PITCH__MASK;
+}
+#define A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__MASK                  0xffff0000
+#define A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__SHIFT                 16
+static inline uint32_t A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__SHIFT) & A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__MASK;
+}
+
+#define REG_A5XX_RB_2D_DST_INFO                                        0x00002110
+#define A5XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK                 0x000000ff
+#define A5XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT                        0
+static inline uint32_t A5XX_RB_2D_DST_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
+{
+       return ((val) << A5XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK;
+}
+#define A5XX_RB_2D_DST_INFO_TILE_MODE__MASK                    0x00000300
+#define A5XX_RB_2D_DST_INFO_TILE_MODE__SHIFT                   8
+static inline uint32_t A5XX_RB_2D_DST_INFO_TILE_MODE(enum a5xx_tile_mode val)
+{
+       return ((val) << A5XX_RB_2D_DST_INFO_TILE_MODE__SHIFT) & A5XX_RB_2D_DST_INFO_TILE_MODE__MASK;
+}
+#define A5XX_RB_2D_DST_INFO_COLOR_SWAP__MASK                   0x00000c00
+#define A5XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT                  10
+static inline uint32_t A5XX_RB_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A5XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_2D_DST_INFO_COLOR_SWAP__MASK;
+}
+#define A5XX_RB_2D_DST_INFO_FLAGS                              0x00001000
+
+#define REG_A5XX_RB_2D_DST_LO                                  0x00002111
+
+#define REG_A5XX_RB_2D_DST_HI                                  0x00002112
+
+#define REG_A5XX_RB_2D_DST_SIZE                                        0x00002113
+#define A5XX_RB_2D_DST_SIZE_PITCH__MASK                                0x0000ffff
+#define A5XX_RB_2D_DST_SIZE_PITCH__SHIFT                       0
+static inline uint32_t A5XX_RB_2D_DST_SIZE_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A5XX_RB_2D_DST_SIZE_PITCH__SHIFT) & A5XX_RB_2D_DST_SIZE_PITCH__MASK;
+}
+#define A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__MASK                  0xffff0000
+#define A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__SHIFT                 16
+static inline uint32_t A5XX_RB_2D_DST_SIZE_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__SHIFT) & A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__MASK;
+}
+
+#define REG_A5XX_RB_2D_SRC_FLAGS_LO                            0x00002140
+
+#define REG_A5XX_RB_2D_SRC_FLAGS_HI                            0x00002141
+
+#define REG_A5XX_RB_2D_DST_FLAGS_LO                            0x00002143
+
+#define REG_A5XX_RB_2D_DST_FLAGS_HI                            0x00002144
+
+#define REG_A5XX_GRAS_2D_BLIT_CNTL                             0x00002180
+
+#define REG_A5XX_GRAS_2D_SRC_INFO                              0x00002181
+#define A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__MASK               0x000000ff
+#define A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__SHIFT              0
+static inline uint32_t A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
+{
+       return ((val) << A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__MASK;
+}
+#define A5XX_GRAS_2D_SRC_INFO_TILE_MODE__MASK                  0x00000300
+#define A5XX_GRAS_2D_SRC_INFO_TILE_MODE__SHIFT                 8
+static inline uint32_t A5XX_GRAS_2D_SRC_INFO_TILE_MODE(enum a5xx_tile_mode val)
+{
+       return ((val) << A5XX_GRAS_2D_SRC_INFO_TILE_MODE__SHIFT) & A5XX_GRAS_2D_SRC_INFO_TILE_MODE__MASK;
+}
+#define A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__MASK                 0x00000c00
+#define A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__SHIFT                        10
+static inline uint32_t A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__MASK;
+}
+#define A5XX_GRAS_2D_SRC_INFO_FLAGS                            0x00001000
+
+#define REG_A5XX_GRAS_2D_DST_INFO                              0x00002182
+#define A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__MASK               0x000000ff
+#define A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__SHIFT              0
+static inline uint32_t A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
+{
+       return ((val) << A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__MASK;
+}
+#define A5XX_GRAS_2D_DST_INFO_TILE_MODE__MASK                  0x00000300
+#define A5XX_GRAS_2D_DST_INFO_TILE_MODE__SHIFT                 8
+static inline uint32_t A5XX_GRAS_2D_DST_INFO_TILE_MODE(enum a5xx_tile_mode val)
+{
+       return ((val) << A5XX_GRAS_2D_DST_INFO_TILE_MODE__SHIFT) & A5XX_GRAS_2D_DST_INFO_TILE_MODE__MASK;
+}
+#define A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__MASK                 0x00000c00
+#define A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__SHIFT                        10
+static inline uint32_t A5XX_GRAS_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__SHIFT) & A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__MASK;
+}
+#define A5XX_GRAS_2D_DST_INFO_FLAGS                            0x00001000
+
+#define REG_A5XX_UNKNOWN_2100                                  0x00002100
+
+#define REG_A5XX_UNKNOWN_2180                                  0x00002180
+
+#define REG_A5XX_UNKNOWN_2184                                  0x00002184
+
+#define REG_A5XX_TEX_SAMP_0                                    0x00000000
+#define A5XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR                  0x00000001
+#define A5XX_TEX_SAMP_0_XY_MAG__MASK                           0x00000006
+#define A5XX_TEX_SAMP_0_XY_MAG__SHIFT                          1
+static inline uint32_t A5XX_TEX_SAMP_0_XY_MAG(enum a5xx_tex_filter val)
+{
+       return ((val) << A5XX_TEX_SAMP_0_XY_MAG__SHIFT) & A5XX_TEX_SAMP_0_XY_MAG__MASK;
+}
+#define A5XX_TEX_SAMP_0_XY_MIN__MASK                           0x00000018
+#define A5XX_TEX_SAMP_0_XY_MIN__SHIFT                          3
+static inline uint32_t A5XX_TEX_SAMP_0_XY_MIN(enum a5xx_tex_filter val)
+{
+       return ((val) << A5XX_TEX_SAMP_0_XY_MIN__SHIFT) & A5XX_TEX_SAMP_0_XY_MIN__MASK;
+}
+#define A5XX_TEX_SAMP_0_WRAP_S__MASK                           0x000000e0
+#define A5XX_TEX_SAMP_0_WRAP_S__SHIFT                          5
+static inline uint32_t A5XX_TEX_SAMP_0_WRAP_S(enum a5xx_tex_clamp val)
+{
+       return ((val) << A5XX_TEX_SAMP_0_WRAP_S__SHIFT) & A5XX_TEX_SAMP_0_WRAP_S__MASK;
+}
+#define A5XX_TEX_SAMP_0_WRAP_T__MASK                           0x00000700
+#define A5XX_TEX_SAMP_0_WRAP_T__SHIFT                          8
+static inline uint32_t A5XX_TEX_SAMP_0_WRAP_T(enum a5xx_tex_clamp val)
+{
+       return ((val) << A5XX_TEX_SAMP_0_WRAP_T__SHIFT) & A5XX_TEX_SAMP_0_WRAP_T__MASK;
+}
+#define A5XX_TEX_SAMP_0_WRAP_R__MASK                           0x00003800
+#define A5XX_TEX_SAMP_0_WRAP_R__SHIFT                          11
+static inline uint32_t A5XX_TEX_SAMP_0_WRAP_R(enum a5xx_tex_clamp val)
+{
+       return ((val) << A5XX_TEX_SAMP_0_WRAP_R__SHIFT) & A5XX_TEX_SAMP_0_WRAP_R__MASK;
+}
+#define A5XX_TEX_SAMP_0_ANISO__MASK                            0x0001c000
+#define A5XX_TEX_SAMP_0_ANISO__SHIFT                           14
+static inline uint32_t A5XX_TEX_SAMP_0_ANISO(enum a5xx_tex_aniso val)
+{
+       return ((val) << A5XX_TEX_SAMP_0_ANISO__SHIFT) & A5XX_TEX_SAMP_0_ANISO__MASK;
+}
+#define A5XX_TEX_SAMP_0_LOD_BIAS__MASK                         0xfff80000
+#define A5XX_TEX_SAMP_0_LOD_BIAS__SHIFT                                19
+static inline uint32_t A5XX_TEX_SAMP_0_LOD_BIAS(float val)
+{
+       return ((((int32_t)(val * 256.0))) << A5XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A5XX_TEX_SAMP_0_LOD_BIAS__MASK;
+}
+
+#define REG_A5XX_TEX_SAMP_1                                    0x00000001
+#define A5XX_TEX_SAMP_1_COMPARE_FUNC__MASK                     0x0000000e
+#define A5XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT                    1
+static inline uint32_t A5XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
+{
+       return ((val) << A5XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A5XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
+}
+#define A5XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF                 0x00000010
+#define A5XX_TEX_SAMP_1_UNNORM_COORDS                          0x00000020
+#define A5XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR                   0x00000040
+#define A5XX_TEX_SAMP_1_MAX_LOD__MASK                          0x000fff00
+#define A5XX_TEX_SAMP_1_MAX_LOD__SHIFT                         8
+static inline uint32_t A5XX_TEX_SAMP_1_MAX_LOD(float val)
+{
+       return ((((uint32_t)(val * 256.0))) << A5XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A5XX_TEX_SAMP_1_MAX_LOD__MASK;
+}
+#define A5XX_TEX_SAMP_1_MIN_LOD__MASK                          0xfff00000
+#define A5XX_TEX_SAMP_1_MIN_LOD__SHIFT                         20
+static inline uint32_t A5XX_TEX_SAMP_1_MIN_LOD(float val)
+{
+       return ((((uint32_t)(val * 256.0))) << A5XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A5XX_TEX_SAMP_1_MIN_LOD__MASK;
+}
+
+#define REG_A5XX_TEX_SAMP_2                                    0x00000002
+#define A5XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK                    0xfffffff0
+#define A5XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT                   4
+static inline uint32_t A5XX_TEX_SAMP_2_BCOLOR_OFFSET(uint32_t val)
+{
+       return ((val) << A5XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT) & A5XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK;
+}
+
+#define REG_A5XX_TEX_SAMP_3                                    0x00000003
+
+#define REG_A5XX_TEX_CONST_0                                   0x00000000
+#define A5XX_TEX_CONST_0_TILE_MODE__MASK                       0x00000003
+#define A5XX_TEX_CONST_0_TILE_MODE__SHIFT                      0
+static inline uint32_t A5XX_TEX_CONST_0_TILE_MODE(enum a5xx_tile_mode val)
+{
+       return ((val) << A5XX_TEX_CONST_0_TILE_MODE__SHIFT) & A5XX_TEX_CONST_0_TILE_MODE__MASK;
+}
+#define A5XX_TEX_CONST_0_SRGB                                  0x00000004
+#define A5XX_TEX_CONST_0_SWIZ_X__MASK                          0x00000070
+#define A5XX_TEX_CONST_0_SWIZ_X__SHIFT                         4
+static inline uint32_t A5XX_TEX_CONST_0_SWIZ_X(enum a5xx_tex_swiz val)
+{
+       return ((val) << A5XX_TEX_CONST_0_SWIZ_X__SHIFT) & A5XX_TEX_CONST_0_SWIZ_X__MASK;
+}
+#define A5XX_TEX_CONST_0_SWIZ_Y__MASK                          0x00000380
+#define A5XX_TEX_CONST_0_SWIZ_Y__SHIFT                         7
+static inline uint32_t A5XX_TEX_CONST_0_SWIZ_Y(enum a5xx_tex_swiz val)
+{
+       return ((val) << A5XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A5XX_TEX_CONST_0_SWIZ_Y__MASK;
+}
+#define A5XX_TEX_CONST_0_SWIZ_Z__MASK                          0x00001c00
+#define A5XX_TEX_CONST_0_SWIZ_Z__SHIFT                         10
+static inline uint32_t A5XX_TEX_CONST_0_SWIZ_Z(enum a5xx_tex_swiz val)
+{
+       return ((val) << A5XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A5XX_TEX_CONST_0_SWIZ_Z__MASK;
+}
+#define A5XX_TEX_CONST_0_SWIZ_W__MASK                          0x0000e000
+#define A5XX_TEX_CONST_0_SWIZ_W__SHIFT                         13
+static inline uint32_t A5XX_TEX_CONST_0_SWIZ_W(enum a5xx_tex_swiz val)
+{
+       return ((val) << A5XX_TEX_CONST_0_SWIZ_W__SHIFT) & A5XX_TEX_CONST_0_SWIZ_W__MASK;
+}
+#define A5XX_TEX_CONST_0_MIPLVLS__MASK                         0x000f0000
+#define A5XX_TEX_CONST_0_MIPLVLS__SHIFT                                16
+static inline uint32_t A5XX_TEX_CONST_0_MIPLVLS(uint32_t val)
+{
+       return ((val) << A5XX_TEX_CONST_0_MIPLVLS__SHIFT) & A5XX_TEX_CONST_0_MIPLVLS__MASK;
+}
+#define A5XX_TEX_CONST_0_SAMPLES__MASK                         0x00300000
+#define A5XX_TEX_CONST_0_SAMPLES__SHIFT                                20
+static inline uint32_t A5XX_TEX_CONST_0_SAMPLES(enum a3xx_msaa_samples val)
+{
+       return ((val) << A5XX_TEX_CONST_0_SAMPLES__SHIFT) & A5XX_TEX_CONST_0_SAMPLES__MASK;
+}
+#define A5XX_TEX_CONST_0_FMT__MASK                             0x3fc00000
+#define A5XX_TEX_CONST_0_FMT__SHIFT                            22
+static inline uint32_t A5XX_TEX_CONST_0_FMT(enum a5xx_tex_fmt val)
+{
+       return ((val) << A5XX_TEX_CONST_0_FMT__SHIFT) & A5XX_TEX_CONST_0_FMT__MASK;
+}
+#define A5XX_TEX_CONST_0_SWAP__MASK                            0xc0000000
+#define A5XX_TEX_CONST_0_SWAP__SHIFT                           30
+static inline uint32_t A5XX_TEX_CONST_0_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A5XX_TEX_CONST_0_SWAP__SHIFT) & A5XX_TEX_CONST_0_SWAP__MASK;
+}
+
+#define REG_A5XX_TEX_CONST_1                                   0x00000001
+#define A5XX_TEX_CONST_1_WIDTH__MASK                           0x00007fff
+#define A5XX_TEX_CONST_1_WIDTH__SHIFT                          0
+static inline uint32_t A5XX_TEX_CONST_1_WIDTH(uint32_t val)
+{
+       return ((val) << A5XX_TEX_CONST_1_WIDTH__SHIFT) & A5XX_TEX_CONST_1_WIDTH__MASK;
+}
+#define A5XX_TEX_CONST_1_HEIGHT__MASK                          0x3fff8000
+#define A5XX_TEX_CONST_1_HEIGHT__SHIFT                         15
+static inline uint32_t A5XX_TEX_CONST_1_HEIGHT(uint32_t val)
+{
+       return ((val) << A5XX_TEX_CONST_1_HEIGHT__SHIFT) & A5XX_TEX_CONST_1_HEIGHT__MASK;
+}
+
+#define REG_A5XX_TEX_CONST_2                                   0x00000002
+#define A5XX_TEX_CONST_2_FETCHSIZE__MASK                       0x0000000f
+#define A5XX_TEX_CONST_2_FETCHSIZE__SHIFT                      0
+static inline uint32_t A5XX_TEX_CONST_2_FETCHSIZE(enum a5xx_tex_fetchsize val)
+{
+       return ((val) << A5XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A5XX_TEX_CONST_2_FETCHSIZE__MASK;
+}
+#define A5XX_TEX_CONST_2_PITCH__MASK                           0x1fffff80
+#define A5XX_TEX_CONST_2_PITCH__SHIFT                          7
+static inline uint32_t A5XX_TEX_CONST_2_PITCH(uint32_t val)
+{
+       return ((val) << A5XX_TEX_CONST_2_PITCH__SHIFT) & A5XX_TEX_CONST_2_PITCH__MASK;
+}
+#define A5XX_TEX_CONST_2_TYPE__MASK                            0x60000000
+#define A5XX_TEX_CONST_2_TYPE__SHIFT                           29
+static inline uint32_t A5XX_TEX_CONST_2_TYPE(enum a5xx_tex_type val)
+{
+       return ((val) << A5XX_TEX_CONST_2_TYPE__SHIFT) & A5XX_TEX_CONST_2_TYPE__MASK;
+}
+
+#define REG_A5XX_TEX_CONST_3                                   0x00000003
+#define A5XX_TEX_CONST_3_ARRAY_PITCH__MASK                     0x00003fff
+#define A5XX_TEX_CONST_3_ARRAY_PITCH__SHIFT                    0
+static inline uint32_t A5XX_TEX_CONST_3_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0xfff));
+       return ((val >> 12) << A5XX_TEX_CONST_3_ARRAY_PITCH__SHIFT) & A5XX_TEX_CONST_3_ARRAY_PITCH__MASK;
+}
+#define A5XX_TEX_CONST_3_FLAG                                  0x10000000
+
+#define REG_A5XX_TEX_CONST_4                                   0x00000004
+#define A5XX_TEX_CONST_4_BASE_LO__MASK                         0xffffffe0
+#define A5XX_TEX_CONST_4_BASE_LO__SHIFT                                5
+static inline uint32_t A5XX_TEX_CONST_4_BASE_LO(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A5XX_TEX_CONST_4_BASE_LO__SHIFT) & A5XX_TEX_CONST_4_BASE_LO__MASK;
+}
+
+#define REG_A5XX_TEX_CONST_5                                   0x00000005
+#define A5XX_TEX_CONST_5_BASE_HI__MASK                         0x0001ffff
+#define A5XX_TEX_CONST_5_BASE_HI__SHIFT                                0
+static inline uint32_t A5XX_TEX_CONST_5_BASE_HI(uint32_t val)
+{
+       return ((val) << A5XX_TEX_CONST_5_BASE_HI__SHIFT) & A5XX_TEX_CONST_5_BASE_HI__MASK;
+}
+#define A5XX_TEX_CONST_5_DEPTH__MASK                           0x3ffe0000
+#define A5XX_TEX_CONST_5_DEPTH__SHIFT                          17
+static inline uint32_t A5XX_TEX_CONST_5_DEPTH(uint32_t val)
+{
+       return ((val) << A5XX_TEX_CONST_5_DEPTH__SHIFT) & A5XX_TEX_CONST_5_DEPTH__MASK;
+}
+
+#define REG_A5XX_TEX_CONST_6                                   0x00000006
+
+#define REG_A5XX_TEX_CONST_7                                   0x00000007
+
+#define REG_A5XX_TEX_CONST_8                                   0x00000008
+
+#define REG_A5XX_TEX_CONST_9                                   0x00000009
+
+#define REG_A5XX_TEX_CONST_10                                  0x0000000a
+
+#define REG_A5XX_TEX_CONST_11                                  0x0000000b
+
+#define REG_A5XX_SSBO_0_0                                      0x00000000
+#define A5XX_SSBO_0_0_BASE_LO__MASK                            0xffffffe0
+#define A5XX_SSBO_0_0_BASE_LO__SHIFT                           5
+static inline uint32_t A5XX_SSBO_0_0_BASE_LO(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A5XX_SSBO_0_0_BASE_LO__SHIFT) & A5XX_SSBO_0_0_BASE_LO__MASK;
+}
+
+#define REG_A5XX_SSBO_0_1                                      0x00000001
+#define A5XX_SSBO_0_1_PITCH__MASK                              0x003fffff
+#define A5XX_SSBO_0_1_PITCH__SHIFT                             0
+static inline uint32_t A5XX_SSBO_0_1_PITCH(uint32_t val)
+{
+       return ((val) << A5XX_SSBO_0_1_PITCH__SHIFT) & A5XX_SSBO_0_1_PITCH__MASK;
+}
+
+#define REG_A5XX_SSBO_0_2                                      0x00000002
+#define A5XX_SSBO_0_2_ARRAY_PITCH__MASK                                0x03fff000
+#define A5XX_SSBO_0_2_ARRAY_PITCH__SHIFT                       12
+static inline uint32_t A5XX_SSBO_0_2_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0xfff));
+       return ((val >> 12) << A5XX_SSBO_0_2_ARRAY_PITCH__SHIFT) & A5XX_SSBO_0_2_ARRAY_PITCH__MASK;
+}
+
+#define REG_A5XX_SSBO_0_3                                      0x00000003
+#define A5XX_SSBO_0_3_CPP__MASK                                        0x0000003f
+#define A5XX_SSBO_0_3_CPP__SHIFT                               0
+static inline uint32_t A5XX_SSBO_0_3_CPP(uint32_t val)
+{
+       return ((val) << A5XX_SSBO_0_3_CPP__SHIFT) & A5XX_SSBO_0_3_CPP__MASK;
+}
+
+#define REG_A5XX_SSBO_1_0                                      0x00000000
+#define A5XX_SSBO_1_0_FMT__MASK                                        0x0000ff00
+#define A5XX_SSBO_1_0_FMT__SHIFT                               8
+static inline uint32_t A5XX_SSBO_1_0_FMT(enum a5xx_tex_fmt val)
+{
+       return ((val) << A5XX_SSBO_1_0_FMT__SHIFT) & A5XX_SSBO_1_0_FMT__MASK;
+}
+#define A5XX_SSBO_1_0_WIDTH__MASK                              0xffff0000
+#define A5XX_SSBO_1_0_WIDTH__SHIFT                             16
+static inline uint32_t A5XX_SSBO_1_0_WIDTH(uint32_t val)
+{
+       return ((val) << A5XX_SSBO_1_0_WIDTH__SHIFT) & A5XX_SSBO_1_0_WIDTH__MASK;
+}
+
+#define REG_A5XX_SSBO_1_1                                      0x00000001
+#define A5XX_SSBO_1_1_HEIGHT__MASK                             0x0000ffff
+#define A5XX_SSBO_1_1_HEIGHT__SHIFT                            0
+static inline uint32_t A5XX_SSBO_1_1_HEIGHT(uint32_t val)
+{
+       return ((val) << A5XX_SSBO_1_1_HEIGHT__SHIFT) & A5XX_SSBO_1_1_HEIGHT__MASK;
+}
+#define A5XX_SSBO_1_1_DEPTH__MASK                              0xffff0000
+#define A5XX_SSBO_1_1_DEPTH__SHIFT                             16
+static inline uint32_t A5XX_SSBO_1_1_DEPTH(uint32_t val)
+{
+       return ((val) << A5XX_SSBO_1_1_DEPTH__SHIFT) & A5XX_SSBO_1_1_DEPTH__MASK;
+}
+
+#define REG_A5XX_SSBO_2_0                                      0x00000000
+#define A5XX_SSBO_2_0_BASE_LO__MASK                            0xffffffff
+#define A5XX_SSBO_2_0_BASE_LO__SHIFT                           0
+static inline uint32_t A5XX_SSBO_2_0_BASE_LO(uint32_t val)
+{
+       return ((val) << A5XX_SSBO_2_0_BASE_LO__SHIFT) & A5XX_SSBO_2_0_BASE_LO__MASK;
+}
+
+#define REG_A5XX_SSBO_2_1                                      0x00000001
+#define A5XX_SSBO_2_1_BASE_HI__MASK                            0xffffffff
+#define A5XX_SSBO_2_1_BASE_HI__SHIFT                           0
+static inline uint32_t A5XX_SSBO_2_1_BASE_HI(uint32_t val)
+{
+       return ((val) << A5XX_SSBO_2_1_BASE_HI__SHIFT) & A5XX_SSBO_2_1_BASE_HI__MASK;
+}
+
+
+#endif /* A5XX_XML */
diff --git a/src/freedreno/registers/a6xx.xml.h b/src/freedreno/registers/a6xx.xml.h
new file mode 100644 (file)
index 0000000..42210b7
--- /dev/null
@@ -0,0 +1,5506 @@
+#ifndef A6XX_XML
+#define A6XX_XML
+
+/* Autogenerated file, DO NOT EDIT manually!
+
+This file was generated by the rules-ng-ng headergen tool in this git repository:
+http://github.com/freedreno/envytools/
+git clone https://github.com/freedreno/envytools.git
+
+The rules-ng-ng source files this header was generated from are:
+- /home/robclark/src/envytools/rnndb/adreno.xml               (    501 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/freedreno_copyright.xml  (   1572 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a2xx.xml          (  42463 bytes, from 2018-11-19 13:44:03)
+- /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml (  14239 bytes, from 2018-12-05 15:25:53)
+- /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml    (  43052 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a3xx.xml          (  83840 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a4xx.xml          ( 112086 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a5xx.xml          ( 147240 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a6xx.xml          ( 141895 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml      (  10431 bytes, from 2018-09-14 13:03:07)
+- /home/robclark/src/envytools/rnndb/adreno/ocmem.xml         (   1773 bytes, from 2018-07-03 19:37:13)
+
+Copyright (C) 2013-2018 by the following authors:
+- Rob Clark <robdclark@gmail.com> (robclark)
+- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
+
+Permission is hereby granted, free of charge, to any person obtaining
+a copy of this software and associated documentation files (the
+"Software"), to deal in the Software without restriction, including
+without limitation the rights to use, copy, modify, merge, publish,
+distribute, sublicense, and/or sell copies of the Software, and to
+permit persons to whom the Software is furnished to do so, subject to
+the following conditions:
+
+The above copyright notice and this permission notice (including the
+next paragraph) shall be included in all copies or substantial
+portions of the Software.
+
+THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
+EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
+MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
+IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
+LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
+OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
+WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
+*/
+
+
+enum a6xx_color_fmt {
+       RB6_A8_UNORM = 2,
+       RB6_R8_UNORM = 3,
+       RB6_R8_SNORM = 4,
+       RB6_R8_UINT = 5,
+       RB6_R8_SINT = 6,
+       RB6_R4G4B4A4_UNORM = 8,
+       RB6_R5G5B5A1_UNORM = 10,
+       RB6_R5G6B5_UNORM = 14,
+       RB6_R8G8_UNORM = 15,
+       RB6_R8G8_SNORM = 16,
+       RB6_R8G8_UINT = 17,
+       RB6_R8G8_SINT = 18,
+       RB6_R16_UNORM = 21,
+       RB6_R16_SNORM = 22,
+       RB6_R16_FLOAT = 23,
+       RB6_R16_UINT = 24,
+       RB6_R16_SINT = 25,
+       RB6_R8G8B8A8_UNORM = 48,
+       RB6_R8G8B8_UNORM = 49,
+       RB6_R8G8B8A8_SNORM = 50,
+       RB6_R8G8B8A8_UINT = 51,
+       RB6_R8G8B8A8_SINT = 52,
+       RB6_R10G10B10A2_UNORM = 55,
+       RB6_R10G10B10A2_UINT = 58,
+       RB6_R11G11B10_FLOAT = 66,
+       RB6_R16G16_UNORM = 67,
+       RB6_R16G16_SNORM = 68,
+       RB6_R16G16_FLOAT = 69,
+       RB6_R16G16_UINT = 70,
+       RB6_R16G16_SINT = 71,
+       RB6_R32_FLOAT = 74,
+       RB6_R32_UINT = 75,
+       RB6_R32_SINT = 76,
+       RB6_R16G16B16A16_UNORM = 96,
+       RB6_R16G16B16A16_SNORM = 97,
+       RB6_R16G16B16A16_FLOAT = 98,
+       RB6_R16G16B16A16_UINT = 99,
+       RB6_R16G16B16A16_SINT = 100,
+       RB6_R32G32_FLOAT = 103,
+       RB6_R32G32_UINT = 104,
+       RB6_R32G32_SINT = 105,
+       RB6_R32G32B32A32_FLOAT = 130,
+       RB6_R32G32B32A32_UINT = 131,
+       RB6_R32G32B32A32_SINT = 132,
+       RB6_X8Z24_UNORM = 160,
+};
+
+enum a6xx_tile_mode {
+       TILE6_LINEAR = 0,
+       TILE6_2 = 2,
+       TILE6_3 = 3,
+};
+
+enum a6xx_vtx_fmt {
+       VFMT6_8_UNORM = 3,
+       VFMT6_8_SNORM = 4,
+       VFMT6_8_UINT = 5,
+       VFMT6_8_SINT = 6,
+       VFMT6_8_8_UNORM = 15,
+       VFMT6_8_8_SNORM = 16,
+       VFMT6_8_8_UINT = 17,
+       VFMT6_8_8_SINT = 18,
+       VFMT6_16_UNORM = 21,
+       VFMT6_16_SNORM = 22,
+       VFMT6_16_FLOAT = 23,
+       VFMT6_16_UINT = 24,
+       VFMT6_16_SINT = 25,
+       VFMT6_8_8_8_UNORM = 33,
+       VFMT6_8_8_8_SNORM = 34,
+       VFMT6_8_8_8_UINT = 35,
+       VFMT6_8_8_8_SINT = 36,
+       VFMT6_8_8_8_8_UNORM = 48,
+       VFMT6_8_8_8_8_SNORM = 50,
+       VFMT6_8_8_8_8_UINT = 51,
+       VFMT6_8_8_8_8_SINT = 52,
+       VFMT6_10_10_10_2_UNORM = 54,
+       VFMT6_10_10_10_2_SNORM = 57,
+       VFMT6_10_10_10_2_UINT = 58,
+       VFMT6_10_10_10_2_SINT = 59,
+       VFMT6_11_11_10_FLOAT = 66,
+       VFMT6_16_16_UNORM = 67,
+       VFMT6_16_16_SNORM = 68,
+       VFMT6_16_16_FLOAT = 69,
+       VFMT6_16_16_UINT = 70,
+       VFMT6_16_16_SINT = 71,
+       VFMT6_32_UNORM = 72,
+       VFMT6_32_SNORM = 73,
+       VFMT6_32_FLOAT = 74,
+       VFMT6_32_UINT = 75,
+       VFMT6_32_SINT = 76,
+       VFMT6_32_FIXED = 77,
+       VFMT6_16_16_16_UNORM = 88,
+       VFMT6_16_16_16_SNORM = 89,
+       VFMT6_16_16_16_FLOAT = 90,
+       VFMT6_16_16_16_UINT = 91,
+       VFMT6_16_16_16_SINT = 92,
+       VFMT6_16_16_16_16_UNORM = 96,
+       VFMT6_16_16_16_16_SNORM = 97,
+       VFMT6_16_16_16_16_FLOAT = 98,
+       VFMT6_16_16_16_16_UINT = 99,
+       VFMT6_16_16_16_16_SINT = 100,
+       VFMT6_32_32_UNORM = 101,
+       VFMT6_32_32_SNORM = 102,
+       VFMT6_32_32_FLOAT = 103,
+       VFMT6_32_32_UINT = 104,
+       VFMT6_32_32_SINT = 105,
+       VFMT6_32_32_FIXED = 106,
+       VFMT6_32_32_32_UNORM = 112,
+       VFMT6_32_32_32_SNORM = 113,
+       VFMT6_32_32_32_UINT = 114,
+       VFMT6_32_32_32_SINT = 115,
+       VFMT6_32_32_32_FLOAT = 116,
+       VFMT6_32_32_32_FIXED = 117,
+       VFMT6_32_32_32_32_UNORM = 128,
+       VFMT6_32_32_32_32_SNORM = 129,
+       VFMT6_32_32_32_32_FLOAT = 130,
+       VFMT6_32_32_32_32_UINT = 131,
+       VFMT6_32_32_32_32_SINT = 132,
+       VFMT6_32_32_32_32_FIXED = 133,
+};
+
+enum a6xx_tex_fmt {
+       TFMT6_A8_UNORM = 2,
+       TFMT6_8_UNORM = 3,
+       TFMT6_8_SNORM = 4,
+       TFMT6_8_UINT = 5,
+       TFMT6_8_SINT = 6,
+       TFMT6_4_4_4_4_UNORM = 8,
+       TFMT6_5_5_5_1_UNORM = 10,
+       TFMT6_5_6_5_UNORM = 14,
+       TFMT6_8_8_UNORM = 15,
+       TFMT6_8_8_SNORM = 16,
+       TFMT6_8_8_UINT = 17,
+       TFMT6_8_8_SINT = 18,
+       TFMT6_L8_A8_UNORM = 19,
+       TFMT6_16_UNORM = 21,
+       TFMT6_16_SNORM = 22,
+       TFMT6_16_FLOAT = 23,
+       TFMT6_16_UINT = 24,
+       TFMT6_16_SINT = 25,
+       TFMT6_8_8_8_8_UNORM = 48,
+       TFMT6_8_8_8_UNORM = 49,
+       TFMT6_8_8_8_8_SNORM = 50,
+       TFMT6_8_8_8_8_UINT = 51,
+       TFMT6_8_8_8_8_SINT = 52,
+       TFMT6_9_9_9_E5_FLOAT = 53,
+       TFMT6_10_10_10_2_UNORM = 54,
+       TFMT6_10_10_10_2_UINT = 58,
+       TFMT6_11_11_10_FLOAT = 66,
+       TFMT6_16_16_UNORM = 67,
+       TFMT6_16_16_SNORM = 68,
+       TFMT6_16_16_FLOAT = 69,
+       TFMT6_16_16_UINT = 70,
+       TFMT6_16_16_SINT = 71,
+       TFMT6_32_FLOAT = 74,
+       TFMT6_32_UINT = 75,
+       TFMT6_32_SINT = 76,
+       TFMT6_16_16_16_16_UNORM = 96,
+       TFMT6_16_16_16_16_SNORM = 97,
+       TFMT6_16_16_16_16_FLOAT = 98,
+       TFMT6_16_16_16_16_UINT = 99,
+       TFMT6_16_16_16_16_SINT = 100,
+       TFMT6_32_32_FLOAT = 103,
+       TFMT6_32_32_UINT = 104,
+       TFMT6_32_32_SINT = 105,
+       TFMT6_32_32_32_UINT = 114,
+       TFMT6_32_32_32_SINT = 115,
+       TFMT6_32_32_32_FLOAT = 116,
+       TFMT6_32_32_32_32_FLOAT = 130,
+       TFMT6_32_32_32_32_UINT = 131,
+       TFMT6_32_32_32_32_SINT = 132,
+       TFMT6_X8Z24_UNORM = 160,
+       TFMT6_ETC2_RG11_UNORM = 171,
+       TFMT6_ETC2_RG11_SNORM = 172,
+       TFMT6_ETC2_R11_UNORM = 173,
+       TFMT6_ETC2_R11_SNORM = 174,
+       TFMT6_ETC1 = 175,
+       TFMT6_ETC2_RGB8 = 176,
+       TFMT6_ETC2_RGBA8 = 177,
+       TFMT6_ETC2_RGB8A1 = 178,
+       TFMT6_DXT1 = 179,
+       TFMT6_DXT3 = 180,
+       TFMT6_DXT5 = 181,
+       TFMT6_RGTC1_UNORM = 183,
+       TFMT6_RGTC1_SNORM = 184,
+       TFMT6_RGTC2_UNORM = 187,
+       TFMT6_RGTC2_SNORM = 188,
+       TFMT6_BPTC_UFLOAT = 190,
+       TFMT6_BPTC_FLOAT = 191,
+       TFMT6_BPTC = 192,
+       TFMT6_ASTC_4x4 = 193,
+       TFMT6_ASTC_5x4 = 194,
+       TFMT6_ASTC_5x5 = 195,
+       TFMT6_ASTC_6x5 = 196,
+       TFMT6_ASTC_6x6 = 197,
+       TFMT6_ASTC_8x5 = 198,
+       TFMT6_ASTC_8x6 = 199,
+       TFMT6_ASTC_8x8 = 200,
+       TFMT6_ASTC_10x5 = 201,
+       TFMT6_ASTC_10x6 = 202,
+       TFMT6_ASTC_10x8 = 203,
+       TFMT6_ASTC_10x10 = 204,
+       TFMT6_ASTC_12x10 = 205,
+       TFMT6_ASTC_12x12 = 206,
+};
+
+enum a6xx_tex_fetchsize {
+       TFETCH6_1_BYTE = 0,
+       TFETCH6_2_BYTE = 1,
+       TFETCH6_4_BYTE = 2,
+       TFETCH6_8_BYTE = 3,
+       TFETCH6_16_BYTE = 4,
+};
+
+enum a6xx_depth_format {
+       DEPTH6_NONE = 0,
+       DEPTH6_16 = 1,
+       DEPTH6_24_8 = 2,
+       DEPTH6_32 = 4,
+};
+
+enum a6xx_shader_id {
+       A6XX_TP0_TMO_DATA = 9,
+       A6XX_TP0_SMO_DATA = 10,
+       A6XX_TP0_MIPMAP_BASE_DATA = 11,
+       A6XX_TP1_TMO_DATA = 25,
+       A6XX_TP1_SMO_DATA = 26,
+       A6XX_TP1_MIPMAP_BASE_DATA = 27,
+       A6XX_SP_INST_DATA = 41,
+       A6XX_SP_LB_0_DATA = 42,
+       A6XX_SP_LB_1_DATA = 43,
+       A6XX_SP_LB_2_DATA = 44,
+       A6XX_SP_LB_3_DATA = 45,
+       A6XX_SP_LB_4_DATA = 46,
+       A6XX_SP_LB_5_DATA = 47,
+       A6XX_SP_CB_BINDLESS_DATA = 48,
+       A6XX_SP_CB_LEGACY_DATA = 49,
+       A6XX_SP_UAV_DATA = 50,
+       A6XX_SP_INST_TAG = 51,
+       A6XX_SP_CB_BINDLESS_TAG = 52,
+       A6XX_SP_TMO_UMO_TAG = 53,
+       A6XX_SP_SMO_TAG = 54,
+       A6XX_SP_STATE_DATA = 55,
+       A6XX_HLSQ_CHUNK_CVS_RAM = 73,
+       A6XX_HLSQ_CHUNK_CPS_RAM = 74,
+       A6XX_HLSQ_CHUNK_CVS_RAM_TAG = 75,
+       A6XX_HLSQ_CHUNK_CPS_RAM_TAG = 76,
+       A6XX_HLSQ_ICB_CVS_CB_BASE_TAG = 77,
+       A6XX_HLSQ_ICB_CPS_CB_BASE_TAG = 78,
+       A6XX_HLSQ_CVS_MISC_RAM = 80,
+       A6XX_HLSQ_CPS_MISC_RAM = 81,
+       A6XX_HLSQ_INST_RAM = 82,
+       A6XX_HLSQ_GFX_CVS_CONST_RAM = 83,
+       A6XX_HLSQ_GFX_CPS_CONST_RAM = 84,
+       A6XX_HLSQ_CVS_MISC_RAM_TAG = 85,
+       A6XX_HLSQ_CPS_MISC_RAM_TAG = 86,
+       A6XX_HLSQ_INST_RAM_TAG = 87,
+       A6XX_HLSQ_GFX_CVS_CONST_RAM_TAG = 88,
+       A6XX_HLSQ_GFX_CPS_CONST_RAM_TAG = 89,
+       A6XX_HLSQ_PWR_REST_RAM = 90,
+       A6XX_HLSQ_PWR_REST_TAG = 91,
+       A6XX_HLSQ_DATAPATH_META = 96,
+       A6XX_HLSQ_FRONTEND_META = 97,
+       A6XX_HLSQ_INDIRECT_META = 98,
+       A6XX_HLSQ_BACKEND_META = 99,
+};
+
+enum a6xx_debugbus_id {
+       A6XX_DBGBUS_CP = 1,
+       A6XX_DBGBUS_RBBM = 2,
+       A6XX_DBGBUS_VBIF = 3,
+       A6XX_DBGBUS_HLSQ = 4,
+       A6XX_DBGBUS_UCHE = 5,
+       A6XX_DBGBUS_DPM = 6,
+       A6XX_DBGBUS_TESS = 7,
+       A6XX_DBGBUS_PC = 8,
+       A6XX_DBGBUS_VFDP = 9,
+       A6XX_DBGBUS_VPC = 10,
+       A6XX_DBGBUS_TSE = 11,
+       A6XX_DBGBUS_RAS = 12,
+       A6XX_DBGBUS_VSC = 13,
+       A6XX_DBGBUS_COM = 14,
+       A6XX_DBGBUS_LRZ = 16,
+       A6XX_DBGBUS_A2D = 17,
+       A6XX_DBGBUS_CCUFCHE = 18,
+       A6XX_DBGBUS_GMU_CX = 19,
+       A6XX_DBGBUS_RBP = 20,
+       A6XX_DBGBUS_DCS = 21,
+       A6XX_DBGBUS_DBGC = 22,
+       A6XX_DBGBUS_CX = 23,
+       A6XX_DBGBUS_GMU_GX = 24,
+       A6XX_DBGBUS_TPFCHE = 25,
+       A6XX_DBGBUS_GBIF_GX = 26,
+       A6XX_DBGBUS_GPC = 29,
+       A6XX_DBGBUS_LARC = 30,
+       A6XX_DBGBUS_HLSQ_SPTP = 31,
+       A6XX_DBGBUS_RB_0 = 32,
+       A6XX_DBGBUS_RB_1 = 33,
+       A6XX_DBGBUS_UCHE_WRAPPER = 36,
+       A6XX_DBGBUS_CCU_0 = 40,
+       A6XX_DBGBUS_CCU_1 = 41,
+       A6XX_DBGBUS_VFD_0 = 56,
+       A6XX_DBGBUS_VFD_1 = 57,
+       A6XX_DBGBUS_VFD_2 = 58,
+       A6XX_DBGBUS_VFD_3 = 59,
+       A6XX_DBGBUS_SP_0 = 64,
+       A6XX_DBGBUS_SP_1 = 65,
+       A6XX_DBGBUS_TPL1_0 = 72,
+       A6XX_DBGBUS_TPL1_1 = 73,
+       A6XX_DBGBUS_TPL1_2 = 74,
+       A6XX_DBGBUS_TPL1_3 = 75,
+};
+
+enum a6xx_cp_perfcounter_select {
+       PERF_CP_ALWAYS_COUNT = 0,
+       PERF_CP_BUSY_GFX_CORE_IDLE = 1,
+       PERF_CP_BUSY_CYCLES = 2,
+       PERF_CP_NUM_PREEMPTIONS = 3,
+       PERF_CP_PREEMPTION_REACTION_DELAY = 4,
+       PERF_CP_PREEMPTION_SWITCH_OUT_TIME = 5,
+       PERF_CP_PREEMPTION_SWITCH_IN_TIME = 6,
+       PERF_CP_DEAD_DRAWS_IN_BIN_RENDER = 7,
+       PERF_CP_PREDICATED_DRAWS_KILLED = 8,
+       PERF_CP_MODE_SWITCH = 9,
+       PERF_CP_ZPASS_DONE = 10,
+       PERF_CP_CONTEXT_DONE = 11,
+       PERF_CP_CACHE_FLUSH = 12,
+       PERF_CP_LONG_PREEMPTIONS = 13,
+       PERF_CP_SQE_I_CACHE_STARVE = 14,
+       PERF_CP_SQE_IDLE = 15,
+       PERF_CP_SQE_PM4_STARVE_RB_IB = 16,
+       PERF_CP_SQE_PM4_STARVE_SDS = 17,
+       PERF_CP_SQE_MRB_STARVE = 18,
+       PERF_CP_SQE_RRB_STARVE = 19,
+       PERF_CP_SQE_VSD_STARVE = 20,
+       PERF_CP_VSD_DECODE_STARVE = 21,
+       PERF_CP_SQE_PIPE_OUT_STALL = 22,
+       PERF_CP_SQE_SYNC_STALL = 23,
+       PERF_CP_SQE_PM4_WFI_STALL = 24,
+       PERF_CP_SQE_SYS_WFI_STALL = 25,
+       PERF_CP_SQE_T4_EXEC = 26,
+       PERF_CP_SQE_LOAD_STATE_EXEC = 27,
+       PERF_CP_SQE_SAVE_SDS_STATE = 28,
+       PERF_CP_SQE_DRAW_EXEC = 29,
+       PERF_CP_SQE_CTXT_REG_BUNCH_EXEC = 30,
+       PERF_CP_SQE_EXEC_PROFILED = 31,
+       PERF_CP_MEMORY_POOL_EMPTY = 32,
+       PERF_CP_MEMORY_POOL_SYNC_STALL = 33,
+       PERF_CP_MEMORY_POOL_ABOVE_THRESH = 34,
+       PERF_CP_AHB_WR_STALL_PRE_DRAWS = 35,
+       PERF_CP_AHB_STALL_SQE_GMU = 36,
+       PERF_CP_AHB_STALL_SQE_WR_OTHER = 37,
+       PERF_CP_AHB_STALL_SQE_RD_OTHER = 38,
+       PERF_CP_CLUSTER0_EMPTY = 39,
+       PERF_CP_CLUSTER1_EMPTY = 40,
+       PERF_CP_CLUSTER2_EMPTY = 41,
+       PERF_CP_CLUSTER3_EMPTY = 42,
+       PERF_CP_CLUSTER4_EMPTY = 43,
+       PERF_CP_CLUSTER5_EMPTY = 44,
+       PERF_CP_PM4_DATA = 45,
+       PERF_CP_PM4_HEADERS = 46,
+       PERF_CP_VBIF_READ_BEATS = 47,
+       PERF_CP_VBIF_WRITE_BEATS = 48,
+       PERF_CP_SQE_INSTR_COUNTER = 49,
+};
+
+enum a6xx_rbbm_perfcounter_select {
+       PERF_RBBM_ALWAYS_COUNT = 0,
+       PERF_RBBM_ALWAYS_ON = 1,
+       PERF_RBBM_TSE_BUSY = 2,
+       PERF_RBBM_RAS_BUSY = 3,
+       PERF_RBBM_PC_DCALL_BUSY = 4,
+       PERF_RBBM_PC_VSD_BUSY = 5,
+       PERF_RBBM_STATUS_MASKED = 6,
+       PERF_RBBM_COM_BUSY = 7,
+       PERF_RBBM_DCOM_BUSY = 8,
+       PERF_RBBM_VBIF_BUSY = 9,
+       PERF_RBBM_VSC_BUSY = 10,
+       PERF_RBBM_TESS_BUSY = 11,
+       PERF_RBBM_UCHE_BUSY = 12,
+       PERF_RBBM_HLSQ_BUSY = 13,
+};
+
+enum a6xx_pc_perfcounter_select {
+       PERF_PC_BUSY_CYCLES = 0,
+       PERF_PC_WORKING_CYCLES = 1,
+       PERF_PC_STALL_CYCLES_VFD = 2,
+       PERF_PC_STALL_CYCLES_TSE = 3,
+       PERF_PC_STALL_CYCLES_VPC = 4,
+       PERF_PC_STALL_CYCLES_UCHE = 5,
+       PERF_PC_STALL_CYCLES_TESS = 6,
+       PERF_PC_STALL_CYCLES_TSE_ONLY = 7,
+       PERF_PC_STALL_CYCLES_VPC_ONLY = 8,
+       PERF_PC_PASS1_TF_STALL_CYCLES = 9,
+       PERF_PC_STARVE_CYCLES_FOR_INDEX = 10,
+       PERF_PC_STARVE_CYCLES_FOR_TESS_FACTOR = 11,
+       PERF_PC_STARVE_CYCLES_FOR_VIZ_STREAM = 12,
+       PERF_PC_STARVE_CYCLES_FOR_POSITION = 13,
+       PERF_PC_STARVE_CYCLES_DI = 14,
+       PERF_PC_VIS_STREAMS_LOADED = 15,
+       PERF_PC_INSTANCES = 16,
+       PERF_PC_VPC_PRIMITIVES = 17,
+       PERF_PC_DEAD_PRIM = 18,
+       PERF_PC_LIVE_PRIM = 19,
+       PERF_PC_VERTEX_HITS = 20,
+       PERF_PC_IA_VERTICES = 21,
+       PERF_PC_IA_PRIMITIVES = 22,
+       PERF_PC_GS_PRIMITIVES = 23,
+       PERF_PC_HS_INVOCATIONS = 24,
+       PERF_PC_DS_INVOCATIONS = 25,
+       PERF_PC_VS_INVOCATIONS = 26,
+       PERF_PC_GS_INVOCATIONS = 27,
+       PERF_PC_DS_PRIMITIVES = 28,
+       PERF_PC_VPC_POS_DATA_TRANSACTION = 29,
+       PERF_PC_3D_DRAWCALLS = 30,
+       PERF_PC_2D_DRAWCALLS = 31,
+       PERF_PC_NON_DRAWCALL_GLOBAL_EVENTS = 32,
+       PERF_TESS_BUSY_CYCLES = 33,
+       PERF_TESS_WORKING_CYCLES = 34,
+       PERF_TESS_STALL_CYCLES_PC = 35,
+       PERF_TESS_STARVE_CYCLES_PC = 36,
+       PERF_PC_TSE_TRANSACTION = 37,
+       PERF_PC_TSE_VERTEX = 38,
+       PERF_PC_TESS_PC_UV_TRANS = 39,
+       PERF_PC_TESS_PC_UV_PATCHES = 40,
+       PERF_PC_TESS_FACTOR_TRANS = 41,
+};
+
+enum a6xx_vfd_perfcounter_select {
+       PERF_VFD_BUSY_CYCLES = 0,
+       PERF_VFD_STALL_CYCLES_UCHE = 1,
+       PERF_VFD_STALL_CYCLES_VPC_ALLOC = 2,
+       PERF_VFD_STALL_CYCLES_SP_INFO = 3,
+       PERF_VFD_STALL_CYCLES_SP_ATTR = 4,
+       PERF_VFD_STARVE_CYCLES_UCHE = 5,
+       PERF_VFD_RBUFFER_FULL = 6,
+       PERF_VFD_ATTR_INFO_FIFO_FULL = 7,
+       PERF_VFD_DECODED_ATTRIBUTE_BYTES = 8,
+       PERF_VFD_NUM_ATTRIBUTES = 9,
+       PERF_VFD_UPPER_SHADER_FIBERS = 10,
+       PERF_VFD_LOWER_SHADER_FIBERS = 11,
+       PERF_VFD_MODE_0_FIBERS = 12,
+       PERF_VFD_MODE_1_FIBERS = 13,
+       PERF_VFD_MODE_2_FIBERS = 14,
+       PERF_VFD_MODE_3_FIBERS = 15,
+       PERF_VFD_MODE_4_FIBERS = 16,
+       PERF_VFD_TOTAL_VERTICES = 17,
+       PERF_VFDP_STALL_CYCLES_VFD = 18,
+       PERF_VFDP_STALL_CYCLES_VFD_INDEX = 19,
+       PERF_VFDP_STALL_CYCLES_VFD_PROG = 20,
+       PERF_VFDP_STARVE_CYCLES_PC = 21,
+       PERF_VFDP_VS_STAGE_WAVES = 22,
+};
+
+enum a6xx_hlsq_perfcounter_select {
+       PERF_HLSQ_BUSY_CYCLES = 0,
+       PERF_HLSQ_STALL_CYCLES_UCHE = 1,
+       PERF_HLSQ_STALL_CYCLES_SP_STATE = 2,
+       PERF_HLSQ_STALL_CYCLES_SP_FS_STAGE = 3,
+       PERF_HLSQ_UCHE_LATENCY_CYCLES = 4,
+       PERF_HLSQ_UCHE_LATENCY_COUNT = 5,
+       PERF_HLSQ_FS_STAGE_1X_WAVES = 6,
+       PERF_HLSQ_FS_STAGE_2X_WAVES = 7,
+       PERF_HLSQ_QUADS = 8,
+       PERF_HLSQ_CS_INVOCATIONS = 9,
+       PERF_HLSQ_COMPUTE_DRAWCALLS = 10,
+       PERF_HLSQ_FS_DATA_WAIT_PROGRAMMING = 11,
+       PERF_HLSQ_DUAL_FS_PROG_ACTIVE = 12,
+       PERF_HLSQ_DUAL_VS_PROG_ACTIVE = 13,
+       PERF_HLSQ_FS_BATCH_COUNT_ZERO = 14,
+       PERF_HLSQ_VS_BATCH_COUNT_ZERO = 15,
+       PERF_HLSQ_WAVE_PENDING_NO_QUAD = 16,
+       PERF_HLSQ_WAVE_PENDING_NO_PRIM_BASE = 17,
+       PERF_HLSQ_STALL_CYCLES_VPC = 18,
+       PERF_HLSQ_PIXELS = 19,
+       PERF_HLSQ_DRAW_MODE_SWITCH_VSFS_SYNC = 20,
+};
+
+enum a6xx_vpc_perfcounter_select {
+       PERF_VPC_BUSY_CYCLES = 0,
+       PERF_VPC_WORKING_CYCLES = 1,
+       PERF_VPC_STALL_CYCLES_UCHE = 2,
+       PERF_VPC_STALL_CYCLES_VFD_WACK = 3,
+       PERF_VPC_STALL_CYCLES_HLSQ_PRIM_ALLOC = 4,
+       PERF_VPC_STALL_CYCLES_PC = 5,
+       PERF_VPC_STALL_CYCLES_SP_LM = 6,
+       PERF_VPC_STARVE_CYCLES_SP = 7,
+       PERF_VPC_STARVE_CYCLES_LRZ = 8,
+       PERF_VPC_PC_PRIMITIVES = 9,
+       PERF_VPC_SP_COMPONENTS = 10,
+       PERF_VPC_STALL_CYCLES_VPCRAM_POS = 11,
+       PERF_VPC_LRZ_ASSIGN_PRIMITIVES = 12,
+       PERF_VPC_RB_VISIBLE_PRIMITIVES = 13,
+       PERF_VPC_LM_TRANSACTION = 14,
+       PERF_VPC_STREAMOUT_TRANSACTION = 15,
+       PERF_VPC_VS_BUSY_CYCLES = 16,
+       PERF_VPC_PS_BUSY_CYCLES = 17,
+       PERF_VPC_VS_WORKING_CYCLES = 18,
+       PERF_VPC_PS_WORKING_CYCLES = 19,
+       PERF_VPC_STARVE_CYCLES_RB = 20,
+       PERF_VPC_NUM_VPCRAM_READ_POS = 21,
+       PERF_VPC_WIT_FULL_CYCLES = 22,
+       PERF_VPC_VPCRAM_FULL_CYCLES = 23,
+       PERF_VPC_LM_FULL_WAIT_FOR_INTP_END = 24,
+       PERF_VPC_NUM_VPCRAM_WRITE = 25,
+       PERF_VPC_NUM_VPCRAM_READ_SO = 26,
+       PERF_VPC_NUM_ATTR_REQ_LM = 27,
+};
+
+enum a6xx_tse_perfcounter_select {
+       PERF_TSE_BUSY_CYCLES = 0,
+       PERF_TSE_CLIPPING_CYCLES = 1,
+       PERF_TSE_STALL_CYCLES_RAS = 2,
+       PERF_TSE_STALL_CYCLES_LRZ_BARYPLANE = 3,
+       PERF_TSE_STALL_CYCLES_LRZ_ZPLANE = 4,
+       PERF_TSE_STARVE_CYCLES_PC = 5,
+       PERF_TSE_INPUT_PRIM = 6,
+       PERF_TSE_INPUT_NULL_PRIM = 7,
+       PERF_TSE_TRIVAL_REJ_PRIM = 8,
+       PERF_TSE_CLIPPED_PRIM = 9,
+       PERF_TSE_ZERO_AREA_PRIM = 10,
+       PERF_TSE_FACENESS_CULLED_PRIM = 11,
+       PERF_TSE_ZERO_PIXEL_PRIM = 12,
+       PERF_TSE_OUTPUT_NULL_PRIM = 13,
+       PERF_TSE_OUTPUT_VISIBLE_PRIM = 14,
+       PERF_TSE_CINVOCATION = 15,
+       PERF_TSE_CPRIMITIVES = 16,
+       PERF_TSE_2D_INPUT_PRIM = 17,
+       PERF_TSE_2D_ALIVE_CYCLES = 18,
+       PERF_TSE_CLIP_PLANES = 19,
+};
+
+enum a6xx_ras_perfcounter_select {
+       PERF_RAS_BUSY_CYCLES = 0,
+       PERF_RAS_SUPERTILE_ACTIVE_CYCLES = 1,
+       PERF_RAS_STALL_CYCLES_LRZ = 2,
+       PERF_RAS_STARVE_CYCLES_TSE = 3,
+       PERF_RAS_SUPER_TILES = 4,
+       PERF_RAS_8X4_TILES = 5,
+       PERF_RAS_MASKGEN_ACTIVE = 6,
+       PERF_RAS_FULLY_COVERED_SUPER_TILES = 7,
+       PERF_RAS_FULLY_COVERED_8X4_TILES = 8,
+       PERF_RAS_PRIM_KILLED_INVISILBE = 9,
+       PERF_RAS_SUPERTILE_GEN_ACTIVE_CYCLES = 10,
+       PERF_RAS_LRZ_INTF_WORKING_CYCLES = 11,
+       PERF_RAS_BLOCKS = 12,
+};
+
+enum a6xx_uche_perfcounter_select {
+       PERF_UCHE_BUSY_CYCLES = 0,
+       PERF_UCHE_STALL_CYCLES_ARBITER = 1,
+       PERF_UCHE_VBIF_LATENCY_CYCLES = 2,
+       PERF_UCHE_VBIF_LATENCY_SAMPLES = 3,
+       PERF_UCHE_VBIF_READ_BEATS_TP = 4,
+       PERF_UCHE_VBIF_READ_BEATS_VFD = 5,
+       PERF_UCHE_VBIF_READ_BEATS_HLSQ = 6,
+       PERF_UCHE_VBIF_READ_BEATS_LRZ = 7,
+       PERF_UCHE_VBIF_READ_BEATS_SP = 8,
+       PERF_UCHE_READ_REQUESTS_TP = 9,
+       PERF_UCHE_READ_REQUESTS_VFD = 10,
+       PERF_UCHE_READ_REQUESTS_HLSQ = 11,
+       PERF_UCHE_READ_REQUESTS_LRZ = 12,
+       PERF_UCHE_READ_REQUESTS_SP = 13,
+       PERF_UCHE_WRITE_REQUESTS_LRZ = 14,
+       PERF_UCHE_WRITE_REQUESTS_SP = 15,
+       PERF_UCHE_WRITE_REQUESTS_VPC = 16,
+       PERF_UCHE_WRITE_REQUESTS_VSC = 17,
+       PERF_UCHE_EVICTS = 18,
+       PERF_UCHE_BANK_REQ0 = 19,
+       PERF_UCHE_BANK_REQ1 = 20,
+       PERF_UCHE_BANK_REQ2 = 21,
+       PERF_UCHE_BANK_REQ3 = 22,
+       PERF_UCHE_BANK_REQ4 = 23,
+       PERF_UCHE_BANK_REQ5 = 24,
+       PERF_UCHE_BANK_REQ6 = 25,
+       PERF_UCHE_BANK_REQ7 = 26,
+       PERF_UCHE_VBIF_READ_BEATS_CH0 = 27,
+       PERF_UCHE_VBIF_READ_BEATS_CH1 = 28,
+       PERF_UCHE_GMEM_READ_BEATS = 29,
+       PERF_UCHE_TPH_REF_FULL = 30,
+       PERF_UCHE_TPH_VICTIM_FULL = 31,
+       PERF_UCHE_TPH_EXT_FULL = 32,
+       PERF_UCHE_VBIF_STALL_WRITE_DATA = 33,
+       PERF_UCHE_DCMP_LATENCY_SAMPLES = 34,
+       PERF_UCHE_DCMP_LATENCY_CYCLES = 35,
+       PERF_UCHE_VBIF_READ_BEATS_PC = 36,
+       PERF_UCHE_READ_REQUESTS_PC = 37,
+       PERF_UCHE_RAM_READ_REQ = 38,
+       PERF_UCHE_RAM_WRITE_REQ = 39,
+};
+
+enum a6xx_tp_perfcounter_select {
+       PERF_TP_BUSY_CYCLES = 0,
+       PERF_TP_STALL_CYCLES_UCHE = 1,
+       PERF_TP_LATENCY_CYCLES = 2,
+       PERF_TP_LATENCY_TRANS = 3,
+       PERF_TP_FLAG_CACHE_REQUEST_SAMPLES = 4,
+       PERF_TP_FLAG_CACHE_REQUEST_LATENCY = 5,
+       PERF_TP_L1_CACHELINE_REQUESTS = 6,
+       PERF_TP_L1_CACHELINE_MISSES = 7,
+       PERF_TP_SP_TP_TRANS = 8,
+       PERF_TP_TP_SP_TRANS = 9,
+       PERF_TP_OUTPUT_PIXELS = 10,
+       PERF_TP_FILTER_WORKLOAD_16BIT = 11,
+       PERF_TP_FILTER_WORKLOAD_32BIT = 12,
+       PERF_TP_QUADS_RECEIVED = 13,
+       PERF_TP_QUADS_OFFSET = 14,
+       PERF_TP_QUADS_SHADOW = 15,
+       PERF_TP_QUADS_ARRAY = 16,
+       PERF_TP_QUADS_GRADIENT = 17,
+       PERF_TP_QUADS_1D = 18,
+       PERF_TP_QUADS_2D = 19,
+       PERF_TP_QUADS_BUFFER = 20,
+       PERF_TP_QUADS_3D = 21,
+       PERF_TP_QUADS_CUBE = 22,
+       PERF_TP_DIVERGENT_QUADS_RECEIVED = 23,
+       PERF_TP_PRT_NON_RESIDENT_EVENTS = 24,
+       PERF_TP_OUTPUT_PIXELS_POINT = 25,
+       PERF_TP_OUTPUT_PIXELS_BILINEAR = 26,
+       PERF_TP_OUTPUT_PIXELS_MIP = 27,
+       PERF_TP_OUTPUT_PIXELS_ANISO = 28,
+       PERF_TP_OUTPUT_PIXELS_ZERO_LOD = 29,
+       PERF_TP_FLAG_CACHE_REQUESTS = 30,
+       PERF_TP_FLAG_CACHE_MISSES = 31,
+       PERF_TP_L1_5_L2_REQUESTS = 32,
+       PERF_TP_2D_OUTPUT_PIXELS = 33,
+       PERF_TP_2D_OUTPUT_PIXELS_POINT = 34,
+       PERF_TP_2D_OUTPUT_PIXELS_BILINEAR = 35,
+       PERF_TP_2D_FILTER_WORKLOAD_16BIT = 36,
+       PERF_TP_2D_FILTER_WORKLOAD_32BIT = 37,
+       PERF_TP_TPA2TPC_TRANS = 38,
+       PERF_TP_L1_MISSES_ASTC_1TILE = 39,
+       PERF_TP_L1_MISSES_ASTC_2TILE = 40,
+       PERF_TP_L1_MISSES_ASTC_4TILE = 41,
+       PERF_TP_L1_5_L2_COMPRESS_REQS = 42,
+       PERF_TP_L1_5_L2_COMPRESS_MISS = 43,
+       PERF_TP_L1_BANK_CONFLICT = 44,
+       PERF_TP_L1_5_MISS_LATENCY_CYCLES = 45,
+       PERF_TP_L1_5_MISS_LATENCY_TRANS = 46,
+       PERF_TP_QUADS_CONSTANT_MULTIPLIED = 47,
+       PERF_TP_FRONTEND_WORKING_CYCLES = 48,
+       PERF_TP_L1_TAG_WORKING_CYCLES = 49,
+       PERF_TP_L1_DATA_WRITE_WORKING_CYCLES = 50,
+       PERF_TP_PRE_L1_DECOM_WORKING_CYCLES = 51,
+       PERF_TP_BACKEND_WORKING_CYCLES = 52,
+       PERF_TP_FLAG_CACHE_WORKING_CYCLES = 53,
+       PERF_TP_L1_5_CACHE_WORKING_CYCLES = 54,
+       PERF_TP_STARVE_CYCLES_SP = 55,
+       PERF_TP_STARVE_CYCLES_UCHE = 56,
+};
+
+enum a6xx_sp_perfcounter_select {
+       PERF_SP_BUSY_CYCLES = 0,
+       PERF_SP_ALU_WORKING_CYCLES = 1,
+       PERF_SP_EFU_WORKING_CYCLES = 2,
+       PERF_SP_STALL_CYCLES_VPC = 3,
+       PERF_SP_STALL_CYCLES_TP = 4,
+       PERF_SP_STALL_CYCLES_UCHE = 5,
+       PERF_SP_STALL_CYCLES_RB = 6,
+       PERF_SP_NON_EXECUTION_CYCLES = 7,
+       PERF_SP_WAVE_CONTEXTS = 8,
+       PERF_SP_WAVE_CONTEXT_CYCLES = 9,
+       PERF_SP_FS_STAGE_WAVE_CYCLES = 10,
+       PERF_SP_FS_STAGE_WAVE_SAMPLES = 11,
+       PERF_SP_VS_STAGE_WAVE_CYCLES = 12,
+       PERF_SP_VS_STAGE_WAVE_SAMPLES = 13,
+       PERF_SP_FS_STAGE_DURATION_CYCLES = 14,
+       PERF_SP_VS_STAGE_DURATION_CYCLES = 15,
+       PERF_SP_WAVE_CTRL_CYCLES = 16,
+       PERF_SP_WAVE_LOAD_CYCLES = 17,
+       PERF_SP_WAVE_EMIT_CYCLES = 18,
+       PERF_SP_WAVE_NOP_CYCLES = 19,
+       PERF_SP_WAVE_WAIT_CYCLES = 20,
+       PERF_SP_WAVE_FETCH_CYCLES = 21,
+       PERF_SP_WAVE_IDLE_CYCLES = 22,
+       PERF_SP_WAVE_END_CYCLES = 23,
+       PERF_SP_WAVE_LONG_SYNC_CYCLES = 24,
+       PERF_SP_WAVE_SHORT_SYNC_CYCLES = 25,
+       PERF_SP_WAVE_JOIN_CYCLES = 26,
+       PERF_SP_LM_LOAD_INSTRUCTIONS = 27,
+       PERF_SP_LM_STORE_INSTRUCTIONS = 28,
+       PERF_SP_LM_ATOMICS = 29,
+       PERF_SP_GM_LOAD_INSTRUCTIONS = 30,
+       PERF_SP_GM_STORE_INSTRUCTIONS = 31,
+       PERF_SP_GM_ATOMICS = 32,
+       PERF_SP_VS_STAGE_TEX_INSTRUCTIONS = 33,
+       PERF_SP_VS_STAGE_EFU_INSTRUCTIONS = 34,
+       PERF_SP_VS_STAGE_FULL_ALU_INSTRUCTIONS = 35,
+       PERF_SP_VS_STAGE_HALF_ALU_INSTRUCTIONS = 36,
+       PERF_SP_FS_STAGE_TEX_INSTRUCTIONS = 37,
+       PERF_SP_FS_STAGE_CFLOW_INSTRUCTIONS = 38,
+       PERF_SP_FS_STAGE_EFU_INSTRUCTIONS = 39,
+       PERF_SP_FS_STAGE_FULL_ALU_INSTRUCTIONS = 40,
+       PERF_SP_FS_STAGE_HALF_ALU_INSTRUCTIONS = 41,
+       PERF_SP_FS_STAGE_BARY_INSTRUCTIONS = 42,
+       PERF_SP_VS_INSTRUCTIONS = 43,
+       PERF_SP_FS_INSTRUCTIONS = 44,
+       PERF_SP_ADDR_LOCK_COUNT = 45,
+       PERF_SP_UCHE_READ_TRANS = 46,
+       PERF_SP_UCHE_WRITE_TRANS = 47,
+       PERF_SP_EXPORT_VPC_TRANS = 48,
+       PERF_SP_EXPORT_RB_TRANS = 49,
+       PERF_SP_PIXELS_KILLED = 50,
+       PERF_SP_ICL1_REQUESTS = 51,
+       PERF_SP_ICL1_MISSES = 52,
+       PERF_SP_HS_INSTRUCTIONS = 53,
+       PERF_SP_DS_INSTRUCTIONS = 54,
+       PERF_SP_GS_INSTRUCTIONS = 55,
+       PERF_SP_CS_INSTRUCTIONS = 56,
+       PERF_SP_GPR_READ = 57,
+       PERF_SP_GPR_WRITE = 58,
+       PERF_SP_FS_STAGE_HALF_EFU_INSTRUCTIONS = 59,
+       PERF_SP_VS_STAGE_HALF_EFU_INSTRUCTIONS = 60,
+       PERF_SP_LM_BANK_CONFLICTS = 61,
+       PERF_SP_TEX_CONTROL_WORKING_CYCLES = 62,
+       PERF_SP_LOAD_CONTROL_WORKING_CYCLES = 63,
+       PERF_SP_FLOW_CONTROL_WORKING_CYCLES = 64,
+       PERF_SP_LM_WORKING_CYCLES = 65,
+       PERF_SP_DISPATCHER_WORKING_CYCLES = 66,
+       PERF_SP_SEQUENCER_WORKING_CYCLES = 67,
+       PERF_SP_LOW_EFFICIENCY_STARVED_BY_TP = 68,
+       PERF_SP_STARVE_CYCLES_HLSQ = 69,
+       PERF_SP_NON_EXECUTION_LS_CYCLES = 70,
+       PERF_SP_WORKING_EU = 71,
+       PERF_SP_ANY_EU_WORKING = 72,
+       PERF_SP_WORKING_EU_FS_STAGE = 73,
+       PERF_SP_ANY_EU_WORKING_FS_STAGE = 74,
+       PERF_SP_WORKING_EU_VS_STAGE = 75,
+       PERF_SP_ANY_EU_WORKING_VS_STAGE = 76,
+       PERF_SP_WORKING_EU_CS_STAGE = 77,
+       PERF_SP_ANY_EU_WORKING_CS_STAGE = 78,
+       PERF_SP_GPR_READ_PREFETCH = 79,
+       PERF_SP_GPR_READ_CONFLICT = 80,
+       PERF_SP_GPR_WRITE_CONFLICT = 81,
+       PERF_SP_GM_LOAD_LATENCY_CYCLES = 82,
+       PERF_SP_GM_LOAD_LATENCY_SAMPLES = 83,
+       PERF_SP_EXECUTABLE_WAVES = 84,
+};
+
+enum a6xx_rb_perfcounter_select {
+       PERF_RB_BUSY_CYCLES = 0,
+       PERF_RB_STALL_CYCLES_HLSQ = 1,
+       PERF_RB_STALL_CYCLES_FIFO0_FULL = 2,
+       PERF_RB_STALL_CYCLES_FIFO1_FULL = 3,
+       PERF_RB_STALL_CYCLES_FIFO2_FULL = 4,
+       PERF_RB_STARVE_CYCLES_SP = 5,
+       PERF_RB_STARVE_CYCLES_LRZ_TILE = 6,
+       PERF_RB_STARVE_CYCLES_CCU = 7,
+       PERF_RB_STARVE_CYCLES_Z_PLANE = 8,
+       PERF_RB_STARVE_CYCLES_BARY_PLANE = 9,
+       PERF_RB_Z_WORKLOAD = 10,
+       PERF_RB_HLSQ_ACTIVE = 11,
+       PERF_RB_Z_READ = 12,
+       PERF_RB_Z_WRITE = 13,
+       PERF_RB_C_READ = 14,
+       PERF_RB_C_WRITE = 15,
+       PERF_RB_TOTAL_PASS = 16,
+       PERF_RB_Z_PASS = 17,
+       PERF_RB_Z_FAIL = 18,
+       PERF_RB_S_FAIL = 19,
+       PERF_RB_BLENDED_FXP_COMPONENTS = 20,
+       PERF_RB_BLENDED_FP16_COMPONENTS = 21,
+       PERF_RB_PS_INVOCATIONS = 22,
+       PERF_RB_2D_ALIVE_CYCLES = 23,
+       PERF_RB_2D_STALL_CYCLES_A2D = 24,
+       PERF_RB_2D_STARVE_CYCLES_SRC = 25,
+       PERF_RB_2D_STARVE_CYCLES_SP = 26,
+       PERF_RB_2D_STARVE_CYCLES_DST = 27,
+       PERF_RB_2D_VALID_PIXELS = 28,
+       PERF_RB_3D_PIXELS = 29,
+       PERF_RB_BLENDER_WORKING_CYCLES = 30,
+       PERF_RB_ZPROC_WORKING_CYCLES = 31,
+       PERF_RB_CPROC_WORKING_CYCLES = 32,
+       PERF_RB_SAMPLER_WORKING_CYCLES = 33,
+       PERF_RB_STALL_CYCLES_CCU_COLOR_READ = 34,
+       PERF_RB_STALL_CYCLES_CCU_COLOR_WRITE = 35,
+       PERF_RB_STALL_CYCLES_CCU_DEPTH_READ = 36,
+       PERF_RB_STALL_CYCLES_CCU_DEPTH_WRITE = 37,
+       PERF_RB_STALL_CYCLES_VPC = 38,
+       PERF_RB_2D_INPUT_TRANS = 39,
+       PERF_RB_2D_OUTPUT_RB_DST_TRANS = 40,
+       PERF_RB_2D_OUTPUT_RB_SRC_TRANS = 41,
+       PERF_RB_BLENDED_FP32_COMPONENTS = 42,
+       PERF_RB_COLOR_PIX_TILES = 43,
+       PERF_RB_STALL_CYCLES_CCU = 44,
+       PERF_RB_EARLY_Z_ARB3_GRANT = 45,
+       PERF_RB_LATE_Z_ARB3_GRANT = 46,
+       PERF_RB_EARLY_Z_SKIP_GRANT = 47,
+};
+
+enum a6xx_vsc_perfcounter_select {
+       PERF_VSC_BUSY_CYCLES = 0,
+       PERF_VSC_WORKING_CYCLES = 1,
+       PERF_VSC_STALL_CYCLES_UCHE = 2,
+       PERF_VSC_EOT_NUM = 3,
+       PERF_VSC_INPUT_TILES = 4,
+};
+
+enum a6xx_ccu_perfcounter_select {
+       PERF_CCU_BUSY_CYCLES = 0,
+       PERF_CCU_STALL_CYCLES_RB_DEPTH_RETURN = 1,
+       PERF_CCU_STALL_CYCLES_RB_COLOR_RETURN = 2,
+       PERF_CCU_STARVE_CYCLES_FLAG_RETURN = 3,
+       PERF_CCU_DEPTH_BLOCKS = 4,
+       PERF_CCU_COLOR_BLOCKS = 5,
+       PERF_CCU_DEPTH_BLOCK_HIT = 6,
+       PERF_CCU_COLOR_BLOCK_HIT = 7,
+       PERF_CCU_PARTIAL_BLOCK_READ = 8,
+       PERF_CCU_GMEM_READ = 9,
+       PERF_CCU_GMEM_WRITE = 10,
+       PERF_CCU_DEPTH_READ_FLAG0_COUNT = 11,
+       PERF_CCU_DEPTH_READ_FLAG1_COUNT = 12,
+       PERF_CCU_DEPTH_READ_FLAG2_COUNT = 13,
+       PERF_CCU_DEPTH_READ_FLAG3_COUNT = 14,
+       PERF_CCU_DEPTH_READ_FLAG4_COUNT = 15,
+       PERF_CCU_DEPTH_READ_FLAG5_COUNT = 16,
+       PERF_CCU_DEPTH_READ_FLAG6_COUNT = 17,
+       PERF_CCU_DEPTH_READ_FLAG8_COUNT = 18,
+       PERF_CCU_COLOR_READ_FLAG0_COUNT = 19,
+       PERF_CCU_COLOR_READ_FLAG1_COUNT = 20,
+       PERF_CCU_COLOR_READ_FLAG2_COUNT = 21,
+       PERF_CCU_COLOR_READ_FLAG3_COUNT = 22,
+       PERF_CCU_COLOR_READ_FLAG4_COUNT = 23,
+       PERF_CCU_COLOR_READ_FLAG5_COUNT = 24,
+       PERF_CCU_COLOR_READ_FLAG6_COUNT = 25,
+       PERF_CCU_COLOR_READ_FLAG8_COUNT = 26,
+       PERF_CCU_2D_RD_REQ = 27,
+       PERF_CCU_2D_WR_REQ = 28,
+};
+
+enum a6xx_lrz_perfcounter_select {
+       PERF_LRZ_BUSY_CYCLES = 0,
+       PERF_LRZ_STARVE_CYCLES_RAS = 1,
+       PERF_LRZ_STALL_CYCLES_RB = 2,
+       PERF_LRZ_STALL_CYCLES_VSC = 3,
+       PERF_LRZ_STALL_CYCLES_VPC = 4,
+       PERF_LRZ_STALL_CYCLES_FLAG_PREFETCH = 5,
+       PERF_LRZ_STALL_CYCLES_UCHE = 6,
+       PERF_LRZ_LRZ_READ = 7,
+       PERF_LRZ_LRZ_WRITE = 8,
+       PERF_LRZ_READ_LATENCY = 9,
+       PERF_LRZ_MERGE_CACHE_UPDATING = 10,
+       PERF_LRZ_PRIM_KILLED_BY_MASKGEN = 11,
+       PERF_LRZ_PRIM_KILLED_BY_LRZ = 12,
+       PERF_LRZ_VISIBLE_PRIM_AFTER_LRZ = 13,
+       PERF_LRZ_FULL_8X8_TILES = 14,
+       PERF_LRZ_PARTIAL_8X8_TILES = 15,
+       PERF_LRZ_TILE_KILLED = 16,
+       PERF_LRZ_TOTAL_PIXEL = 17,
+       PERF_LRZ_VISIBLE_PIXEL_AFTER_LRZ = 18,
+       PERF_LRZ_FULLY_COVERED_TILES = 19,
+       PERF_LRZ_PARTIAL_COVERED_TILES = 20,
+       PERF_LRZ_FEEDBACK_ACCEPT = 21,
+       PERF_LRZ_FEEDBACK_DISCARD = 22,
+       PERF_LRZ_FEEDBACK_STALL = 23,
+       PERF_LRZ_STALL_CYCLES_RB_ZPLANE = 24,
+       PERF_LRZ_STALL_CYCLES_RB_BPLANE = 25,
+       PERF_LRZ_STALL_CYCLES_VC = 26,
+       PERF_LRZ_RAS_MASK_TRANS = 27,
+};
+
+enum a6xx_cmp_perfcounter_select {
+       PERF_CMPDECMP_STALL_CYCLES_ARB = 0,
+       PERF_CMPDECMP_VBIF_LATENCY_CYCLES = 1,
+       PERF_CMPDECMP_VBIF_LATENCY_SAMPLES = 2,
+       PERF_CMPDECMP_VBIF_READ_DATA_CCU = 3,
+       PERF_CMPDECMP_VBIF_WRITE_DATA_CCU = 4,
+       PERF_CMPDECMP_VBIF_READ_REQUEST = 5,
+       PERF_CMPDECMP_VBIF_WRITE_REQUEST = 6,
+       PERF_CMPDECMP_VBIF_READ_DATA = 7,
+       PERF_CMPDECMP_VBIF_WRITE_DATA = 8,
+       PERF_CMPDECMP_FLAG_FETCH_CYCLES = 9,
+       PERF_CMPDECMP_FLAG_FETCH_SAMPLES = 10,
+       PERF_CMPDECMP_DEPTH_WRITE_FLAG1_COUNT = 11,
+       PERF_CMPDECMP_DEPTH_WRITE_FLAG2_COUNT = 12,
+       PERF_CMPDECMP_DEPTH_WRITE_FLAG3_COUNT = 13,
+       PERF_CMPDECMP_DEPTH_WRITE_FLAG4_COUNT = 14,
+       PERF_CMPDECMP_DEPTH_WRITE_FLAG5_COUNT = 15,
+       PERF_CMPDECMP_DEPTH_WRITE_FLAG6_COUNT = 16,
+       PERF_CMPDECMP_DEPTH_WRITE_FLAG8_COUNT = 17,
+       PERF_CMPDECMP_COLOR_WRITE_FLAG1_COUNT = 18,
+       PERF_CMPDECMP_COLOR_WRITE_FLAG2_COUNT = 19,
+       PERF_CMPDECMP_COLOR_WRITE_FLAG3_COUNT = 20,
+       PERF_CMPDECMP_COLOR_WRITE_FLAG4_COUNT = 21,
+       PERF_CMPDECMP_COLOR_WRITE_FLAG5_COUNT = 22,
+       PERF_CMPDECMP_COLOR_WRITE_FLAG6_COUNT = 23,
+       PERF_CMPDECMP_COLOR_WRITE_FLAG8_COUNT = 24,
+       PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_REQ = 25,
+       PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_WR = 26,
+       PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_RETURN = 27,
+       PERF_CMPDECMP_2D_RD_DATA = 28,
+       PERF_CMPDECMP_2D_WR_DATA = 29,
+       PERF_CMPDECMP_VBIF_READ_DATA_UCHE_CH0 = 30,
+       PERF_CMPDECMP_VBIF_READ_DATA_UCHE_CH1 = 31,
+       PERF_CMPDECMP_2D_OUTPUT_TRANS = 32,
+       PERF_CMPDECMP_VBIF_WRITE_DATA_UCHE = 33,
+       PERF_CMPDECMP_DEPTH_WRITE_FLAG0_COUNT = 34,
+       PERF_CMPDECMP_COLOR_WRITE_FLAG0_COUNT = 35,
+       PERF_CMPDECMP_COLOR_WRITE_FLAGALPHA_COUNT = 36,
+       PERF_CMPDECMP_2D_BUSY_CYCLES = 37,
+       PERF_CMPDECMP_2D_REORDER_STARVE_CYCLES = 38,
+       PERF_CMPDECMP_2D_PIXELS = 39,
+};
+
+enum a6xx_2d_ifmt {
+       R2D_UNORM8 = 16,
+       R2D_INT32 = 7,
+       R2D_INT16 = 6,
+       R2D_INT8 = 5,
+       R2D_FLOAT32 = 4,
+       R2D_FLOAT16 = 3,
+};
+
+enum a6xx_tex_filter {
+       A6XX_TEX_NEAREST = 0,
+       A6XX_TEX_LINEAR = 1,
+       A6XX_TEX_ANISO = 2,
+};
+
+enum a6xx_tex_clamp {
+       A6XX_TEX_REPEAT = 0,
+       A6XX_TEX_CLAMP_TO_EDGE = 1,
+       A6XX_TEX_MIRROR_REPEAT = 2,
+       A6XX_TEX_CLAMP_TO_BORDER = 3,
+       A6XX_TEX_MIRROR_CLAMP = 4,
+};
+
+enum a6xx_tex_aniso {
+       A6XX_TEX_ANISO_1 = 0,
+       A6XX_TEX_ANISO_2 = 1,
+       A6XX_TEX_ANISO_4 = 2,
+       A6XX_TEX_ANISO_8 = 3,
+       A6XX_TEX_ANISO_16 = 4,
+};
+
+enum a6xx_tex_swiz {
+       A6XX_TEX_X = 0,
+       A6XX_TEX_Y = 1,
+       A6XX_TEX_Z = 2,
+       A6XX_TEX_W = 3,
+       A6XX_TEX_ZERO = 4,
+       A6XX_TEX_ONE = 5,
+};
+
+enum a6xx_tex_type {
+       A6XX_TEX_1D = 0,
+       A6XX_TEX_2D = 1,
+       A6XX_TEX_CUBE = 2,
+       A6XX_TEX_3D = 3,
+};
+
+#define A6XX_RBBM_INT_0_MASK_RBBM_GPU_IDLE                     0x00000001
+#define A6XX_RBBM_INT_0_MASK_CP_AHB_ERROR                      0x00000002
+#define A6XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNCFIFO_OVERFLOW       0x00000040
+#define A6XX_RBBM_INT_0_MASK_RBBM_GPC_ERROR                    0x00000080
+#define A6XX_RBBM_INT_0_MASK_CP_SW                             0x00000100
+#define A6XX_RBBM_INT_0_MASK_CP_HW_ERROR                       0x00000200
+#define A6XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_DEPTH_TS             0x00000400
+#define A6XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_COLOR_TS             0x00000800
+#define A6XX_RBBM_INT_0_MASK_CP_CCU_RESOLVE_TS                 0x00001000
+#define A6XX_RBBM_INT_0_MASK_CP_IB2                            0x00002000
+#define A6XX_RBBM_INT_0_MASK_CP_IB1                            0x00004000
+#define A6XX_RBBM_INT_0_MASK_CP_RB                             0x00008000
+#define A6XX_RBBM_INT_0_MASK_CP_RB_DONE_TS                     0x00020000
+#define A6XX_RBBM_INT_0_MASK_CP_WT_DONE_TS                     0x00040000
+#define A6XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS                 0x00100000
+#define A6XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW             0x00400000
+#define A6XX_RBBM_INT_0_MASK_RBBM_HANG_DETECT                  0x00800000
+#define A6XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS                   0x01000000
+#define A6XX_RBBM_INT_0_MASK_UCHE_TRAP_INTR                    0x02000000
+#define A6XX_RBBM_INT_0_MASK_DEBBUS_INTR_0                     0x04000000
+#define A6XX_RBBM_INT_0_MASK_DEBBUS_INTR_1                     0x08000000
+#define A6XX_RBBM_INT_0_MASK_ISDB_CPU_IRQ                      0x40000000
+#define A6XX_RBBM_INT_0_MASK_ISDB_UNDER_DEBUG                  0x80000000
+#define A6XX_CP_INT_CP_OPCODE_ERROR                            0x00000001
+#define A6XX_CP_INT_CP_UCODE_ERROR                             0x00000002
+#define A6XX_CP_INT_CP_HW_FAULT_ERROR                          0x00000004
+#define A6XX_CP_INT_CP_REGISTER_PROTECTION_ERROR               0x00000010
+#define A6XX_CP_INT_CP_AHB_ERROR                               0x00000020
+#define A6XX_CP_INT_CP_VSD_PARITY_ERROR                                0x00000040
+#define A6XX_CP_INT_CP_ILLEGAL_INSTR_ERROR                     0x00000080
+#define REG_A6XX_CP_RB_BASE                                    0x00000800
+
+#define REG_A6XX_CP_RB_BASE_HI                                 0x00000801
+
+#define REG_A6XX_CP_RB_CNTL                                    0x00000802
+
+#define REG_A6XX_CP_RB_RPTR_ADDR_LO                            0x00000804
+
+#define REG_A6XX_CP_RB_RPTR_ADDR_HI                            0x00000805
+
+#define REG_A6XX_CP_RB_RPTR                                    0x00000806
+
+#define REG_A6XX_CP_RB_WPTR                                    0x00000807
+
+#define REG_A6XX_CP_SQE_CNTL                                   0x00000808
+
+#define REG_A6XX_CP_HW_FAULT                                   0x00000821
+
+#define REG_A6XX_CP_INTERRUPT_STATUS                           0x00000823
+
+#define REG_A6XX_CP_PROTECT_STATUS                             0x00000824
+
+#define REG_A6XX_CP_SQE_INSTR_BASE_LO                          0x00000830
+
+#define REG_A6XX_CP_SQE_INSTR_BASE_HI                          0x00000831
+
+#define REG_A6XX_CP_MISC_CNTL                                  0x00000840
+
+#define REG_A6XX_CP_ROQ_THRESHOLDS_1                           0x000008c1
+
+#define REG_A6XX_CP_ROQ_THRESHOLDS_2                           0x000008c2
+
+#define REG_A6XX_CP_MEM_POOL_SIZE                              0x000008c3
+
+#define REG_A6XX_CP_CHICKEN_DBG                                        0x00000841
+
+#define REG_A6XX_CP_ADDR_MODE_CNTL                             0x00000842
+
+#define REG_A6XX_CP_DBG_ECO_CNTL                               0x00000843
+
+#define REG_A6XX_CP_PROTECT_CNTL                               0x0000084f
+
+static inline uint32_t REG_A6XX_CP_SCRATCH(uint32_t i0) { return 0x00000883 + 0x1*i0; }
+
+static inline uint32_t REG_A6XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000883 + 0x1*i0; }
+
+static inline uint32_t REG_A6XX_CP_PROTECT(uint32_t i0) { return 0x00000850 + 0x1*i0; }
+
+static inline uint32_t REG_A6XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000850 + 0x1*i0; }
+#define A6XX_CP_PROTECT_REG_BASE_ADDR__MASK                    0x0003ffff
+#define A6XX_CP_PROTECT_REG_BASE_ADDR__SHIFT                   0
+static inline uint32_t A6XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)
+{
+       return ((val) << A6XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A6XX_CP_PROTECT_REG_BASE_ADDR__MASK;
+}
+#define A6XX_CP_PROTECT_REG_MASK_LEN__MASK                     0x7ffc0000
+#define A6XX_CP_PROTECT_REG_MASK_LEN__SHIFT                    18
+static inline uint32_t A6XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)
+{
+       return ((val) << A6XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A6XX_CP_PROTECT_REG_MASK_LEN__MASK;
+}
+#define A6XX_CP_PROTECT_REG_READ                               0x80000000
+
+#define REG_A6XX_CP_CONTEXT_SWITCH_CNTL                                0x000008a0
+
+#define REG_A6XX_CP_CONTEXT_SWITCH_SMMU_INFO_LO                        0x000008a1
+
+#define REG_A6XX_CP_CONTEXT_SWITCH_SMMU_INFO_HI                        0x000008a2
+
+#define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_NON_SECURE_RESTORE_ADDR_LO     0x000008a3
+
+#define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_NON_SECURE_RESTORE_ADDR_HI     0x000008a4
+
+#define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_SECURE_RESTORE_ADDR_LO 0x000008a5
+
+#define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_SECURE_RESTORE_ADDR_HI 0x000008a6
+
+#define REG_A6XX_CP_CONTEXT_SWITCH_NON_PRIV_RESTORE_ADDR_LO    0x000008a7
+
+#define REG_A6XX_CP_CONTEXT_SWITCH_NON_PRIV_RESTORE_ADDR_HI    0x000008a8
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_0                           0x000008d0
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_1                           0x000008d1
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_2                           0x000008d2
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_3                           0x000008d3
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_4                           0x000008d4
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_5                           0x000008d5
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_6                           0x000008d6
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_7                           0x000008d7
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_8                           0x000008d8
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_9                           0x000008d9
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_10                          0x000008da
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_11                          0x000008db
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_12                          0x000008dc
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_13                          0x000008dd
+
+#define REG_A6XX_CP_CRASH_SCRIPT_BASE_LO                       0x00000900
+
+#define REG_A6XX_CP_CRASH_SCRIPT_BASE_HI                       0x00000901
+
+#define REG_A6XX_CP_CRASH_DUMP_CNTL                            0x00000902
+
+#define REG_A6XX_CP_CRASH_DUMP_STATUS                          0x00000903
+
+#define REG_A6XX_CP_SQE_STAT_ADDR                              0x00000908
+
+#define REG_A6XX_CP_SQE_STAT_DATA                              0x00000909
+
+#define REG_A6XX_CP_DRAW_STATE_ADDR                            0x0000090a
+
+#define REG_A6XX_CP_DRAW_STATE_DATA                            0x0000090b
+
+#define REG_A6XX_CP_ROQ_DBG_ADDR                               0x0000090c
+
+#define REG_A6XX_CP_ROQ_DBG_DATA                               0x0000090d
+
+#define REG_A6XX_CP_MEM_POOL_DBG_ADDR                          0x0000090e
+
+#define REG_A6XX_CP_MEM_POOL_DBG_DATA                          0x0000090f
+
+#define REG_A6XX_CP_SQE_UCODE_DBG_ADDR                         0x00000910
+
+#define REG_A6XX_CP_SQE_UCODE_DBG_DATA                         0x00000911
+
+#define REG_A6XX_CP_IB1_BASE                                   0x00000928
+
+#define REG_A6XX_CP_IB1_BASE_HI                                        0x00000929
+
+#define REG_A6XX_CP_IB1_REM_SIZE                               0x0000092a
+
+#define REG_A6XX_CP_IB2_BASE                                   0x0000092b
+
+#define REG_A6XX_CP_IB2_BASE_HI                                        0x0000092c
+
+#define REG_A6XX_CP_IB2_REM_SIZE                               0x0000092d
+
+#define REG_A6XX_CP_ALWAYS_ON_COUNTER_LO                       0x00000980
+
+#define REG_A6XX_CP_ALWAYS_ON_COUNTER_HI                       0x00000981
+
+#define REG_A6XX_CP_AHB_CNTL                                   0x0000098d
+
+#define REG_A6XX_CP_APERTURE_CNTL_HOST                         0x00000a00
+
+#define REG_A6XX_CP_APERTURE_CNTL_CD                           0x00000a03
+
+#define REG_A6XX_VSC_ADDR_MODE_CNTL                            0x00000c01
+
+#define REG_A6XX_RBBM_INT_0_STATUS                             0x00000201
+
+#define REG_A6XX_RBBM_STATUS                                   0x00000210
+#define A6XX_RBBM_STATUS_GPU_BUSY_IGN_AHB                      0x00800000
+#define A6XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_CP                   0x00400000
+#define A6XX_RBBM_STATUS_HLSQ_BUSY                             0x00200000
+#define A6XX_RBBM_STATUS_VSC_BUSY                              0x00100000
+#define A6XX_RBBM_STATUS_TPL1_BUSY                             0x00080000
+#define A6XX_RBBM_STATUS_SP_BUSY                               0x00040000
+#define A6XX_RBBM_STATUS_UCHE_BUSY                             0x00020000
+#define A6XX_RBBM_STATUS_VPC_BUSY                              0x00010000
+#define A6XX_RBBM_STATUS_VFD_BUSY                              0x00008000
+#define A6XX_RBBM_STATUS_TESS_BUSY                             0x00004000
+#define A6XX_RBBM_STATUS_PC_VSD_BUSY                           0x00002000
+#define A6XX_RBBM_STATUS_PC_DCALL_BUSY                         0x00001000
+#define A6XX_RBBM_STATUS_COM_DCOM_BUSY                         0x00000800
+#define A6XX_RBBM_STATUS_LRZ_BUSY                              0x00000400
+#define A6XX_RBBM_STATUS_A2D_BUSY                              0x00000200
+#define A6XX_RBBM_STATUS_CCU_BUSY                              0x00000100
+#define A6XX_RBBM_STATUS_RB_BUSY                               0x00000080
+#define A6XX_RBBM_STATUS_RAS_BUSY                              0x00000040
+#define A6XX_RBBM_STATUS_TSE_BUSY                              0x00000020
+#define A6XX_RBBM_STATUS_VBIF_BUSY                             0x00000010
+#define A6XX_RBBM_STATUS_GFX_DBGC_BUSY                         0x00000008
+#define A6XX_RBBM_STATUS_CP_BUSY                               0x00000004
+#define A6XX_RBBM_STATUS_CP_AHB_BUSY_CP_MASTER                 0x00000002
+#define A6XX_RBBM_STATUS_CP_AHB_BUSY_CX_MASTER                 0x00000001
+
+#define REG_A6XX_RBBM_STATUS3                                  0x00000213
+
+#define REG_A6XX_RBBM_VBIF_GX_RESET_STATUS                     0x00000215
+
+#define REG_A6XX_RBBM_PERFCTR_CP_0_LO                          0x00000400
+
+#define REG_A6XX_RBBM_PERFCTR_CP_0_HI                          0x00000401
+
+#define REG_A6XX_RBBM_PERFCTR_CP_1_LO                          0x00000402
+
+#define REG_A6XX_RBBM_PERFCTR_CP_1_HI                          0x00000403
+
+#define REG_A6XX_RBBM_PERFCTR_CP_2_LO                          0x00000404
+
+#define REG_A6XX_RBBM_PERFCTR_CP_2_HI                          0x00000405
+
+#define REG_A6XX_RBBM_PERFCTR_CP_3_LO                          0x00000406
+
+#define REG_A6XX_RBBM_PERFCTR_CP_3_HI                          0x00000407
+
+#define REG_A6XX_RBBM_PERFCTR_CP_4_LO                          0x00000408
+
+#define REG_A6XX_RBBM_PERFCTR_CP_4_HI                          0x00000409
+
+#define REG_A6XX_RBBM_PERFCTR_CP_5_LO                          0x0000040a
+
+#define REG_A6XX_RBBM_PERFCTR_CP_5_HI                          0x0000040b
+
+#define REG_A6XX_RBBM_PERFCTR_CP_6_LO                          0x0000040c
+
+#define REG_A6XX_RBBM_PERFCTR_CP_6_HI                          0x0000040d
+
+#define REG_A6XX_RBBM_PERFCTR_CP_7_LO                          0x0000040e
+
+#define REG_A6XX_RBBM_PERFCTR_CP_7_HI                          0x0000040f
+
+#define REG_A6XX_RBBM_PERFCTR_CP_8_LO                          0x00000410
+
+#define REG_A6XX_RBBM_PERFCTR_CP_8_HI                          0x00000411
+
+#define REG_A6XX_RBBM_PERFCTR_CP_9_LO                          0x00000412
+
+#define REG_A6XX_RBBM_PERFCTR_CP_9_HI                          0x00000413
+
+#define REG_A6XX_RBBM_PERFCTR_CP_10_LO                         0x00000414
+
+#define REG_A6XX_RBBM_PERFCTR_CP_10_HI                         0x00000415
+
+#define REG_A6XX_RBBM_PERFCTR_CP_11_LO                         0x00000416
+
+#define REG_A6XX_RBBM_PERFCTR_CP_11_HI                         0x00000417
+
+#define REG_A6XX_RBBM_PERFCTR_CP_12_LO                         0x00000418
+
+#define REG_A6XX_RBBM_PERFCTR_CP_12_HI                         0x00000419
+
+#define REG_A6XX_RBBM_PERFCTR_CP_13_LO                         0x0000041a
+
+#define REG_A6XX_RBBM_PERFCTR_CP_13_HI                         0x0000041b
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_0_LO                                0x0000041c
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_0_HI                                0x0000041d
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_1_LO                                0x0000041e
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_1_HI                                0x0000041f
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_2_LO                                0x00000420
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_2_HI                                0x00000421
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_3_LO                                0x00000422
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_3_HI                                0x00000423
+
+#define REG_A6XX_RBBM_PERFCTR_PC_0_LO                          0x00000424
+
+#define REG_A6XX_RBBM_PERFCTR_PC_0_HI                          0x00000425
+
+#define REG_A6XX_RBBM_PERFCTR_PC_1_LO                          0x00000426
+
+#define REG_A6XX_RBBM_PERFCTR_PC_1_HI                          0x00000427
+
+#define REG_A6XX_RBBM_PERFCTR_PC_2_LO                          0x00000428
+
+#define REG_A6XX_RBBM_PERFCTR_PC_2_HI                          0x00000429
+
+#define REG_A6XX_RBBM_PERFCTR_PC_3_LO                          0x0000042a
+
+#define REG_A6XX_RBBM_PERFCTR_PC_3_HI                          0x0000042b
+
+#define REG_A6XX_RBBM_PERFCTR_PC_4_LO                          0x0000042c
+
+#define REG_A6XX_RBBM_PERFCTR_PC_4_HI                          0x0000042d
+
+#define REG_A6XX_RBBM_PERFCTR_PC_5_LO                          0x0000042e
+
+#define REG_A6XX_RBBM_PERFCTR_PC_5_HI                          0x0000042f
+
+#define REG_A6XX_RBBM_PERFCTR_PC_6_LO                          0x00000430
+
+#define REG_A6XX_RBBM_PERFCTR_PC_6_HI                          0x00000431
+
+#define REG_A6XX_RBBM_PERFCTR_PC_7_LO                          0x00000432
+
+#define REG_A6XX_RBBM_PERFCTR_PC_7_HI                          0x00000433
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_0_LO                         0x00000434
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_0_HI                         0x00000435
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_1_LO                         0x00000436
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_1_HI                         0x00000437
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_2_LO                         0x00000438
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_2_HI                         0x00000439
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_3_LO                         0x0000043a
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_3_HI                         0x0000043b
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_4_LO                         0x0000043c
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_4_HI                         0x0000043d
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_5_LO                         0x0000043e
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_5_HI                         0x0000043f
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_6_LO                         0x00000440
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_6_HI                         0x00000441
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_7_LO                         0x00000442
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_7_HI                         0x00000443
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_0_LO                                0x00000444
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_0_HI                                0x00000445
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_1_LO                                0x00000446
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_1_HI                                0x00000447
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_2_LO                                0x00000448
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_2_HI                                0x00000449
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_3_LO                                0x0000044a
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_3_HI                                0x0000044b
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_4_LO                                0x0000044c
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_4_HI                                0x0000044d
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_5_LO                                0x0000044e
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_5_HI                                0x0000044f
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_0_LO                         0x00000450
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_0_HI                         0x00000451
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_1_LO                         0x00000452
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_1_HI                         0x00000453
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_2_LO                         0x00000454
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_2_HI                         0x00000455
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_3_LO                         0x00000456
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_3_HI                         0x00000457
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_4_LO                         0x00000458
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_4_HI                         0x00000459
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_5_LO                         0x0000045a
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_5_HI                         0x0000045b
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_0_LO                         0x0000045c
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_0_HI                         0x0000045d
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_1_LO                         0x0000045e
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_1_HI                         0x0000045f
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_2_LO                         0x00000460
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_2_HI                         0x00000461
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_3_LO                         0x00000462
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_3_HI                         0x00000463
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_4_LO                         0x00000464
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_4_HI                         0x00000465
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_0_LO                         0x00000466
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_0_HI                         0x00000467
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_1_LO                         0x00000468
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_1_HI                         0x00000469
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_2_LO                         0x0000046a
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_4_HI                         0x00000465
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_0_LO                         0x00000466
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_0_HI                         0x00000467
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_1_LO                         0x00000468
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_1_HI                         0x00000469
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_2_LO                         0x0000046a
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_2_HI                         0x0000046b
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_3_LO                         0x0000046c
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_3_HI                         0x0000046d
+
+#define REG_A6XX_RBBM_PERFCTR_RAS_0_LO                         0x0000046e
+
+#define REG_A6XX_RBBM_PERFCTR_RAS_0_HI                         0x0000046f
+
+#define REG_A6XX_RBBM_PERFCTR_RAS_1_LO                         0x00000470
+
+#define REG_A6XX_RBBM_PERFCTR_RAS_1_HI                         0x00000471
+
+#define REG_A6XX_RBBM_PERFCTR_RAS_2_LO                         0x00000472
+
+#define REG_A6XX_RBBM_PERFCTR_RAS_2_HI                         0x00000473
+
+#define REG_A6XX_RBBM_PERFCTR_RAS_3_LO                         0x00000474
+
+#define REG_A6XX_RBBM_PERFCTR_RAS_3_HI                         0x00000475
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_0_LO                                0x00000476
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_0_HI                                0x00000477
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_1_LO                                0x00000478
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_1_HI                                0x00000479
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_2_LO                                0x0000047a
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_2_HI                                0x0000047b
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_3_LO                                0x0000047c
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_3_HI                                0x0000047d
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_4_LO                                0x0000047e
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_4_HI                                0x0000047f
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_5_LO                                0x00000480
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_5_HI                                0x00000481
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_6_LO                                0x00000482
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_6_HI                                0x00000483
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_7_LO                                0x00000484
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_7_HI                                0x00000485
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_8_LO                                0x00000486
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_8_HI                                0x00000487
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_9_LO                                0x00000488
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_9_HI                                0x00000489
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_10_LO                       0x0000048a
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_10_HI                       0x0000048b
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_11_LO                       0x0000048c
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_11_HI                       0x0000048d
+
+#define REG_A6XX_RBBM_PERFCTR_TP_0_LO                          0x0000048e
+
+#define REG_A6XX_RBBM_PERFCTR_TP_0_HI                          0x0000048f
+
+#define REG_A6XX_RBBM_PERFCTR_TP_1_LO                          0x00000490
+
+#define REG_A6XX_RBBM_PERFCTR_TP_1_HI                          0x00000491
+
+#define REG_A6XX_RBBM_PERFCTR_TP_2_LO                          0x00000492
+
+#define REG_A6XX_RBBM_PERFCTR_TP_2_HI                          0x00000493
+
+#define REG_A6XX_RBBM_PERFCTR_TP_3_LO                          0x00000494
+
+#define REG_A6XX_RBBM_PERFCTR_TP_3_HI                          0x00000495
+
+#define REG_A6XX_RBBM_PERFCTR_TP_4_LO                          0x00000496
+
+#define REG_A6XX_RBBM_PERFCTR_TP_4_HI                          0x00000497
+
+#define REG_A6XX_RBBM_PERFCTR_TP_5_LO                          0x00000498
+
+#define REG_A6XX_RBBM_PERFCTR_TP_5_HI                          0x00000499
+
+#define REG_A6XX_RBBM_PERFCTR_TP_6_LO                          0x0000049a
+
+#define REG_A6XX_RBBM_PERFCTR_TP_6_HI                          0x0000049b
+
+#define REG_A6XX_RBBM_PERFCTR_TP_7_LO                          0x0000049c
+
+#define REG_A6XX_RBBM_PERFCTR_TP_7_HI                          0x0000049d
+
+#define REG_A6XX_RBBM_PERFCTR_TP_8_LO                          0x0000049e
+
+#define REG_A6XX_RBBM_PERFCTR_TP_8_HI                          0x0000049f
+
+#define REG_A6XX_RBBM_PERFCTR_TP_9_LO                          0x000004a0
+
+#define REG_A6XX_RBBM_PERFCTR_TP_9_HI                          0x000004a1
+
+#define REG_A6XX_RBBM_PERFCTR_TP_10_LO                         0x000004a2
+
+#define REG_A6XX_RBBM_PERFCTR_TP_10_HI                         0x000004a3
+
+#define REG_A6XX_RBBM_PERFCTR_TP_11_LO                         0x000004a4
+
+#define REG_A6XX_RBBM_PERFCTR_TP_11_HI                         0x000004a5
+
+#define REG_A6XX_RBBM_PERFCTR_SP_0_LO                          0x000004a6
+
+#define REG_A6XX_RBBM_PERFCTR_SP_0_HI                          0x000004a7
+
+#define REG_A6XX_RBBM_PERFCTR_SP_1_LO                          0x000004a8
+
+#define REG_A6XX_RBBM_PERFCTR_SP_1_HI                          0x000004a9
+
+#define REG_A6XX_RBBM_PERFCTR_SP_2_LO                          0x000004aa
+
+#define REG_A6XX_RBBM_PERFCTR_SP_2_HI                          0x000004ab
+
+#define REG_A6XX_RBBM_PERFCTR_SP_3_LO                          0x000004ac
+
+#define REG_A6XX_RBBM_PERFCTR_SP_3_HI                          0x000004ad
+
+#define REG_A6XX_RBBM_PERFCTR_SP_4_LO                          0x000004ae
+
+#define REG_A6XX_RBBM_PERFCTR_SP_4_HI                          0x000004af
+
+#define REG_A6XX_RBBM_PERFCTR_SP_5_LO                          0x000004b0
+
+#define REG_A6XX_RBBM_PERFCTR_SP_5_HI                          0x000004b1
+
+#define REG_A6XX_RBBM_PERFCTR_SP_6_LO                          0x000004b2
+
+#define REG_A6XX_RBBM_PERFCTR_SP_6_HI                          0x000004b3
+
+#define REG_A6XX_RBBM_PERFCTR_SP_7_LO                          0x000004b4
+
+#define REG_A6XX_RBBM_PERFCTR_SP_7_HI                          0x000004b5
+
+#define REG_A6XX_RBBM_PERFCTR_SP_8_LO                          0x000004b6
+
+#define REG_A6XX_RBBM_PERFCTR_SP_8_HI                          0x000004b7
+
+#define REG_A6XX_RBBM_PERFCTR_SP_9_LO                          0x000004b8
+
+#define REG_A6XX_RBBM_PERFCTR_SP_9_HI                          0x000004b9
+
+#define REG_A6XX_RBBM_PERFCTR_SP_10_LO                         0x000004ba
+
+#define REG_A6XX_RBBM_PERFCTR_SP_10_HI                         0x000004bb
+
+#define REG_A6XX_RBBM_PERFCTR_SP_11_LO                         0x000004bc
+
+#define REG_A6XX_RBBM_PERFCTR_SP_11_HI                         0x000004bd
+
+#define REG_A6XX_RBBM_PERFCTR_SP_12_LO                         0x000004be
+
+#define REG_A6XX_RBBM_PERFCTR_SP_12_HI                         0x000004bf
+
+#define REG_A6XX_RBBM_PERFCTR_SP_13_LO                         0x000004c0
+
+#define REG_A6XX_RBBM_PERFCTR_SP_13_HI                         0x000004c1
+
+#define REG_A6XX_RBBM_PERFCTR_SP_14_LO                         0x000004c2
+
+#define REG_A6XX_RBBM_PERFCTR_SP_14_HI                         0x000004c3
+
+#define REG_A6XX_RBBM_PERFCTR_SP_15_LO                         0x000004c4
+
+#define REG_A6XX_RBBM_PERFCTR_SP_15_HI                         0x000004c5
+
+#define REG_A6XX_RBBM_PERFCTR_SP_16_LO                         0x000004c6
+
+#define REG_A6XX_RBBM_PERFCTR_SP_16_HI                         0x000004c7
+
+#define REG_A6XX_RBBM_PERFCTR_SP_17_LO                         0x000004c8
+
+#define REG_A6XX_RBBM_PERFCTR_SP_17_HI                         0x000004c9
+
+#define REG_A6XX_RBBM_PERFCTR_SP_18_LO                         0x000004ca
+
+#define REG_A6XX_RBBM_PERFCTR_SP_18_HI                         0x000004cb
+
+#define REG_A6XX_RBBM_PERFCTR_SP_19_LO                         0x000004cc
+
+#define REG_A6XX_RBBM_PERFCTR_SP_19_HI                         0x000004cd
+
+#define REG_A6XX_RBBM_PERFCTR_SP_20_LO                         0x000004ce
+
+#define REG_A6XX_RBBM_PERFCTR_SP_20_HI                         0x000004cf
+
+#define REG_A6XX_RBBM_PERFCTR_SP_21_LO                         0x000004d0
+
+#define REG_A6XX_RBBM_PERFCTR_SP_21_HI                         0x000004d1
+
+#define REG_A6XX_RBBM_PERFCTR_SP_22_LO                         0x000004d2
+
+#define REG_A6XX_RBBM_PERFCTR_SP_22_HI                         0x000004d3
+
+#define REG_A6XX_RBBM_PERFCTR_SP_23_LO                         0x000004d4
+
+#define REG_A6XX_RBBM_PERFCTR_SP_23_HI                         0x000004d5
+
+#define REG_A6XX_RBBM_PERFCTR_RB_0_LO                          0x000004d6
+
+#define REG_A6XX_RBBM_PERFCTR_RB_0_HI                          0x000004d7
+
+#define REG_A6XX_RBBM_PERFCTR_RB_1_LO                          0x000004d8
+
+#define REG_A6XX_RBBM_PERFCTR_RB_1_HI                          0x000004d9
+
+#define REG_A6XX_RBBM_PERFCTR_RB_2_LO                          0x000004da
+
+#define REG_A6XX_RBBM_PERFCTR_RB_2_HI                          0x000004db
+
+#define REG_A6XX_RBBM_PERFCTR_RB_3_LO                          0x000004dc
+
+#define REG_A6XX_RBBM_PERFCTR_RB_3_HI                          0x000004dd
+
+#define REG_A6XX_RBBM_PERFCTR_RB_4_LO                          0x000004de
+
+#define REG_A6XX_RBBM_PERFCTR_RB_4_HI                          0x000004df
+
+#define REG_A6XX_RBBM_PERFCTR_RB_5_LO                          0x000004e0
+
+#define REG_A6XX_RBBM_PERFCTR_RB_5_HI                          0x000004e1
+
+#define REG_A6XX_RBBM_PERFCTR_RB_6_LO                          0x000004e2
+
+#define REG_A6XX_RBBM_PERFCTR_RB_6_HI                          0x000004e3
+
+#define REG_A6XX_RBBM_PERFCTR_RB_7_LO                          0x000004e4
+
+#define REG_A6XX_RBBM_PERFCTR_RB_7_HI                          0x000004e5
+
+#define REG_A6XX_RBBM_PERFCTR_VSC_0_LO                         0x000004e6
+
+#define REG_A6XX_RBBM_PERFCTR_VSC_0_HI                         0x000004e7
+
+#define REG_A6XX_RBBM_PERFCTR_VSC_1_LO                         0x000004e8
+
+#define REG_A6XX_RBBM_PERFCTR_VSC_1_HI                         0x000004e9
+
+#define REG_A6XX_RBBM_PERFCTR_LRZ_0_LO                         0x000004ea
+
+#define REG_A6XX_RBBM_PERFCTR_LRZ_0_HI                         0x000004eb
+
+#define REG_A6XX_RBBM_PERFCTR_LRZ_1_LO                         0x000004ec
+
+#define REG_A6XX_RBBM_PERFCTR_LRZ_1_HI                         0x000004ed
+
+#define REG_A6XX_RBBM_PERFCTR_LRZ_2_LO                         0x000004ee
+
+#define REG_A6XX_RBBM_PERFCTR_LRZ_2_HI                         0x000004ef
+
+#define REG_A6XX_RBBM_PERFCTR_LRZ_3_LO                         0x000004f0
+
+#define REG_A6XX_RBBM_PERFCTR_LRZ_3_HI                         0x000004f1
+
+#define REG_A6XX_RBBM_PERFCTR_CMP_0_LO                         0x000004f2
+
+#define REG_A6XX_RBBM_PERFCTR_CMP_0_HI                         0x000004f3
+
+#define REG_A6XX_RBBM_PERFCTR_CMP_1_LO                         0x000004f4
+
+#define REG_A6XX_RBBM_PERFCTR_CMP_1_HI                         0x000004f5
+
+#define REG_A6XX_RBBM_PERFCTR_CMP_2_LO                         0x000004f6
+
+#define REG_A6XX_RBBM_PERFCTR_CMP_2_HI                         0x000004f7
+
+#define REG_A6XX_RBBM_PERFCTR_CMP_3_LO                         0x000004f8
+
+#define REG_A6XX_RBBM_PERFCTR_CMP_3_HI                         0x000004f9
+
+#define REG_A6XX_RBBM_PERFCTR_CNTL                             0x00000500
+
+#define REG_A6XX_RBBM_PERFCTR_LOAD_CMD0                                0x00000501
+
+#define REG_A6XX_RBBM_PERFCTR_LOAD_CMD1                                0x00000502
+
+#define REG_A6XX_RBBM_PERFCTR_LOAD_CMD2                                0x00000503
+
+#define REG_A6XX_RBBM_PERFCTR_LOAD_CMD3                                0x00000504
+
+#define REG_A6XX_RBBM_PERFCTR_LOAD_VALUE_LO                    0x00000505
+
+#define REG_A6XX_RBBM_PERFCTR_LOAD_VALUE_HI                    0x00000506
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_0                       0x00000507
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_1                       0x00000508
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_2                       0x00000509
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_3                       0x0000050a
+
+#define REG_A6XX_RBBM_PERFCTR_GPU_BUSY_MASKED                  0x0000050b
+
+#define REG_A6XX_RBBM_ISDB_CNT                                 0x00000533
+
+#define REG_A6XX_RBBM_SECVID_TRUST_CNTL                                0x0000f400
+
+#define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO               0x0000f800
+
+#define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI               0x0000f801
+
+#define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_SIZE                  0x0000f802
+
+#define REG_A6XX_RBBM_SECVID_TSB_CNTL                          0x0000f803
+
+#define REG_A6XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL                        0x0000f810
+
+#define REG_A6XX_RBBM_VBIF_CLIENT_QOS_CNTL                     0x00000010
+
+#define REG_A6XX_RBBM_INTERFACE_HANG_INT_CNTL                  0x0000001f
+
+#define REG_A6XX_RBBM_INT_CLEAR_CMD                            0x00000037
+
+#define REG_A6XX_RBBM_INT_0_MASK                               0x00000038
+
+#define REG_A6XX_RBBM_SP_HYST_CNT                              0x00000042
+
+#define REG_A6XX_RBBM_SW_RESET_CMD                             0x00000043
+
+#define REG_A6XX_RBBM_RAC_THRESHOLD_CNT                                0x00000044
+
+#define REG_A6XX_RBBM_BLOCK_SW_RESET_CMD                       0x00000045
+
+#define REG_A6XX_RBBM_BLOCK_SW_RESET_CMD2                      0x00000046
+
+#define REG_A6XX_RBBM_CLOCK_CNTL                               0x000000ae
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_SP0                           0x000000b0
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_SP1                           0x000000b1
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_SP2                           0x000000b2
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_SP3                           0x000000b3
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_SP0                          0x000000b4
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_SP1                          0x000000b5
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_SP2                          0x000000b6
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_SP3                          0x000000b7
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_SP0                          0x000000b8
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_SP1                          0x000000b9
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_SP2                          0x000000ba
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_SP3                          0x000000bb
+
+#define REG_A6XX_RBBM_CLOCK_HYST_SP0                           0x000000bc
+
+#define REG_A6XX_RBBM_CLOCK_HYST_SP1                           0x000000bd
+
+#define REG_A6XX_RBBM_CLOCK_HYST_SP2                           0x000000be
+
+#define REG_A6XX_RBBM_CLOCK_HYST_SP3                           0x000000bf
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_TP0                           0x000000c0
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_TP1                           0x000000c1
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_TP2                           0x000000c2
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_TP3                           0x000000c3
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_TP0                          0x000000c4
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_TP1                          0x000000c5
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_TP2                          0x000000c6
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_TP3                          0x000000c7
+
+#define REG_A6XX_RBBM_CLOCK_CNTL3_TP0                          0x000000c8
+
+#define REG_A6XX_RBBM_CLOCK_CNTL3_TP1                          0x000000c9
+
+#define REG_A6XX_RBBM_CLOCK_CNTL3_TP2                          0x000000ca
+
+#define REG_A6XX_RBBM_CLOCK_CNTL3_TP3                          0x000000cb
+
+#define REG_A6XX_RBBM_CLOCK_CNTL4_TP0                          0x000000cc
+
+#define REG_A6XX_RBBM_CLOCK_CNTL4_TP1                          0x000000cd
+
+#define REG_A6XX_RBBM_CLOCK_CNTL4_TP2                          0x000000ce
+
+#define REG_A6XX_RBBM_CLOCK_CNTL4_TP3                          0x000000cf
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_TP0                          0x000000d0
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_TP1                          0x000000d1
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_TP2                          0x000000d2
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_TP3                          0x000000d3
+
+#define REG_A6XX_RBBM_CLOCK_DELAY2_TP0                         0x000000d4
+
+#define REG_A6XX_RBBM_CLOCK_DELAY2_TP1                         0x000000d5
+
+#define REG_A6XX_RBBM_CLOCK_DELAY2_TP2                         0x000000d6
+
+#define REG_A6XX_RBBM_CLOCK_DELAY2_TP3                         0x000000d7
+
+#define REG_A6XX_RBBM_CLOCK_DELAY3_TP0                         0x000000d8
+
+#define REG_A6XX_RBBM_CLOCK_DELAY3_TP1                         0x000000d9
+
+#define REG_A6XX_RBBM_CLOCK_DELAY3_TP2                         0x000000da
+
+#define REG_A6XX_RBBM_CLOCK_DELAY3_TP3                         0x000000db
+
+#define REG_A6XX_RBBM_CLOCK_DELAY4_TP0                         0x000000dc
+
+#define REG_A6XX_RBBM_CLOCK_DELAY4_TP1                         0x000000dd
+
+#define REG_A6XX_RBBM_CLOCK_DELAY4_TP2                         0x000000de
+
+#define REG_A6XX_RBBM_CLOCK_DELAY4_TP3                         0x000000df
+
+#define REG_A6XX_RBBM_CLOCK_HYST_TP0                           0x000000e0
+
+#define REG_A6XX_RBBM_CLOCK_HYST_TP1                           0x000000e1
+
+#define REG_A6XX_RBBM_CLOCK_HYST_TP2                           0x000000e2
+
+#define REG_A6XX_RBBM_CLOCK_HYST_TP3                           0x000000e3
+
+#define REG_A6XX_RBBM_CLOCK_HYST2_TP0                          0x000000e4
+
+#define REG_A6XX_RBBM_CLOCK_HYST2_TP1                          0x000000e5
+
+#define REG_A6XX_RBBM_CLOCK_HYST2_TP2                          0x000000e6
+
+#define REG_A6XX_RBBM_CLOCK_HYST2_TP3                          0x000000e7
+
+#define REG_A6XX_RBBM_CLOCK_HYST3_TP0                          0x000000e8
+
+#define REG_A6XX_RBBM_CLOCK_HYST3_TP1                          0x000000e9
+
+#define REG_A6XX_RBBM_CLOCK_HYST3_TP2                          0x000000ea
+
+#define REG_A6XX_RBBM_CLOCK_HYST3_TP3                          0x000000eb
+
+#define REG_A6XX_RBBM_CLOCK_HYST4_TP0                          0x000000ec
+
+#define REG_A6XX_RBBM_CLOCK_HYST4_TP1                          0x000000ed
+
+#define REG_A6XX_RBBM_CLOCK_HYST4_TP2                          0x000000ee
+
+#define REG_A6XX_RBBM_CLOCK_HYST4_TP3                          0x000000ef
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_RB0                           0x000000f0
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_RB1                           0x000000f1
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_RB2                           0x000000f2
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_RB3                           0x000000f3
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_RB0                          0x000000f4
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_RB1                          0x000000f5
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_RB2                          0x000000f6
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_RB3                          0x000000f7
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_CCU0                          0x000000f8
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_CCU1                          0x000000f9
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_CCU2                          0x000000fa
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_CCU3                          0x000000fb
+
+#define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0                       0x00000100
+
+#define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU1                       0x00000101
+
+#define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU2                       0x00000102
+
+#define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU3                       0x00000103
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_RAC                           0x00000104
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_RAC                          0x00000105
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_RAC                          0x00000106
+
+#define REG_A6XX_RBBM_CLOCK_HYST_RAC                           0x00000107
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM                  0x00000108
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM                 0x00000109
+
+#define REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM                  0x0000010a
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_UCHE                          0x0000010b
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_UCHE                         0x0000010c
+
+#define REG_A6XX_RBBM_CLOCK_CNTL3_UCHE                         0x0000010d
+
+#define REG_A6XX_RBBM_CLOCK_CNTL4_UCHE                         0x0000010e
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_UCHE                         0x0000010f
+
+#define REG_A6XX_RBBM_CLOCK_HYST_UCHE                          0x00000110
+
+#define REG_A6XX_RBBM_CLOCK_MODE_VFD                           0x00000111
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_VFD                          0x00000112
+
+#define REG_A6XX_RBBM_CLOCK_HYST_VFD                           0x00000113
+
+#define REG_A6XX_RBBM_CLOCK_MODE_GPC                           0x00000114
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_GPC                          0x00000115
+
+#define REG_A6XX_RBBM_CLOCK_HYST_GPC                           0x00000116
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2                       0x00000117
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX                                0x00000118
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX                       0x00000119
+
+#define REG_A6XX_RBBM_CLOCK_HYST_GMU_GX                                0x0000011a
+
+#define REG_A6XX_RBBM_CLOCK_MODE_HLSQ                          0x0000011b
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_HLSQ                         0x0000011c
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_SEL_A                         0x00000600
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_SEL_B                         0x00000601
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_SEL_C                         0x00000602
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_SEL_D                         0x00000603
+#define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK            0x000000ff
+#define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT           0
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT) & A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK          0x0000ff00
+#define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT         8
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT) & A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK;
+}
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_CNTLT                         0x00000604
+#define A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK               0x0000003f
+#define A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT              0
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK                 0x00007000
+#define A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT                        12
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK                  0xf0000000
+#define A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT                 28
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK;
+}
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_CNTLM                         0x00000605
+#define A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK                        0x0f000000
+#define A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT               24
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK;
+}
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_0                                0x00000608
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_1                                0x00000609
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_2                                0x0000060a
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_3                                0x0000060b
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_0                       0x0000060c
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_1                       0x0000060d
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_2                       0x0000060e
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_3                       0x0000060f
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_BYTEL_0                       0x00000610
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK              0x0000000f
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT             0
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK              0x000000f0
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT             4
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK              0x00000f00
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT             8
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK              0x0000f000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT             12
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK              0x000f0000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT             16
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK              0x00f00000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT             20
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK              0x0f000000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT             24
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK              0xf0000000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT             28
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK;
+}
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_BYTEL_1                       0x00000611
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK              0x0000000f
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT             0
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK              0x000000f0
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT             4
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK             0x00000f00
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT            8
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK             0x0000f000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT            12
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK             0x000f0000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT            16
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK             0x00f00000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT            20
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK             0x0f000000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT            24
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK             0xf0000000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT            28
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK;
+}
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_TRACE_BUF1                    0x0000062f
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_TRACE_BUF2                    0x00000630
+
+#define REG_A6XX_VSC_PERFCTR_VSC_SEL_0                         0x00000cd8
+
+#define REG_A6XX_VSC_PERFCTR_VSC_SEL_1                         0x00000cd9
+
+#define REG_A6XX_GRAS_ADDR_MODE_CNTL                           0x00008601
+
+#define REG_A6XX_GRAS_PERFCTR_TSE_SEL_0                                0x00008610
+
+#define REG_A6XX_GRAS_PERFCTR_TSE_SEL_1                                0x00008611
+
+#define REG_A6XX_GRAS_PERFCTR_TSE_SEL_2                                0x00008612
+
+#define REG_A6XX_GRAS_PERFCTR_TSE_SEL_3                                0x00008613
+
+#define REG_A6XX_GRAS_PERFCTR_RAS_SEL_0                                0x00008614
+
+#define REG_A6XX_GRAS_PERFCTR_RAS_SEL_1                                0x00008615
+
+#define REG_A6XX_GRAS_PERFCTR_RAS_SEL_2                                0x00008616
+
+#define REG_A6XX_GRAS_PERFCTR_RAS_SEL_3                                0x00008617
+
+#define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_0                                0x00008618
+
+#define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_1                                0x00008619
+
+#define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_2                                0x0000861a
+
+#define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_3                                0x0000861b
+
+#define REG_A6XX_RB_ADDR_MODE_CNTL                             0x00008e05
+
+#define REG_A6XX_RB_NC_MODE_CNTL                               0x00008e08
+
+#define REG_A6XX_RB_PERFCTR_RB_SEL_0                           0x00008e10
+
+#define REG_A6XX_RB_PERFCTR_RB_SEL_1                           0x00008e11
+
+#define REG_A6XX_RB_PERFCTR_RB_SEL_2                           0x00008e12
+
+#define REG_A6XX_RB_PERFCTR_RB_SEL_3                           0x00008e13
+
+#define REG_A6XX_RB_PERFCTR_RB_SEL_4                           0x00008e14
+
+#define REG_A6XX_RB_PERFCTR_RB_SEL_5                           0x00008e15
+
+#define REG_A6XX_RB_PERFCTR_RB_SEL_6                           0x00008e16
+
+#define REG_A6XX_RB_PERFCTR_RB_SEL_7                           0x00008e17
+
+#define REG_A6XX_RB_PERFCTR_CCU_SEL_0                          0x00008e18
+
+#define REG_A6XX_RB_PERFCTR_CCU_SEL_1                          0x00008e19
+
+#define REG_A6XX_RB_PERFCTR_CCU_SEL_2                          0x00008e1a
+
+#define REG_A6XX_RB_PERFCTR_CCU_SEL_3                          0x00008e1b
+
+#define REG_A6XX_RB_PERFCTR_CCU_SEL_4                          0x00008e1c
+
+#define REG_A6XX_RB_PERFCTR_CMP_SEL_0                          0x00008e2c
+
+#define REG_A6XX_RB_PERFCTR_CMP_SEL_1                          0x00008e2d
+
+#define REG_A6XX_RB_PERFCTR_CMP_SEL_2                          0x00008e2e
+
+#define REG_A6XX_RB_PERFCTR_CMP_SEL_3                          0x00008e2f
+
+#define REG_A6XX_RB_RB_SUB_BLOCK_SEL_CNTL_CD                   0x00008e3d
+
+#define REG_A6XX_RB_CONTEXT_SWITCH_GMEM_SAVE_RESTORE           0x00008e50
+
+#define REG_A6XX_PC_DBG_ECO_CNTL                               0x00009e00
+
+#define REG_A6XX_PC_ADDR_MODE_CNTL                             0x00009e01
+
+#define REG_A6XX_PC_PERFCTR_PC_SEL_0                           0x00009e34
+
+#define REG_A6XX_PC_PERFCTR_PC_SEL_1                           0x00009e35
+
+#define REG_A6XX_PC_PERFCTR_PC_SEL_2                           0x00009e36
+
+#define REG_A6XX_PC_PERFCTR_PC_SEL_3                           0x00009e37
+
+#define REG_A6XX_PC_PERFCTR_PC_SEL_4                           0x00009e38
+
+#define REG_A6XX_PC_PERFCTR_PC_SEL_5                           0x00009e39
+
+#define REG_A6XX_PC_PERFCTR_PC_SEL_6                           0x00009e3a
+
+#define REG_A6XX_PC_PERFCTR_PC_SEL_7                           0x00009e3b
+
+#define REG_A6XX_HLSQ_ADDR_MODE_CNTL                           0x0000be05
+
+#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_0                       0x0000be10
+
+#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_1                       0x0000be11
+
+#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_2                       0x0000be12
+
+#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_3                       0x0000be13
+
+#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_4                       0x0000be14
+
+#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_5                       0x0000be15
+
+#define REG_A6XX_HLSQ_DBG_AHB_READ_APERTURE                    0x0000c800
+
+#define REG_A6XX_HLSQ_DBG_READ_SEL                             0x0000d000
+
+#define REG_A6XX_VFD_ADDR_MODE_CNTL                            0x0000a601
+
+#define REG_A6XX_VFD_PERFCTR_VFD_SEL_0                         0x0000a610
+
+#define REG_A6XX_VFD_PERFCTR_VFD_SEL_1                         0x0000a611
+
+#define REG_A6XX_VFD_PERFCTR_VFD_SEL_2                         0x0000a612
+
+#define REG_A6XX_VFD_PERFCTR_VFD_SEL_3                         0x0000a613
+
+#define REG_A6XX_VFD_PERFCTR_VFD_SEL_4                         0x0000a614
+
+#define REG_A6XX_VFD_PERFCTR_VFD_SEL_5                         0x0000a615
+
+#define REG_A6XX_VFD_PERFCTR_VFD_SEL_6                         0x0000a616
+
+#define REG_A6XX_VFD_PERFCTR_VFD_SEL_7                         0x0000a617
+
+#define REG_A6XX_VPC_ADDR_MODE_CNTL                            0x00009601
+
+#define REG_A6XX_VPC_PERFCTR_VPC_SEL_0                         0x00009604
+
+#define REG_A6XX_VPC_PERFCTR_VPC_SEL_1                         0x00009605
+
+#define REG_A6XX_VPC_PERFCTR_VPC_SEL_2                         0x00009606
+
+#define REG_A6XX_VPC_PERFCTR_VPC_SEL_3                         0x00009607
+
+#define REG_A6XX_VPC_PERFCTR_VPC_SEL_4                         0x00009608
+
+#define REG_A6XX_VPC_PERFCTR_VPC_SEL_5                         0x00009609
+
+#define REG_A6XX_UCHE_ADDR_MODE_CNTL                           0x00000e00
+
+#define REG_A6XX_UCHE_MODE_CNTL                                        0x00000e01
+
+#define REG_A6XX_UCHE_WRITE_RANGE_MAX_LO                       0x00000e05
+
+#define REG_A6XX_UCHE_WRITE_RANGE_MAX_HI                       0x00000e06
+
+#define REG_A6XX_UCHE_WRITE_THRU_BASE_LO                       0x00000e07
+
+#define REG_A6XX_UCHE_WRITE_THRU_BASE_HI                       0x00000e08
+
+#define REG_A6XX_UCHE_TRAP_BASE_LO                             0x00000e09
+
+#define REG_A6XX_UCHE_TRAP_BASE_HI                             0x00000e0a
+
+#define REG_A6XX_UCHE_GMEM_RANGE_MIN_LO                                0x00000e0b
+
+#define REG_A6XX_UCHE_GMEM_RANGE_MIN_HI                                0x00000e0c
+
+#define REG_A6XX_UCHE_GMEM_RANGE_MAX_LO                                0x00000e0d
+
+#define REG_A6XX_UCHE_GMEM_RANGE_MAX_HI                                0x00000e0e
+
+#define REG_A6XX_UCHE_CACHE_WAYS                               0x00000e17
+
+#define REG_A6XX_UCHE_FILTER_CNTL                              0x00000e18
+
+#define REG_A6XX_UCHE_CLIENT_PF                                        0x00000e19
+#define A6XX_UCHE_CLIENT_PF_PERFSEL__MASK                      0x000000ff
+#define A6XX_UCHE_CLIENT_PF_PERFSEL__SHIFT                     0
+static inline uint32_t A6XX_UCHE_CLIENT_PF_PERFSEL(uint32_t val)
+{
+       return ((val) << A6XX_UCHE_CLIENT_PF_PERFSEL__SHIFT) & A6XX_UCHE_CLIENT_PF_PERFSEL__MASK;
+}
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_0                       0x00000e1c
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_1                       0x00000e1d
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_2                       0x00000e1e
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_3                       0x00000e1f
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_4                       0x00000e20
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_5                       0x00000e21
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_6                       0x00000e22
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_7                       0x00000e23
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_8                       0x00000e24
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_9                       0x00000e25
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_10                      0x00000e26
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_11                      0x00000e27
+
+#define REG_A6XX_SP_ADDR_MODE_CNTL                             0x0000ae01
+
+#define REG_A6XX_SP_NC_MODE_CNTL                               0x0000ae02
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_0                           0x0000ae10
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_1                           0x0000ae11
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_2                           0x0000ae12
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_3                           0x0000ae13
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_4                           0x0000ae14
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_5                           0x0000ae15
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_6                           0x0000ae16
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_7                           0x0000ae17
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_8                           0x0000ae18
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_9                           0x0000ae19
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_10                          0x0000ae1a
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_11                          0x0000ae1b
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_12                          0x0000ae1c
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_13                          0x0000ae1d
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_14                          0x0000ae1e
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_15                          0x0000ae1f
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_16                          0x0000ae20
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_17                          0x0000ae21
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_18                          0x0000ae22
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_19                          0x0000ae23
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_20                          0x0000ae24
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_21                          0x0000ae25
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_22                          0x0000ae26
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_23                          0x0000ae27
+
+#define REG_A6XX_TPL1_ADDR_MODE_CNTL                           0x0000b601
+
+#define REG_A6XX_TPL1_NC_MODE_CNTL                             0x0000b604
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_0                         0x0000b610
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_1                         0x0000b611
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_2                         0x0000b612
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_3                         0x0000b613
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_4                         0x0000b614
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_5                         0x0000b615
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_6                         0x0000b616
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_7                         0x0000b617
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_8                         0x0000b618
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_9                         0x0000b619
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_10                                0x0000b61a
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_11                                0x0000b61b
+
+#define REG_A6XX_VBIF_VERSION                                  0x00003000
+
+#define REG_A6XX_VBIF_CLKON                                    0x00003001
+#define A6XX_VBIF_CLKON_FORCE_ON_TESTBUS                       0x00000002
+
+#define REG_A6XX_VBIF_GATE_OFF_WRREQ_EN                                0x0000302a
+
+#define REG_A6XX_VBIF_XIN_HALT_CTRL0                           0x00003080
+
+#define REG_A6XX_VBIF_XIN_HALT_CTRL1                           0x00003081
+
+#define REG_A6XX_VBIF_TEST_BUS_OUT_CTRL                                0x00003084
+
+#define REG_A6XX_VBIF_TEST_BUS1_CTRL0                          0x00003085
+
+#define REG_A6XX_VBIF_TEST_BUS1_CTRL1                          0x00003086
+#define A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__MASK               0x0000000f
+#define A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__SHIFT              0
+static inline uint32_t A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL(uint32_t val)
+{
+       return ((val) << A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__SHIFT) & A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__MASK;
+}
+
+#define REG_A6XX_VBIF_TEST_BUS2_CTRL0                          0x00003087
+
+#define REG_A6XX_VBIF_TEST_BUS2_CTRL1                          0x00003088
+#define A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__MASK               0x000001ff
+#define A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__SHIFT              0
+static inline uint32_t A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL(uint32_t val)
+{
+       return ((val) << A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__SHIFT) & A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__MASK;
+}
+
+#define REG_A6XX_VBIF_TEST_BUS_OUT                             0x0000308c
+
+#define REG_A6XX_VBIF_PERF_CNT_SEL0                            0x000030d0
+
+#define REG_A6XX_VBIF_PERF_CNT_SEL1                            0x000030d1
+
+#define REG_A6XX_VBIF_PERF_CNT_SEL2                            0x000030d2
+
+#define REG_A6XX_VBIF_PERF_CNT_SEL3                            0x000030d3
+
+#define REG_A6XX_VBIF_PERF_CNT_LOW0                            0x000030d8
+
+#define REG_A6XX_VBIF_PERF_CNT_LOW1                            0x000030d9
+
+#define REG_A6XX_VBIF_PERF_CNT_LOW2                            0x000030da
+
+#define REG_A6XX_VBIF_PERF_CNT_LOW3                            0x000030db
+
+#define REG_A6XX_VBIF_PERF_CNT_HIGH0                           0x000030e0
+
+#define REG_A6XX_VBIF_PERF_CNT_HIGH1                           0x000030e1
+
+#define REG_A6XX_VBIF_PERF_CNT_HIGH2                           0x000030e2
+
+#define REG_A6XX_VBIF_PERF_CNT_HIGH3                           0x000030e3
+
+#define REG_A6XX_VBIF_PERF_PWR_CNT_EN0                         0x00003100
+
+#define REG_A6XX_VBIF_PERF_PWR_CNT_EN1                         0x00003101
+
+#define REG_A6XX_VBIF_PERF_PWR_CNT_EN2                         0x00003102
+
+#define REG_A6XX_VBIF_PERF_PWR_CNT_LOW0                                0x00003110
+
+#define REG_A6XX_VBIF_PERF_PWR_CNT_LOW1                                0x00003111
+
+#define REG_A6XX_VBIF_PERF_PWR_CNT_LOW2                                0x00003112
+
+#define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH0                       0x00003118
+
+#define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH1                       0x00003119
+
+#define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH2                       0x0000311a
+
+#define REG_A6XX_RB_WINDOW_OFFSET2                             0x000088d4
+#define A6XX_RB_WINDOW_OFFSET2_WINDOW_OFFSET_DISABLE           0x80000000
+#define A6XX_RB_WINDOW_OFFSET2_X__MASK                         0x00007fff
+#define A6XX_RB_WINDOW_OFFSET2_X__SHIFT                                0
+static inline uint32_t A6XX_RB_WINDOW_OFFSET2_X(uint32_t val)
+{
+       return ((val) << A6XX_RB_WINDOW_OFFSET2_X__SHIFT) & A6XX_RB_WINDOW_OFFSET2_X__MASK;
+}
+#define A6XX_RB_WINDOW_OFFSET2_Y__MASK                         0x7fff0000
+#define A6XX_RB_WINDOW_OFFSET2_Y__SHIFT                                16
+static inline uint32_t A6XX_RB_WINDOW_OFFSET2_Y(uint32_t val)
+{
+       return ((val) << A6XX_RB_WINDOW_OFFSET2_Y__SHIFT) & A6XX_RB_WINDOW_OFFSET2_Y__MASK;
+}
+
+#define REG_A6XX_SP_WINDOW_OFFSET                              0x0000b4d1
+#define A6XX_SP_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE            0x80000000
+#define A6XX_SP_WINDOW_OFFSET_X__MASK                          0x00007fff
+#define A6XX_SP_WINDOW_OFFSET_X__SHIFT                         0
+static inline uint32_t A6XX_SP_WINDOW_OFFSET_X(uint32_t val)
+{
+       return ((val) << A6XX_SP_WINDOW_OFFSET_X__SHIFT) & A6XX_SP_WINDOW_OFFSET_X__MASK;
+}
+#define A6XX_SP_WINDOW_OFFSET_Y__MASK                          0x7fff0000
+#define A6XX_SP_WINDOW_OFFSET_Y__SHIFT                         16
+static inline uint32_t A6XX_SP_WINDOW_OFFSET_Y(uint32_t val)
+{
+       return ((val) << A6XX_SP_WINDOW_OFFSET_Y__SHIFT) & A6XX_SP_WINDOW_OFFSET_Y__MASK;
+}
+
+#define REG_A6XX_SP_TP_WINDOW_OFFSET                           0x0000b307
+#define A6XX_SP_TP_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE         0x80000000
+#define A6XX_SP_TP_WINDOW_OFFSET_X__MASK                       0x00007fff
+#define A6XX_SP_TP_WINDOW_OFFSET_X__SHIFT                      0
+static inline uint32_t A6XX_SP_TP_WINDOW_OFFSET_X(uint32_t val)
+{
+       return ((val) << A6XX_SP_TP_WINDOW_OFFSET_X__SHIFT) & A6XX_SP_TP_WINDOW_OFFSET_X__MASK;
+}
+#define A6XX_SP_TP_WINDOW_OFFSET_Y__MASK                       0x7fff0000
+#define A6XX_SP_TP_WINDOW_OFFSET_Y__SHIFT                      16
+static inline uint32_t A6XX_SP_TP_WINDOW_OFFSET_Y(uint32_t val)
+{
+       return ((val) << A6XX_SP_TP_WINDOW_OFFSET_Y__SHIFT) & A6XX_SP_TP_WINDOW_OFFSET_Y__MASK;
+}
+
+#define REG_A6XX_GRAS_BIN_CONTROL                              0x000080a1
+#define A6XX_GRAS_BIN_CONTROL_BINW__MASK                       0x000000ff
+#define A6XX_GRAS_BIN_CONTROL_BINW__SHIFT                      0
+static inline uint32_t A6XX_GRAS_BIN_CONTROL_BINW(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A6XX_GRAS_BIN_CONTROL_BINW__SHIFT) & A6XX_GRAS_BIN_CONTROL_BINW__MASK;
+}
+#define A6XX_GRAS_BIN_CONTROL_BINH__MASK                       0x0001ff00
+#define A6XX_GRAS_BIN_CONTROL_BINH__SHIFT                      8
+static inline uint32_t A6XX_GRAS_BIN_CONTROL_BINH(uint32_t val)
+{
+       assert(!(val & 0xf));
+       return ((val >> 4) << A6XX_GRAS_BIN_CONTROL_BINH__SHIFT) & A6XX_GRAS_BIN_CONTROL_BINH__MASK;
+}
+#define A6XX_GRAS_BIN_CONTROL_BINNING_PASS                     0x00040000
+#define A6XX_GRAS_BIN_CONTROL_USE_VIZ                          0x00200000
+
+#define REG_A6XX_RB_BIN_CONTROL2                               0x000088d3
+#define A6XX_RB_BIN_CONTROL2_BINW__MASK                                0x000000ff
+#define A6XX_RB_BIN_CONTROL2_BINW__SHIFT                       0
+static inline uint32_t A6XX_RB_BIN_CONTROL2_BINW(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A6XX_RB_BIN_CONTROL2_BINW__SHIFT) & A6XX_RB_BIN_CONTROL2_BINW__MASK;
+}
+#define A6XX_RB_BIN_CONTROL2_BINH__MASK                                0x0001ff00
+#define A6XX_RB_BIN_CONTROL2_BINH__SHIFT                       8
+static inline uint32_t A6XX_RB_BIN_CONTROL2_BINH(uint32_t val)
+{
+       assert(!(val & 0xf));
+       return ((val >> 4) << A6XX_RB_BIN_CONTROL2_BINH__SHIFT) & A6XX_RB_BIN_CONTROL2_BINH__MASK;
+}
+
+#define REG_A6XX_VSC_BIN_SIZE                                  0x00000c02
+#define A6XX_VSC_BIN_SIZE_WIDTH__MASK                          0x000000ff
+#define A6XX_VSC_BIN_SIZE_WIDTH__SHIFT                         0
+static inline uint32_t A6XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A6XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A6XX_VSC_BIN_SIZE_WIDTH__MASK;
+}
+#define A6XX_VSC_BIN_SIZE_HEIGHT__MASK                         0x0001ff00
+#define A6XX_VSC_BIN_SIZE_HEIGHT__SHIFT                                8
+static inline uint32_t A6XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
+{
+       assert(!(val & 0xf));
+       return ((val >> 4) << A6XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A6XX_VSC_BIN_SIZE_HEIGHT__MASK;
+}
+
+#define REG_A6XX_VSC_SIZE_ADDRESS_LO                           0x00000c03
+
+#define REG_A6XX_VSC_SIZE_ADDRESS_HI                           0x00000c04
+
+#define REG_A6XX_VSC_BIN_COUNT                                 0x00000c06
+#define A6XX_VSC_BIN_COUNT_NX__MASK                            0x000007fe
+#define A6XX_VSC_BIN_COUNT_NX__SHIFT                           1
+static inline uint32_t A6XX_VSC_BIN_COUNT_NX(uint32_t val)
+{
+       return ((val) << A6XX_VSC_BIN_COUNT_NX__SHIFT) & A6XX_VSC_BIN_COUNT_NX__MASK;
+}
+#define A6XX_VSC_BIN_COUNT_NY__MASK                            0x001ff800
+#define A6XX_VSC_BIN_COUNT_NY__SHIFT                           11
+static inline uint32_t A6XX_VSC_BIN_COUNT_NY(uint32_t val)
+{
+       return ((val) << A6XX_VSC_BIN_COUNT_NY__SHIFT) & A6XX_VSC_BIN_COUNT_NY__MASK;
+}
+
+static inline uint32_t REG_A6XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
+
+static inline uint32_t REG_A6XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
+#define A6XX_VSC_PIPE_CONFIG_REG_X__MASK                       0x000003ff
+#define A6XX_VSC_PIPE_CONFIG_REG_X__SHIFT                      0
+static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
+{
+       return ((val) << A6XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_X__MASK;
+}
+#define A6XX_VSC_PIPE_CONFIG_REG_Y__MASK                       0x000ffc00
+#define A6XX_VSC_PIPE_CONFIG_REG_Y__SHIFT                      10
+static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
+{
+       return ((val) << A6XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_Y__MASK;
+}
+#define A6XX_VSC_PIPE_CONFIG_REG_W__MASK                       0x03f00000
+#define A6XX_VSC_PIPE_CONFIG_REG_W__SHIFT                      20
+static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
+{
+       return ((val) << A6XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_W__MASK;
+}
+#define A6XX_VSC_PIPE_CONFIG_REG_H__MASK                       0xfc000000
+#define A6XX_VSC_PIPE_CONFIG_REG_H__SHIFT                      26
+static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
+{
+       return ((val) << A6XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_H__MASK;
+}
+
+#define REG_A6XX_VSC_PIPE_DATA2_ADDRESS_LO                     0x00000c30
+
+#define REG_A6XX_VSC_PIPE_DATA2_ADDRESS_HI                     0x00000c31
+
+#define REG_A6XX_VSC_PIPE_DATA2_PITCH                          0x00000c32
+
+#define REG_A6XX_VSC_PIPE_DATA2_ARRAY_PITCH                    0x00000c33
+#define A6XX_VSC_PIPE_DATA2_ARRAY_PITCH__MASK                  0xffffffff
+#define A6XX_VSC_PIPE_DATA2_ARRAY_PITCH__SHIFT                 0
+static inline uint32_t A6XX_VSC_PIPE_DATA2_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0xf));
+       return ((val >> 4) << A6XX_VSC_PIPE_DATA2_ARRAY_PITCH__SHIFT) & A6XX_VSC_PIPE_DATA2_ARRAY_PITCH__MASK;
+}
+
+#define REG_A6XX_VSC_PIPE_DATA_ADDRESS_LO                      0x00000c34
+
+#define REG_A6XX_VSC_PIPE_DATA_ADDRESS_HI                      0x00000c35
+
+#define REG_A6XX_VSC_PIPE_DATA_PITCH                           0x00000c36
+
+#define REG_A6XX_VSC_PIPE_DATA_ARRAY_PITCH                     0x00000c37
+#define A6XX_VSC_PIPE_DATA_ARRAY_PITCH__MASK                   0xffffffff
+#define A6XX_VSC_PIPE_DATA_ARRAY_PITCH__SHIFT                  0
+static inline uint32_t A6XX_VSC_PIPE_DATA_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0xf));
+       return ((val >> 4) << A6XX_VSC_PIPE_DATA_ARRAY_PITCH__SHIFT) & A6XX_VSC_PIPE_DATA_ARRAY_PITCH__MASK;
+}
+
+static inline uint32_t REG_A6XX_VSC_SIZE(uint32_t i0) { return 0x00000c78 + 0x1*i0; }
+
+static inline uint32_t REG_A6XX_VSC_SIZE_REG(uint32_t i0) { return 0x00000c78 + 0x1*i0; }
+
+#define REG_A6XX_UCHE_UNKNOWN_0E12                             0x00000e12
+
+#define REG_A6XX_GRAS_UNKNOWN_8000                             0x00008000
+
+#define REG_A6XX_GRAS_UNKNOWN_8001                             0x00008001
+
+#define REG_A6XX_GRAS_UNKNOWN_8004                             0x00008004
+
+#define REG_A6XX_GRAS_CNTL                                     0x00008005
+#define A6XX_GRAS_CNTL_VARYING                                 0x00000001
+#define A6XX_GRAS_CNTL_UNK3                                    0x00000008
+#define A6XX_GRAS_CNTL_XCOORD                                  0x00000040
+#define A6XX_GRAS_CNTL_YCOORD                                  0x00000080
+#define A6XX_GRAS_CNTL_ZCOORD                                  0x00000100
+#define A6XX_GRAS_CNTL_WCOORD                                  0x00000200
+
+#define REG_A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ                    0x00008006
+#define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK             0x000003ff
+#define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT            0
+static inline uint32_t A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT) & A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK;
+}
+#define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK             0x000ffc00
+#define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT            10
+static inline uint32_t A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT) & A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK;
+}
+
+#define REG_A6XX_GRAS_CL_VPORT_XOFFSET_0                       0x00008010
+#define A6XX_GRAS_CL_VPORT_XOFFSET_0__MASK                     0xffffffff
+#define A6XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT                    0
+static inline uint32_t A6XX_GRAS_CL_VPORT_XOFFSET_0(float val)
+{
+       return ((fui(val)) << A6XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A6XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
+}
+
+#define REG_A6XX_GRAS_CL_VPORT_XSCALE_0                                0x00008011
+#define A6XX_GRAS_CL_VPORT_XSCALE_0__MASK                      0xffffffff
+#define A6XX_GRAS_CL_VPORT_XSCALE_0__SHIFT                     0
+static inline uint32_t A6XX_GRAS_CL_VPORT_XSCALE_0(float val)
+{
+       return ((fui(val)) << A6XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A6XX_GRAS_CL_VPORT_XSCALE_0__MASK;
+}
+
+#define REG_A6XX_GRAS_CL_VPORT_YOFFSET_0                       0x00008012
+#define A6XX_GRAS_CL_VPORT_YOFFSET_0__MASK                     0xffffffff
+#define A6XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT                    0
+static inline uint32_t A6XX_GRAS_CL_VPORT_YOFFSET_0(float val)
+{
+       return ((fui(val)) << A6XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A6XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
+}
+
+#define REG_A6XX_GRAS_CL_VPORT_YSCALE_0                                0x00008013
+#define A6XX_GRAS_CL_VPORT_YSCALE_0__MASK                      0xffffffff
+#define A6XX_GRAS_CL_VPORT_YSCALE_0__SHIFT                     0
+static inline uint32_t A6XX_GRAS_CL_VPORT_YSCALE_0(float val)
+{
+       return ((fui(val)) << A6XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A6XX_GRAS_CL_VPORT_YSCALE_0__MASK;
+}
+
+#define REG_A6XX_GRAS_CL_VPORT_ZOFFSET_0                       0x00008014
+#define A6XX_GRAS_CL_VPORT_ZOFFSET_0__MASK                     0xffffffff
+#define A6XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT                    0
+static inline uint32_t A6XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
+{
+       return ((fui(val)) << A6XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A6XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
+}
+
+#define REG_A6XX_GRAS_CL_VPORT_ZSCALE_0                                0x00008015
+#define A6XX_GRAS_CL_VPORT_ZSCALE_0__MASK                      0xffffffff
+#define A6XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT                     0
+static inline uint32_t A6XX_GRAS_CL_VPORT_ZSCALE_0(float val)
+{
+       return ((fui(val)) << A6XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A6XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
+}
+
+#define REG_A6XX_GRAS_SU_CNTL                                  0x00008090
+#define A6XX_GRAS_SU_CNTL_CULL_FRONT                           0x00000001
+#define A6XX_GRAS_SU_CNTL_CULL_BACK                            0x00000002
+#define A6XX_GRAS_SU_CNTL_FRONT_CW                             0x00000004
+#define A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK                  0x000007f8
+#define A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT                 3
+static inline uint32_t A6XX_GRAS_SU_CNTL_LINEHALFWIDTH(float val)
+{
+       return ((((int32_t)(val * 4.0))) << A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT) & A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK;
+}
+#define A6XX_GRAS_SU_CNTL_POLY_OFFSET                          0x00000800
+#define A6XX_GRAS_SU_CNTL_MSAA_ENABLE                          0x00002000
+
+#define REG_A6XX_GRAS_SU_POINT_MINMAX                          0x00008091
+#define A6XX_GRAS_SU_POINT_MINMAX_MIN__MASK                    0x0000ffff
+#define A6XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT                   0
+static inline uint32_t A6XX_GRAS_SU_POINT_MINMAX_MIN(float val)
+{
+       return ((((uint32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A6XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
+}
+#define A6XX_GRAS_SU_POINT_MINMAX_MAX__MASK                    0xffff0000
+#define A6XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT                   16
+static inline uint32_t A6XX_GRAS_SU_POINT_MINMAX_MAX(float val)
+{
+       return ((((uint32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A6XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
+}
+
+#define REG_A6XX_GRAS_SU_POINT_SIZE                            0x00008092
+#define A6XX_GRAS_SU_POINT_SIZE__MASK                          0xffffffff
+#define A6XX_GRAS_SU_POINT_SIZE__SHIFT                         0
+static inline uint32_t A6XX_GRAS_SU_POINT_SIZE(float val)
+{
+       return ((((int32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_SIZE__SHIFT) & A6XX_GRAS_SU_POINT_SIZE__MASK;
+}
+
+#define REG_A6XX_GRAS_SU_DEPTH_PLANE_CNTL                      0x00008094
+#define A6XX_GRAS_SU_DEPTH_PLANE_CNTL_FRAG_WRITES_Z            0x00000001
+
+#define REG_A6XX_GRAS_SU_POLY_OFFSET_SCALE                     0x00008095
+#define A6XX_GRAS_SU_POLY_OFFSET_SCALE__MASK                   0xffffffff
+#define A6XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT                  0
+static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
+{
+       return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
+}
+
+#define REG_A6XX_GRAS_SU_POLY_OFFSET_OFFSET                    0x00008096
+#define A6XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK                  0xffffffff
+#define A6XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT                 0
+static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
+{
+       return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
+}
+
+#define REG_A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP              0x00008097
+#define A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK            0xffffffff
+#define A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT           0
+static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP(float val)
+{
+       return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK;
+}
+
+#define REG_A6XX_GRAS_SU_DEPTH_BUFFER_INFO                     0x00008098
+#define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK      0x00000007
+#define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT     0
+static inline uint32_t A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a6xx_depth_format val)
+{
+       return ((val) << A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
+}
+
+#define REG_A6XX_GRAS_UNKNOWN_8099                             0x00008099
+
+#define REG_A6XX_GRAS_UNKNOWN_809B                             0x0000809b
+
+#define REG_A6XX_GRAS_UNKNOWN_80A0                             0x000080a0
+
+#define REG_A6XX_GRAS_RAS_MSAA_CNTL                            0x000080a2
+#define A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__MASK                  0x00000003
+#define A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__SHIFT                 0
+static inline uint32_t A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
+{
+       return ((val) << A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__MASK;
+}
+
+#define REG_A6XX_GRAS_DEST_MSAA_CNTL                           0x000080a3
+#define A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__MASK                 0x00000003
+#define A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__SHIFT                        0
+static inline uint32_t A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
+{
+       return ((val) << A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__MASK;
+}
+#define A6XX_GRAS_DEST_MSAA_CNTL_MSAA_DISABLE                  0x00000004
+
+#define REG_A6XX_GRAS_UNKNOWN_80A4                             0x000080a4
+
+#define REG_A6XX_GRAS_UNKNOWN_80A5                             0x000080a5
+
+#define REG_A6XX_GRAS_UNKNOWN_80A6                             0x000080a6
+
+#define REG_A6XX_GRAS_UNKNOWN_80AF                             0x000080af
+
+#define REG_A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0                   0x000080b0
+#define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000
+#define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK               0x00007fff
+#define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT              0
+static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK;
+}
+#define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK               0x7fff0000
+#define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT              16
+static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK;
+}
+
+#define REG_A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0                   0x000080b1
+#define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000
+#define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK               0x00007fff
+#define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT              0
+static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK;
+}
+#define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK               0x7fff0000
+#define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT              16
+static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK;
+}
+
+#define REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0                 0x000080d0
+#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE       0x80000000
+#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK             0x00007fff
+#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT            0
+static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK;
+}
+#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK             0x7fff0000
+#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT            16
+static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK;
+}
+
+#define REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0                 0x000080d1
+#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE       0x80000000
+#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK             0x00007fff
+#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT            0
+static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK;
+}
+#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK             0x7fff0000
+#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT            16
+static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK;
+}
+
+#define REG_A6XX_GRAS_SC_WINDOW_SCISSOR_TL                     0x000080f0
+#define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE   0x80000000
+#define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK                 0x00007fff
+#define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT                        0
+static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
+}
+#define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK                 0x7fff0000
+#define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT                        16
+static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
+}
+
+#define REG_A6XX_GRAS_SC_WINDOW_SCISSOR_BR                     0x000080f1
+#define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE   0x80000000
+#define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK                 0x00007fff
+#define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT                        0
+static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
+}
+#define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK                 0x7fff0000
+#define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT                        16
+static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
+}
+
+#define REG_A6XX_GRAS_LRZ_CNTL                                 0x00008100
+#define A6XX_GRAS_LRZ_CNTL_ENABLE                              0x00000001
+#define A6XX_GRAS_LRZ_CNTL_LRZ_WRITE                           0x00000002
+#define A6XX_GRAS_LRZ_CNTL_GREATER                             0x00000004
+#define A6XX_GRAS_LRZ_CNTL_UNK3                                        0x00000008
+#define A6XX_GRAS_LRZ_CNTL_UNK4                                        0x00000010
+
+#define REG_A6XX_GRAS_UNKNOWN_8101                             0x00008101
+
+#define REG_A6XX_GRAS_2D_BLIT_INFO                             0x00008102
+#define A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__MASK              0x000000ff
+#define A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__SHIFT             0
+static inline uint32_t A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
+{
+       return ((val) << A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__SHIFT) & A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__MASK;
+}
+
+#define REG_A6XX_GRAS_LRZ_BUFFER_BASE_LO                       0x00008103
+
+#define REG_A6XX_GRAS_LRZ_BUFFER_BASE_HI                       0x00008104
+
+#define REG_A6XX_GRAS_LRZ_BUFFER_PITCH                         0x00008105
+#define A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__MASK                 0x000007ff
+#define A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__SHIFT                        0
+static inline uint32_t A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__SHIFT) & A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__MASK;
+}
+#define A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__MASK           0x003ff800
+#define A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__SHIFT          11
+static inline uint32_t A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__MASK;
+}
+
+#define REG_A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_LO            0x00008106
+
+#define REG_A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_HI            0x00008107
+
+#define REG_A6XX_GRAS_UNKNOWN_8109                             0x00008109
+
+#define REG_A6XX_GRAS_UNKNOWN_8110                             0x00008110
+
+#define REG_A6XX_GRAS_2D_BLIT_CNTL                             0x00008400
+#define A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__MASK              0x0000ff00
+#define A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT             8
+static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT(enum a6xx_color_fmt val)
+{
+       return ((val) << A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__MASK;
+}
+#define A6XX_GRAS_2D_BLIT_CNTL_SCISSOR                         0x00010000
+#define A6XX_GRAS_2D_BLIT_CNTL_IFMT__MASK                      0x1f000000
+#define A6XX_GRAS_2D_BLIT_CNTL_IFMT__SHIFT                     24
+static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_IFMT(enum a6xx_2d_ifmt val)
+{
+       return ((val) << A6XX_GRAS_2D_BLIT_CNTL_IFMT__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_IFMT__MASK;
+}
+
+#define REG_A6XX_GRAS_2D_SRC_TL_X                              0x00008401
+#define A6XX_GRAS_2D_SRC_TL_X_X__MASK                          0x00ffff00
+#define A6XX_GRAS_2D_SRC_TL_X_X__SHIFT                         8
+static inline uint32_t A6XX_GRAS_2D_SRC_TL_X_X(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_2D_SRC_TL_X_X__SHIFT) & A6XX_GRAS_2D_SRC_TL_X_X__MASK;
+}
+
+#define REG_A6XX_GRAS_2D_SRC_BR_X                              0x00008402
+#define A6XX_GRAS_2D_SRC_BR_X_X__MASK                          0x00ffff00
+#define A6XX_GRAS_2D_SRC_BR_X_X__SHIFT                         8
+static inline uint32_t A6XX_GRAS_2D_SRC_BR_X_X(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_2D_SRC_BR_X_X__SHIFT) & A6XX_GRAS_2D_SRC_BR_X_X__MASK;
+}
+
+#define REG_A6XX_GRAS_2D_SRC_TL_Y                              0x00008403
+#define A6XX_GRAS_2D_SRC_TL_Y_Y__MASK                          0x00ffff00
+#define A6XX_GRAS_2D_SRC_TL_Y_Y__SHIFT                         8
+static inline uint32_t A6XX_GRAS_2D_SRC_TL_Y_Y(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_2D_SRC_TL_Y_Y__SHIFT) & A6XX_GRAS_2D_SRC_TL_Y_Y__MASK;
+}
+
+#define REG_A6XX_GRAS_2D_SRC_BR_Y                              0x00008404
+#define A6XX_GRAS_2D_SRC_BR_Y_Y__MASK                          0x00ffff00
+#define A6XX_GRAS_2D_SRC_BR_Y_Y__SHIFT                         8
+static inline uint32_t A6XX_GRAS_2D_SRC_BR_Y_Y(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_2D_SRC_BR_Y_Y__SHIFT) & A6XX_GRAS_2D_SRC_BR_Y_Y__MASK;
+}
+
+#define REG_A6XX_GRAS_2D_DST_TL                                        0x00008405
+#define A6XX_GRAS_2D_DST_TL_WINDOW_OFFSET_DISABLE              0x80000000
+#define A6XX_GRAS_2D_DST_TL_X__MASK                            0x00007fff
+#define A6XX_GRAS_2D_DST_TL_X__SHIFT                           0
+static inline uint32_t A6XX_GRAS_2D_DST_TL_X(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_2D_DST_TL_X__SHIFT) & A6XX_GRAS_2D_DST_TL_X__MASK;
+}
+#define A6XX_GRAS_2D_DST_TL_Y__MASK                            0x7fff0000
+#define A6XX_GRAS_2D_DST_TL_Y__SHIFT                           16
+static inline uint32_t A6XX_GRAS_2D_DST_TL_Y(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_2D_DST_TL_Y__SHIFT) & A6XX_GRAS_2D_DST_TL_Y__MASK;
+}
+
+#define REG_A6XX_GRAS_2D_DST_BR                                        0x00008406
+#define A6XX_GRAS_2D_DST_BR_WINDOW_OFFSET_DISABLE              0x80000000
+#define A6XX_GRAS_2D_DST_BR_X__MASK                            0x00007fff
+#define A6XX_GRAS_2D_DST_BR_X__SHIFT                           0
+static inline uint32_t A6XX_GRAS_2D_DST_BR_X(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_2D_DST_BR_X__SHIFT) & A6XX_GRAS_2D_DST_BR_X__MASK;
+}
+#define A6XX_GRAS_2D_DST_BR_Y__MASK                            0x7fff0000
+#define A6XX_GRAS_2D_DST_BR_Y__SHIFT                           16
+static inline uint32_t A6XX_GRAS_2D_DST_BR_Y(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_2D_DST_BR_Y__SHIFT) & A6XX_GRAS_2D_DST_BR_Y__MASK;
+}
+
+#define REG_A6XX_GRAS_RESOLVE_CNTL_1                           0x0000840a
+#define A6XX_GRAS_RESOLVE_CNTL_1_WINDOW_OFFSET_DISABLE         0x80000000
+#define A6XX_GRAS_RESOLVE_CNTL_1_X__MASK                       0x00007fff
+#define A6XX_GRAS_RESOLVE_CNTL_1_X__SHIFT                      0
+static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_1_X(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_RESOLVE_CNTL_1_X__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_1_X__MASK;
+}
+#define A6XX_GRAS_RESOLVE_CNTL_1_Y__MASK                       0x7fff0000
+#define A6XX_GRAS_RESOLVE_CNTL_1_Y__SHIFT                      16
+static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_1_Y(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_RESOLVE_CNTL_1_Y__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_1_Y__MASK;
+}
+
+#define REG_A6XX_GRAS_RESOLVE_CNTL_2                           0x0000840b
+#define A6XX_GRAS_RESOLVE_CNTL_2_WINDOW_OFFSET_DISABLE         0x80000000
+#define A6XX_GRAS_RESOLVE_CNTL_2_X__MASK                       0x00007fff
+#define A6XX_GRAS_RESOLVE_CNTL_2_X__SHIFT                      0
+static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_2_X(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_RESOLVE_CNTL_2_X__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_2_X__MASK;
+}
+#define A6XX_GRAS_RESOLVE_CNTL_2_Y__MASK                       0x7fff0000
+#define A6XX_GRAS_RESOLVE_CNTL_2_Y__SHIFT                      16
+static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_2_Y(uint32_t val)
+{
+       return ((val) << A6XX_GRAS_RESOLVE_CNTL_2_Y__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_2_Y__MASK;
+}
+
+#define REG_A6XX_GRAS_UNKNOWN_8600                             0x00008600
+
+#define REG_A6XX_RB_BIN_CONTROL                                        0x00008800
+#define A6XX_RB_BIN_CONTROL_BINW__MASK                         0x000000ff
+#define A6XX_RB_BIN_CONTROL_BINW__SHIFT                                0
+static inline uint32_t A6XX_RB_BIN_CONTROL_BINW(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A6XX_RB_BIN_CONTROL_BINW__SHIFT) & A6XX_RB_BIN_CONTROL_BINW__MASK;
+}
+#define A6XX_RB_BIN_CONTROL_BINH__MASK                         0x0001ff00
+#define A6XX_RB_BIN_CONTROL_BINH__SHIFT                                8
+static inline uint32_t A6XX_RB_BIN_CONTROL_BINH(uint32_t val)
+{
+       assert(!(val & 0xf));
+       return ((val >> 4) << A6XX_RB_BIN_CONTROL_BINH__SHIFT) & A6XX_RB_BIN_CONTROL_BINH__MASK;
+}
+#define A6XX_RB_BIN_CONTROL_BINNING_PASS                       0x00040000
+#define A6XX_RB_BIN_CONTROL_USE_VIZ                            0x00200000
+
+#define REG_A6XX_RB_RENDER_CNTL                                        0x00008801
+#define A6XX_RB_RENDER_CNTL_UNK4                               0x00000010
+#define A6XX_RB_RENDER_CNTL_BINNING                            0x00000080
+#define A6XX_RB_RENDER_CNTL_FLAG_DEPTH                         0x00004000
+#define A6XX_RB_RENDER_CNTL_FLAG_MRTS__MASK                    0x00ff0000
+#define A6XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT                   16
+static inline uint32_t A6XX_RB_RENDER_CNTL_FLAG_MRTS(uint32_t val)
+{
+       return ((val) << A6XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT) & A6XX_RB_RENDER_CNTL_FLAG_MRTS__MASK;
+}
+
+#define REG_A6XX_RB_RAS_MSAA_CNTL                              0x00008802
+#define A6XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK                    0x00000003
+#define A6XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT                   0
+static inline uint32_t A6XX_RB_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
+{
+       return ((val) << A6XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK;
+}
+
+#define REG_A6XX_RB_DEST_MSAA_CNTL                             0x00008803
+#define A6XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK                   0x00000003
+#define A6XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT                  0
+static inline uint32_t A6XX_RB_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
+{
+       return ((val) << A6XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK;
+}
+#define A6XX_RB_DEST_MSAA_CNTL_MSAA_DISABLE                    0x00000004
+
+#define REG_A6XX_RB_UNKNOWN_8804                               0x00008804
+
+#define REG_A6XX_RB_UNKNOWN_8805                               0x00008805
+
+#define REG_A6XX_RB_UNKNOWN_8806                               0x00008806
+
+#define REG_A6XX_RB_RENDER_CONTROL0                            0x00008809
+#define A6XX_RB_RENDER_CONTROL0_VARYING                                0x00000001
+#define A6XX_RB_RENDER_CONTROL0_UNK3                           0x00000008
+#define A6XX_RB_RENDER_CONTROL0_XCOORD                         0x00000040
+#define A6XX_RB_RENDER_CONTROL0_YCOORD                         0x00000080
+#define A6XX_RB_RENDER_CONTROL0_ZCOORD                         0x00000100
+#define A6XX_RB_RENDER_CONTROL0_WCOORD                         0x00000200
+#define A6XX_RB_RENDER_CONTROL0_UNK10                          0x00000400
+
+#define REG_A6XX_RB_RENDER_CONTROL1                            0x0000880a
+#define A6XX_RB_RENDER_CONTROL1_SAMPLEMASK                     0x00000001
+#define A6XX_RB_RENDER_CONTROL1_FACENESS                       0x00000002
+#define A6XX_RB_RENDER_CONTROL1_SAMPLEID                       0x00000008
+
+#define REG_A6XX_RB_FS_OUTPUT_CNTL0                            0x0000880b
+#define A6XX_RB_FS_OUTPUT_CNTL0_FRAG_WRITES_Z                  0x00000002
+
+#define REG_A6XX_RB_FS_OUTPUT_CNTL1                            0x0000880c
+#define A6XX_RB_FS_OUTPUT_CNTL1_MRT__MASK                      0x0000000f
+#define A6XX_RB_FS_OUTPUT_CNTL1_MRT__SHIFT                     0
+static inline uint32_t A6XX_RB_FS_OUTPUT_CNTL1_MRT(uint32_t val)
+{
+       return ((val) << A6XX_RB_FS_OUTPUT_CNTL1_MRT__SHIFT) & A6XX_RB_FS_OUTPUT_CNTL1_MRT__MASK;
+}
+
+#define REG_A6XX_RB_RENDER_COMPONENTS                          0x0000880d
+#define A6XX_RB_RENDER_COMPONENTS_RT0__MASK                    0x0000000f
+#define A6XX_RB_RENDER_COMPONENTS_RT0__SHIFT                   0
+static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)
+{
+       return ((val) << A6XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT0__MASK;
+}
+#define A6XX_RB_RENDER_COMPONENTS_RT1__MASK                    0x000000f0
+#define A6XX_RB_RENDER_COMPONENTS_RT1__SHIFT                   4
+static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)
+{
+       return ((val) << A6XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT1__MASK;
+}
+#define A6XX_RB_RENDER_COMPONENTS_RT2__MASK                    0x00000f00
+#define A6XX_RB_RENDER_COMPONENTS_RT2__SHIFT                   8
+static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)
+{
+       return ((val) << A6XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT2__MASK;
+}
+#define A6XX_RB_RENDER_COMPONENTS_RT3__MASK                    0x0000f000
+#define A6XX_RB_RENDER_COMPONENTS_RT3__SHIFT                   12
+static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)
+{
+       return ((val) << A6XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT3__MASK;
+}
+#define A6XX_RB_RENDER_COMPONENTS_RT4__MASK                    0x000f0000
+#define A6XX_RB_RENDER_COMPONENTS_RT4__SHIFT                   16
+static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)
+{
+       return ((val) << A6XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT4__MASK;
+}
+#define A6XX_RB_RENDER_COMPONENTS_RT5__MASK                    0x00f00000
+#define A6XX_RB_RENDER_COMPONENTS_RT5__SHIFT                   20
+static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)
+{
+       return ((val) << A6XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT5__MASK;
+}
+#define A6XX_RB_RENDER_COMPONENTS_RT6__MASK                    0x0f000000
+#define A6XX_RB_RENDER_COMPONENTS_RT6__SHIFT                   24
+static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)
+{
+       return ((val) << A6XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT6__MASK;
+}
+#define A6XX_RB_RENDER_COMPONENTS_RT7__MASK                    0xf0000000
+#define A6XX_RB_RENDER_COMPONENTS_RT7__SHIFT                   28
+static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)
+{
+       return ((val) << A6XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT7__MASK;
+}
+
+#define REG_A6XX_RB_DITHER_CNTL                                        0x0000880e
+#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__MASK             0x00000003
+#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__SHIFT            0
+static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0(enum adreno_rb_dither_mode val)
+{
+       return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__MASK;
+}
+#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__MASK             0x0000000c
+#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__SHIFT            2
+static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1(enum adreno_rb_dither_mode val)
+{
+       return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__MASK;
+}
+#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__MASK             0x00000030
+#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__SHIFT            4
+static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2(enum adreno_rb_dither_mode val)
+{
+       return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__MASK;
+}
+#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__MASK             0x000000c0
+#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__SHIFT            6
+static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3(enum adreno_rb_dither_mode val)
+{
+       return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__MASK;
+}
+#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__MASK             0x00000300
+#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__SHIFT            8
+static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4(enum adreno_rb_dither_mode val)
+{
+       return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__MASK;
+}
+#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__MASK             0x00000c00
+#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__SHIFT            10
+static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5(enum adreno_rb_dither_mode val)
+{
+       return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__MASK;
+}
+#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__MASK             0x00001000
+#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__SHIFT            12
+static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6(enum adreno_rb_dither_mode val)
+{
+       return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__MASK;
+}
+#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__MASK             0x0000c000
+#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__SHIFT            14
+static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7(enum adreno_rb_dither_mode val)
+{
+       return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__MASK;
+}
+
+#define REG_A6XX_RB_SRGB_CNTL                                  0x0000880f
+#define A6XX_RB_SRGB_CNTL_SRGB_MRT0                            0x00000001
+#define A6XX_RB_SRGB_CNTL_SRGB_MRT1                            0x00000002
+#define A6XX_RB_SRGB_CNTL_SRGB_MRT2                            0x00000004
+#define A6XX_RB_SRGB_CNTL_SRGB_MRT3                            0x00000008
+#define A6XX_RB_SRGB_CNTL_SRGB_MRT4                            0x00000010
+#define A6XX_RB_SRGB_CNTL_SRGB_MRT5                            0x00000020
+#define A6XX_RB_SRGB_CNTL_SRGB_MRT6                            0x00000040
+#define A6XX_RB_SRGB_CNTL_SRGB_MRT7                            0x00000080
+
+#define REG_A6XX_RB_UNKNOWN_8810                               0x00008810
+
+#define REG_A6XX_RB_UNKNOWN_8811                               0x00008811
+
+#define REG_A6XX_RB_UNKNOWN_8818                               0x00008818
+
+#define REG_A6XX_RB_UNKNOWN_8819                               0x00008819
+
+#define REG_A6XX_RB_UNKNOWN_881A                               0x0000881a
+
+#define REG_A6XX_RB_UNKNOWN_881B                               0x0000881b
+
+#define REG_A6XX_RB_UNKNOWN_881C                               0x0000881c
+
+#define REG_A6XX_RB_UNKNOWN_881D                               0x0000881d
+
+#define REG_A6XX_RB_UNKNOWN_881E                               0x0000881e
+
+static inline uint32_t REG_A6XX_RB_MRT(uint32_t i0) { return 0x00008820 + 0x8*i0; }
+
+static inline uint32_t REG_A6XX_RB_MRT_CONTROL(uint32_t i0) { return 0x00008820 + 0x8*i0; }
+#define A6XX_RB_MRT_CONTROL_BLEND                              0x00000001
+#define A6XX_RB_MRT_CONTROL_BLEND2                             0x00000002
+#define A6XX_RB_MRT_CONTROL_ROP_ENABLE                         0x00000004
+#define A6XX_RB_MRT_CONTROL_ROP_CODE__MASK                     0x00000078
+#define A6XX_RB_MRT_CONTROL_ROP_CODE__SHIFT                    3
+static inline uint32_t A6XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
+{
+       return ((val) << A6XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A6XX_RB_MRT_CONTROL_ROP_CODE__MASK;
+}
+#define A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK             0x00000780
+#define A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT            7
+static inline uint32_t A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
+{
+       return ((val) << A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
+}
+
+static inline uint32_t REG_A6XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x00008821 + 0x8*i0; }
+#define A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK         0x0000001f
+#define A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT                0
+static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
+}
+#define A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK       0x000000e0
+#define A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT      5
+static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
+{
+       return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
+}
+#define A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK                0x00001f00
+#define A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT       8
+static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
+}
+#define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK       0x001f0000
+#define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT      16
+static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
+}
+#define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK     0x00e00000
+#define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT    21
+static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
+{
+       return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
+}
+#define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK      0x1f000000
+#define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT     24
+static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
+{
+       return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
+}
+
+static inline uint32_t REG_A6XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x00008822 + 0x8*i0; }
+#define A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK                        0x000000ff
+#define A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT               0
+static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
+{
+       return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
+}
+#define A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK             0x00000300
+#define A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT            8
+static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a6xx_tile_mode val)
+{
+       return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
+}
+#define A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK                  0x00006000
+#define A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT                 13
+static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
+}
+
+static inline uint32_t REG_A6XX_RB_MRT_PITCH(uint32_t i0) { return 0x00008823 + 0x8*i0; }
+#define A6XX_RB_MRT_PITCH__MASK                                        0xffffffff
+#define A6XX_RB_MRT_PITCH__SHIFT                               0
+static inline uint32_t A6XX_RB_MRT_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A6XX_RB_MRT_PITCH__SHIFT) & A6XX_RB_MRT_PITCH__MASK;
+}
+
+static inline uint32_t REG_A6XX_RB_MRT_ARRAY_PITCH(uint32_t i0) { return 0x00008824 + 0x8*i0; }
+#define A6XX_RB_MRT_ARRAY_PITCH__MASK                          0xffffffff
+#define A6XX_RB_MRT_ARRAY_PITCH__SHIFT                         0
+static inline uint32_t A6XX_RB_MRT_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A6XX_RB_MRT_ARRAY_PITCH__SHIFT) & A6XX_RB_MRT_ARRAY_PITCH__MASK;
+}
+
+static inline uint32_t REG_A6XX_RB_MRT_BASE_LO(uint32_t i0) { return 0x00008825 + 0x8*i0; }
+
+static inline uint32_t REG_A6XX_RB_MRT_BASE_HI(uint32_t i0) { return 0x00008826 + 0x8*i0; }
+
+static inline uint32_t REG_A6XX_RB_MRT_BASE_GMEM(uint32_t i0) { return 0x00008827 + 0x8*i0; }
+
+#define REG_A6XX_RB_BLEND_RED_F32                              0x00008860
+#define A6XX_RB_BLEND_RED_F32__MASK                            0xffffffff
+#define A6XX_RB_BLEND_RED_F32__SHIFT                           0
+static inline uint32_t A6XX_RB_BLEND_RED_F32(float val)
+{
+       return ((fui(val)) << A6XX_RB_BLEND_RED_F32__SHIFT) & A6XX_RB_BLEND_RED_F32__MASK;
+}
+
+#define REG_A6XX_RB_BLEND_GREEN_F32                            0x00008861
+#define A6XX_RB_BLEND_GREEN_F32__MASK                          0xffffffff
+#define A6XX_RB_BLEND_GREEN_F32__SHIFT                         0
+static inline uint32_t A6XX_RB_BLEND_GREEN_F32(float val)
+{
+       return ((fui(val)) << A6XX_RB_BLEND_GREEN_F32__SHIFT) & A6XX_RB_BLEND_GREEN_F32__MASK;
+}
+
+#define REG_A6XX_RB_BLEND_BLUE_F32                             0x00008862
+#define A6XX_RB_BLEND_BLUE_F32__MASK                           0xffffffff
+#define A6XX_RB_BLEND_BLUE_F32__SHIFT                          0
+static inline uint32_t A6XX_RB_BLEND_BLUE_F32(float val)
+{
+       return ((fui(val)) << A6XX_RB_BLEND_BLUE_F32__SHIFT) & A6XX_RB_BLEND_BLUE_F32__MASK;
+}
+
+#define REG_A6XX_RB_BLEND_ALPHA_F32                            0x00008863
+#define A6XX_RB_BLEND_ALPHA_F32__MASK                          0xffffffff
+#define A6XX_RB_BLEND_ALPHA_F32__SHIFT                         0
+static inline uint32_t A6XX_RB_BLEND_ALPHA_F32(float val)
+{
+       return ((fui(val)) << A6XX_RB_BLEND_ALPHA_F32__SHIFT) & A6XX_RB_BLEND_ALPHA_F32__MASK;
+}
+
+#define REG_A6XX_RB_ALPHA_CONTROL                              0x00008864
+#define A6XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK                  0x000000ff
+#define A6XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT                 0
+static inline uint32_t A6XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
+{
+       return ((val) << A6XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A6XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
+}
+#define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST                       0x00000100
+#define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK            0x00000e00
+#define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT           9
+static inline uint32_t A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
+{
+       return ((val) << A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
+}
+
+#define REG_A6XX_RB_BLEND_CNTL                                 0x00008865
+#define A6XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK                  0x000000ff
+#define A6XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT                 0
+static inline uint32_t A6XX_RB_BLEND_CNTL_ENABLE_BLEND(uint32_t val)
+{
+       return ((val) << A6XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A6XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK;
+}
+#define A6XX_RB_BLEND_CNTL_INDEPENDENT_BLEND                   0x00000100
+#define A6XX_RB_BLEND_CNTL_ALPHA_TO_COVERAGE                   0x00000400
+#define A6XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK                   0xffff0000
+#define A6XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT                  16
+static inline uint32_t A6XX_RB_BLEND_CNTL_SAMPLE_MASK(uint32_t val)
+{
+       return ((val) << A6XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT) & A6XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK;
+}
+
+#define REG_A6XX_RB_DEPTH_PLANE_CNTL                           0x00008870
+#define A6XX_RB_DEPTH_PLANE_CNTL_FRAG_WRITES_Z                 0x00000001
+
+#define REG_A6XX_RB_DEPTH_CNTL                                 0x00008871
+#define A6XX_RB_DEPTH_CNTL_Z_ENABLE                            0x00000001
+#define A6XX_RB_DEPTH_CNTL_Z_WRITE_ENABLE                      0x00000002
+#define A6XX_RB_DEPTH_CNTL_ZFUNC__MASK                         0x0000001c
+#define A6XX_RB_DEPTH_CNTL_ZFUNC__SHIFT                                2
+static inline uint32_t A6XX_RB_DEPTH_CNTL_ZFUNC(enum adreno_compare_func val)
+{
+       return ((val) << A6XX_RB_DEPTH_CNTL_ZFUNC__SHIFT) & A6XX_RB_DEPTH_CNTL_ZFUNC__MASK;
+}
+#define A6XX_RB_DEPTH_CNTL_Z_TEST_ENABLE                       0x00000040
+
+#define REG_A6XX_RB_DEPTH_BUFFER_INFO                          0x00008872
+#define A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK           0x00000007
+#define A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT          0
+static inline uint32_t A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a6xx_depth_format val)
+{
+       return ((val) << A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
+}
+
+#define REG_A6XX_RB_DEPTH_BUFFER_PITCH                         0x00008873
+#define A6XX_RB_DEPTH_BUFFER_PITCH__MASK                       0xffffffff
+#define A6XX_RB_DEPTH_BUFFER_PITCH__SHIFT                      0
+static inline uint32_t A6XX_RB_DEPTH_BUFFER_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A6XX_RB_DEPTH_BUFFER_PITCH__SHIFT) & A6XX_RB_DEPTH_BUFFER_PITCH__MASK;
+}
+
+#define REG_A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH                   0x00008874
+#define A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK                 0xffffffff
+#define A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT                        0
+static inline uint32_t A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK;
+}
+
+#define REG_A6XX_RB_DEPTH_BUFFER_BASE_LO                       0x00008875
+
+#define REG_A6XX_RB_DEPTH_BUFFER_BASE_HI                       0x00008876
+
+#define REG_A6XX_RB_DEPTH_BUFFER_BASE_GMEM                     0x00008877
+
+#define REG_A6XX_RB_UNKNOWN_8878                               0x00008878
+
+#define REG_A6XX_RB_UNKNOWN_8879                               0x00008879
+
+#define REG_A6XX_RB_STENCIL_CONTROL                            0x00008880
+#define A6XX_RB_STENCIL_CONTROL_STENCIL_ENABLE                 0x00000001
+#define A6XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF              0x00000002
+#define A6XX_RB_STENCIL_CONTROL_STENCIL_READ                   0x00000004
+#define A6XX_RB_STENCIL_CONTROL_FUNC__MASK                     0x00000700
+#define A6XX_RB_STENCIL_CONTROL_FUNC__SHIFT                    8
+static inline uint32_t A6XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
+{
+       return ((val) << A6XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A6XX_RB_STENCIL_CONTROL_FUNC__MASK;
+}
+#define A6XX_RB_STENCIL_CONTROL_FAIL__MASK                     0x00003800
+#define A6XX_RB_STENCIL_CONTROL_FAIL__SHIFT                    11
+static inline uint32_t A6XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
+{
+       return ((val) << A6XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A6XX_RB_STENCIL_CONTROL_FAIL__MASK;
+}
+#define A6XX_RB_STENCIL_CONTROL_ZPASS__MASK                    0x0001c000
+#define A6XX_RB_STENCIL_CONTROL_ZPASS__SHIFT                   14
+static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
+{
+       return ((val) << A6XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZPASS__MASK;
+}
+#define A6XX_RB_STENCIL_CONTROL_ZFAIL__MASK                    0x000e0000
+#define A6XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT                   17
+static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
+{
+       return ((val) << A6XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
+}
+#define A6XX_RB_STENCIL_CONTROL_FUNC_BF__MASK                  0x00700000
+#define A6XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT                 20
+static inline uint32_t A6XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
+{
+       return ((val) << A6XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
+}
+#define A6XX_RB_STENCIL_CONTROL_FAIL_BF__MASK                  0x03800000
+#define A6XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT                 23
+static inline uint32_t A6XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
+{
+       return ((val) << A6XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
+}
+#define A6XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK                 0x1c000000
+#define A6XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT                        26
+static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
+{
+       return ((val) << A6XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
+}
+#define A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK                 0xe0000000
+#define A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT                        29
+static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
+{
+       return ((val) << A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
+}
+
+#define REG_A6XX_RB_STENCIL_INFO                               0x00008881
+#define A6XX_RB_STENCIL_INFO_SEPARATE_STENCIL                  0x00000001
+
+#define REG_A6XX_RB_STENCIL_BUFFER_PITCH                       0x00008882
+#define A6XX_RB_STENCIL_BUFFER_PITCH__MASK                     0xffffffff
+#define A6XX_RB_STENCIL_BUFFER_PITCH__SHIFT                    0
+static inline uint32_t A6XX_RB_STENCIL_BUFFER_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A6XX_RB_STENCIL_BUFFER_PITCH__SHIFT) & A6XX_RB_STENCIL_BUFFER_PITCH__MASK;
+}
+
+#define REG_A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH                 0x00008883
+#define A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__MASK               0xffffffff
+#define A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__SHIFT              0
+static inline uint32_t A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__MASK;
+}
+
+#define REG_A6XX_RB_STENCIL_BUFFER_BASE_LO                     0x00008884
+
+#define REG_A6XX_RB_STENCIL_BUFFER_BASE_HI                     0x00008885
+
+#define REG_A6XX_RB_STENCIL_BUFFER_BASE_GMEM                   0x00008886
+
+#define REG_A6XX_RB_STENCILREF                                 0x00008887
+#define A6XX_RB_STENCILREF_REF__MASK                           0x000000ff
+#define A6XX_RB_STENCILREF_REF__SHIFT                          0
+static inline uint32_t A6XX_RB_STENCILREF_REF(uint32_t val)
+{
+       return ((val) << A6XX_RB_STENCILREF_REF__SHIFT) & A6XX_RB_STENCILREF_REF__MASK;
+}
+#define A6XX_RB_STENCILREF_BFREF__MASK                         0x0000ff00
+#define A6XX_RB_STENCILREF_BFREF__SHIFT                                8
+static inline uint32_t A6XX_RB_STENCILREF_BFREF(uint32_t val)
+{
+       return ((val) << A6XX_RB_STENCILREF_BFREF__SHIFT) & A6XX_RB_STENCILREF_BFREF__MASK;
+}
+
+#define REG_A6XX_RB_STENCILMASK                                        0x00008888
+#define A6XX_RB_STENCILMASK_MASK__MASK                         0x000000ff
+#define A6XX_RB_STENCILMASK_MASK__SHIFT                                0
+static inline uint32_t A6XX_RB_STENCILMASK_MASK(uint32_t val)
+{
+       return ((val) << A6XX_RB_STENCILMASK_MASK__SHIFT) & A6XX_RB_STENCILMASK_MASK__MASK;
+}
+#define A6XX_RB_STENCILMASK_BFMASK__MASK                       0x0000ff00
+#define A6XX_RB_STENCILMASK_BFMASK__SHIFT                      8
+static inline uint32_t A6XX_RB_STENCILMASK_BFMASK(uint32_t val)
+{
+       return ((val) << A6XX_RB_STENCILMASK_BFMASK__SHIFT) & A6XX_RB_STENCILMASK_BFMASK__MASK;
+}
+
+#define REG_A6XX_RB_STENCILWRMASK                              0x00008889
+#define A6XX_RB_STENCILWRMASK_WRMASK__MASK                     0x000000ff
+#define A6XX_RB_STENCILWRMASK_WRMASK__SHIFT                    0
+static inline uint32_t A6XX_RB_STENCILWRMASK_WRMASK(uint32_t val)
+{
+       return ((val) << A6XX_RB_STENCILWRMASK_WRMASK__SHIFT) & A6XX_RB_STENCILWRMASK_WRMASK__MASK;
+}
+#define A6XX_RB_STENCILWRMASK_BFWRMASK__MASK                   0x0000ff00
+#define A6XX_RB_STENCILWRMASK_BFWRMASK__SHIFT                  8
+static inline uint32_t A6XX_RB_STENCILWRMASK_BFWRMASK(uint32_t val)
+{
+       return ((val) << A6XX_RB_STENCILWRMASK_BFWRMASK__SHIFT) & A6XX_RB_STENCILWRMASK_BFWRMASK__MASK;
+}
+
+#define REG_A6XX_RB_WINDOW_OFFSET                              0x00008890
+#define A6XX_RB_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE            0x80000000
+#define A6XX_RB_WINDOW_OFFSET_X__MASK                          0x00007fff
+#define A6XX_RB_WINDOW_OFFSET_X__SHIFT                         0
+static inline uint32_t A6XX_RB_WINDOW_OFFSET_X(uint32_t val)
+{
+       return ((val) << A6XX_RB_WINDOW_OFFSET_X__SHIFT) & A6XX_RB_WINDOW_OFFSET_X__MASK;
+}
+#define A6XX_RB_WINDOW_OFFSET_Y__MASK                          0x7fff0000
+#define A6XX_RB_WINDOW_OFFSET_Y__SHIFT                         16
+static inline uint32_t A6XX_RB_WINDOW_OFFSET_Y(uint32_t val)
+{
+       return ((val) << A6XX_RB_WINDOW_OFFSET_Y__SHIFT) & A6XX_RB_WINDOW_OFFSET_Y__MASK;
+}
+
+#define REG_A6XX_RB_SAMPLE_COUNT_CONTROL                       0x00008891
+#define A6XX_RB_SAMPLE_COUNT_CONTROL_COPY                      0x00000002
+
+#define REG_A6XX_RB_LRZ_CNTL                                   0x00008898
+#define A6XX_RB_LRZ_CNTL_ENABLE                                        0x00000001
+
+#define REG_A6XX_RB_UNKNOWN_88D0                               0x000088d0
+
+#define REG_A6XX_RB_BLIT_SCISSOR_TL                            0x000088d1
+#define A6XX_RB_BLIT_SCISSOR_TL_WINDOW_OFFSET_DISABLE          0x80000000
+#define A6XX_RB_BLIT_SCISSOR_TL_X__MASK                                0x00007fff
+#define A6XX_RB_BLIT_SCISSOR_TL_X__SHIFT                       0
+static inline uint32_t A6XX_RB_BLIT_SCISSOR_TL_X(uint32_t val)
+{
+       return ((val) << A6XX_RB_BLIT_SCISSOR_TL_X__SHIFT) & A6XX_RB_BLIT_SCISSOR_TL_X__MASK;
+}
+#define A6XX_RB_BLIT_SCISSOR_TL_Y__MASK                                0x7fff0000
+#define A6XX_RB_BLIT_SCISSOR_TL_Y__SHIFT                       16
+static inline uint32_t A6XX_RB_BLIT_SCISSOR_TL_Y(uint32_t val)
+{
+       return ((val) << A6XX_RB_BLIT_SCISSOR_TL_Y__SHIFT) & A6XX_RB_BLIT_SCISSOR_TL_Y__MASK;
+}
+
+#define REG_A6XX_RB_BLIT_SCISSOR_BR                            0x000088d2
+#define A6XX_RB_BLIT_SCISSOR_BR_WINDOW_OFFSET_DISABLE          0x80000000
+#define A6XX_RB_BLIT_SCISSOR_BR_X__MASK                                0x00007fff
+#define A6XX_RB_BLIT_SCISSOR_BR_X__SHIFT                       0
+static inline uint32_t A6XX_RB_BLIT_SCISSOR_BR_X(uint32_t val)
+{
+       return ((val) << A6XX_RB_BLIT_SCISSOR_BR_X__SHIFT) & A6XX_RB_BLIT_SCISSOR_BR_X__MASK;
+}
+#define A6XX_RB_BLIT_SCISSOR_BR_Y__MASK                                0x7fff0000
+#define A6XX_RB_BLIT_SCISSOR_BR_Y__SHIFT                       16
+static inline uint32_t A6XX_RB_BLIT_SCISSOR_BR_Y(uint32_t val)
+{
+       return ((val) << A6XX_RB_BLIT_SCISSOR_BR_Y__SHIFT) & A6XX_RB_BLIT_SCISSOR_BR_Y__MASK;
+}
+
+#define REG_A6XX_RB_MSAA_CNTL                                  0x000088d5
+#define A6XX_RB_MSAA_CNTL_SAMPLES__MASK                                0x00000018
+#define A6XX_RB_MSAA_CNTL_SAMPLES__SHIFT                       3
+static inline uint32_t A6XX_RB_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
+{
+       return ((val) << A6XX_RB_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_MSAA_CNTL_SAMPLES__MASK;
+}
+
+#define REG_A6XX_RB_BLIT_BASE_GMEM                             0x000088d6
+
+#define REG_A6XX_RB_BLIT_DST_INFO                              0x000088d7
+#define A6XX_RB_BLIT_DST_INFO_TILE_MODE__MASK                  0x00000003
+#define A6XX_RB_BLIT_DST_INFO_TILE_MODE__SHIFT                 0
+static inline uint32_t A6XX_RB_BLIT_DST_INFO_TILE_MODE(enum a6xx_tile_mode val)
+{
+       return ((val) << A6XX_RB_BLIT_DST_INFO_TILE_MODE__SHIFT) & A6XX_RB_BLIT_DST_INFO_TILE_MODE__MASK;
+}
+#define A6XX_RB_BLIT_DST_INFO_FLAGS                            0x00000004
+#define A6XX_RB_BLIT_DST_INFO_SAMPLES__MASK                    0x00000018
+#define A6XX_RB_BLIT_DST_INFO_SAMPLES__SHIFT                   3
+static inline uint32_t A6XX_RB_BLIT_DST_INFO_SAMPLES(enum a3xx_msaa_samples val)
+{
+       return ((val) << A6XX_RB_BLIT_DST_INFO_SAMPLES__SHIFT) & A6XX_RB_BLIT_DST_INFO_SAMPLES__MASK;
+}
+#define A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__MASK               0x00007f80
+#define A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__SHIFT              7
+static inline uint32_t A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
+{
+       return ((val) << A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__MASK;
+}
+#define A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__MASK                 0x00000060
+#define A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__SHIFT                        5
+static inline uint32_t A6XX_RB_BLIT_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__MASK;
+}
+
+#define REG_A6XX_RB_BLIT_DST_LO                                        0x000088d8
+
+#define REG_A6XX_RB_BLIT_DST_HI                                        0x000088d9
+
+#define REG_A6XX_RB_BLIT_DST_PITCH                             0x000088da
+#define A6XX_RB_BLIT_DST_PITCH__MASK                           0xffffffff
+#define A6XX_RB_BLIT_DST_PITCH__SHIFT                          0
+static inline uint32_t A6XX_RB_BLIT_DST_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A6XX_RB_BLIT_DST_PITCH__SHIFT) & A6XX_RB_BLIT_DST_PITCH__MASK;
+}
+
+#define REG_A6XX_RB_BLIT_DST_ARRAY_PITCH                       0x000088db
+#define A6XX_RB_BLIT_DST_ARRAY_PITCH__MASK                     0xffffffff
+#define A6XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT                    0
+static inline uint32_t A6XX_RB_BLIT_DST_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A6XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT) & A6XX_RB_BLIT_DST_ARRAY_PITCH__MASK;
+}
+
+#define REG_A6XX_RB_BLIT_FLAG_DST_LO                           0x000088dc
+
+#define REG_A6XX_RB_BLIT_FLAG_DST_HI                           0x000088dd
+
+#define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW0                       0x000088df
+
+#define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW1                       0x000088e0
+
+#define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW2                       0x000088e1
+
+#define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW3                       0x000088e2
+
+#define REG_A6XX_RB_BLIT_INFO                                  0x000088e3
+#define A6XX_RB_BLIT_INFO_UNK0                                 0x00000001
+#define A6XX_RB_BLIT_INFO_GMEM                                 0x00000002
+#define A6XX_RB_BLIT_INFO_INTEGER                              0x00000004
+#define A6XX_RB_BLIT_INFO_DEPTH                                        0x00000008
+#define A6XX_RB_BLIT_INFO_CLEAR_MASK__MASK                     0x000000f0
+#define A6XX_RB_BLIT_INFO_CLEAR_MASK__SHIFT                    4
+static inline uint32_t A6XX_RB_BLIT_INFO_CLEAR_MASK(uint32_t val)
+{
+       return ((val) << A6XX_RB_BLIT_INFO_CLEAR_MASK__SHIFT) & A6XX_RB_BLIT_INFO_CLEAR_MASK__MASK;
+}
+
+#define REG_A6XX_RB_UNKNOWN_88F0                               0x000088f0
+
+#define REG_A6XX_RB_DEPTH_FLAG_BUFFER_BASE_LO                  0x00008900
+
+#define REG_A6XX_RB_DEPTH_FLAG_BUFFER_BASE_HI                  0x00008901
+
+#define REG_A6XX_RB_DEPTH_FLAG_BUFFER_PITCH                    0x00008902
+
+static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER(uint32_t i0) { return 0x00008903 + 0x3*i0; }
+
+static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_ADDR_LO(uint32_t i0) { return 0x00008903 + 0x3*i0; }
+
+static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_ADDR_HI(uint32_t i0) { return 0x00008904 + 0x3*i0; }
+
+static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t i0) { return 0x00008905 + 0x3*i0; }
+#define A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__MASK              0x000007ff
+#define A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__SHIFT             0
+static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__MASK;
+}
+#define A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK                0x003ff800
+#define A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT       11
+static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK;
+}
+
+#define REG_A6XX_RB_SAMPLE_COUNT_ADDR_LO                       0x00008927
+
+#define REG_A6XX_RB_SAMPLE_COUNT_ADDR_HI                       0x00008928
+
+#define REG_A6XX_RB_2D_BLIT_CNTL                               0x00008c00
+#define A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__MASK                        0x0000ff00
+#define A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT               8
+static inline uint32_t A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT(enum a6xx_color_fmt val)
+{
+       return ((val) << A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT) & A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__MASK;
+}
+#define A6XX_RB_2D_BLIT_CNTL_SCISSOR                           0x00010000
+#define A6XX_RB_2D_BLIT_CNTL_IFMT__MASK                                0x1f000000
+#define A6XX_RB_2D_BLIT_CNTL_IFMT__SHIFT                       24
+static inline uint32_t A6XX_RB_2D_BLIT_CNTL_IFMT(enum a6xx_2d_ifmt val)
+{
+       return ((val) << A6XX_RB_2D_BLIT_CNTL_IFMT__SHIFT) & A6XX_RB_2D_BLIT_CNTL_IFMT__MASK;
+}
+
+#define REG_A6XX_RB_UNKNOWN_8C01                               0x00008c01
+
+#define REG_A6XX_RB_2D_DST_INFO                                        0x00008c17
+#define A6XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK                 0x000000ff
+#define A6XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT                        0
+static inline uint32_t A6XX_RB_2D_DST_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
+{
+       return ((val) << A6XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK;
+}
+#define A6XX_RB_2D_DST_INFO_TILE_MODE__MASK                    0x00000300
+#define A6XX_RB_2D_DST_INFO_TILE_MODE__SHIFT                   8
+static inline uint32_t A6XX_RB_2D_DST_INFO_TILE_MODE(enum a6xx_tile_mode val)
+{
+       return ((val) << A6XX_RB_2D_DST_INFO_TILE_MODE__SHIFT) & A6XX_RB_2D_DST_INFO_TILE_MODE__MASK;
+}
+#define A6XX_RB_2D_DST_INFO_COLOR_SWAP__MASK                   0x00000c00
+#define A6XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT                  10
+static inline uint32_t A6XX_RB_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A6XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_2D_DST_INFO_COLOR_SWAP__MASK;
+}
+#define A6XX_RB_2D_DST_INFO_FLAGS                              0x00001000
+
+#define REG_A6XX_RB_2D_DST_LO                                  0x00008c18
+
+#define REG_A6XX_RB_2D_DST_HI                                  0x00008c19
+
+#define REG_A6XX_RB_2D_DST_SIZE                                        0x00008c1a
+#define A6XX_RB_2D_DST_SIZE_PITCH__MASK                                0x0000ffff
+#define A6XX_RB_2D_DST_SIZE_PITCH__SHIFT                       0
+static inline uint32_t A6XX_RB_2D_DST_SIZE_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A6XX_RB_2D_DST_SIZE_PITCH__SHIFT) & A6XX_RB_2D_DST_SIZE_PITCH__MASK;
+}
+
+#define REG_A6XX_RB_2D_DST_FLAGS_LO                            0x00008c20
+
+#define REG_A6XX_RB_2D_DST_FLAGS_HI                            0x00008c21
+
+#define REG_A6XX_RB_2D_SRC_SOLID_C0                            0x00008c2c
+
+#define REG_A6XX_RB_2D_SRC_SOLID_C1                            0x00008c2d
+
+#define REG_A6XX_RB_2D_SRC_SOLID_C2                            0x00008c2e
+
+#define REG_A6XX_RB_2D_SRC_SOLID_C3                            0x00008c2f
+
+#define REG_A6XX_RB_UNKNOWN_8E01                               0x00008e01
+
+#define REG_A6XX_RB_UNKNOWN_8E04                               0x00008e04
+
+#define REG_A6XX_RB_CCU_CNTL                                   0x00008e07
+
+#define REG_A6XX_VPC_UNKNOWN_9101                              0x00009101
+
+#define REG_A6XX_VPC_GS_SIV_CNTL                               0x00009104
+
+#define REG_A6XX_VPC_UNKNOWN_9107                              0x00009107
+
+#define REG_A6XX_VPC_UNKNOWN_9108                              0x00009108
+
+static inline uint32_t REG_A6XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00009200 + 0x1*i0; }
+
+static inline uint32_t REG_A6XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00009200 + 0x1*i0; }
+
+static inline uint32_t REG_A6XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00009208 + 0x1*i0; }
+
+static inline uint32_t REG_A6XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00009208 + 0x1*i0; }
+
+#define REG_A6XX_VPC_UNKNOWN_9210                              0x00009210
+
+#define REG_A6XX_VPC_UNKNOWN_9211                              0x00009211
+
+static inline uint32_t REG_A6XX_VPC_VAR(uint32_t i0) { return 0x00009212 + 0x1*i0; }
+
+static inline uint32_t REG_A6XX_VPC_VAR_DISABLE(uint32_t i0) { return 0x00009212 + 0x1*i0; }
+
+#define REG_A6XX_VPC_SO_CNTL                                   0x00009216
+#define A6XX_VPC_SO_CNTL_ENABLE                                        0x00010000
+
+#define REG_A6XX_VPC_SO_PROG                                   0x00009217
+#define A6XX_VPC_SO_PROG_A_BUF__MASK                           0x00000003
+#define A6XX_VPC_SO_PROG_A_BUF__SHIFT                          0
+static inline uint32_t A6XX_VPC_SO_PROG_A_BUF(uint32_t val)
+{
+       return ((val) << A6XX_VPC_SO_PROG_A_BUF__SHIFT) & A6XX_VPC_SO_PROG_A_BUF__MASK;
+}
+#define A6XX_VPC_SO_PROG_A_OFF__MASK                           0x000007fc
+#define A6XX_VPC_SO_PROG_A_OFF__SHIFT                          2
+static inline uint32_t A6XX_VPC_SO_PROG_A_OFF(uint32_t val)
+{
+       assert(!(val & 0x3));
+       return ((val >> 2) << A6XX_VPC_SO_PROG_A_OFF__SHIFT) & A6XX_VPC_SO_PROG_A_OFF__MASK;
+}
+#define A6XX_VPC_SO_PROG_A_EN                                  0x00000800
+#define A6XX_VPC_SO_PROG_B_BUF__MASK                           0x00003000
+#define A6XX_VPC_SO_PROG_B_BUF__SHIFT                          12
+static inline uint32_t A6XX_VPC_SO_PROG_B_BUF(uint32_t val)
+{
+       return ((val) << A6XX_VPC_SO_PROG_B_BUF__SHIFT) & A6XX_VPC_SO_PROG_B_BUF__MASK;
+}
+#define A6XX_VPC_SO_PROG_B_OFF__MASK                           0x007fc000
+#define A6XX_VPC_SO_PROG_B_OFF__SHIFT                          14
+static inline uint32_t A6XX_VPC_SO_PROG_B_OFF(uint32_t val)
+{
+       assert(!(val & 0x3));
+       return ((val >> 2) << A6XX_VPC_SO_PROG_B_OFF__SHIFT) & A6XX_VPC_SO_PROG_B_OFF__MASK;
+}
+#define A6XX_VPC_SO_PROG_B_EN                                  0x00800000
+
+static inline uint32_t REG_A6XX_VPC_SO(uint32_t i0) { return 0x0000921a + 0x7*i0; }
+
+static inline uint32_t REG_A6XX_VPC_SO_BUFFER_BASE_LO(uint32_t i0) { return 0x0000921a + 0x7*i0; }
+
+static inline uint32_t REG_A6XX_VPC_SO_BUFFER_BASE_HI(uint32_t i0) { return 0x0000921b + 0x7*i0; }
+
+static inline uint32_t REG_A6XX_VPC_SO_BUFFER_SIZE(uint32_t i0) { return 0x0000921c + 0x7*i0; }
+
+static inline uint32_t REG_A6XX_VPC_SO_NCOMP(uint32_t i0) { return 0x0000921d + 0x7*i0; }
+
+static inline uint32_t REG_A6XX_VPC_SO_BUFFER_OFFSET(uint32_t i0) { return 0x0000921e + 0x7*i0; }
+
+static inline uint32_t REG_A6XX_VPC_SO_FLUSH_BASE_LO(uint32_t i0) { return 0x0000921f + 0x7*i0; }
+
+static inline uint32_t REG_A6XX_VPC_SO_FLUSH_BASE_HI(uint32_t i0) { return 0x00009220 + 0x7*i0; }
+
+#define REG_A6XX_VPC_UNKNOWN_9236                              0x00009236
+
+#define REG_A6XX_VPC_UNKNOWN_9300                              0x00009300
+
+#define REG_A6XX_VPC_PACK                                      0x00009301
+#define A6XX_VPC_PACK_STRIDE_IN_VPC__MASK                      0x000000ff
+#define A6XX_VPC_PACK_STRIDE_IN_VPC__SHIFT                     0
+static inline uint32_t A6XX_VPC_PACK_STRIDE_IN_VPC(uint32_t val)
+{
+       return ((val) << A6XX_VPC_PACK_STRIDE_IN_VPC__SHIFT) & A6XX_VPC_PACK_STRIDE_IN_VPC__MASK;
+}
+#define A6XX_VPC_PACK_NUMNONPOSVAR__MASK                       0x0000ff00
+#define A6XX_VPC_PACK_NUMNONPOSVAR__SHIFT                      8
+static inline uint32_t A6XX_VPC_PACK_NUMNONPOSVAR(uint32_t val)
+{
+       return ((val) << A6XX_VPC_PACK_NUMNONPOSVAR__SHIFT) & A6XX_VPC_PACK_NUMNONPOSVAR__MASK;
+}
+#define A6XX_VPC_PACK_PSIZELOC__MASK                           0x00ff0000
+#define A6XX_VPC_PACK_PSIZELOC__SHIFT                          16
+static inline uint32_t A6XX_VPC_PACK_PSIZELOC(uint32_t val)
+{
+       return ((val) << A6XX_VPC_PACK_PSIZELOC__SHIFT) & A6XX_VPC_PACK_PSIZELOC__MASK;
+}
+
+#define REG_A6XX_VPC_CNTL_0                                    0x00009304
+#define A6XX_VPC_CNTL_0_NUMNONPOSVAR__MASK                     0x000000ff
+#define A6XX_VPC_CNTL_0_NUMNONPOSVAR__SHIFT                    0
+static inline uint32_t A6XX_VPC_CNTL_0_NUMNONPOSVAR(uint32_t val)
+{
+       return ((val) << A6XX_VPC_CNTL_0_NUMNONPOSVAR__SHIFT) & A6XX_VPC_CNTL_0_NUMNONPOSVAR__MASK;
+}
+#define A6XX_VPC_CNTL_0_VARYING                                        0x00010000
+
+#define REG_A6XX_VPC_SO_BUF_CNTL                               0x00009305
+#define A6XX_VPC_SO_BUF_CNTL_BUF0                              0x00000001
+#define A6XX_VPC_SO_BUF_CNTL_BUF1                              0x00000008
+#define A6XX_VPC_SO_BUF_CNTL_BUF2                              0x00000040
+#define A6XX_VPC_SO_BUF_CNTL_BUF3                              0x00000200
+#define A6XX_VPC_SO_BUF_CNTL_ENABLE                            0x00008000
+
+#define REG_A6XX_VPC_SO_OVERRIDE                               0x00009306
+#define A6XX_VPC_SO_OVERRIDE_SO_DISABLE                                0x00000001
+
+#define REG_A6XX_VPC_UNKNOWN_9600                              0x00009600
+
+#define REG_A6XX_VPC_UNKNOWN_9602                              0x00009602
+
+#define REG_A6XX_PC_UNKNOWN_9801                               0x00009801
+
+#define REG_A6XX_PC_RESTART_INDEX                              0x00009803
+
+#define REG_A6XX_PC_MODE_CNTL                                  0x00009804
+
+#define REG_A6XX_PC_UNKNOWN_9805                               0x00009805
+
+#define REG_A6XX_PC_UNKNOWN_9806                               0x00009806
+
+#define REG_A6XX_PC_UNKNOWN_9980                               0x00009980
+
+#define REG_A6XX_PC_UNKNOWN_9981                               0x00009981
+
+#define REG_A6XX_PC_UNKNOWN_9990                               0x00009990
+
+#define REG_A6XX_PC_PRIMITIVE_CNTL_0                           0x00009b00
+#define A6XX_PC_PRIMITIVE_CNTL_0_PRIMITIVE_RESTART             0x00000001
+#define A6XX_PC_PRIMITIVE_CNTL_0_PROVOKING_VTX_LAST            0x00000002
+
+#define REG_A6XX_PC_PRIMITIVE_CNTL_1                           0x00009b01
+#define A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__MASK           0x0000007f
+#define A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__SHIFT          0
+static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC(uint32_t val)
+{
+       return ((val) << A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__MASK;
+}
+#define A6XX_PC_PRIMITIVE_CNTL_1_PSIZE                         0x00000100
+
+#define REG_A6XX_PC_UNKNOWN_9B06                               0x00009b06
+
+#define REG_A6XX_PC_UNKNOWN_9B07                               0x00009b07
+
+#define REG_A6XX_PC_TESSFACTOR_ADDR_LO                         0x00009e08
+
+#define REG_A6XX_PC_TESSFACTOR_ADDR_HI                         0x00009e09
+
+#define REG_A6XX_PC_UNKNOWN_9E72                               0x00009e72
+
+#define REG_A6XX_VFD_CONTROL_0                                 0x0000a000
+#define A6XX_VFD_CONTROL_0_VTXCNT__MASK                                0x0000003f
+#define A6XX_VFD_CONTROL_0_VTXCNT__SHIFT                       0
+static inline uint32_t A6XX_VFD_CONTROL_0_VTXCNT(uint32_t val)
+{
+       return ((val) << A6XX_VFD_CONTROL_0_VTXCNT__SHIFT) & A6XX_VFD_CONTROL_0_VTXCNT__MASK;
+}
+
+#define REG_A6XX_VFD_CONTROL_1                                 0x0000a001
+#define A6XX_VFD_CONTROL_1_REGID4VTX__MASK                     0x000000ff
+#define A6XX_VFD_CONTROL_1_REGID4VTX__SHIFT                    0
+static inline uint32_t A6XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
+{
+       return ((val) << A6XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A6XX_VFD_CONTROL_1_REGID4VTX__MASK;
+}
+#define A6XX_VFD_CONTROL_1_REGID4INST__MASK                    0x0000ff00
+#define A6XX_VFD_CONTROL_1_REGID4INST__SHIFT                   8
+static inline uint32_t A6XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
+{
+       return ((val) << A6XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A6XX_VFD_CONTROL_1_REGID4INST__MASK;
+}
+#define A6XX_VFD_CONTROL_1_REGID4PRIMID__MASK                  0x00ff0000
+#define A6XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT                 16
+static inline uint32_t A6XX_VFD_CONTROL_1_REGID4PRIMID(uint32_t val)
+{
+       return ((val) << A6XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT) & A6XX_VFD_CONTROL_1_REGID4PRIMID__MASK;
+}
+
+#define REG_A6XX_VFD_CONTROL_2                                 0x0000a002
+#define A6XX_VFD_CONTROL_2_REGID_PATCHID__MASK                 0x000000ff
+#define A6XX_VFD_CONTROL_2_REGID_PATCHID__SHIFT                        0
+static inline uint32_t A6XX_VFD_CONTROL_2_REGID_PATCHID(uint32_t val)
+{
+       return ((val) << A6XX_VFD_CONTROL_2_REGID_PATCHID__SHIFT) & A6XX_VFD_CONTROL_2_REGID_PATCHID__MASK;
+}
+
+#define REG_A6XX_VFD_CONTROL_3                                 0x0000a003
+#define A6XX_VFD_CONTROL_3_REGID_PATCHID__MASK                 0x0000ff00
+#define A6XX_VFD_CONTROL_3_REGID_PATCHID__SHIFT                        8
+static inline uint32_t A6XX_VFD_CONTROL_3_REGID_PATCHID(uint32_t val)
+{
+       return ((val) << A6XX_VFD_CONTROL_3_REGID_PATCHID__SHIFT) & A6XX_VFD_CONTROL_3_REGID_PATCHID__MASK;
+}
+#define A6XX_VFD_CONTROL_3_REGID_TESSX__MASK                   0x00ff0000
+#define A6XX_VFD_CONTROL_3_REGID_TESSX__SHIFT                  16
+static inline uint32_t A6XX_VFD_CONTROL_3_REGID_TESSX(uint32_t val)
+{
+       return ((val) << A6XX_VFD_CONTROL_3_REGID_TESSX__SHIFT) & A6XX_VFD_CONTROL_3_REGID_TESSX__MASK;
+}
+#define A6XX_VFD_CONTROL_3_REGID_TESSY__MASK                   0xff000000
+#define A6XX_VFD_CONTROL_3_REGID_TESSY__SHIFT                  24
+static inline uint32_t A6XX_VFD_CONTROL_3_REGID_TESSY(uint32_t val)
+{
+       return ((val) << A6XX_VFD_CONTROL_3_REGID_TESSY__SHIFT) & A6XX_VFD_CONTROL_3_REGID_TESSY__MASK;
+}
+
+#define REG_A6XX_VFD_CONTROL_4                                 0x0000a004
+
+#define REG_A6XX_VFD_CONTROL_5                                 0x0000a005
+
+#define REG_A6XX_VFD_CONTROL_6                                 0x0000a006
+
+#define REG_A6XX_VFD_MODE_CNTL                                 0x0000a007
+#define A6XX_VFD_MODE_CNTL_BINNING_PASS                                0x00000001
+
+#define REG_A6XX_VFD_UNKNOWN_A008                              0x0000a008
+
+#define REG_A6XX_VFD_UNKNOWN_A009                              0x0000a009
+
+#define REG_A6XX_VFD_INDEX_OFFSET                              0x0000a00e
+
+#define REG_A6XX_VFD_INSTANCE_START_OFFSET                     0x0000a00f
+
+static inline uint32_t REG_A6XX_VFD_FETCH(uint32_t i0) { return 0x0000a010 + 0x4*i0; }
+
+static inline uint32_t REG_A6XX_VFD_FETCH_BASE_LO(uint32_t i0) { return 0x0000a010 + 0x4*i0; }
+
+static inline uint32_t REG_A6XX_VFD_FETCH_BASE_HI(uint32_t i0) { return 0x0000a011 + 0x4*i0; }
+
+static inline uint32_t REG_A6XX_VFD_FETCH_SIZE(uint32_t i0) { return 0x0000a012 + 0x4*i0; }
+
+static inline uint32_t REG_A6XX_VFD_FETCH_STRIDE(uint32_t i0) { return 0x0000a013 + 0x4*i0; }
+
+static inline uint32_t REG_A6XX_VFD_DECODE(uint32_t i0) { return 0x0000a090 + 0x2*i0; }
+
+static inline uint32_t REG_A6XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000a090 + 0x2*i0; }
+#define A6XX_VFD_DECODE_INSTR_IDX__MASK                                0x0000001f
+#define A6XX_VFD_DECODE_INSTR_IDX__SHIFT                       0
+static inline uint32_t A6XX_VFD_DECODE_INSTR_IDX(uint32_t val)
+{
+       return ((val) << A6XX_VFD_DECODE_INSTR_IDX__SHIFT) & A6XX_VFD_DECODE_INSTR_IDX__MASK;
+}
+#define A6XX_VFD_DECODE_INSTR_INSTANCED                                0x00020000
+#define A6XX_VFD_DECODE_INSTR_FORMAT__MASK                     0x0ff00000
+#define A6XX_VFD_DECODE_INSTR_FORMAT__SHIFT                    20
+static inline uint32_t A6XX_VFD_DECODE_INSTR_FORMAT(enum a6xx_vtx_fmt val)
+{
+       return ((val) << A6XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A6XX_VFD_DECODE_INSTR_FORMAT__MASK;
+}
+#define A6XX_VFD_DECODE_INSTR_SWAP__MASK                       0x30000000
+#define A6XX_VFD_DECODE_INSTR_SWAP__SHIFT                      28
+static inline uint32_t A6XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A6XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A6XX_VFD_DECODE_INSTR_SWAP__MASK;
+}
+#define A6XX_VFD_DECODE_INSTR_UNK30                            0x40000000
+#define A6XX_VFD_DECODE_INSTR_FLOAT                            0x80000000
+
+static inline uint32_t REG_A6XX_VFD_DECODE_STEP_RATE(uint32_t i0) { return 0x0000a091 + 0x2*i0; }
+
+static inline uint32_t REG_A6XX_VFD_DEST_CNTL(uint32_t i0) { return 0x0000a0d0 + 0x1*i0; }
+
+static inline uint32_t REG_A6XX_VFD_DEST_CNTL_INSTR(uint32_t i0) { return 0x0000a0d0 + 0x1*i0; }
+#define A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK               0x0000000f
+#define A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT              0
+static inline uint32_t A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK(uint32_t val)
+{
+       return ((val) << A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT) & A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK;
+}
+#define A6XX_VFD_DEST_CNTL_INSTR_REGID__MASK                   0x00000ff0
+#define A6XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT                  4
+static inline uint32_t A6XX_VFD_DEST_CNTL_INSTR_REGID(uint32_t val)
+{
+       return ((val) << A6XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT) & A6XX_VFD_DEST_CNTL_INSTR_REGID__MASK;
+}
+
+#define REG_A6XX_SP_UNKNOWN_A0F8                               0x0000a0f8
+
+#define REG_A6XX_SP_PRIMITIVE_CNTL                             0x0000a802
+#define A6XX_SP_PRIMITIVE_CNTL_VSOUT__MASK                     0x0000001f
+#define A6XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT                    0
+static inline uint32_t A6XX_SP_PRIMITIVE_CNTL_VSOUT(uint32_t val)
+{
+       return ((val) << A6XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT) & A6XX_SP_PRIMITIVE_CNTL_VSOUT__MASK;
+}
+
+static inline uint32_t REG_A6XX_SP_VS_OUT(uint32_t i0) { return 0x0000a803 + 0x1*i0; }
+
+static inline uint32_t REG_A6XX_SP_VS_OUT_REG(uint32_t i0) { return 0x0000a803 + 0x1*i0; }
+#define A6XX_SP_VS_OUT_REG_A_REGID__MASK                       0x000000ff
+#define A6XX_SP_VS_OUT_REG_A_REGID__SHIFT                      0
+static inline uint32_t A6XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
+{
+       return ((val) << A6XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A6XX_SP_VS_OUT_REG_A_REGID__MASK;
+}
+#define A6XX_SP_VS_OUT_REG_A_COMPMASK__MASK                    0x00000f00
+#define A6XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT                   8
+static inline uint32_t A6XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
+{
+       return ((val) << A6XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A6XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
+}
+#define A6XX_SP_VS_OUT_REG_B_REGID__MASK                       0x00ff0000
+#define A6XX_SP_VS_OUT_REG_B_REGID__SHIFT                      16
+static inline uint32_t A6XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
+{
+       return ((val) << A6XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A6XX_SP_VS_OUT_REG_B_REGID__MASK;
+}
+#define A6XX_SP_VS_OUT_REG_B_COMPMASK__MASK                    0x0f000000
+#define A6XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT                   24
+static inline uint32_t A6XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
+{
+       return ((val) << A6XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A6XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
+}
+
+static inline uint32_t REG_A6XX_SP_VS_VPC_DST(uint32_t i0) { return 0x0000a813 + 0x1*i0; }
+
+static inline uint32_t REG_A6XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x0000a813 + 0x1*i0; }
+#define A6XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK                   0x000000ff
+#define A6XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT                  0
+static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
+{
+       return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
+}
+#define A6XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK                   0x0000ff00
+#define A6XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT                  8
+static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
+{
+       return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
+}
+#define A6XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK                   0x00ff0000
+#define A6XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT                  16
+static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
+{
+       return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
+}
+#define A6XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK                   0xff000000
+#define A6XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT                  24
+static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
+{
+       return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
+}
+
+#define REG_A6XX_SP_VS_CTRL_REG0                               0x0000a800
+#define A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x0000007e
+#define A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           1
+static inline uint32_t A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
+}
+#define A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x00001f80
+#define A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           7
+static inline uint32_t A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
+}
+#define A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK                 0x000fc000
+#define A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT                        14
+static inline uint32_t A6XX_SP_VS_CTRL_REG0_BRANCHSTACK(uint32_t val)
+{
+       return ((val) << A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK;
+}
+#define A6XX_SP_VS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
+#define A6XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT                 20
+static inline uint32_t A6XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A6XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
+}
+#define A6XX_SP_VS_CTRL_REG0_VARYING                           0x00400000
+#define A6XX_SP_VS_CTRL_REG0_PIXLODENABLE                      0x04000000
+#define A6XX_SP_VS_CTRL_REG0_MERGEDREGS                                0x80000000
+
+#define REG_A6XX_SP_UNKNOWN_A81B                               0x0000a81b
+
+#define REG_A6XX_SP_VS_OBJ_START_LO                            0x0000a81c
+
+#define REG_A6XX_SP_VS_OBJ_START_HI                            0x0000a81d
+
+#define REG_A6XX_SP_VS_TEX_COUNT                               0x0000a822
+
+#define REG_A6XX_SP_VS_CONFIG                                  0x0000a823
+#define A6XX_SP_VS_CONFIG_ENABLED                              0x00000100
+#define A6XX_SP_VS_CONFIG_NTEX__MASK                           0x0001fe00
+#define A6XX_SP_VS_CONFIG_NTEX__SHIFT                          9
+static inline uint32_t A6XX_SP_VS_CONFIG_NTEX(uint32_t val)
+{
+       return ((val) << A6XX_SP_VS_CONFIG_NTEX__SHIFT) & A6XX_SP_VS_CONFIG_NTEX__MASK;
+}
+#define A6XX_SP_VS_CONFIG_NSAMP__MASK                          0x01fe0000
+#define A6XX_SP_VS_CONFIG_NSAMP__SHIFT                         17
+static inline uint32_t A6XX_SP_VS_CONFIG_NSAMP(uint32_t val)
+{
+       return ((val) << A6XX_SP_VS_CONFIG_NSAMP__SHIFT) & A6XX_SP_VS_CONFIG_NSAMP__MASK;
+}
+
+#define REG_A6XX_SP_VS_INSTRLEN                                        0x0000a824
+
+#define REG_A6XX_SP_HS_CTRL_REG0                               0x0000a830
+#define A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x0000007e
+#define A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           1
+static inline uint32_t A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
+}
+#define A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x00001f80
+#define A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           7
+static inline uint32_t A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
+}
+#define A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK                 0x000fc000
+#define A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT                        14
+static inline uint32_t A6XX_SP_HS_CTRL_REG0_BRANCHSTACK(uint32_t val)
+{
+       return ((val) << A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK;
+}
+#define A6XX_SP_HS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
+#define A6XX_SP_HS_CTRL_REG0_THREADSIZE__SHIFT                 20
+static inline uint32_t A6XX_SP_HS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A6XX_SP_HS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_HS_CTRL_REG0_THREADSIZE__MASK;
+}
+#define A6XX_SP_HS_CTRL_REG0_VARYING                           0x00400000
+#define A6XX_SP_HS_CTRL_REG0_PIXLODENABLE                      0x04000000
+#define A6XX_SP_HS_CTRL_REG0_MERGEDREGS                                0x80000000
+
+#define REG_A6XX_SP_HS_UNKNOWN_A831                            0x0000a831
+
+#define REG_A6XX_SP_HS_OBJ_START_LO                            0x0000a834
+
+#define REG_A6XX_SP_HS_OBJ_START_HI                            0x0000a835
+
+#define REG_A6XX_SP_HS_TEX_COUNT                               0x0000a83a
+
+#define REG_A6XX_SP_HS_CONFIG                                  0x0000a83b
+#define A6XX_SP_HS_CONFIG_ENABLED                              0x00000100
+#define A6XX_SP_HS_CONFIG_NTEX__MASK                           0x0001fe00
+#define A6XX_SP_HS_CONFIG_NTEX__SHIFT                          9
+static inline uint32_t A6XX_SP_HS_CONFIG_NTEX(uint32_t val)
+{
+       return ((val) << A6XX_SP_HS_CONFIG_NTEX__SHIFT) & A6XX_SP_HS_CONFIG_NTEX__MASK;
+}
+#define A6XX_SP_HS_CONFIG_NSAMP__MASK                          0x01fe0000
+#define A6XX_SP_HS_CONFIG_NSAMP__SHIFT                         17
+static inline uint32_t A6XX_SP_HS_CONFIG_NSAMP(uint32_t val)
+{
+       return ((val) << A6XX_SP_HS_CONFIG_NSAMP__SHIFT) & A6XX_SP_HS_CONFIG_NSAMP__MASK;
+}
+
+#define REG_A6XX_SP_HS_INSTRLEN                                        0x0000a83c
+
+#define REG_A6XX_SP_DS_CTRL_REG0                               0x0000a840
+#define A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x0000007e
+#define A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           1
+static inline uint32_t A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
+}
+#define A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x00001f80
+#define A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           7
+static inline uint32_t A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
+}
+#define A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK                 0x000fc000
+#define A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT                        14
+static inline uint32_t A6XX_SP_DS_CTRL_REG0_BRANCHSTACK(uint32_t val)
+{
+       return ((val) << A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK;
+}
+#define A6XX_SP_DS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
+#define A6XX_SP_DS_CTRL_REG0_THREADSIZE__SHIFT                 20
+static inline uint32_t A6XX_SP_DS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A6XX_SP_DS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_DS_CTRL_REG0_THREADSIZE__MASK;
+}
+#define A6XX_SP_DS_CTRL_REG0_VARYING                           0x00400000
+#define A6XX_SP_DS_CTRL_REG0_PIXLODENABLE                      0x04000000
+#define A6XX_SP_DS_CTRL_REG0_MERGEDREGS                                0x80000000
+
+#define REG_A6XX_SP_DS_OBJ_START_LO                            0x0000a85c
+
+#define REG_A6XX_SP_DS_OBJ_START_HI                            0x0000a85d
+
+#define REG_A6XX_SP_DS_TEX_COUNT                               0x0000a862
+
+#define REG_A6XX_SP_DS_CONFIG                                  0x0000a863
+#define A6XX_SP_DS_CONFIG_ENABLED                              0x00000100
+#define A6XX_SP_DS_CONFIG_NTEX__MASK                           0x0001fe00
+#define A6XX_SP_DS_CONFIG_NTEX__SHIFT                          9
+static inline uint32_t A6XX_SP_DS_CONFIG_NTEX(uint32_t val)
+{
+       return ((val) << A6XX_SP_DS_CONFIG_NTEX__SHIFT) & A6XX_SP_DS_CONFIG_NTEX__MASK;
+}
+#define A6XX_SP_DS_CONFIG_NSAMP__MASK                          0x01fe0000
+#define A6XX_SP_DS_CONFIG_NSAMP__SHIFT                         17
+static inline uint32_t A6XX_SP_DS_CONFIG_NSAMP(uint32_t val)
+{
+       return ((val) << A6XX_SP_DS_CONFIG_NSAMP__SHIFT) & A6XX_SP_DS_CONFIG_NSAMP__MASK;
+}
+
+#define REG_A6XX_SP_DS_INSTRLEN                                        0x0000a864
+
+#define REG_A6XX_SP_GS_CTRL_REG0                               0x0000a870
+#define A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x0000007e
+#define A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           1
+static inline uint32_t A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
+}
+#define A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x00001f80
+#define A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           7
+static inline uint32_t A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
+}
+#define A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK                 0x000fc000
+#define A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT                        14
+static inline uint32_t A6XX_SP_GS_CTRL_REG0_BRANCHSTACK(uint32_t val)
+{
+       return ((val) << A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK;
+}
+#define A6XX_SP_GS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
+#define A6XX_SP_GS_CTRL_REG0_THREADSIZE__SHIFT                 20
+static inline uint32_t A6XX_SP_GS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A6XX_SP_GS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_GS_CTRL_REG0_THREADSIZE__MASK;
+}
+#define A6XX_SP_GS_CTRL_REG0_VARYING                           0x00400000
+#define A6XX_SP_GS_CTRL_REG0_PIXLODENABLE                      0x04000000
+#define A6XX_SP_GS_CTRL_REG0_MERGEDREGS                                0x80000000
+
+#define REG_A6XX_SP_GS_UNKNOWN_A871                            0x0000a871
+
+#define REG_A6XX_SP_GS_OBJ_START_LO                            0x0000a88d
+
+#define REG_A6XX_SP_GS_OBJ_START_HI                            0x0000a88e
+
+#define REG_A6XX_SP_GS_TEX_COUNT                               0x0000a893
+
+#define REG_A6XX_SP_GS_CONFIG                                  0x0000a894
+#define A6XX_SP_GS_CONFIG_ENABLED                              0x00000100
+#define A6XX_SP_GS_CONFIG_NTEX__MASK                           0x0001fe00
+#define A6XX_SP_GS_CONFIG_NTEX__SHIFT                          9
+static inline uint32_t A6XX_SP_GS_CONFIG_NTEX(uint32_t val)
+{
+       return ((val) << A6XX_SP_GS_CONFIG_NTEX__SHIFT) & A6XX_SP_GS_CONFIG_NTEX__MASK;
+}
+#define A6XX_SP_GS_CONFIG_NSAMP__MASK                          0x01fe0000
+#define A6XX_SP_GS_CONFIG_NSAMP__SHIFT                         17
+static inline uint32_t A6XX_SP_GS_CONFIG_NSAMP(uint32_t val)
+{
+       return ((val) << A6XX_SP_GS_CONFIG_NSAMP__SHIFT) & A6XX_SP_GS_CONFIG_NSAMP__MASK;
+}
+
+#define REG_A6XX_SP_GS_INSTRLEN                                        0x0000a895
+
+#define REG_A6XX_SP_VS_TEX_SAMP_LO                             0x0000a8a0
+
+#define REG_A6XX_SP_VS_TEX_SAMP_HI                             0x0000a8a1
+
+#define REG_A6XX_SP_HS_TEX_SAMP_LO                             0x0000a8a2
+
+#define REG_A6XX_SP_HS_TEX_SAMP_HI                             0x0000a8a3
+
+#define REG_A6XX_SP_DS_TEX_SAMP_LO                             0x0000a8a4
+
+#define REG_A6XX_SP_DS_TEX_SAMP_HI                             0x0000a8a5
+
+#define REG_A6XX_SP_GS_TEX_SAMP_LO                             0x0000a8a6
+
+#define REG_A6XX_SP_GS_TEX_SAMP_HI                             0x0000a8a7
+
+#define REG_A6XX_SP_VS_TEX_CONST_LO                            0x0000a8a8
+
+#define REG_A6XX_SP_VS_TEX_CONST_HI                            0x0000a8a9
+
+#define REG_A6XX_SP_HS_TEX_CONST_LO                            0x0000a8aa
+
+#define REG_A6XX_SP_HS_TEX_CONST_HI                            0x0000a8ab
+
+#define REG_A6XX_SP_DS_TEX_CONST_LO                            0x0000a8ac
+
+#define REG_A6XX_SP_DS_TEX_CONST_HI                            0x0000a8ad
+
+#define REG_A6XX_SP_GS_TEX_CONST_LO                            0x0000a8ae
+
+#define REG_A6XX_SP_GS_TEX_CONST_HI                            0x0000a8af
+
+#define REG_A6XX_SP_FS_CTRL_REG0                               0x0000a980
+#define A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x0000007e
+#define A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           1
+static inline uint32_t A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
+}
+#define A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x00001f80
+#define A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           7
+static inline uint32_t A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
+}
+#define A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK                 0x000fc000
+#define A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT                        14
+static inline uint32_t A6XX_SP_FS_CTRL_REG0_BRANCHSTACK(uint32_t val)
+{
+       return ((val) << A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK;
+}
+#define A6XX_SP_FS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
+#define A6XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT                 20
+static inline uint32_t A6XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A6XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
+}
+#define A6XX_SP_FS_CTRL_REG0_VARYING                           0x00400000
+#define A6XX_SP_FS_CTRL_REG0_PIXLODENABLE                      0x04000000
+#define A6XX_SP_FS_CTRL_REG0_MERGEDREGS                                0x80000000
+
+#define REG_A6XX_SP_UNKNOWN_A982                               0x0000a982
+
+#define REG_A6XX_SP_FS_OBJ_START_LO                            0x0000a983
+
+#define REG_A6XX_SP_FS_OBJ_START_HI                            0x0000a984
+
+#define REG_A6XX_SP_BLEND_CNTL                                 0x0000a989
+#define A6XX_SP_BLEND_CNTL_ENABLED                             0x00000001
+#define A6XX_SP_BLEND_CNTL_UNK8                                        0x00000100
+#define A6XX_SP_BLEND_CNTL_ALPHA_TO_COVERAGE                   0x00000400
+
+#define REG_A6XX_SP_SRGB_CNTL                                  0x0000a98a
+#define A6XX_SP_SRGB_CNTL_SRGB_MRT0                            0x00000001
+#define A6XX_SP_SRGB_CNTL_SRGB_MRT1                            0x00000002
+#define A6XX_SP_SRGB_CNTL_SRGB_MRT2                            0x00000004
+#define A6XX_SP_SRGB_CNTL_SRGB_MRT3                            0x00000008
+#define A6XX_SP_SRGB_CNTL_SRGB_MRT4                            0x00000010
+#define A6XX_SP_SRGB_CNTL_SRGB_MRT5                            0x00000020
+#define A6XX_SP_SRGB_CNTL_SRGB_MRT6                            0x00000040
+#define A6XX_SP_SRGB_CNTL_SRGB_MRT7                            0x00000080
+
+#define REG_A6XX_SP_FS_RENDER_COMPONENTS                       0x0000a98b
+#define A6XX_SP_FS_RENDER_COMPONENTS_RT0__MASK                 0x0000000f
+#define A6XX_SP_FS_RENDER_COMPONENTS_RT0__SHIFT                        0
+static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT0(uint32_t val)
+{
+       return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT0__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT0__MASK;
+}
+#define A6XX_SP_FS_RENDER_COMPONENTS_RT1__MASK                 0x000000f0
+#define A6XX_SP_FS_RENDER_COMPONENTS_RT1__SHIFT                        4
+static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT1(uint32_t val)
+{
+       return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT1__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT1__MASK;
+}
+#define A6XX_SP_FS_RENDER_COMPONENTS_RT2__MASK                 0x00000f00
+#define A6XX_SP_FS_RENDER_COMPONENTS_RT2__SHIFT                        8
+static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT2(uint32_t val)
+{
+       return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT2__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT2__MASK;
+}
+#define A6XX_SP_FS_RENDER_COMPONENTS_RT3__MASK                 0x0000f000
+#define A6XX_SP_FS_RENDER_COMPONENTS_RT3__SHIFT                        12
+static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT3(uint32_t val)
+{
+       return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT3__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT3__MASK;
+}
+#define A6XX_SP_FS_RENDER_COMPONENTS_RT4__MASK                 0x000f0000
+#define A6XX_SP_FS_RENDER_COMPONENTS_RT4__SHIFT                        16
+static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT4(uint32_t val)
+{
+       return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT4__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT4__MASK;
+}
+#define A6XX_SP_FS_RENDER_COMPONENTS_RT5__MASK                 0x00f00000
+#define A6XX_SP_FS_RENDER_COMPONENTS_RT5__SHIFT                        20
+static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT5(uint32_t val)
+{
+       return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT5__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT5__MASK;
+}
+#define A6XX_SP_FS_RENDER_COMPONENTS_RT6__MASK                 0x0f000000
+#define A6XX_SP_FS_RENDER_COMPONENTS_RT6__SHIFT                        24
+static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT6(uint32_t val)
+{
+       return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT6__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT6__MASK;
+}
+#define A6XX_SP_FS_RENDER_COMPONENTS_RT7__MASK                 0xf0000000
+#define A6XX_SP_FS_RENDER_COMPONENTS_RT7__SHIFT                        28
+static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT7(uint32_t val)
+{
+       return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT7__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT7__MASK;
+}
+
+#define REG_A6XX_SP_FS_OUTPUT_CNTL0                            0x0000a98c
+#define A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__MASK              0x0000ff00
+#define A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__SHIFT             8
+static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID(uint32_t val)
+{
+       return ((val) << A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__MASK;
+}
+
+#define REG_A6XX_SP_FS_OUTPUT_CNTL1                            0x0000a98d
+#define A6XX_SP_FS_OUTPUT_CNTL1_MRT__MASK                      0x0000000f
+#define A6XX_SP_FS_OUTPUT_CNTL1_MRT__SHIFT                     0
+static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL1_MRT(uint32_t val)
+{
+       return ((val) << A6XX_SP_FS_OUTPUT_CNTL1_MRT__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL1_MRT__MASK;
+}
+
+static inline uint32_t REG_A6XX_SP_FS_MRT(uint32_t i0) { return 0x0000a996 + 0x1*i0; }
+
+static inline uint32_t REG_A6XX_SP_FS_MRT_REG(uint32_t i0) { return 0x0000a996 + 0x1*i0; }
+#define A6XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK                  0x000000ff
+#define A6XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT                 0
+static inline uint32_t A6XX_SP_FS_MRT_REG_COLOR_FORMAT(enum a6xx_color_fmt val)
+{
+       return ((val) << A6XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT) & A6XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK;
+}
+#define A6XX_SP_FS_MRT_REG_COLOR_SINT                          0x00000100
+#define A6XX_SP_FS_MRT_REG_COLOR_UINT                          0x00000200
+
+#define REG_A6XX_SP_UNKNOWN_A99E                               0x0000a99e
+
+#define REG_A6XX_SP_FS_TEX_COUNT                               0x0000a9a7
+
+#define REG_A6XX_SP_UNKNOWN_A9A8                               0x0000a9a8
+
+#define REG_A6XX_SP_FS_TEX_SAMP_LO                             0x0000a9e0
+
+#define REG_A6XX_SP_FS_TEX_SAMP_HI                             0x0000a9e1
+
+#define REG_A6XX_SP_CS_TEX_SAMP_LO                             0x0000a9e2
+
+#define REG_A6XX_SP_CS_TEX_SAMP_HI                             0x0000a9e3
+
+#define REG_A6XX_SP_FS_TEX_CONST_LO                            0x0000a9e4
+
+#define REG_A6XX_SP_FS_TEX_CONST_HI                            0x0000a9e5
+
+#define REG_A6XX_SP_CS_TEX_CONST_LO                            0x0000a9e6
+
+#define REG_A6XX_SP_CS_TEX_CONST_HI                            0x0000a9e7
+
+static inline uint32_t REG_A6XX_SP_FS_OUTPUT(uint32_t i0) { return 0x0000a98e + 0x1*i0; }
+
+static inline uint32_t REG_A6XX_SP_FS_OUTPUT_REG(uint32_t i0) { return 0x0000a98e + 0x1*i0; }
+#define A6XX_SP_FS_OUTPUT_REG_REGID__MASK                      0x000000ff
+#define A6XX_SP_FS_OUTPUT_REG_REGID__SHIFT                     0
+static inline uint32_t A6XX_SP_FS_OUTPUT_REG_REGID(uint32_t val)
+{
+       return ((val) << A6XX_SP_FS_OUTPUT_REG_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_REG_REGID__MASK;
+}
+#define A6XX_SP_FS_OUTPUT_REG_HALF_PRECISION                   0x00000100
+
+#define REG_A6XX_SP_CS_CTRL_REG0                               0x0000a9b0
+#define A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x0000007e
+#define A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           1
+static inline uint32_t A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
+}
+#define A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x00001f80
+#define A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           7
+static inline uint32_t A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
+{
+       return ((val) << A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
+}
+#define A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK                 0x000fc000
+#define A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT                        14
+static inline uint32_t A6XX_SP_CS_CTRL_REG0_BRANCHSTACK(uint32_t val)
+{
+       return ((val) << A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK;
+}
+#define A6XX_SP_CS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
+#define A6XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT                 20
+static inline uint32_t A6XX_SP_CS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
+{
+       return ((val) << A6XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_CS_CTRL_REG0_THREADSIZE__MASK;
+}
+#define A6XX_SP_CS_CTRL_REG0_VARYING                           0x00400000
+#define A6XX_SP_CS_CTRL_REG0_PIXLODENABLE                      0x04000000
+#define A6XX_SP_CS_CTRL_REG0_MERGEDREGS                                0x80000000
+
+#define REG_A6XX_SP_CS_OBJ_START_LO                            0x0000a9b4
+
+#define REG_A6XX_SP_CS_OBJ_START_HI                            0x0000a9b5
+
+#define REG_A6XX_SP_CS_INSTRLEN                                        0x0000a9bc
+
+#define REG_A6XX_SP_UNKNOWN_AB00                               0x0000ab00
+
+#define REG_A6XX_SP_FS_CONFIG                                  0x0000ab04
+#define A6XX_SP_FS_CONFIG_ENABLED                              0x00000100
+#define A6XX_SP_FS_CONFIG_NTEX__MASK                           0x0001fe00
+#define A6XX_SP_FS_CONFIG_NTEX__SHIFT                          9
+static inline uint32_t A6XX_SP_FS_CONFIG_NTEX(uint32_t val)
+{
+       return ((val) << A6XX_SP_FS_CONFIG_NTEX__SHIFT) & A6XX_SP_FS_CONFIG_NTEX__MASK;
+}
+#define A6XX_SP_FS_CONFIG_NSAMP__MASK                          0x01fe0000
+#define A6XX_SP_FS_CONFIG_NSAMP__SHIFT                         17
+static inline uint32_t A6XX_SP_FS_CONFIG_NSAMP(uint32_t val)
+{
+       return ((val) << A6XX_SP_FS_CONFIG_NSAMP__SHIFT) & A6XX_SP_FS_CONFIG_NSAMP__MASK;
+}
+
+#define REG_A6XX_SP_FS_INSTRLEN                                        0x0000ab05
+
+#define REG_A6XX_SP_UNKNOWN_AB20                               0x0000ab20
+
+#define REG_A6XX_SP_2D_SRC_FORMAT                              0x0000acc0
+#define A6XX_SP_2D_SRC_FORMAT_NORM                             0x00000001
+#define A6XX_SP_2D_SRC_FORMAT_SINT                             0x00000002
+#define A6XX_SP_2D_SRC_FORMAT_UINT                             0x00000004
+#define A6XX_SP_2D_SRC_FORMAT_COLOR_FORMAT__MASK               0x000007f8
+#define A6XX_SP_2D_SRC_FORMAT_COLOR_FORMAT__SHIFT              3
+static inline uint32_t A6XX_SP_2D_SRC_FORMAT_COLOR_FORMAT(enum a6xx_color_fmt val)
+{
+       return ((val) << A6XX_SP_2D_SRC_FORMAT_COLOR_FORMAT__SHIFT) & A6XX_SP_2D_SRC_FORMAT_COLOR_FORMAT__MASK;
+}
+
+#define REG_A6XX_SP_UNKNOWN_AE00                               0x0000ae00
+
+#define REG_A6XX_SP_UNKNOWN_AE03                               0x0000ae03
+
+#define REG_A6XX_SP_UNKNOWN_AE04                               0x0000ae04
+
+#define REG_A6XX_SP_UNKNOWN_AE0F                               0x0000ae0f
+
+#define REG_A6XX_SP_UNKNOWN_B182                               0x0000b182
+
+#define REG_A6XX_SP_UNKNOWN_B183                               0x0000b183
+
+#define REG_A6XX_SP_TP_RAS_MSAA_CNTL                           0x0000b300
+#define A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__MASK                 0x00000003
+#define A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT                        0
+static inline uint32_t A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
+{
+       return ((val) << A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__MASK;
+}
+
+#define REG_A6XX_SP_TP_DEST_MSAA_CNTL                          0x0000b301
+#define A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__MASK                        0x00000003
+#define A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT               0
+static inline uint32_t A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
+{
+       return ((val) << A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__MASK;
+}
+#define A6XX_SP_TP_DEST_MSAA_CNTL_MSAA_DISABLE                 0x00000004
+
+#define REG_A6XX_SP_TP_BORDER_COLOR_BASE_ADDR_LO               0x0000b302
+
+#define REG_A6XX_SP_TP_BORDER_COLOR_BASE_ADDR_HI               0x0000b303
+
+#define REG_A6XX_SP_TP_UNKNOWN_B304                            0x0000b304
+
+#define REG_A6XX_SP_TP_UNKNOWN_B309                            0x0000b309
+
+#define REG_A6XX_SP_PS_2D_SRC_INFO                             0x0000b4c0
+#define A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__MASK              0x000000ff
+#define A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__SHIFT             0
+static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
+{
+       return ((val) << A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__MASK;
+}
+#define A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__MASK                 0x00000300
+#define A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__SHIFT                        8
+static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_TILE_MODE(enum a6xx_tile_mode val)
+{
+       return ((val) << A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__MASK;
+}
+#define A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__MASK                        0x00000c00
+#define A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__SHIFT               10
+static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__MASK;
+}
+#define A6XX_SP_PS_2D_SRC_INFO_FLAGS                           0x00001000
+#define A6XX_SP_PS_2D_SRC_INFO_FILTER                          0x00010000
+
+#define REG_A6XX_SP_PS_2D_SRC_SIZE                             0x0000b4c1
+#define A6XX_SP_PS_2D_SRC_SIZE_WIDTH__MASK                     0x00007fff
+#define A6XX_SP_PS_2D_SRC_SIZE_WIDTH__SHIFT                    0
+static inline uint32_t A6XX_SP_PS_2D_SRC_SIZE_WIDTH(uint32_t val)
+{
+       return ((val) << A6XX_SP_PS_2D_SRC_SIZE_WIDTH__SHIFT) & A6XX_SP_PS_2D_SRC_SIZE_WIDTH__MASK;
+}
+#define A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__MASK                    0x3fff8000
+#define A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__SHIFT                   15
+static inline uint32_t A6XX_SP_PS_2D_SRC_SIZE_HEIGHT(uint32_t val)
+{
+       return ((val) << A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__SHIFT) & A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__MASK;
+}
+
+#define REG_A6XX_SP_PS_2D_SRC_LO                               0x0000b4c2
+
+#define REG_A6XX_SP_PS_2D_SRC_HI                               0x0000b4c3
+
+#define REG_A6XX_SP_PS_2D_SRC_PITCH                            0x0000b4c4
+#define A6XX_SP_PS_2D_SRC_PITCH_PITCH__MASK                    0x01fffe00
+#define A6XX_SP_PS_2D_SRC_PITCH_PITCH__SHIFT                   9
+static inline uint32_t A6XX_SP_PS_2D_SRC_PITCH_PITCH(uint32_t val)
+{
+       assert(!(val & 0x3f));
+       return ((val >> 6) << A6XX_SP_PS_2D_SRC_PITCH_PITCH__SHIFT) & A6XX_SP_PS_2D_SRC_PITCH_PITCH__MASK;
+}
+
+#define REG_A6XX_SP_PS_2D_SRC_FLAGS_LO                         0x0000b4ca
+
+#define REG_A6XX_SP_PS_2D_SRC_FLAGS_HI                         0x0000b4cb
+
+#define REG_A6XX_SP_UNKNOWN_B600                               0x0000b600
+
+#define REG_A6XX_SP_UNKNOWN_B605                               0x0000b605
+
+#define REG_A6XX_HLSQ_VS_CNTL                                  0x0000b800
+#define A6XX_HLSQ_VS_CNTL_CONSTLEN__MASK                       0x000000ff
+#define A6XX_HLSQ_VS_CNTL_CONSTLEN__SHIFT                      0
+static inline uint32_t A6XX_HLSQ_VS_CNTL_CONSTLEN(uint32_t val)
+{
+       assert(!(val & 0x3));
+       return ((val >> 2) << A6XX_HLSQ_VS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_VS_CNTL_CONSTLEN__MASK;
+}
+
+#define REG_A6XX_HLSQ_HS_CNTL                                  0x0000b801
+#define A6XX_HLSQ_HS_CNTL_CONSTLEN__MASK                       0x000000ff
+#define A6XX_HLSQ_HS_CNTL_CONSTLEN__SHIFT                      0
+static inline uint32_t A6XX_HLSQ_HS_CNTL_CONSTLEN(uint32_t val)
+{
+       assert(!(val & 0x3));
+       return ((val >> 2) << A6XX_HLSQ_HS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_HS_CNTL_CONSTLEN__MASK;
+}
+
+#define REG_A6XX_HLSQ_DS_CNTL                                  0x0000b802
+#define A6XX_HLSQ_DS_CNTL_CONSTLEN__MASK                       0x000000ff
+#define A6XX_HLSQ_DS_CNTL_CONSTLEN__SHIFT                      0
+static inline uint32_t A6XX_HLSQ_DS_CNTL_CONSTLEN(uint32_t val)
+{
+       assert(!(val & 0x3));
+       return ((val >> 2) << A6XX_HLSQ_DS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_DS_CNTL_CONSTLEN__MASK;
+}
+
+#define REG_A6XX_HLSQ_GS_CNTL                                  0x0000b803
+#define A6XX_HLSQ_GS_CNTL_CONSTLEN__MASK                       0x000000ff
+#define A6XX_HLSQ_GS_CNTL_CONSTLEN__SHIFT                      0
+static inline uint32_t A6XX_HLSQ_GS_CNTL_CONSTLEN(uint32_t val)
+{
+       assert(!(val & 0x3));
+       return ((val >> 2) << A6XX_HLSQ_GS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_GS_CNTL_CONSTLEN__MASK;
+}
+
+#define REG_A6XX_HLSQ_UNKNOWN_B980                             0x0000b980
+
+#define REG_A6XX_HLSQ_CONTROL_1_REG                            0x0000b982
+
+#define REG_A6XX_HLSQ_CONTROL_2_REG                            0x0000b983
+#define A6XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK                        0x000000ff
+#define A6XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT               0
+static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
+}
+#define A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK                 0x0000ff00
+#define A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT                        8
+static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_SAMPLEID(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK;
+}
+#define A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK               0x00ff0000
+#define A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT              16
+static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK;
+}
+
+#define REG_A6XX_HLSQ_CONTROL_3_REG                            0x0000b984
+#define A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK         0x000000ff
+#define A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT                0
+static inline uint32_t A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT) & A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK;
+}
+
+#define REG_A6XX_HLSQ_CONTROL_4_REG                            0x0000b985
+#define A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK             0x00ff0000
+#define A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT            16
+static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK;
+}
+#define A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK             0xff000000
+#define A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT            24
+static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK;
+}
+
+#define REG_A6XX_HLSQ_CONTROL_5_REG                            0x0000b986
+
+#define REG_A6XX_HLSQ_CS_NDRANGE_0                             0x0000b990
+#define A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK                 0x00000003
+#define A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT                        0
+static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK;
+}
+#define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK                        0x00000ffc
+#define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT               2
+static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK;
+}
+#define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK                        0x003ff000
+#define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT               12
+static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK;
+}
+#define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK                        0xffc00000
+#define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT               22
+static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK;
+}
+
+#define REG_A6XX_HLSQ_CS_NDRANGE_1                             0x0000b991
+#define A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK              0xffffffff
+#define A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT             0
+static inline uint32_t A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT) & A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK;
+}
+
+#define REG_A6XX_HLSQ_CS_NDRANGE_2                             0x0000b992
+#define A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK               0xffffffff
+#define A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT              0
+static inline uint32_t A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT) & A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK;
+}
+
+#define REG_A6XX_HLSQ_CS_NDRANGE_3                             0x0000b993
+#define A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK              0xffffffff
+#define A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT             0
+static inline uint32_t A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT) & A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK;
+}
+
+#define REG_A6XX_HLSQ_CS_NDRANGE_4                             0x0000b994
+#define A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK               0xffffffff
+#define A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT              0
+static inline uint32_t A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT) & A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK;
+}
+
+#define REG_A6XX_HLSQ_CS_NDRANGE_5                             0x0000b995
+#define A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK              0xffffffff
+#define A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT             0
+static inline uint32_t A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT) & A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK;
+}
+
+#define REG_A6XX_HLSQ_CS_NDRANGE_6                             0x0000b996
+#define A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK               0xffffffff
+#define A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT              0
+static inline uint32_t A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT) & A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK;
+}
+
+#define REG_A6XX_HLSQ_CS_CNTL_0                                        0x0000b997
+#define A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK                  0x000000ff
+#define A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT                 0
+static inline uint32_t A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK;
+}
+#define A6XX_HLSQ_CS_CNTL_0_UNK0__MASK                         0x0000ff00
+#define A6XX_HLSQ_CS_CNTL_0_UNK0__SHIFT                                8
+static inline uint32_t A6XX_HLSQ_CS_CNTL_0_UNK0(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CS_CNTL_0_UNK0__SHIFT) & A6XX_HLSQ_CS_CNTL_0_UNK0__MASK;
+}
+#define A6XX_HLSQ_CS_CNTL_0_UNK1__MASK                         0x00ff0000
+#define A6XX_HLSQ_CS_CNTL_0_UNK1__SHIFT                                16
+static inline uint32_t A6XX_HLSQ_CS_CNTL_0_UNK1(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CS_CNTL_0_UNK1__SHIFT) & A6XX_HLSQ_CS_CNTL_0_UNK1__MASK;
+}
+#define A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK                 0xff000000
+#define A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT                        24
+static inline uint32_t A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID(uint32_t val)
+{
+       return ((val) << A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK;
+}
+
+#define REG_A6XX_HLSQ_CS_KERNEL_GROUP_X                                0x0000b999
+
+#define REG_A6XX_HLSQ_CS_KERNEL_GROUP_Y                                0x0000b99a
+
+#define REG_A6XX_HLSQ_CS_KERNEL_GROUP_Z                                0x0000b99b
+
+#define REG_A6XX_HLSQ_UPDATE_CNTL                              0x0000bb08
+
+#define REG_A6XX_HLSQ_FS_CNTL                                  0x0000bb10
+#define A6XX_HLSQ_FS_CNTL_CONSTLEN__MASK                       0x000000ff
+#define A6XX_HLSQ_FS_CNTL_CONSTLEN__SHIFT                      0
+static inline uint32_t A6XX_HLSQ_FS_CNTL_CONSTLEN(uint32_t val)
+{
+       assert(!(val & 0x3));
+       return ((val >> 2) << A6XX_HLSQ_FS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_FS_CNTL_CONSTLEN__MASK;
+}
+
+#define REG_A6XX_HLSQ_UNKNOWN_BB11                             0x0000bb11
+
+#define REG_A6XX_HLSQ_UNKNOWN_BE00                             0x0000be00
+
+#define REG_A6XX_HLSQ_UNKNOWN_BE01                             0x0000be01
+
+#define REG_A6XX_HLSQ_UNKNOWN_BE04                             0x0000be04
+
+#define REG_A6XX_TEX_SAMP_0                                    0x00000000
+#define A6XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR                  0x00000001
+#define A6XX_TEX_SAMP_0_XY_MAG__MASK                           0x00000006
+#define A6XX_TEX_SAMP_0_XY_MAG__SHIFT                          1
+static inline uint32_t A6XX_TEX_SAMP_0_XY_MAG(enum a6xx_tex_filter val)
+{
+       return ((val) << A6XX_TEX_SAMP_0_XY_MAG__SHIFT) & A6XX_TEX_SAMP_0_XY_MAG__MASK;
+}
+#define A6XX_TEX_SAMP_0_XY_MIN__MASK                           0x00000018
+#define A6XX_TEX_SAMP_0_XY_MIN__SHIFT                          3
+static inline uint32_t A6XX_TEX_SAMP_0_XY_MIN(enum a6xx_tex_filter val)
+{
+       return ((val) << A6XX_TEX_SAMP_0_XY_MIN__SHIFT) & A6XX_TEX_SAMP_0_XY_MIN__MASK;
+}
+#define A6XX_TEX_SAMP_0_WRAP_S__MASK                           0x000000e0
+#define A6XX_TEX_SAMP_0_WRAP_S__SHIFT                          5
+static inline uint32_t A6XX_TEX_SAMP_0_WRAP_S(enum a6xx_tex_clamp val)
+{
+       return ((val) << A6XX_TEX_SAMP_0_WRAP_S__SHIFT) & A6XX_TEX_SAMP_0_WRAP_S__MASK;
+}
+#define A6XX_TEX_SAMP_0_WRAP_T__MASK                           0x00000700
+#define A6XX_TEX_SAMP_0_WRAP_T__SHIFT                          8
+static inline uint32_t A6XX_TEX_SAMP_0_WRAP_T(enum a6xx_tex_clamp val)
+{
+       return ((val) << A6XX_TEX_SAMP_0_WRAP_T__SHIFT) & A6XX_TEX_SAMP_0_WRAP_T__MASK;
+}
+#define A6XX_TEX_SAMP_0_WRAP_R__MASK                           0x00003800
+#define A6XX_TEX_SAMP_0_WRAP_R__SHIFT                          11
+static inline uint32_t A6XX_TEX_SAMP_0_WRAP_R(enum a6xx_tex_clamp val)
+{
+       return ((val) << A6XX_TEX_SAMP_0_WRAP_R__SHIFT) & A6XX_TEX_SAMP_0_WRAP_R__MASK;
+}
+#define A6XX_TEX_SAMP_0_ANISO__MASK                            0x0001c000
+#define A6XX_TEX_SAMP_0_ANISO__SHIFT                           14
+static inline uint32_t A6XX_TEX_SAMP_0_ANISO(enum a6xx_tex_aniso val)
+{
+       return ((val) << A6XX_TEX_SAMP_0_ANISO__SHIFT) & A6XX_TEX_SAMP_0_ANISO__MASK;
+}
+#define A6XX_TEX_SAMP_0_LOD_BIAS__MASK                         0xfff80000
+#define A6XX_TEX_SAMP_0_LOD_BIAS__SHIFT                                19
+static inline uint32_t A6XX_TEX_SAMP_0_LOD_BIAS(float val)
+{
+       return ((((int32_t)(val * 256.0))) << A6XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A6XX_TEX_SAMP_0_LOD_BIAS__MASK;
+}
+
+#define REG_A6XX_TEX_SAMP_1                                    0x00000001
+#define A6XX_TEX_SAMP_1_COMPARE_FUNC__MASK                     0x0000000e
+#define A6XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT                    1
+static inline uint32_t A6XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
+{
+       return ((val) << A6XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A6XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
+}
+#define A6XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF                 0x00000010
+#define A6XX_TEX_SAMP_1_UNNORM_COORDS                          0x00000020
+#define A6XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR                   0x00000040
+#define A6XX_TEX_SAMP_1_MAX_LOD__MASK                          0x000fff00
+#define A6XX_TEX_SAMP_1_MAX_LOD__SHIFT                         8
+static inline uint32_t A6XX_TEX_SAMP_1_MAX_LOD(float val)
+{
+       return ((((uint32_t)(val * 256.0))) << A6XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A6XX_TEX_SAMP_1_MAX_LOD__MASK;
+}
+#define A6XX_TEX_SAMP_1_MIN_LOD__MASK                          0xfff00000
+#define A6XX_TEX_SAMP_1_MIN_LOD__SHIFT                         20
+static inline uint32_t A6XX_TEX_SAMP_1_MIN_LOD(float val)
+{
+       return ((((uint32_t)(val * 256.0))) << A6XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A6XX_TEX_SAMP_1_MIN_LOD__MASK;
+}
+
+#define REG_A6XX_TEX_SAMP_2                                    0x00000002
+#define A6XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK                    0xfffffff0
+#define A6XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT                   4
+static inline uint32_t A6XX_TEX_SAMP_2_BCOLOR_OFFSET(uint32_t val)
+{
+       return ((val) << A6XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT) & A6XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK;
+}
+
+#define REG_A6XX_TEX_SAMP_3                                    0x00000003
+
+#define REG_A6XX_TEX_CONST_0                                   0x00000000
+#define A6XX_TEX_CONST_0_TILE_MODE__MASK                       0x00000003
+#define A6XX_TEX_CONST_0_TILE_MODE__SHIFT                      0
+static inline uint32_t A6XX_TEX_CONST_0_TILE_MODE(enum a6xx_tile_mode val)
+{
+       return ((val) << A6XX_TEX_CONST_0_TILE_MODE__SHIFT) & A6XX_TEX_CONST_0_TILE_MODE__MASK;
+}
+#define A6XX_TEX_CONST_0_SRGB                                  0x00000004
+#define A6XX_TEX_CONST_0_SWIZ_X__MASK                          0x00000070
+#define A6XX_TEX_CONST_0_SWIZ_X__SHIFT                         4
+static inline uint32_t A6XX_TEX_CONST_0_SWIZ_X(enum a6xx_tex_swiz val)
+{
+       return ((val) << A6XX_TEX_CONST_0_SWIZ_X__SHIFT) & A6XX_TEX_CONST_0_SWIZ_X__MASK;
+}
+#define A6XX_TEX_CONST_0_SWIZ_Y__MASK                          0x00000380
+#define A6XX_TEX_CONST_0_SWIZ_Y__SHIFT                         7
+static inline uint32_t A6XX_TEX_CONST_0_SWIZ_Y(enum a6xx_tex_swiz val)
+{
+       return ((val) << A6XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A6XX_TEX_CONST_0_SWIZ_Y__MASK;
+}
+#define A6XX_TEX_CONST_0_SWIZ_Z__MASK                          0x00001c00
+#define A6XX_TEX_CONST_0_SWIZ_Z__SHIFT                         10
+static inline uint32_t A6XX_TEX_CONST_0_SWIZ_Z(enum a6xx_tex_swiz val)
+{
+       return ((val) << A6XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A6XX_TEX_CONST_0_SWIZ_Z__MASK;
+}
+#define A6XX_TEX_CONST_0_SWIZ_W__MASK                          0x0000e000
+#define A6XX_TEX_CONST_0_SWIZ_W__SHIFT                         13
+static inline uint32_t A6XX_TEX_CONST_0_SWIZ_W(enum a6xx_tex_swiz val)
+{
+       return ((val) << A6XX_TEX_CONST_0_SWIZ_W__SHIFT) & A6XX_TEX_CONST_0_SWIZ_W__MASK;
+}
+#define A6XX_TEX_CONST_0_MIPLVLS__MASK                         0x000f0000
+#define A6XX_TEX_CONST_0_MIPLVLS__SHIFT                                16
+static inline uint32_t A6XX_TEX_CONST_0_MIPLVLS(uint32_t val)
+{
+       return ((val) << A6XX_TEX_CONST_0_MIPLVLS__SHIFT) & A6XX_TEX_CONST_0_MIPLVLS__MASK;
+}
+#define A6XX_TEX_CONST_0_SAMPLES__MASK                         0x00300000
+#define A6XX_TEX_CONST_0_SAMPLES__SHIFT                                20
+static inline uint32_t A6XX_TEX_CONST_0_SAMPLES(enum a3xx_msaa_samples val)
+{
+       return ((val) << A6XX_TEX_CONST_0_SAMPLES__SHIFT) & A6XX_TEX_CONST_0_SAMPLES__MASK;
+}
+#define A6XX_TEX_CONST_0_FMT__MASK                             0x3fc00000
+#define A6XX_TEX_CONST_0_FMT__SHIFT                            22
+static inline uint32_t A6XX_TEX_CONST_0_FMT(enum a6xx_tex_fmt val)
+{
+       return ((val) << A6XX_TEX_CONST_0_FMT__SHIFT) & A6XX_TEX_CONST_0_FMT__MASK;
+}
+#define A6XX_TEX_CONST_0_SWAP__MASK                            0xc0000000
+#define A6XX_TEX_CONST_0_SWAP__SHIFT                           30
+static inline uint32_t A6XX_TEX_CONST_0_SWAP(enum a3xx_color_swap val)
+{
+       return ((val) << A6XX_TEX_CONST_0_SWAP__SHIFT) & A6XX_TEX_CONST_0_SWAP__MASK;
+}
+
+#define REG_A6XX_TEX_CONST_1                                   0x00000001
+#define A6XX_TEX_CONST_1_WIDTH__MASK                           0x00007fff
+#define A6XX_TEX_CONST_1_WIDTH__SHIFT                          0
+static inline uint32_t A6XX_TEX_CONST_1_WIDTH(uint32_t val)
+{
+       return ((val) << A6XX_TEX_CONST_1_WIDTH__SHIFT) & A6XX_TEX_CONST_1_WIDTH__MASK;
+}
+#define A6XX_TEX_CONST_1_HEIGHT__MASK                          0x3fff8000
+#define A6XX_TEX_CONST_1_HEIGHT__SHIFT                         15
+static inline uint32_t A6XX_TEX_CONST_1_HEIGHT(uint32_t val)
+{
+       return ((val) << A6XX_TEX_CONST_1_HEIGHT__SHIFT) & A6XX_TEX_CONST_1_HEIGHT__MASK;
+}
+
+#define REG_A6XX_TEX_CONST_2                                   0x00000002
+#define A6XX_TEX_CONST_2_FETCHSIZE__MASK                       0x0000000f
+#define A6XX_TEX_CONST_2_FETCHSIZE__SHIFT                      0
+static inline uint32_t A6XX_TEX_CONST_2_FETCHSIZE(enum a6xx_tex_fetchsize val)
+{
+       return ((val) << A6XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A6XX_TEX_CONST_2_FETCHSIZE__MASK;
+}
+#define A6XX_TEX_CONST_2_PITCH__MASK                           0x1fffff80
+#define A6XX_TEX_CONST_2_PITCH__SHIFT                          7
+static inline uint32_t A6XX_TEX_CONST_2_PITCH(uint32_t val)
+{
+       return ((val) << A6XX_TEX_CONST_2_PITCH__SHIFT) & A6XX_TEX_CONST_2_PITCH__MASK;
+}
+#define A6XX_TEX_CONST_2_TYPE__MASK                            0x60000000
+#define A6XX_TEX_CONST_2_TYPE__SHIFT                           29
+static inline uint32_t A6XX_TEX_CONST_2_TYPE(enum a6xx_tex_type val)
+{
+       return ((val) << A6XX_TEX_CONST_2_TYPE__SHIFT) & A6XX_TEX_CONST_2_TYPE__MASK;
+}
+
+#define REG_A6XX_TEX_CONST_3                                   0x00000003
+#define A6XX_TEX_CONST_3_ARRAY_PITCH__MASK                     0x00003fff
+#define A6XX_TEX_CONST_3_ARRAY_PITCH__SHIFT                    0
+static inline uint32_t A6XX_TEX_CONST_3_ARRAY_PITCH(uint32_t val)
+{
+       assert(!(val & 0xfff));
+       return ((val >> 12) << A6XX_TEX_CONST_3_ARRAY_PITCH__SHIFT) & A6XX_TEX_CONST_3_ARRAY_PITCH__MASK;
+}
+#define A6XX_TEX_CONST_3_MIN_LAYERSZ__MASK                     0x07800000
+#define A6XX_TEX_CONST_3_MIN_LAYERSZ__SHIFT                    23
+static inline uint32_t A6XX_TEX_CONST_3_MIN_LAYERSZ(uint32_t val)
+{
+       assert(!(val & 0xfff));
+       return ((val >> 12) << A6XX_TEX_CONST_3_MIN_LAYERSZ__SHIFT) & A6XX_TEX_CONST_3_MIN_LAYERSZ__MASK;
+}
+#define A6XX_TEX_CONST_3_FLAG                                  0x10000000
+
+#define REG_A6XX_TEX_CONST_4                                   0x00000004
+#define A6XX_TEX_CONST_4_BASE_LO__MASK                         0xffffffe0
+#define A6XX_TEX_CONST_4_BASE_LO__SHIFT                                5
+static inline uint32_t A6XX_TEX_CONST_4_BASE_LO(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A6XX_TEX_CONST_4_BASE_LO__SHIFT) & A6XX_TEX_CONST_4_BASE_LO__MASK;
+}
+
+#define REG_A6XX_TEX_CONST_5                                   0x00000005
+#define A6XX_TEX_CONST_5_BASE_HI__MASK                         0x0001ffff
+#define A6XX_TEX_CONST_5_BASE_HI__SHIFT                                0
+static inline uint32_t A6XX_TEX_CONST_5_BASE_HI(uint32_t val)
+{
+       return ((val) << A6XX_TEX_CONST_5_BASE_HI__SHIFT) & A6XX_TEX_CONST_5_BASE_HI__MASK;
+}
+#define A6XX_TEX_CONST_5_DEPTH__MASK                           0x3ffe0000
+#define A6XX_TEX_CONST_5_DEPTH__SHIFT                          17
+static inline uint32_t A6XX_TEX_CONST_5_DEPTH(uint32_t val)
+{
+       return ((val) << A6XX_TEX_CONST_5_DEPTH__SHIFT) & A6XX_TEX_CONST_5_DEPTH__MASK;
+}
+
+#define REG_A6XX_TEX_CONST_6                                   0x00000006
+
+#define REG_A6XX_TEX_CONST_7                                   0x00000007
+#define A6XX_TEX_CONST_7_FLAG_LO__MASK                         0xffffffe0
+#define A6XX_TEX_CONST_7_FLAG_LO__SHIFT                                5
+static inline uint32_t A6XX_TEX_CONST_7_FLAG_LO(uint32_t val)
+{
+       assert(!(val & 0x1f));
+       return ((val >> 5) << A6XX_TEX_CONST_7_FLAG_LO__SHIFT) & A6XX_TEX_CONST_7_FLAG_LO__MASK;
+}
+
+#define REG_A6XX_TEX_CONST_8                                   0x00000008
+#define A6XX_TEX_CONST_8_FLAG_HI__MASK                         0x0001ffff
+#define A6XX_TEX_CONST_8_FLAG_HI__SHIFT                                0
+static inline uint32_t A6XX_TEX_CONST_8_FLAG_HI(uint32_t val)
+{
+       return ((val) << A6XX_TEX_CONST_8_FLAG_HI__SHIFT) & A6XX_TEX_CONST_8_FLAG_HI__MASK;
+}
+
+#define REG_A6XX_TEX_CONST_9                                   0x00000009
+
+#define REG_A6XX_TEX_CONST_10                                  0x0000000a
+
+#define REG_A6XX_TEX_CONST_11                                  0x0000000b
+
+#define REG_A6XX_TEX_CONST_12                                  0x0000000c
+
+#define REG_A6XX_TEX_CONST_13                                  0x0000000d
+
+#define REG_A6XX_TEX_CONST_14                                  0x0000000e
+
+#define REG_A6XX_TEX_CONST_15                                  0x0000000f
+
+#define REG_A6XX_PDC_GPU_ENABLE_PDC                            0x00001140
+
+#define REG_A6XX_PDC_GPU_SEQ_START_ADDR                                0x00001148
+
+#define REG_A6XX_PDC_GPU_TCS0_CONTROL                          0x00001540
+
+#define REG_A6XX_PDC_GPU_TCS0_CMD_ENABLE_BANK                  0x00001541
+
+#define REG_A6XX_PDC_GPU_TCS0_CMD_WAIT_FOR_CMPL_BANK           0x00001542
+
+#define REG_A6XX_PDC_GPU_TCS0_CMD0_MSGID                       0x00001543
+
+#define REG_A6XX_PDC_GPU_TCS0_CMD0_ADDR                                0x00001544
+
+#define REG_A6XX_PDC_GPU_TCS0_CMD0_DATA                                0x00001545
+
+#define REG_A6XX_PDC_GPU_TCS1_CONTROL                          0x00001572
+
+#define REG_A6XX_PDC_GPU_TCS1_CMD_ENABLE_BANK                  0x00001573
+
+#define REG_A6XX_PDC_GPU_TCS1_CMD_WAIT_FOR_CMPL_BANK           0x00001574
+
+#define REG_A6XX_PDC_GPU_TCS1_CMD0_MSGID                       0x00001575
+
+#define REG_A6XX_PDC_GPU_TCS1_CMD0_ADDR                                0x00001576
+
+#define REG_A6XX_PDC_GPU_TCS1_CMD0_DATA                                0x00001577
+
+#define REG_A6XX_PDC_GPU_TCS2_CONTROL                          0x000015a4
+
+#define REG_A6XX_PDC_GPU_TCS2_CMD_ENABLE_BANK                  0x000015a5
+
+#define REG_A6XX_PDC_GPU_TCS2_CMD_WAIT_FOR_CMPL_BANK           0x000015a6
+
+#define REG_A6XX_PDC_GPU_TCS2_CMD0_MSGID                       0x000015a7
+
+#define REG_A6XX_PDC_GPU_TCS2_CMD0_ADDR                                0x000015a8
+
+#define REG_A6XX_PDC_GPU_TCS2_CMD0_DATA                                0x000015a9
+
+#define REG_A6XX_PDC_GPU_TCS3_CONTROL                          0x000015d6
+
+#define REG_A6XX_PDC_GPU_TCS3_CMD_ENABLE_BANK                  0x000015d7
+
+#define REG_A6XX_PDC_GPU_TCS3_CMD_WAIT_FOR_CMPL_BANK           0x000015d8
+
+#define REG_A6XX_PDC_GPU_TCS3_CMD0_MSGID                       0x000015d9
+
+#define REG_A6XX_PDC_GPU_TCS3_CMD0_ADDR                                0x000015da
+
+#define REG_A6XX_PDC_GPU_TCS3_CMD0_DATA                                0x000015db
+
+#define REG_A6XX_PDC_GPU_SEQ_MEM_0                             0x00000000
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_A                      0x00000000
+#define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__MASK         0x000000ff
+#define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__SHIFT                0
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__MASK       0x0000ff00
+#define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__SHIFT      8
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__MASK;
+}
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_B                      0x00000001
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_C                      0x00000002
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_D                      0x00000003
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_CNTLT                      0x00000004
+#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK            0x0000003f
+#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT           0
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK              0x00007000
+#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT             12
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK               0xf0000000
+#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT              28
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK;
+}
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_CNTLM                      0x00000005
+#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK             0x0f000000
+#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT            24
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK;
+}
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_0                     0x00000008
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_1                     0x00000009
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_2                     0x0000000a
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_3                     0x0000000b
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_0                    0x0000000c
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_1                    0x0000000d
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_2                    0x0000000e
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_3                    0x0000000f
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0                    0x00000010
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK           0x0000000f
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT          0
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK           0x000000f0
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT          4
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK           0x00000f00
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT          8
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK           0x0000f000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT          12
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK           0x000f0000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT          16
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK           0x00f00000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT          20
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK           0x0f000000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT          24
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK           0xf0000000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT          28
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK;
+}
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1                    0x00000011
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK           0x0000000f
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT          0
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK           0x000000f0
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT          4
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK          0x00000f00
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT         8
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK          0x0000f000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT         12
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK          0x000f0000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT         16
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK          0x00f00000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT         20
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK          0x0f000000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT         24
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK          0xf0000000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT         28
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK;
+}
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_TRACE_BUF1                 0x0000002f
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_TRACE_BUF2                 0x00000030
+
+#define REG_A6XX_CX_MISC_SYSTEM_CACHE_CNTL_0                   0x00000001
+
+#define REG_A6XX_CX_MISC_SYSTEM_CACHE_CNTL_1                   0x00000002
+
+
+#endif /* A6XX_XML */
diff --git a/src/freedreno/registers/adreno_common.xml.h b/src/freedreno/registers/adreno_common.xml.h
new file mode 100644 (file)
index 0000000..43c1863
--- /dev/null
@@ -0,0 +1,536 @@
+#ifndef ADRENO_COMMON_XML
+#define ADRENO_COMMON_XML
+
+/* Autogenerated file, DO NOT EDIT manually!
+
+This file was generated by the rules-ng-ng headergen tool in this git repository:
+http://github.com/freedreno/envytools/
+git clone https://github.com/freedreno/envytools.git
+
+The rules-ng-ng source files this header was generated from are:
+- /home/robclark/src/envytools/rnndb/adreno.xml               (    501 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/freedreno_copyright.xml  (   1572 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a2xx.xml          (  42463 bytes, from 2018-11-19 13:44:03)
+- /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml (  14239 bytes, from 2018-12-05 15:25:53)
+- /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml    (  43052 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a3xx.xml          (  83840 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a4xx.xml          ( 112086 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a5xx.xml          ( 147240 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a6xx.xml          ( 141895 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml      (  10431 bytes, from 2018-09-14 13:03:07)
+- /home/robclark/src/envytools/rnndb/adreno/ocmem.xml         (   1773 bytes, from 2018-07-03 19:37:13)
+
+Copyright (C) 2013-2018 by the following authors:
+- Rob Clark <robdclark@gmail.com> (robclark)
+- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
+
+Permission is hereby granted, free of charge, to any person obtaining
+a copy of this software and associated documentation files (the
+"Software"), to deal in the Software without restriction, including
+without limitation the rights to use, copy, modify, merge, publish,
+distribute, sublicense, and/or sell copies of the Software, and to
+permit persons to whom the Software is furnished to do so, subject to
+the following conditions:
+
+The above copyright notice and this permission notice (including the
+next paragraph) shall be included in all copies or substantial
+portions of the Software.
+
+THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
+EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
+MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
+IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
+LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
+OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
+WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
+*/
+
+
+enum chip {
+       A2XX = 0,
+       A3XX = 0,
+       A4XX = 0,
+       A5XX = 0,
+       A6XX = 0,
+};
+
+enum adreno_pa_su_sc_draw {
+       PC_DRAW_POINTS = 0,
+       PC_DRAW_LINES = 1,
+       PC_DRAW_TRIANGLES = 2,
+};
+
+enum adreno_compare_func {
+       FUNC_NEVER = 0,
+       FUNC_LESS = 1,
+       FUNC_EQUAL = 2,
+       FUNC_LEQUAL = 3,
+       FUNC_GREATER = 4,
+       FUNC_NOTEQUAL = 5,
+       FUNC_GEQUAL = 6,
+       FUNC_ALWAYS = 7,
+};
+
+enum adreno_stencil_op {
+       STENCIL_KEEP = 0,
+       STENCIL_ZERO = 1,
+       STENCIL_REPLACE = 2,
+       STENCIL_INCR_CLAMP = 3,
+       STENCIL_DECR_CLAMP = 4,
+       STENCIL_INVERT = 5,
+       STENCIL_INCR_WRAP = 6,
+       STENCIL_DECR_WRAP = 7,
+};
+
+enum adreno_rb_blend_factor {
+       FACTOR_ZERO = 0,
+       FACTOR_ONE = 1,
+       FACTOR_SRC_COLOR = 4,
+       FACTOR_ONE_MINUS_SRC_COLOR = 5,
+       FACTOR_SRC_ALPHA = 6,
+       FACTOR_ONE_MINUS_SRC_ALPHA = 7,
+       FACTOR_DST_COLOR = 8,
+       FACTOR_ONE_MINUS_DST_COLOR = 9,
+       FACTOR_DST_ALPHA = 10,
+       FACTOR_ONE_MINUS_DST_ALPHA = 11,
+       FACTOR_CONSTANT_COLOR = 12,
+       FACTOR_ONE_MINUS_CONSTANT_COLOR = 13,
+       FACTOR_CONSTANT_ALPHA = 14,
+       FACTOR_ONE_MINUS_CONSTANT_ALPHA = 15,
+       FACTOR_SRC_ALPHA_SATURATE = 16,
+       FACTOR_SRC1_COLOR = 20,
+       FACTOR_ONE_MINUS_SRC1_COLOR = 21,
+       FACTOR_SRC1_ALPHA = 22,
+       FACTOR_ONE_MINUS_SRC1_ALPHA = 23,
+};
+
+enum adreno_rb_surface_endian {
+       ENDIAN_NONE = 0,
+       ENDIAN_8IN16 = 1,
+       ENDIAN_8IN32 = 2,
+       ENDIAN_16IN32 = 3,
+       ENDIAN_8IN64 = 4,
+       ENDIAN_8IN128 = 5,
+};
+
+enum adreno_rb_dither_mode {
+       DITHER_DISABLE = 0,
+       DITHER_ALWAYS = 1,
+       DITHER_IF_ALPHA_OFF = 2,
+};
+
+enum adreno_rb_depth_format {
+       DEPTHX_16 = 0,
+       DEPTHX_24_8 = 1,
+       DEPTHX_32 = 2,
+};
+
+enum adreno_rb_copy_control_mode {
+       RB_COPY_RESOLVE = 1,
+       RB_COPY_CLEAR = 2,
+       RB_COPY_DEPTH_STENCIL = 5,
+};
+
+enum a3xx_rop_code {
+       ROP_CLEAR = 0,
+       ROP_NOR = 1,
+       ROP_AND_INVERTED = 2,
+       ROP_COPY_INVERTED = 3,
+       ROP_AND_REVERSE = 4,
+       ROP_INVERT = 5,
+       ROP_XOR = 6,
+       ROP_NAND = 7,
+       ROP_AND = 8,
+       ROP_EQUIV = 9,
+       ROP_NOOP = 10,
+       ROP_OR_INVERTED = 11,
+       ROP_COPY = 12,
+       ROP_OR_REVERSE = 13,
+       ROP_OR = 14,
+       ROP_SET = 15,
+};
+
+enum a3xx_render_mode {
+       RB_RENDERING_PASS = 0,
+       RB_TILING_PASS = 1,
+       RB_RESOLVE_PASS = 2,
+       RB_COMPUTE_PASS = 3,
+};
+
+enum a3xx_msaa_samples {
+       MSAA_ONE = 0,
+       MSAA_TWO = 1,
+       MSAA_FOUR = 2,
+       MSAA_EIGHT = 3,
+};
+
+enum a3xx_threadmode {
+       MULTI = 0,
+       SINGLE = 1,
+};
+
+enum a3xx_instrbuffermode {
+       CACHE = 0,
+       BUFFER = 1,
+};
+
+enum a3xx_threadsize {
+       TWO_QUADS = 0,
+       FOUR_QUADS = 1,
+};
+
+enum a3xx_color_swap {
+       WZYX = 0,
+       WXYZ = 1,
+       ZYXW = 2,
+       XYZW = 3,
+};
+
+enum a3xx_rb_blend_opcode {
+       BLEND_DST_PLUS_SRC = 0,
+       BLEND_SRC_MINUS_DST = 1,
+       BLEND_DST_MINUS_SRC = 2,
+       BLEND_MIN_DST_SRC = 3,
+       BLEND_MAX_DST_SRC = 4,
+};
+
+enum a4xx_tess_spacing {
+       EQUAL_SPACING = 0,
+       ODD_SPACING = 2,
+       EVEN_SPACING = 3,
+};
+
+#define REG_AXXX_CP_RB_BASE                                    0x000001c0
+
+#define REG_AXXX_CP_RB_CNTL                                    0x000001c1
+#define AXXX_CP_RB_CNTL_BUFSZ__MASK                            0x0000003f
+#define AXXX_CP_RB_CNTL_BUFSZ__SHIFT                           0
+static inline uint32_t AXXX_CP_RB_CNTL_BUFSZ(uint32_t val)
+{
+       return ((val) << AXXX_CP_RB_CNTL_BUFSZ__SHIFT) & AXXX_CP_RB_CNTL_BUFSZ__MASK;
+}
+#define AXXX_CP_RB_CNTL_BLKSZ__MASK                            0x00003f00
+#define AXXX_CP_RB_CNTL_BLKSZ__SHIFT                           8
+static inline uint32_t AXXX_CP_RB_CNTL_BLKSZ(uint32_t val)
+{
+       return ((val) << AXXX_CP_RB_CNTL_BLKSZ__SHIFT) & AXXX_CP_RB_CNTL_BLKSZ__MASK;
+}
+#define AXXX_CP_RB_CNTL_BUF_SWAP__MASK                         0x00030000
+#define AXXX_CP_RB_CNTL_BUF_SWAP__SHIFT                                16
+static inline uint32_t AXXX_CP_RB_CNTL_BUF_SWAP(uint32_t val)
+{
+       return ((val) << AXXX_CP_RB_CNTL_BUF_SWAP__SHIFT) & AXXX_CP_RB_CNTL_BUF_SWAP__MASK;
+}
+#define AXXX_CP_RB_CNTL_POLL_EN                                        0x00100000
+#define AXXX_CP_RB_CNTL_NO_UPDATE                              0x08000000
+#define AXXX_CP_RB_CNTL_RPTR_WR_EN                             0x80000000
+
+#define REG_AXXX_CP_RB_RPTR_ADDR                               0x000001c3
+#define AXXX_CP_RB_RPTR_ADDR_SWAP__MASK                                0x00000003
+#define AXXX_CP_RB_RPTR_ADDR_SWAP__SHIFT                       0
+static inline uint32_t AXXX_CP_RB_RPTR_ADDR_SWAP(uint32_t val)
+{
+       return ((val) << AXXX_CP_RB_RPTR_ADDR_SWAP__SHIFT) & AXXX_CP_RB_RPTR_ADDR_SWAP__MASK;
+}
+#define AXXX_CP_RB_RPTR_ADDR_ADDR__MASK                                0xfffffffc
+#define AXXX_CP_RB_RPTR_ADDR_ADDR__SHIFT                       2
+static inline uint32_t AXXX_CP_RB_RPTR_ADDR_ADDR(uint32_t val)
+{
+       assert(!(val & 0x3));
+       return ((val >> 2) << AXXX_CP_RB_RPTR_ADDR_ADDR__SHIFT) & AXXX_CP_RB_RPTR_ADDR_ADDR__MASK;
+}
+
+#define REG_AXXX_CP_RB_RPTR                                    0x000001c4
+
+#define REG_AXXX_CP_RB_WPTR                                    0x000001c5
+
+#define REG_AXXX_CP_RB_WPTR_DELAY                              0x000001c6
+
+#define REG_AXXX_CP_RB_RPTR_WR                                 0x000001c7
+
+#define REG_AXXX_CP_RB_WPTR_BASE                               0x000001c8
+
+#define REG_AXXX_CP_QUEUE_THRESHOLDS                           0x000001d5
+#define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__MASK           0x0000000f
+#define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__SHIFT          0
+static inline uint32_t AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START(uint32_t val)
+{
+       return ((val) << AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__SHIFT) & AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__MASK;
+}
+#define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__MASK           0x00000f00
+#define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__SHIFT          8
+static inline uint32_t AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START(uint32_t val)
+{
+       return ((val) << AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__SHIFT) & AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__MASK;
+}
+#define AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__MASK            0x000f0000
+#define AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__SHIFT           16
+static inline uint32_t AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START(uint32_t val)
+{
+       return ((val) << AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__SHIFT) & AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__MASK;
+}
+
+#define REG_AXXX_CP_MEQ_THRESHOLDS                             0x000001d6
+#define AXXX_CP_MEQ_THRESHOLDS_MEQ_END__MASK                   0x001f0000
+#define AXXX_CP_MEQ_THRESHOLDS_MEQ_END__SHIFT                  16
+static inline uint32_t AXXX_CP_MEQ_THRESHOLDS_MEQ_END(uint32_t val)
+{
+       return ((val) << AXXX_CP_MEQ_THRESHOLDS_MEQ_END__SHIFT) & AXXX_CP_MEQ_THRESHOLDS_MEQ_END__MASK;
+}
+#define AXXX_CP_MEQ_THRESHOLDS_ROQ_END__MASK                   0x1f000000
+#define AXXX_CP_MEQ_THRESHOLDS_ROQ_END__SHIFT                  24
+static inline uint32_t AXXX_CP_MEQ_THRESHOLDS_ROQ_END(uint32_t val)
+{
+       return ((val) << AXXX_CP_MEQ_THRESHOLDS_ROQ_END__SHIFT) & AXXX_CP_MEQ_THRESHOLDS_ROQ_END__MASK;
+}
+
+#define REG_AXXX_CP_CSQ_AVAIL                                  0x000001d7
+#define AXXX_CP_CSQ_AVAIL_RING__MASK                           0x0000007f
+#define AXXX_CP_CSQ_AVAIL_RING__SHIFT                          0
+static inline uint32_t AXXX_CP_CSQ_AVAIL_RING(uint32_t val)
+{
+       return ((val) << AXXX_CP_CSQ_AVAIL_RING__SHIFT) & AXXX_CP_CSQ_AVAIL_RING__MASK;
+}
+#define AXXX_CP_CSQ_AVAIL_IB1__MASK                            0x00007f00
+#define AXXX_CP_CSQ_AVAIL_IB1__SHIFT                           8
+static inline uint32_t AXXX_CP_CSQ_AVAIL_IB1(uint32_t val)
+{
+       return ((val) << AXXX_CP_CSQ_AVAIL_IB1__SHIFT) & AXXX_CP_CSQ_AVAIL_IB1__MASK;
+}
+#define AXXX_CP_CSQ_AVAIL_IB2__MASK                            0x007f0000
+#define AXXX_CP_CSQ_AVAIL_IB2__SHIFT                           16
+static inline uint32_t AXXX_CP_CSQ_AVAIL_IB2(uint32_t val)
+{
+       return ((val) << AXXX_CP_CSQ_AVAIL_IB2__SHIFT) & AXXX_CP_CSQ_AVAIL_IB2__MASK;
+}
+
+#define REG_AXXX_CP_STQ_AVAIL                                  0x000001d8
+#define AXXX_CP_STQ_AVAIL_ST__MASK                             0x0000007f
+#define AXXX_CP_STQ_AVAIL_ST__SHIFT                            0
+static inline uint32_t AXXX_CP_STQ_AVAIL_ST(uint32_t val)
+{
+       return ((val) << AXXX_CP_STQ_AVAIL_ST__SHIFT) & AXXX_CP_STQ_AVAIL_ST__MASK;
+}
+
+#define REG_AXXX_CP_MEQ_AVAIL                                  0x000001d9
+#define AXXX_CP_MEQ_AVAIL_MEQ__MASK                            0x0000001f
+#define AXXX_CP_MEQ_AVAIL_MEQ__SHIFT                           0
+static inline uint32_t AXXX_CP_MEQ_AVAIL_MEQ(uint32_t val)
+{
+       return ((val) << AXXX_CP_MEQ_AVAIL_MEQ__SHIFT) & AXXX_CP_MEQ_AVAIL_MEQ__MASK;
+}
+
+#define REG_AXXX_SCRATCH_UMSK                                  0x000001dc
+#define AXXX_SCRATCH_UMSK_UMSK__MASK                           0x000000ff
+#define AXXX_SCRATCH_UMSK_UMSK__SHIFT                          0
+static inline uint32_t AXXX_SCRATCH_UMSK_UMSK(uint32_t val)
+{
+       return ((val) << AXXX_SCRATCH_UMSK_UMSK__SHIFT) & AXXX_SCRATCH_UMSK_UMSK__MASK;
+}
+#define AXXX_SCRATCH_UMSK_SWAP__MASK                           0x00030000
+#define AXXX_SCRATCH_UMSK_SWAP__SHIFT                          16
+static inline uint32_t AXXX_SCRATCH_UMSK_SWAP(uint32_t val)
+{
+       return ((val) << AXXX_SCRATCH_UMSK_SWAP__SHIFT) & AXXX_SCRATCH_UMSK_SWAP__MASK;
+}
+
+#define REG_AXXX_SCRATCH_ADDR                                  0x000001dd
+
+#define REG_AXXX_CP_ME_RDADDR                                  0x000001ea
+
+#define REG_AXXX_CP_STATE_DEBUG_INDEX                          0x000001ec
+
+#define REG_AXXX_CP_STATE_DEBUG_DATA                           0x000001ed
+
+#define REG_AXXX_CP_INT_CNTL                                   0x000001f2
+#define AXXX_CP_INT_CNTL_SW_INT_MASK                           0x00080000
+#define AXXX_CP_INT_CNTL_T0_PACKET_IN_IB_MASK                  0x00800000
+#define AXXX_CP_INT_CNTL_OPCODE_ERROR_MASK                     0x01000000
+#define AXXX_CP_INT_CNTL_PROTECTED_MODE_ERROR_MASK             0x02000000
+#define AXXX_CP_INT_CNTL_RESERVED_BIT_ERROR_MASK               0x04000000
+#define AXXX_CP_INT_CNTL_IB_ERROR_MASK                         0x08000000
+#define AXXX_CP_INT_CNTL_IB2_INT_MASK                          0x20000000
+#define AXXX_CP_INT_CNTL_IB1_INT_MASK                          0x40000000
+#define AXXX_CP_INT_CNTL_RB_INT_MASK                           0x80000000
+
+#define REG_AXXX_CP_INT_STATUS                                 0x000001f3
+
+#define REG_AXXX_CP_INT_ACK                                    0x000001f4
+
+#define REG_AXXX_CP_ME_CNTL                                    0x000001f6
+#define AXXX_CP_ME_CNTL_BUSY                                   0x20000000
+#define AXXX_CP_ME_CNTL_HALT                                   0x10000000
+
+#define REG_AXXX_CP_ME_STATUS                                  0x000001f7
+
+#define REG_AXXX_CP_ME_RAM_WADDR                               0x000001f8
+
+#define REG_AXXX_CP_ME_RAM_RADDR                               0x000001f9
+
+#define REG_AXXX_CP_ME_RAM_DATA                                        0x000001fa
+
+#define REG_AXXX_CP_DEBUG                                      0x000001fc
+#define AXXX_CP_DEBUG_PREDICATE_DISABLE                                0x00800000
+#define AXXX_CP_DEBUG_PROG_END_PTR_ENABLE                      0x01000000
+#define AXXX_CP_DEBUG_MIU_128BIT_WRITE_ENABLE                  0x02000000
+#define AXXX_CP_DEBUG_PREFETCH_PASS_NOPS                       0x04000000
+#define AXXX_CP_DEBUG_DYNAMIC_CLK_DISABLE                      0x08000000
+#define AXXX_CP_DEBUG_PREFETCH_MATCH_DISABLE                   0x10000000
+#define AXXX_CP_DEBUG_SIMPLE_ME_FLOW_CONTROL                   0x40000000
+#define AXXX_CP_DEBUG_MIU_WRITE_PACK_DISABLE                   0x80000000
+
+#define REG_AXXX_CP_CSQ_RB_STAT                                        0x000001fd
+#define AXXX_CP_CSQ_RB_STAT_RPTR__MASK                         0x0000007f
+#define AXXX_CP_CSQ_RB_STAT_RPTR__SHIFT                                0
+static inline uint32_t AXXX_CP_CSQ_RB_STAT_RPTR(uint32_t val)
+{
+       return ((val) << AXXX_CP_CSQ_RB_STAT_RPTR__SHIFT) & AXXX_CP_CSQ_RB_STAT_RPTR__MASK;
+}
+#define AXXX_CP_CSQ_RB_STAT_WPTR__MASK                         0x007f0000
+#define AXXX_CP_CSQ_RB_STAT_WPTR__SHIFT                                16
+static inline uint32_t AXXX_CP_CSQ_RB_STAT_WPTR(uint32_t val)
+{
+       return ((val) << AXXX_CP_CSQ_RB_STAT_WPTR__SHIFT) & AXXX_CP_CSQ_RB_STAT_WPTR__MASK;
+}
+
+#define REG_AXXX_CP_CSQ_IB1_STAT                               0x000001fe
+#define AXXX_CP_CSQ_IB1_STAT_RPTR__MASK                                0x0000007f
+#define AXXX_CP_CSQ_IB1_STAT_RPTR__SHIFT                       0
+static inline uint32_t AXXX_CP_CSQ_IB1_STAT_RPTR(uint32_t val)
+{
+       return ((val) << AXXX_CP_CSQ_IB1_STAT_RPTR__SHIFT) & AXXX_CP_CSQ_IB1_STAT_RPTR__MASK;
+}
+#define AXXX_CP_CSQ_IB1_STAT_WPTR__MASK                                0x007f0000
+#define AXXX_CP_CSQ_IB1_STAT_WPTR__SHIFT                       16
+static inline uint32_t AXXX_CP_CSQ_IB1_STAT_WPTR(uint32_t val)
+{
+       return ((val) << AXXX_CP_CSQ_IB1_STAT_WPTR__SHIFT) & AXXX_CP_CSQ_IB1_STAT_WPTR__MASK;
+}
+
+#define REG_AXXX_CP_CSQ_IB2_STAT                               0x000001ff
+#define AXXX_CP_CSQ_IB2_STAT_RPTR__MASK                                0x0000007f
+#define AXXX_CP_CSQ_IB2_STAT_RPTR__SHIFT                       0
+static inline uint32_t AXXX_CP_CSQ_IB2_STAT_RPTR(uint32_t val)
+{
+       return ((val) << AXXX_CP_CSQ_IB2_STAT_RPTR__SHIFT) & AXXX_CP_CSQ_IB2_STAT_RPTR__MASK;
+}
+#define AXXX_CP_CSQ_IB2_STAT_WPTR__MASK                                0x007f0000
+#define AXXX_CP_CSQ_IB2_STAT_WPTR__SHIFT                       16
+static inline uint32_t AXXX_CP_CSQ_IB2_STAT_WPTR(uint32_t val)
+{
+       return ((val) << AXXX_CP_CSQ_IB2_STAT_WPTR__SHIFT) & AXXX_CP_CSQ_IB2_STAT_WPTR__MASK;
+}
+
+#define REG_AXXX_CP_NON_PREFETCH_CNTRS                         0x00000440
+
+#define REG_AXXX_CP_STQ_ST_STAT                                        0x00000443
+
+#define REG_AXXX_CP_ST_BASE                                    0x0000044d
+
+#define REG_AXXX_CP_ST_BUFSZ                                   0x0000044e
+
+#define REG_AXXX_CP_MEQ_STAT                                   0x0000044f
+
+#define REG_AXXX_CP_MIU_TAG_STAT                               0x00000452
+
+#define REG_AXXX_CP_BIN_MASK_LO                                        0x00000454
+
+#define REG_AXXX_CP_BIN_MASK_HI                                        0x00000455
+
+#define REG_AXXX_CP_BIN_SELECT_LO                              0x00000456
+
+#define REG_AXXX_CP_BIN_SELECT_HI                              0x00000457
+
+#define REG_AXXX_CP_IB1_BASE                                   0x00000458
+
+#define REG_AXXX_CP_IB1_BUFSZ                                  0x00000459
+
+#define REG_AXXX_CP_IB2_BASE                                   0x0000045a
+
+#define REG_AXXX_CP_IB2_BUFSZ                                  0x0000045b
+
+#define REG_AXXX_CP_STAT                                       0x0000047f
+#define AXXX_CP_STAT_CP_BUSY                                   0x80000000
+#define AXXX_CP_STAT_VS_EVENT_FIFO_BUSY                                0x40000000
+#define AXXX_CP_STAT_PS_EVENT_FIFO_BUSY                                0x20000000
+#define AXXX_CP_STAT_CF_EVENT_FIFO_BUSY                                0x10000000
+#define AXXX_CP_STAT_RB_EVENT_FIFO_BUSY                                0x08000000
+#define AXXX_CP_STAT_ME_BUSY                                   0x04000000
+#define AXXX_CP_STAT_MIU_WR_C_BUSY                             0x02000000
+#define AXXX_CP_STAT_CP_3D_BUSY                                        0x00800000
+#define AXXX_CP_STAT_CP_NRT_BUSY                               0x00400000
+#define AXXX_CP_STAT_RBIU_SCRATCH_BUSY                         0x00200000
+#define AXXX_CP_STAT_RCIU_ME_BUSY                              0x00100000
+#define AXXX_CP_STAT_RCIU_PFP_BUSY                             0x00080000
+#define AXXX_CP_STAT_MEQ_RING_BUSY                             0x00040000
+#define AXXX_CP_STAT_PFP_BUSY                                  0x00020000
+#define AXXX_CP_STAT_ST_QUEUE_BUSY                             0x00010000
+#define AXXX_CP_STAT_INDIRECT2_QUEUE_BUSY                      0x00002000
+#define AXXX_CP_STAT_INDIRECTS_QUEUE_BUSY                      0x00001000
+#define AXXX_CP_STAT_RING_QUEUE_BUSY                           0x00000800
+#define AXXX_CP_STAT_CSF_BUSY                                  0x00000400
+#define AXXX_CP_STAT_CSF_ST_BUSY                               0x00000200
+#define AXXX_CP_STAT_EVENT_BUSY                                        0x00000100
+#define AXXX_CP_STAT_CSF_INDIRECT2_BUSY                                0x00000080
+#define AXXX_CP_STAT_CSF_INDIRECTS_BUSY                                0x00000040
+#define AXXX_CP_STAT_CSF_RING_BUSY                             0x00000020
+#define AXXX_CP_STAT_RCIU_BUSY                                 0x00000010
+#define AXXX_CP_STAT_RBIU_BUSY                                 0x00000008
+#define AXXX_CP_STAT_MIU_RD_RETURN_BUSY                                0x00000004
+#define AXXX_CP_STAT_MIU_RD_REQ_BUSY                           0x00000002
+#define AXXX_CP_STAT_MIU_WR_BUSY                               0x00000001
+
+#define REG_AXXX_CP_SCRATCH_REG0                               0x00000578
+
+#define REG_AXXX_CP_SCRATCH_REG1                               0x00000579
+
+#define REG_AXXX_CP_SCRATCH_REG2                               0x0000057a
+
+#define REG_AXXX_CP_SCRATCH_REG3                               0x0000057b
+
+#define REG_AXXX_CP_SCRATCH_REG4                               0x0000057c
+
+#define REG_AXXX_CP_SCRATCH_REG5                               0x0000057d
+
+#define REG_AXXX_CP_SCRATCH_REG6                               0x0000057e
+
+#define REG_AXXX_CP_SCRATCH_REG7                               0x0000057f
+
+#define REG_AXXX_CP_ME_VS_EVENT_SRC                            0x00000600
+
+#define REG_AXXX_CP_ME_VS_EVENT_ADDR                           0x00000601
+
+#define REG_AXXX_CP_ME_VS_EVENT_DATA                           0x00000602
+
+#define REG_AXXX_CP_ME_VS_EVENT_ADDR_SWM                       0x00000603
+
+#define REG_AXXX_CP_ME_VS_EVENT_DATA_SWM                       0x00000604
+
+#define REG_AXXX_CP_ME_PS_EVENT_SRC                            0x00000605
+
+#define REG_AXXX_CP_ME_PS_EVENT_ADDR                           0x00000606
+
+#define REG_AXXX_CP_ME_PS_EVENT_DATA                           0x00000607
+
+#define REG_AXXX_CP_ME_PS_EVENT_ADDR_SWM                       0x00000608
+
+#define REG_AXXX_CP_ME_PS_EVENT_DATA_SWM                       0x00000609
+
+#define REG_AXXX_CP_ME_CF_EVENT_SRC                            0x0000060a
+
+#define REG_AXXX_CP_ME_CF_EVENT_ADDR                           0x0000060b
+
+#define REG_AXXX_CP_ME_CF_EVENT_DATA                           0x0000060c
+
+#define REG_AXXX_CP_ME_NRT_ADDR                                        0x0000060d
+
+#define REG_AXXX_CP_ME_NRT_DATA                                        0x0000060e
+
+#define REG_AXXX_CP_ME_VS_FETCH_DONE_SRC                       0x00000612
+
+#define REG_AXXX_CP_ME_VS_FETCH_DONE_ADDR                      0x00000613
+
+#define REG_AXXX_CP_ME_VS_FETCH_DONE_DATA                      0x00000614
+
+
+#endif /* ADRENO_COMMON_XML */
diff --git a/src/freedreno/registers/adreno_pm4.xml.h b/src/freedreno/registers/adreno_pm4.xml.h
new file mode 100644 (file)
index 0000000..03efbfb
--- /dev/null
@@ -0,0 +1,1569 @@
+#ifndef ADRENO_PM4_XML
+#define ADRENO_PM4_XML
+
+/* Autogenerated file, DO NOT EDIT manually!
+
+This file was generated by the rules-ng-ng headergen tool in this git repository:
+http://github.com/freedreno/envytools/
+git clone https://github.com/freedreno/envytools.git
+
+The rules-ng-ng source files this header was generated from are:
+- /home/robclark/src/envytools/rnndb/adreno.xml               (    501 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/freedreno_copyright.xml  (   1572 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a2xx.xml          (  42463 bytes, from 2018-11-19 13:44:03)
+- /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml (  14239 bytes, from 2018-12-05 15:25:53)
+- /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml    (  43052 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a3xx.xml          (  83840 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a4xx.xml          ( 112086 bytes, from 2018-07-03 19:37:13)
+- /home/robclark/src/envytools/rnndb/adreno/a5xx.xml          ( 147240 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a6xx.xml          ( 141895 bytes, from 2018-12-21 18:21:34)
+- /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml      (  10431 bytes, from 2018-09-14 13:03:07)
+- /home/robclark/src/envytools/rnndb/adreno/ocmem.xml         (   1773 bytes, from 2018-07-03 19:37:13)
+
+Copyright (C) 2013-2018 by the following authors:
+- Rob Clark <robdclark@gmail.com> (robclark)
+- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
+
+Permission is hereby granted, free of charge, to any person obtaining
+a copy of this software and associated documentation files (the
+"Software"), to deal in the Software without restriction, including
+without limitation the rights to use, copy, modify, merge, publish,
+distribute, sublicense, and/or sell copies of the Software, and to
+permit persons to whom the Software is furnished to do so, subject to
+the following conditions:
+
+The above copyright notice and this permission notice (including the
+next paragraph) shall be included in all copies or substantial
+portions of the Software.
+
+THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
+EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
+MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
+IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
+LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
+OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
+WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
+*/
+
+
+enum vgt_event_type {
+       VS_DEALLOC = 0,
+       PS_DEALLOC = 1,
+       VS_DONE_TS = 2,
+       PS_DONE_TS = 3,
+       CACHE_FLUSH_TS = 4,
+       CONTEXT_DONE = 5,
+       CACHE_FLUSH = 6,
+       HLSQ_FLUSH = 7,
+       VIZQUERY_START = 7,
+       VIZQUERY_END = 8,
+       SC_WAIT_WC = 9,
+       RST_PIX_CNT = 13,
+       RST_VTX_CNT = 14,
+       TILE_FLUSH = 15,
+       STAT_EVENT = 16,
+       CACHE_FLUSH_AND_INV_TS_EVENT = 20,
+       ZPASS_DONE = 21,
+       CACHE_FLUSH_AND_INV_EVENT = 22,
+       PERFCOUNTER_START = 23,
+       PERFCOUNTER_STOP = 24,
+       VS_FETCH_DONE = 27,
+       FACENESS_FLUSH = 28,
+       FLUSH_SO_0 = 17,
+       FLUSH_SO_1 = 18,
+       FLUSH_SO_2 = 19,
+       FLUSH_SO_3 = 20,
+       PC_CCU_INVALIDATE_DEPTH = 24,
+       PC_CCU_INVALIDATE_COLOR = 25,
+       UNK_1C = 28,
+       UNK_1D = 29,
+       BLIT = 30,
+       UNK_25 = 37,
+       LRZ_FLUSH = 38,
+       UNK_2C = 44,
+       UNK_2D = 45,
+};
+
+enum pc_di_primtype {
+       DI_PT_NONE = 0,
+       DI_PT_POINTLIST_PSIZE = 1,
+       DI_PT_LINELIST = 2,
+       DI_PT_LINESTRIP = 3,
+       DI_PT_TRILIST = 4,
+       DI_PT_TRIFAN = 5,
+       DI_PT_TRISTRIP = 6,
+       DI_PT_LINELOOP = 7,
+       DI_PT_RECTLIST = 8,
+       DI_PT_POINTLIST = 9,
+       DI_PT_LINE_ADJ = 10,
+       DI_PT_LINESTRIP_ADJ = 11,
+       DI_PT_TRI_ADJ = 12,
+       DI_PT_TRISTRIP_ADJ = 13,
+};
+
+enum pc_di_src_sel {
+       DI_SRC_SEL_DMA = 0,
+       DI_SRC_SEL_IMMEDIATE = 1,
+       DI_SRC_SEL_AUTO_INDEX = 2,
+       DI_SRC_SEL_RESERVED = 3,
+};
+
+enum pc_di_face_cull_sel {
+       DI_FACE_CULL_NONE = 0,
+       DI_FACE_CULL_FETCH = 1,
+       DI_FACE_BACKFACE_CULL = 2,
+       DI_FACE_FRONTFACE_CULL = 3,
+};
+
+enum pc_di_index_size {
+       INDEX_SIZE_IGN = 0,
+       INDEX_SIZE_16_BIT = 0,
+       INDEX_SIZE_32_BIT = 1,
+       INDEX_SIZE_8_BIT = 2,
+       INDEX_SIZE_INVALID = 0,
+};
+
+enum pc_di_vis_cull_mode {
+       IGNORE_VISIBILITY = 0,
+       USE_VISIBILITY = 1,
+};
+
+enum adreno_pm4_packet_type {
+       CP_TYPE0_PKT = 0,
+       CP_TYPE1_PKT = 0x40000000,
+       CP_TYPE2_PKT = 0x80000000,
+       CP_TYPE3_PKT = 0xc0000000,
+       CP_TYPE4_PKT = 0x40000000,
+       CP_TYPE7_PKT = 0x70000000,
+};
+
+enum adreno_pm4_type3_packets {
+       CP_ME_INIT = 72,
+       CP_NOP = 16,
+       CP_PREEMPT_ENABLE = 28,
+       CP_PREEMPT_TOKEN = 30,
+       CP_INDIRECT_BUFFER = 63,
+       CP_INDIRECT_BUFFER_PFD = 55,
+       CP_WAIT_FOR_IDLE = 38,
+       CP_WAIT_REG_MEM = 60,
+       CP_WAIT_REG_EQ = 82,
+       CP_WAIT_REG_GTE = 83,
+       CP_WAIT_UNTIL_READ = 92,
+       CP_WAIT_IB_PFD_COMPLETE = 93,
+       CP_REG_RMW = 33,
+       CP_SET_BIN_DATA = 47,
+       CP_SET_BIN_DATA5 = 47,
+       CP_REG_TO_MEM = 62,
+       CP_MEM_WRITE = 61,
+       CP_MEM_WRITE_CNTR = 79,
+       CP_COND_EXEC = 68,
+       CP_COND_WRITE = 69,
+       CP_COND_WRITE5 = 69,
+       CP_EVENT_WRITE = 70,
+       CP_EVENT_WRITE_SHD = 88,
+       CP_EVENT_WRITE_CFL = 89,
+       CP_EVENT_WRITE_ZPD = 91,
+       CP_RUN_OPENCL = 49,
+       CP_DRAW_INDX = 34,
+       CP_DRAW_INDX_2 = 54,
+       CP_DRAW_INDX_BIN = 52,
+       CP_DRAW_INDX_2_BIN = 53,
+       CP_VIZ_QUERY = 35,
+       CP_SET_STATE = 37,
+       CP_SET_CONSTANT = 45,
+       CP_IM_LOAD = 39,
+       CP_IM_LOAD_IMMEDIATE = 43,
+       CP_LOAD_CONSTANT_CONTEXT = 46,
+       CP_INVALIDATE_STATE = 59,
+       CP_SET_SHADER_BASES = 74,
+       CP_SET_BIN_MASK = 80,
+       CP_SET_BIN_SELECT = 81,
+       CP_CONTEXT_UPDATE = 94,
+       CP_INTERRUPT = 64,
+       CP_IM_STORE = 44,
+       CP_SET_DRAW_INIT_FLAGS = 75,
+       CP_SET_PROTECTED_MODE = 95,
+       CP_BOOTSTRAP_UCODE = 111,
+       CP_LOAD_STATE = 48,
+       CP_LOAD_STATE4 = 48,
+       CP_COND_INDIRECT_BUFFER_PFE = 58,
+       CP_COND_INDIRECT_BUFFER_PFD = 50,
+       CP_INDIRECT_BUFFER_PFE = 63,
+       CP_SET_BIN = 76,
+       CP_TEST_TWO_MEMS = 113,
+       CP_REG_WR_NO_CTXT = 120,
+       CP_RECORD_PFP_TIMESTAMP = 17,
+       CP_SET_SECURE_MODE = 102,
+       CP_WAIT_FOR_ME = 19,
+       CP_SET_DRAW_STATE = 67,
+       CP_DRAW_INDX_OFFSET = 56,
+       CP_DRAW_INDIRECT = 40,
+       CP_DRAW_INDX_INDIRECT = 41,
+       CP_DRAW_AUTO = 36,
+       CP_UNKNOWN_19 = 25,
+       CP_UNKNOWN_1A = 26,
+       CP_UNKNOWN_4E = 78,
+       CP_WIDE_REG_WRITE = 116,
+       CP_SCRATCH_TO_REG = 77,
+       CP_REG_TO_SCRATCH = 74,
+       CP_WAIT_MEM_WRITES = 18,
+       CP_COND_REG_EXEC = 71,
+       CP_MEM_TO_REG = 66,
+       CP_EXEC_CS_INDIRECT = 65,
+       CP_EXEC_CS = 51,
+       CP_PERFCOUNTER_ACTION = 80,
+       CP_SMMU_TABLE_UPDATE = 83,
+       CP_SET_MARKER = 101,
+       CP_SET_PSEUDO_REG = 86,
+       CP_CONTEXT_REG_BUNCH = 92,
+       CP_YIELD_ENABLE = 28,
+       CP_SKIP_IB2_ENABLE_GLOBAL = 29,
+       CP_SKIP_IB2_ENABLE_LOCAL = 35,
+       CP_SET_SUBDRAW_SIZE = 53,
+       CP_SET_VISIBILITY_OVERRIDE = 100,
+       CP_PREEMPT_ENABLE_GLOBAL = 105,
+       CP_PREEMPT_ENABLE_LOCAL = 106,
+       CP_CONTEXT_SWITCH_YIELD = 107,
+       CP_SET_RENDER_MODE = 108,
+       CP_COMPUTE_CHECKPOINT = 110,
+       CP_MEM_TO_MEM = 115,
+       CP_BLIT = 44,
+       CP_REG_TEST = 57,
+       CP_SET_MODE = 99,
+       CP_LOAD_STATE6_GEOM = 50,
+       CP_LOAD_STATE6_FRAG = 52,
+       IN_IB_PREFETCH_END = 23,
+       IN_SUBBLK_PREFETCH = 31,
+       IN_INSTR_PREFETCH = 32,
+       IN_INSTR_MATCH = 71,
+       IN_CONST_PREFETCH = 73,
+       IN_INCR_UPDT_STATE = 85,
+       IN_INCR_UPDT_CONST = 86,
+       IN_INCR_UPDT_INSTR = 87,
+       PKT4 = 4,
+       CP_UNK_A6XX_14 = 20,
+       CP_UNK_A6XX_36 = 54,
+       CP_UNK_A6XX_55 = 85,
+       CP_REG_WRITE = 109,
+};
+
+enum adreno_state_block {
+       SB_VERT_TEX = 0,
+       SB_VERT_MIPADDR = 1,
+       SB_FRAG_TEX = 2,
+       SB_FRAG_MIPADDR = 3,
+       SB_VERT_SHADER = 4,
+       SB_GEOM_SHADER = 5,
+       SB_FRAG_SHADER = 6,
+       SB_COMPUTE_SHADER = 7,
+};
+
+enum adreno_state_type {
+       ST_SHADER = 0,
+       ST_CONSTANTS = 1,
+};
+
+enum adreno_state_src {
+       SS_DIRECT = 0,
+       SS_INVALID_ALL_IC = 2,
+       SS_INVALID_PART_IC = 3,
+       SS_INDIRECT = 4,
+       SS_INDIRECT_TCM = 5,
+       SS_INDIRECT_STM = 6,
+};
+
+enum a4xx_state_block {
+       SB4_VS_TEX = 0,
+       SB4_HS_TEX = 1,
+       SB4_DS_TEX = 2,
+       SB4_GS_TEX = 3,
+       SB4_FS_TEX = 4,
+       SB4_CS_TEX = 5,
+       SB4_VS_SHADER = 8,
+       SB4_HS_SHADER = 9,
+       SB4_DS_SHADER = 10,
+       SB4_GS_SHADER = 11,
+       SB4_FS_SHADER = 12,
+       SB4_CS_SHADER = 13,
+       SB4_SSBO = 14,
+       SB4_CS_SSBO = 15,
+};
+
+enum a4xx_state_type {
+       ST4_SHADER = 0,
+       ST4_CONSTANTS = 1,
+};
+
+enum a4xx_state_src {
+       SS4_DIRECT = 0,
+       SS4_INDIRECT = 2,
+};
+
+enum a6xx_state_block {
+       SB6_VS_TEX = 0,
+       SB6_HS_TEX = 1,
+       SB6_DS_TEX = 2,
+       SB6_GS_TEX = 3,
+       SB6_FS_TEX = 4,
+       SB6_CS_TEX = 5,
+       SB6_VS_SHADER = 8,
+       SB6_HS_SHADER = 9,
+       SB6_DS_SHADER = 10,
+       SB6_GS_SHADER = 11,
+       SB6_FS_SHADER = 12,
+       SB6_CS_SHADER = 13,
+       SB6_SSBO = 14,
+       SB6_CS_SSBO = 15,
+};
+
+enum a6xx_state_type {
+       ST6_SHADER = 0,
+       ST6_CONSTANTS = 1,
+};
+
+enum a6xx_state_src {
+       SS6_DIRECT = 0,
+       SS6_INDIRECT = 2,
+};
+
+enum a4xx_index_size {
+       INDEX4_SIZE_8_BIT = 0,
+       INDEX4_SIZE_16_BIT = 1,
+       INDEX4_SIZE_32_BIT = 2,
+};
+
+enum cp_cond_function {
+       WRITE_ALWAYS = 0,
+       WRITE_LT = 1,
+       WRITE_LE = 2,
+       WRITE_EQ = 3,
+       WRITE_NE = 4,
+       WRITE_GE = 5,
+       WRITE_GT = 6,
+};
+
+enum render_mode_cmd {
+       BYPASS = 1,
+       BINNING = 2,
+       GMEM = 3,
+       BLIT2D = 5,
+       BLIT2DSCALE = 7,
+       END2D = 8,
+};
+
+enum cp_blit_cmd {
+       BLIT_OP_FILL = 0,
+       BLIT_OP_COPY = 1,
+       BLIT_OP_SCALE = 3,
+};
+
+enum a6xx_render_mode {
+       RM6_BYPASS = 1,
+       RM6_BINNING = 2,
+       RM6_GMEM = 4,
+       RM6_BLIT2D = 5,
+       RM6_RESOLVE = 6,
+       RM6_BLIT2DSCALE = 12,
+};
+
+enum pseudo_reg {
+       SMMU_INFO = 0,
+       NON_SECURE_SAVE_ADDR = 1,
+       SECURE_SAVE_ADDR = 2,
+       NON_PRIV_SAVE_ADDR = 3,
+       COUNTER = 4,
+};
+
+#define REG_CP_LOAD_STATE_0                                    0x00000000
+#define CP_LOAD_STATE_0_DST_OFF__MASK                          0x0000ffff
+#define CP_LOAD_STATE_0_DST_OFF__SHIFT                         0
+static inline uint32_t CP_LOAD_STATE_0_DST_OFF(uint32_t val)
+{
+       return ((val) << CP_LOAD_STATE_0_DST_OFF__SHIFT) & CP_LOAD_STATE_0_DST_OFF__MASK;
+}
+#define CP_LOAD_STATE_0_STATE_SRC__MASK                                0x00070000
+#define CP_LOAD_STATE_0_STATE_SRC__SHIFT                       16
+static inline uint32_t CP_LOAD_STATE_0_STATE_SRC(enum adreno_state_src val)
+{
+       return ((val) << CP_LOAD_STATE_0_STATE_SRC__SHIFT) & CP_LOAD_STATE_0_STATE_SRC__MASK;
+}
+#define CP_LOAD_STATE_0_STATE_BLOCK__MASK                      0x00380000
+#define CP_LOAD_STATE_0_STATE_BLOCK__SHIFT                     19
+static inline uint32_t CP_LOAD_STATE_0_STATE_BLOCK(enum adreno_state_block val)
+{
+       return ((val) << CP_LOAD_STATE_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE_0_STATE_BLOCK__MASK;
+}
+#define CP_LOAD_STATE_0_NUM_UNIT__MASK                         0xffc00000
+#define CP_LOAD_STATE_0_NUM_UNIT__SHIFT                                22
+static inline uint32_t CP_LOAD_STATE_0_NUM_UNIT(uint32_t val)
+{
+       return ((val) << CP_LOAD_STATE_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE_0_NUM_UNIT__MASK;
+}
+
+#define REG_CP_LOAD_STATE_1                                    0x00000001
+#define CP_LOAD_STATE_1_STATE_TYPE__MASK                       0x00000003
+#define CP_LOAD_STATE_1_STATE_TYPE__SHIFT                      0
+static inline uint32_t CP_LOAD_STATE_1_STATE_TYPE(enum adreno_state_type val)
+{
+       return ((val) << CP_LOAD_STATE_1_STATE_TYPE__SHIFT) & CP_LOAD_STATE_1_STATE_TYPE__MASK;
+}
+#define CP_LOAD_STATE_1_EXT_SRC_ADDR__MASK                     0xfffffffc
+#define CP_LOAD_STATE_1_EXT_SRC_ADDR__SHIFT                    2
+static inline uint32_t CP_LOAD_STATE_1_EXT_SRC_ADDR(uint32_t val)
+{
+       assert(!(val & 0x3));
+       return ((val >> 2) << CP_LOAD_STATE_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE_1_EXT_SRC_ADDR__MASK;
+}
+
+#define REG_CP_LOAD_STATE4_0                                   0x00000000
+#define CP_LOAD_STATE4_0_DST_OFF__MASK                         0x00003fff
+#define CP_LOAD_STATE4_0_DST_OFF__SHIFT                                0
+static inline uint32_t CP_LOAD_STATE4_0_DST_OFF(uint32_t val)
+{
+       return ((val) << CP_LOAD_STATE4_0_DST_OFF__SHIFT) & CP_LOAD_STATE4_0_DST_OFF__MASK;
+}
+#define CP_LOAD_STATE4_0_STATE_SRC__MASK                       0x00030000
+#define CP_LOAD_STATE4_0_STATE_SRC__SHIFT                      16
+static inline uint32_t CP_LOAD_STATE4_0_STATE_SRC(enum a4xx_state_src val)
+{
+       return ((val) << CP_LOAD_STATE4_0_STATE_SRC__SHIFT) & CP_LOAD_STATE4_0_STATE_SRC__MASK;
+}
+#define CP_LOAD_STATE4_0_STATE_BLOCK__MASK                     0x003c0000
+#define CP_LOAD_STATE4_0_STATE_BLOCK__SHIFT                    18
+static inline uint32_t CP_LOAD_STATE4_0_STATE_BLOCK(enum a4xx_state_block val)
+{
+       return ((val) << CP_LOAD_STATE4_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE4_0_STATE_BLOCK__MASK;
+}
+#define CP_LOAD_STATE4_0_NUM_UNIT__MASK                                0xffc00000
+#define CP_LOAD_STATE4_0_NUM_UNIT__SHIFT                       22
+static inline uint32_t CP_LOAD_STATE4_0_NUM_UNIT(uint32_t val)
+{
+       return ((val) << CP_LOAD_STATE4_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE4_0_NUM_UNIT__MASK;
+}
+
+#define REG_CP_LOAD_STATE4_1                                   0x00000001
+#define CP_LOAD_STATE4_1_STATE_TYPE__MASK                      0x00000003
+#define CP_LOAD_STATE4_1_STATE_TYPE__SHIFT                     0
+static inline uint32_t CP_LOAD_STATE4_1_STATE_TYPE(enum a4xx_state_type val)
+{
+       return ((val) << CP_LOAD_STATE4_1_STATE_TYPE__SHIFT) & CP_LOAD_STATE4_1_STATE_TYPE__MASK;
+}
+#define CP_LOAD_STATE4_1_EXT_SRC_ADDR__MASK                    0xfffffffc
+#define CP_LOAD_STATE4_1_EXT_SRC_ADDR__SHIFT                   2
+static inline uint32_t CP_LOAD_STATE4_1_EXT_SRC_ADDR(uint32_t val)
+{
+       assert(!(val & 0x3));
+       return ((val >> 2) << CP_LOAD_STATE4_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE4_1_EXT_SRC_ADDR__MASK;
+}
+
+#define REG_CP_LOAD_STATE4_2                                   0x00000002
+#define CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__MASK                 0xffffffff
+#define CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__SHIFT                        0
+static inline uint32_t CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI(uint32_t val)
+{
+       return ((val) << CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__SHIFT) & CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__MASK;
+}
+
+#define REG_CP_LOAD_STATE6_0                                   0x00000000
+#define CP_LOAD_STATE6_0_DST_OFF__MASK                         0x00003fff
+#define CP_LOAD_STATE6_0_DST_OFF__SHIFT                                0
+static inline uint32_t CP_LOAD_STATE6_0_DST_OFF(uint32_t val)
+{
+       return ((val) << CP_LOAD_STATE6_0_DST_OFF__SHIFT) & CP_LOAD_STATE6_0_DST_OFF__MASK;
+}
+#define CP_LOAD_STATE6_0_STATE_TYPE__MASK                      0x00004000
+#define CP_LOAD_STATE6_0_STATE_TYPE__SHIFT                     14
+static inline uint32_t CP_LOAD_STATE6_0_STATE_TYPE(enum a6xx_state_type val)
+{
+       return ((val) << CP_LOAD_STATE6_0_STATE_TYPE__SHIFT) & CP_LOAD_STATE6_0_STATE_TYPE__MASK;
+}
+#define CP_LOAD_STATE6_0_STATE_SRC__MASK                       0x00030000
+#define CP_LOAD_STATE6_0_STATE_SRC__SHIFT                      16
+static inline uint32_t CP_LOAD_STATE6_0_STATE_SRC(enum a6xx_state_src val)
+{
+       return ((val) << CP_LOAD_STATE6_0_STATE_SRC__SHIFT) & CP_LOAD_STATE6_0_STATE_SRC__MASK;
+}
+#define CP_LOAD_STATE6_0_STATE_BLOCK__MASK                     0x003c0000
+#define CP_LOAD_STATE6_0_STATE_BLOCK__SHIFT                    18
+static inline uint32_t CP_LOAD_STATE6_0_STATE_BLOCK(enum a6xx_state_block val)
+{
+       return ((val) << CP_LOAD_STATE6_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE6_0_STATE_BLOCK__MASK;
+}
+#define CP_LOAD_STATE6_0_NUM_UNIT__MASK                                0xffc00000
+#define CP_LOAD_STATE6_0_NUM_UNIT__SHIFT                       22
+static inline uint32_t CP_LOAD_STATE6_0_NUM_UNIT(uint32_t val)
+{
+       return ((val) << CP_LOAD_STATE6_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE6_0_NUM_UNIT__MASK;
+}
+
+#define REG_CP_LOAD_STATE6_1                                   0x00000001
+#define CP_LOAD_STATE6_1_EXT_SRC_ADDR__MASK                    0xfffffffc
+#define CP_LOAD_STATE6_1_EXT_SRC_ADDR__SHIFT                   2
+static inline uint32_t CP_LOAD_STATE6_1_EXT_SRC_ADDR(uint32_t val)
+{
+       assert(!(val & 0x3));
+       return ((val >> 2) << CP_LOAD_STATE6_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE6_1_EXT_SRC_ADDR__MASK;
+}
+
+#define REG_CP_LOAD_STATE6_2                                   0x00000002
+#define CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__MASK                 0xffffffff
+#define CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__SHIFT                        0
+static inline uint32_t CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI(uint32_t val)
+{
+       return ((val) << CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__SHIFT) & CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__MASK;
+}
+
+#define REG_CP_DRAW_INDX_0                                     0x00000000
+#define CP_DRAW_INDX_0_VIZ_QUERY__MASK                         0xffffffff
+#define CP_DRAW_INDX_0_VIZ_QUERY__SHIFT                                0
+static inline uint32_t CP_DRAW_INDX_0_VIZ_QUERY(uint32_t val)
+{
+       return ((val) << CP_DRAW_INDX_0_VIZ_QUERY__SHIFT) & CP_DRAW_INDX_0_VIZ_QUERY__MASK;
+}
+
+#define REG_CP_DRAW_INDX_1                                     0x00000001
+#define CP_DRAW_INDX_1_PRIM_TYPE__MASK                         0x0000003f
+#define CP_DRAW_INDX_1_PRIM_TYPE__SHIFT                                0
+static inline uint32_t CP_DRAW_INDX_1_PRIM_TYPE(enum pc_di_primtype val)
+{
+       return ((val) << CP_DRAW_INDX_1_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_1_PRIM_TYPE__MASK;
+}
+#define CP_DRAW_INDX_1_SOURCE_SELECT__MASK                     0x000000c0
+#define CP_DRAW_INDX_1_SOURCE_SELECT__SHIFT                    6
+static inline uint32_t CP_DRAW_INDX_1_SOURCE_SELECT(enum pc_di_src_sel val)
+{
+       return ((val) << CP_DRAW_INDX_1_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_1_SOURCE_SELECT__MASK;
+}
+#define CP_DRAW_INDX_1_VIS_CULL__MASK                          0x00000600
+#define CP_DRAW_INDX_1_VIS_CULL__SHIFT                         9
+static inline uint32_t CP_DRAW_INDX_1_VIS_CULL(enum pc_di_vis_cull_mode val)
+{
+       return ((val) << CP_DRAW_INDX_1_VIS_CULL__SHIFT) & CP_DRAW_INDX_1_VIS_CULL__MASK;
+}
+#define CP_DRAW_INDX_1_INDEX_SIZE__MASK                                0x00000800
+#define CP_DRAW_INDX_1_INDEX_SIZE__SHIFT                       11
+static inline uint32_t CP_DRAW_INDX_1_INDEX_SIZE(enum pc_di_index_size val)
+{
+       return ((val) << CP_DRAW_INDX_1_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_1_INDEX_SIZE__MASK;
+}
+#define CP_DRAW_INDX_1_NOT_EOP                                 0x00001000
+#define CP_DRAW_INDX_1_SMALL_INDEX                             0x00002000
+#define CP_DRAW_INDX_1_PRE_DRAW_INITIATOR_ENABLE               0x00004000
+#define CP_DRAW_INDX_1_NUM_INSTANCES__MASK                     0xff000000
+#define CP_DRAW_INDX_1_NUM_INSTANCES__SHIFT                    24
+static inline uint32_t CP_DRAW_INDX_1_NUM_INSTANCES(uint32_t val)
+{
+       return ((val) << CP_DRAW_INDX_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_1_NUM_INSTANCES__MASK;
+}
+
+#define REG_CP_DRAW_INDX_2                                     0x00000002
+#define CP_DRAW_INDX_2_NUM_INDICES__MASK                       0xffffffff
+#define CP_DRAW_INDX_2_NUM_INDICES__SHIFT                      0
+static inline uint32_t CP_DRAW_INDX_2_NUM_INDICES(uint32_t val)
+{
+       return ((val) << CP_DRAW_INDX_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_2_NUM_INDICES__MASK;
+}
+
+#define REG_CP_DRAW_INDX_3                                     0x00000003
+#define CP_DRAW_INDX_3_INDX_BASE__MASK                         0xffffffff
+#define CP_DRAW_INDX_3_INDX_BASE__SHIFT                                0
+static inline uint32_t CP_DRAW_INDX_3_INDX_BASE(uint32_t val)
+{
+       return ((val) << CP_DRAW_INDX_3_INDX_BASE__SHIFT) & CP_DRAW_INDX_3_INDX_BASE__MASK;
+}
+
+#define REG_CP_DRAW_INDX_4                                     0x00000004
+#define CP_DRAW_INDX_4_INDX_SIZE__MASK                         0xffffffff
+#define CP_DRAW_INDX_4_INDX_SIZE__SHIFT                                0
+static inline uint32_t CP_DRAW_INDX_4_INDX_SIZE(uint32_t val)
+{
+       return ((val) << CP_DRAW_INDX_4_INDX_SIZE__SHIFT) & CP_DRAW_INDX_4_INDX_SIZE__MASK;
+}
+
+#define REG_CP_DRAW_INDX_2_0                                   0x00000000
+#define CP_DRAW_INDX_2_0_VIZ_QUERY__MASK                       0xffffffff
+#define CP_DRAW_INDX_2_0_VIZ_QUERY__SHIFT                      0
+static inline uint32_t CP_DRAW_INDX_2_0_VIZ_QUERY(uint32_t val)
+{
+       return ((val) << CP_DRAW_INDX_2_0_VIZ_QUERY__SHIFT) & CP_DRAW_INDX_2_0_VIZ_QUERY__MASK;
+}
+
+#define REG_CP_DRAW_INDX_2_1                                   0x00000001
+#define CP_DRAW_INDX_2_1_PRIM_TYPE__MASK                       0x0000003f
+#define CP_DRAW_INDX_2_1_PRIM_TYPE__SHIFT                      0
+static inline uint32_t CP_DRAW_INDX_2_1_PRIM_TYPE(enum pc_di_primtype val)
+{
+       return ((val) << CP_DRAW_INDX_2_1_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_2_1_PRIM_TYPE__MASK;
+}
+#define CP_DRAW_INDX_2_1_SOURCE_SELECT__MASK                   0x000000c0
+#define CP_DRAW_INDX_2_1_SOURCE_SELECT__SHIFT                  6
+static inline uint32_t CP_DRAW_INDX_2_1_SOURCE_SELECT(enum pc_di_src_sel val)
+{
+       return ((val) << CP_DRAW_INDX_2_1_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_2_1_SOURCE_SELECT__MASK;
+}
+#define CP_DRAW_INDX_2_1_VIS_CULL__MASK                                0x00000600
+#define CP_DRAW_INDX_2_1_VIS_CULL__SHIFT                       9
+static inline uint32_t CP_DRAW_INDX_2_1_VIS_CULL(enum pc_di_vis_cull_mode val)
+{
+       return ((val) << CP_DRAW_INDX_2_1_VIS_CULL__SHIFT) & CP_DRAW_INDX_2_1_VIS_CULL__MASK;
+}
+#define CP_DRAW_INDX_2_1_INDEX_SIZE__MASK                      0x00000800
+#define CP_DRAW_INDX_2_1_INDEX_SIZE__SHIFT                     11
+static inline uint32_t CP_DRAW_INDX_2_1_INDEX_SIZE(enum pc_di_index_size val)
+{
+       return ((val) << CP_DRAW_INDX_2_1_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_2_1_INDEX_SIZE__MASK;
+}
+#define CP_DRAW_INDX_2_1_NOT_EOP                               0x00001000
+#define CP_DRAW_INDX_2_1_SMALL_INDEX                           0x00002000
+#define CP_DRAW_INDX_2_1_PRE_DRAW_INITIATOR_ENABLE             0x00004000
+#define CP_DRAW_INDX_2_1_NUM_INSTANCES__MASK                   0xff000000
+#define CP_DRAW_INDX_2_1_NUM_INSTANCES__SHIFT                  24
+static inline uint32_t CP_DRAW_INDX_2_1_NUM_INSTANCES(uint32_t val)
+{
+       return ((val) << CP_DRAW_INDX_2_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_2_1_NUM_INSTANCES__MASK;
+}
+
+#define REG_CP_DRAW_INDX_2_2                                   0x00000002
+#define CP_DRAW_INDX_2_2_NUM_INDICES__MASK                     0xffffffff
+#define CP_DRAW_INDX_2_2_NUM_INDICES__SHIFT                    0
+static inline uint32_t CP_DRAW_INDX_2_2_NUM_INDICES(uint32_t val)
+{
+       return ((val) << CP_DRAW_INDX_2_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_2_2_NUM_INDICES__MASK;
+}
+
+#define REG_CP_DRAW_INDX_OFFSET_0                              0x00000000
+#define CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__MASK                  0x0000003f
+#define CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__SHIFT                 0
+static inline uint32_t CP_DRAW_INDX_OFFSET_0_PRIM_TYPE(enum pc_di_primtype val)
+{
+       return ((val) << CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__MASK;
+}
+#define CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__MASK              0x000000c0
+#define CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__SHIFT             6
+static inline uint32_t CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT(enum pc_di_src_sel val)
+{
+       return ((val) << CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__MASK;
+}
+#define CP_DRAW_INDX_OFFSET_0_VIS_CULL__MASK                   0x00000300
+#define CP_DRAW_INDX_OFFSET_0_VIS_CULL__SHIFT                  8
+static inline uint32_t CP_DRAW_INDX_OFFSET_0_VIS_CULL(enum pc_di_vis_cull_mode val)
+{
+       return ((val) << CP_DRAW_INDX_OFFSET_0_VIS_CULL__SHIFT) & CP_DRAW_INDX_OFFSET_0_VIS_CULL__MASK;
+}
+#define CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__MASK                 0x00000c00
+#define CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__SHIFT                        10
+static inline uint32_t CP_DRAW_INDX_OFFSET_0_INDEX_SIZE(enum a4xx_index_size val)
+{
+       return ((val) << CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__MASK;
+}
+#define CP_DRAW_INDX_OFFSET_0_TESS_MODE__MASK                  0x01f00000
+#define CP_DRAW_INDX_OFFSET_0_TESS_MODE__SHIFT                 20
+static inline uint32_t CP_DRAW_INDX_OFFSET_0_TESS_MODE(uint32_t val)
+{
+       return ((val) << CP_DRAW_INDX_OFFSET_0_TESS_MODE__SHIFT) & CP_DRAW_INDX_OFFSET_0_TESS_MODE__MASK;
+}
+
+#define REG_CP_DRAW_INDX_OFFSET_1                              0x00000001
+#define CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__MASK              0xffffffff
+#define CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__SHIFT             0
+static inline uint32_t CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES(uint32_t val)
+{
+       return ((val) << CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__MASK;
+}
+
+#define REG_CP_DRAW_INDX_OFFSET_2                              0x00000002
+#define CP_DRAW_INDX_OFFSET_2_NUM_INDICES__MASK                        0xffffffff
+#define CP_DRAW_INDX_OFFSET_2_NUM_INDICES__SHIFT               0
+static inline uint32_t CP_DRAW_INDX_OFFSET_2_NUM_INDICES(uint32_t val)
+{
+       return ((val) << CP_DRAW_INDX_OFFSET_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_OFFSET_2_NUM_INDICES__MASK;
+}
+
+#define REG_CP_DRAW_INDX_OFFSET_3                              0x00000003
+
+#define REG_CP_DRAW_INDX_OFFSET_4                              0x00000004
+#define CP_DRAW_INDX_OFFSET_4_INDX_BASE__MASK                  0xffffffff
+#define CP_DRAW_INDX_OFFSET_4_INDX_BASE__SHIFT                 0
+static inline uint32_t CP_DRAW_INDX_OFFSET_4_INDX_BASE(uint32_t val)
+{
+       return ((val) << CP_DRAW_INDX_OFFSET_4_INDX_BASE__SHIFT) & CP_DRAW_INDX_OFFSET_4_INDX_BASE__MASK;
+}
+
+#define REG_CP_DRAW_INDX_OFFSET_5                              0x00000005
+#define CP_DRAW_INDX_OFFSET_5_INDX_SIZE__MASK                  0xffffffff
+#define CP_DRAW_INDX_OFFSET_5_INDX_SIZE__SHIFT                 0
+static inline uint32_t CP_DRAW_INDX_OFFSET_5_INDX_SIZE(uint32_t val)
+{
+       return ((val) << CP_DRAW_INDX_OFFSET_5_INDX_SIZE__SHIFT) & CP_DRAW_INDX_OFFSET_5_INDX_SIZE__MASK;
+}
+
+#define REG_A4XX_CP_DRAW_INDIRECT_0                            0x00000000
+#define A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__MASK                        0x0000003f
+#define A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__SHIFT               0
+static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE(enum pc_di_primtype val)
+{
+       return ((val) << A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__MASK;
+}
+#define A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__MASK            0x000000c0
+#define A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__SHIFT           6
+static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT(enum pc_di_src_sel val)
+{
+       return ((val) << A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__MASK;
+}
+#define A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__MASK                 0x00000300
+#define A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__SHIFT                        8
+static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_VIS_CULL(enum pc_di_vis_cull_mode val)
+{
+       return ((val) << A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__MASK;
+}
+#define A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__MASK               0x00000c00
+#define A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__SHIFT              10
+static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE(enum a4xx_index_size val)
+{
+       return ((val) << A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__MASK;
+}
+#define A4XX_CP_DRAW_INDIRECT_0_TESS_MODE__MASK                        0x01f00000
+#define A4XX_CP_DRAW_INDIRECT_0_TESS_MODE__SHIFT               20
+static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_TESS_MODE(uint32_t val)
+{
+       return ((val) << A4XX_CP_DRAW_INDIRECT_0_TESS_MODE__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_TESS_MODE__MASK;
+}
+
+#define REG_A4XX_CP_DRAW_INDIRECT_1                            0x00000001
+#define A4XX_CP_DRAW_INDIRECT_1_INDIRECT__MASK                 0xffffffff
+#define A4XX_CP_DRAW_INDIRECT_1_INDIRECT__SHIFT                        0
+static inline uint32_t A4XX_CP_DRAW_INDIRECT_1_INDIRECT(uint32_t val)
+{
+       return ((val) << A4XX_CP_DRAW_INDIRECT_1_INDIRECT__SHIFT) & A4XX_CP_DRAW_INDIRECT_1_INDIRECT__MASK;
+}
+
+
+#define REG_A5XX_CP_DRAW_INDIRECT_2                            0x00000002
+#define A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__MASK              0xffffffff
+#define A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__SHIFT             0
+static inline uint32_t A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI(uint32_t val)
+{
+       return ((val) << A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__SHIFT) & A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__MASK;
+}
+
+#define REG_A4XX_CP_DRAW_INDX_INDIRECT_0                       0x00000000
+#define A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__MASK           0x0000003f
+#define A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__SHIFT          0
+static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE(enum pc_di_primtype val)
+{
+       return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__MASK;
+}
+#define A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__MASK       0x000000c0
+#define A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__SHIFT      6
+static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT(enum pc_di_src_sel val)
+{
+       return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__MASK;
+}
+#define A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__MASK            0x00000300
+#define A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__SHIFT           8
+static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL(enum pc_di_vis_cull_mode val)
+{
+       return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__MASK;
+}
+#define A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__MASK          0x00000c00
+#define A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__SHIFT         10
+static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE(enum a4xx_index_size val)
+{
+       return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__MASK;
+}
+#define A4XX_CP_DRAW_INDX_INDIRECT_0_TESS_MODE__MASK           0x01f00000
+#define A4XX_CP_DRAW_INDX_INDIRECT_0_TESS_MODE__SHIFT          20
+static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_TESS_MODE(uint32_t val)
+{
+       return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_TESS_MODE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_TESS_MODE__MASK;
+}
+
+
+#define REG_A4XX_CP_DRAW_INDX_INDIRECT_1                       0x00000001
+#define A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__MASK           0xffffffff
+#define A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__SHIFT          0
+static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE(uint32_t val)
+{
+       return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__MASK;
+}
+
+#define REG_A4XX_CP_DRAW_INDX_INDIRECT_2                       0x00000002
+#define A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__MASK           0xffffffff
+#define A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__SHIFT          0
+static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE(uint32_t val)
+{
+       return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__MASK;
+}
+
+#define REG_A4XX_CP_DRAW_INDX_INDIRECT_3                       0x00000003
+#define A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__MASK            0xffffffff
+#define A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__SHIFT           0
+static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT(uint32_t val)
+{
+       return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__MASK;
+}
+
+
+#define REG_A5XX_CP_DRAW_INDX_INDIRECT_1                       0x00000001
+#define A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__MASK                0xffffffff
+#define A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__SHIFT       0
+static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO(uint32_t val)
+{
+       return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__MASK;
+}
+
+#define REG_A5XX_CP_DRAW_INDX_INDIRECT_2                       0x00000002
+#define A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__MASK                0xffffffff
+#define A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__SHIFT       0
+static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI(uint32_t val)
+{
+       return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__MASK;
+}
+
+#define REG_A5XX_CP_DRAW_INDX_INDIRECT_3                       0x00000003
+#define A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__MASK         0xffffffff
+#define A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__SHIFT                0
+static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES(uint32_t val)
+{
+       return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__MASK;
+}
+
+#define REG_A5XX_CP_DRAW_INDX_INDIRECT_4                       0x00000004
+#define A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__MASK         0xffffffff
+#define A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__SHIFT                0
+static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO(uint32_t val)
+{
+       return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__MASK;
+}
+
+#define REG_A5XX_CP_DRAW_INDX_INDIRECT_5                       0x00000005
+#define A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__MASK         0xffffffff
+#define A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__SHIFT                0
+static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI(uint32_t val)
+{
+       return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__MASK;
+}
+
+static inline uint32_t REG_CP_SET_DRAW_STATE_(uint32_t i0) { return 0x00000000 + 0x3*i0; }
+
+static inline uint32_t REG_CP_SET_DRAW_STATE__0(uint32_t i0) { return 0x00000000 + 0x3*i0; }
+#define CP_SET_DRAW_STATE__0_COUNT__MASK                       0x0000ffff
+#define CP_SET_DRAW_STATE__0_COUNT__SHIFT                      0
+static inline uint32_t CP_SET_DRAW_STATE__0_COUNT(uint32_t val)
+{
+       return ((val) << CP_SET_DRAW_STATE__0_COUNT__SHIFT) & CP_SET_DRAW_STATE__0_COUNT__MASK;
+}
+#define CP_SET_DRAW_STATE__0_DIRTY                             0x00010000
+#define CP_SET_DRAW_STATE__0_DISABLE                           0x00020000
+#define CP_SET_DRAW_STATE__0_DISABLE_ALL_GROUPS                        0x00040000
+#define CP_SET_DRAW_STATE__0_LOAD_IMMED                                0x00080000
+#define CP_SET_DRAW_STATE__0_ENABLE_MASK__MASK                 0x00f00000
+#define CP_SET_DRAW_STATE__0_ENABLE_MASK__SHIFT                        20
+static inline uint32_t CP_SET_DRAW_STATE__0_ENABLE_MASK(uint32_t val)
+{
+       return ((val) << CP_SET_DRAW_STATE__0_ENABLE_MASK__SHIFT) & CP_SET_DRAW_STATE__0_ENABLE_MASK__MASK;
+}
+#define CP_SET_DRAW_STATE__0_GROUP_ID__MASK                    0x1f000000
+#define CP_SET_DRAW_STATE__0_GROUP_ID__SHIFT                   24
+static inline uint32_t CP_SET_DRAW_STATE__0_GROUP_ID(uint32_t val)
+{
+       return ((val) << CP_SET_DRAW_STATE__0_GROUP_ID__SHIFT) & CP_SET_DRAW_STATE__0_GROUP_ID__MASK;
+}
+
+static inline uint32_t REG_CP_SET_DRAW_STATE__1(uint32_t i0) { return 0x00000001 + 0x3*i0; }
+#define CP_SET_DRAW_STATE__1_ADDR_LO__MASK                     0xffffffff
+#define CP_SET_DRAW_STATE__1_ADDR_LO__SHIFT                    0
+static inline uint32_t CP_SET_DRAW_STATE__1_ADDR_LO(uint32_t val)
+{
+       return ((val) << CP_SET_DRAW_STATE__1_ADDR_LO__SHIFT) & CP_SET_DRAW_STATE__1_ADDR_LO__MASK;
+}
+
+static inline uint32_t REG_CP_SET_DRAW_STATE__2(uint32_t i0) { return 0x00000002 + 0x3*i0; }
+#define CP_SET_DRAW_STATE__2_ADDR_HI__MASK                     0xffffffff
+#define CP_SET_DRAW_STATE__2_ADDR_HI__SHIFT                    0
+static inline uint32_t CP_SET_DRAW_STATE__2_ADDR_HI(uint32_t val)
+{
+       return ((val) << CP_SET_DRAW_STATE__2_ADDR_HI__SHIFT) & CP_SET_DRAW_STATE__2_ADDR_HI__MASK;
+}
+
+#define REG_CP_SET_BIN_0                                       0x00000000
+
+#define REG_CP_SET_BIN_1                                       0x00000001
+#define CP_SET_BIN_1_X1__MASK                                  0x0000ffff
+#define CP_SET_BIN_1_X1__SHIFT                                 0
+static inline uint32_t CP_SET_BIN_1_X1(uint32_t val)
+{
+       return ((val) << CP_SET_BIN_1_X1__SHIFT) & CP_SET_BIN_1_X1__MASK;
+}
+#define CP_SET_BIN_1_Y1__MASK                                  0xffff0000
+#define CP_SET_BIN_1_Y1__SHIFT                                 16
+static inline uint32_t CP_SET_BIN_1_Y1(uint32_t val)
+{
+       return ((val) << CP_SET_BIN_1_Y1__SHIFT) & CP_SET_BIN_1_Y1__MASK;
+}
+
+#define REG_CP_SET_BIN_2                                       0x00000002
+#define CP_SET_BIN_2_X2__MASK                                  0x0000ffff
+#define CP_SET_BIN_2_X2__SHIFT                                 0
+static inline uint32_t CP_SET_BIN_2_X2(uint32_t val)
+{
+       return ((val) << CP_SET_BIN_2_X2__SHIFT) & CP_SET_BIN_2_X2__MASK;
+}
+#define CP_SET_BIN_2_Y2__MASK                                  0xffff0000
+#define CP_SET_BIN_2_Y2__SHIFT                                 16
+static inline uint32_t CP_SET_BIN_2_Y2(uint32_t val)
+{
+       return ((val) << CP_SET_BIN_2_Y2__SHIFT) & CP_SET_BIN_2_Y2__MASK;
+}
+
+#define REG_CP_SET_BIN_DATA_0                                  0x00000000
+#define CP_SET_BIN_DATA_0_BIN_DATA_ADDR__MASK                  0xffffffff
+#define CP_SET_BIN_DATA_0_BIN_DATA_ADDR__SHIFT                 0
+static inline uint32_t CP_SET_BIN_DATA_0_BIN_DATA_ADDR(uint32_t val)
+{
+       return ((val) << CP_SET_BIN_DATA_0_BIN_DATA_ADDR__SHIFT) & CP_SET_BIN_DATA_0_BIN_DATA_ADDR__MASK;
+}
+
+#define REG_CP_SET_BIN_DATA_1                                  0x00000001
+#define CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__MASK               0xffffffff
+#define CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__SHIFT              0
+static inline uint32_t CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS(uint32_t val)
+{
+       return ((val) << CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__SHIFT) & CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__MASK;
+}
+
+#define REG_CP_SET_BIN_DATA5_0                                 0x00000000
+#define CP_SET_BIN_DATA5_0_VSC_SIZE__MASK                      0x003f0000
+#define CP_SET_BIN_DATA5_0_VSC_SIZE__SHIFT                     16
+static inline uint32_t CP_SET_BIN_DATA5_0_VSC_SIZE(uint32_t val)
+{
+       return ((val) << CP_SET_BIN_DATA5_0_VSC_SIZE__SHIFT) & CP_SET_BIN_DATA5_0_VSC_SIZE__MASK;
+}
+#define CP_SET_BIN_DATA5_0_VSC_N__MASK                         0x07c00000
+#define CP_SET_BIN_DATA5_0_VSC_N__SHIFT                                22
+static inline uint32_t CP_SET_BIN_DATA5_0_VSC_N(uint32_t val)
+{
+       return ((val) << CP_SET_BIN_DATA5_0_VSC_N__SHIFT) & CP_SET_BIN_DATA5_0_VSC_N__MASK;
+}
+
+#define REG_CP_SET_BIN_DATA5_1                                 0x00000001
+#define CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__MASK              0xffffffff
+#define CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__SHIFT             0
+static inline uint32_t CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO(uint32_t val)
+{
+       return ((val) << CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__SHIFT) & CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__MASK;
+}
+
+#define REG_CP_SET_BIN_DATA5_2                                 0x00000002
+#define CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__MASK              0xffffffff
+#define CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__SHIFT             0
+static inline uint32_t CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI(uint32_t val)
+{
+       return ((val) << CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__SHIFT) & CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__MASK;
+}
+
+#define REG_CP_SET_BIN_DATA5_3                                 0x00000003
+#define CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__MASK           0xffffffff
+#define CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__SHIFT          0
+static inline uint32_t CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO(uint32_t val)
+{
+       return ((val) << CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__SHIFT) & CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__MASK;
+}
+
+#define REG_CP_SET_BIN_DATA5_4                                 0x00000004
+#define CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__MASK           0xffffffff
+#define CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__SHIFT          0
+static inline uint32_t CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI(uint32_t val)
+{
+       return ((val) << CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__SHIFT) & CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__MASK;
+}
+
+#define REG_CP_SET_BIN_DATA5_5                                 0x00000005
+#define CP_SET_BIN_DATA5_5_BIN_DATA_ADDR2_LO__MASK             0xffffffff
+#define CP_SET_BIN_DATA5_5_BIN_DATA_ADDR2_LO__SHIFT            0
+static inline uint32_t CP_SET_BIN_DATA5_5_BIN_DATA_ADDR2_LO(uint32_t val)
+{
+       return ((val) << CP_SET_BIN_DATA5_5_BIN_DATA_ADDR2_LO__SHIFT) & CP_SET_BIN_DATA5_5_BIN_DATA_ADDR2_LO__MASK;
+}
+
+#define REG_CP_SET_BIN_DATA5_6                                 0x00000006
+#define CP_SET_BIN_DATA5_6_BIN_DATA_ADDR2_LO__MASK             0xffffffff
+#define CP_SET_BIN_DATA5_6_BIN_DATA_ADDR2_LO__SHIFT            0
+static inline uint32_t CP_SET_BIN_DATA5_6_BIN_DATA_ADDR2_LO(uint32_t val)
+{
+       return ((val) << CP_SET_BIN_DATA5_6_BIN_DATA_ADDR2_LO__SHIFT) & CP_SET_BIN_DATA5_6_BIN_DATA_ADDR2_LO__MASK;
+}
+
+#define REG_CP_REG_TO_MEM_0                                    0x00000000
+#define CP_REG_TO_MEM_0_REG__MASK                              0x0000ffff
+#define CP_REG_TO_MEM_0_REG__SHIFT                             0
+static inline uint32_t CP_REG_TO_MEM_0_REG(uint32_t val)
+{
+       return ((val) << CP_REG_TO_MEM_0_REG__SHIFT) & CP_REG_TO_MEM_0_REG__MASK;
+}
+#define CP_REG_TO_MEM_0_CNT__MASK                              0x3ff80000
+#define CP_REG_TO_MEM_0_CNT__SHIFT                             19
+static inline uint32_t CP_REG_TO_MEM_0_CNT(uint32_t val)
+{
+       return ((val) << CP_REG_TO_MEM_0_CNT__SHIFT) & CP_REG_TO_MEM_0_CNT__MASK;
+}
+#define CP_REG_TO_MEM_0_64B                                    0x40000000
+#define CP_REG_TO_MEM_0_ACCUMULATE                             0x80000000
+
+#define REG_CP_REG_TO_MEM_1                                    0x00000001
+#define CP_REG_TO_MEM_1_DEST__MASK                             0xffffffff
+#define CP_REG_TO_MEM_1_DEST__SHIFT                            0
+static inline uint32_t CP_REG_TO_MEM_1_DEST(uint32_t val)
+{
+       return ((val) << CP_REG_TO_MEM_1_DEST__SHIFT) & CP_REG_TO_MEM_1_DEST__MASK;
+}
+
+#define REG_CP_REG_TO_MEM_2                                    0x00000002
+#define CP_REG_TO_MEM_2_DEST_HI__MASK                          0xffffffff
+#define CP_REG_TO_MEM_2_DEST_HI__SHIFT                         0
+static inline uint32_t CP_REG_TO_MEM_2_DEST_HI(uint32_t val)
+{
+       return ((val) << CP_REG_TO_MEM_2_DEST_HI__SHIFT) & CP_REG_TO_MEM_2_DEST_HI__MASK;
+}
+
+#define REG_CP_MEM_TO_REG_0                                    0x00000000
+#define CP_MEM_TO_REG_0_REG__MASK                              0x0000ffff
+#define CP_MEM_TO_REG_0_REG__SHIFT                             0
+static inline uint32_t CP_MEM_TO_REG_0_REG(uint32_t val)
+{
+       return ((val) << CP_MEM_TO_REG_0_REG__SHIFT) & CP_MEM_TO_REG_0_REG__MASK;
+}
+#define CP_MEM_TO_REG_0_CNT__MASK                              0x3ff80000
+#define CP_MEM_TO_REG_0_CNT__SHIFT                             19
+static inline uint32_t CP_MEM_TO_REG_0_CNT(uint32_t val)
+{
+       return ((val) << CP_MEM_TO_REG_0_CNT__SHIFT) & CP_MEM_TO_REG_0_CNT__MASK;
+}
+#define CP_MEM_TO_REG_0_64B                                    0x40000000
+#define CP_MEM_TO_REG_0_ACCUMULATE                             0x80000000
+
+#define REG_CP_MEM_TO_REG_1                                    0x00000001
+#define CP_MEM_TO_REG_1_SRC__MASK                              0xffffffff
+#define CP_MEM_TO_REG_1_SRC__SHIFT                             0
+static inline uint32_t CP_MEM_TO_REG_1_SRC(uint32_t val)
+{
+       return ((val) << CP_MEM_TO_REG_1_SRC__SHIFT) & CP_MEM_TO_REG_1_SRC__MASK;
+}
+
+#define REG_CP_MEM_TO_REG_2                                    0x00000002
+#define CP_MEM_TO_REG_2_SRC_HI__MASK                           0xffffffff
+#define CP_MEM_TO_REG_2_SRC_HI__SHIFT                          0
+static inline uint32_t CP_MEM_TO_REG_2_SRC_HI(uint32_t val)
+{
+       return ((val) << CP_MEM_TO_REG_2_SRC_HI__SHIFT) & CP_MEM_TO_REG_2_SRC_HI__MASK;
+}
+
+#define REG_CP_MEM_TO_MEM_0                                    0x00000000
+#define CP_MEM_TO_MEM_0_NEG_A                                  0x00000001
+#define CP_MEM_TO_MEM_0_NEG_B                                  0x00000002
+#define CP_MEM_TO_MEM_0_NEG_C                                  0x00000004
+#define CP_MEM_TO_MEM_0_DOUBLE                                 0x20000000
+
+#define REG_CP_COND_WRITE_0                                    0x00000000
+#define CP_COND_WRITE_0_FUNCTION__MASK                         0x00000007
+#define CP_COND_WRITE_0_FUNCTION__SHIFT                                0
+static inline uint32_t CP_COND_WRITE_0_FUNCTION(enum cp_cond_function val)
+{
+       return ((val) << CP_COND_WRITE_0_FUNCTION__SHIFT) & CP_COND_WRITE_0_FUNCTION__MASK;
+}
+#define CP_COND_WRITE_0_POLL_MEMORY                            0x00000010
+#define CP_COND_WRITE_0_WRITE_MEMORY                           0x00000100
+
+#define REG_CP_COND_WRITE_1                                    0x00000001
+#define CP_COND_WRITE_1_POLL_ADDR__MASK                                0xffffffff
+#define CP_COND_WRITE_1_POLL_ADDR__SHIFT                       0
+static inline uint32_t CP_COND_WRITE_1_POLL_ADDR(uint32_t val)
+{
+       return ((val) << CP_COND_WRITE_1_POLL_ADDR__SHIFT) & CP_COND_WRITE_1_POLL_ADDR__MASK;
+}
+
+#define REG_CP_COND_WRITE_2                                    0x00000002
+#define CP_COND_WRITE_2_REF__MASK                              0xffffffff
+#define CP_COND_WRITE_2_REF__SHIFT                             0
+static inline uint32_t CP_COND_WRITE_2_REF(uint32_t val)
+{
+       return ((val) << CP_COND_WRITE_2_REF__SHIFT) & CP_COND_WRITE_2_REF__MASK;
+}
+
+#define REG_CP_COND_WRITE_3                                    0x00000003
+#define CP_COND_WRITE_3_MASK__MASK                             0xffffffff
+#define CP_COND_WRITE_3_MASK__SHIFT                            0
+static inline uint32_t CP_COND_WRITE_3_MASK(uint32_t val)
+{
+       return ((val) << CP_COND_WRITE_3_MASK__SHIFT) & CP_COND_WRITE_3_MASK__MASK;
+}
+
+#define REG_CP_COND_WRITE_4                                    0x00000004
+#define CP_COND_WRITE_4_WRITE_ADDR__MASK                       0xffffffff
+#define CP_COND_WRITE_4_WRITE_ADDR__SHIFT                      0
+static inline uint32_t CP_COND_WRITE_4_WRITE_ADDR(uint32_t val)
+{
+       return ((val) << CP_COND_WRITE_4_WRITE_ADDR__SHIFT) & CP_COND_WRITE_4_WRITE_ADDR__MASK;
+}
+
+#define REG_CP_COND_WRITE_5                                    0x00000005
+#define CP_COND_WRITE_5_WRITE_DATA__MASK                       0xffffffff
+#define CP_COND_WRITE_5_WRITE_DATA__SHIFT                      0
+static inline uint32_t CP_COND_WRITE_5_WRITE_DATA(uint32_t val)
+{
+       return ((val) << CP_COND_WRITE_5_WRITE_DATA__SHIFT) & CP_COND_WRITE_5_WRITE_DATA__MASK;
+}
+
+#define REG_CP_COND_WRITE5_0                                   0x00000000
+#define CP_COND_WRITE5_0_FUNCTION__MASK                                0x00000007
+#define CP_COND_WRITE5_0_FUNCTION__SHIFT                       0
+static inline uint32_t CP_COND_WRITE5_0_FUNCTION(enum cp_cond_function val)
+{
+       return ((val) << CP_COND_WRITE5_0_FUNCTION__SHIFT) & CP_COND_WRITE5_0_FUNCTION__MASK;
+}
+#define CP_COND_WRITE5_0_POLL_MEMORY                           0x00000010
+#define CP_COND_WRITE5_0_WRITE_MEMORY                          0x00000100
+
+#define REG_CP_COND_WRITE5_1                                   0x00000001
+#define CP_COND_WRITE5_1_POLL_ADDR_LO__MASK                    0xffffffff
+#define CP_COND_WRITE5_1_POLL_ADDR_LO__SHIFT                   0
+static inline uint32_t CP_COND_WRITE5_1_POLL_ADDR_LO(uint32_t val)
+{
+       return ((val) << CP_COND_WRITE5_1_POLL_ADDR_LO__SHIFT) & CP_COND_WRITE5_1_POLL_ADDR_LO__MASK;
+}
+
+#define REG_CP_COND_WRITE5_2                                   0x00000002
+#define CP_COND_WRITE5_2_POLL_ADDR_HI__MASK                    0xffffffff
+#define CP_COND_WRITE5_2_POLL_ADDR_HI__SHIFT                   0
+static inline uint32_t CP_COND_WRITE5_2_POLL_ADDR_HI(uint32_t val)
+{
+       return ((val) << CP_COND_WRITE5_2_POLL_ADDR_HI__SHIFT) & CP_COND_WRITE5_2_POLL_ADDR_HI__MASK;
+}
+
+#define REG_CP_COND_WRITE5_3                                   0x00000003
+#define CP_COND_WRITE5_3_REF__MASK                             0xffffffff
+#define CP_COND_WRITE5_3_REF__SHIFT                            0
+static inline uint32_t CP_COND_WRITE5_3_REF(uint32_t val)
+{
+       return ((val) << CP_COND_WRITE5_3_REF__SHIFT) & CP_COND_WRITE5_3_REF__MASK;
+}
+
+#define REG_CP_COND_WRITE5_4                                   0x00000004
+#define CP_COND_WRITE5_4_MASK__MASK                            0xffffffff
+#define CP_COND_WRITE5_4_MASK__SHIFT                           0
+static inline uint32_t CP_COND_WRITE5_4_MASK(uint32_t val)
+{
+       return ((val) << CP_COND_WRITE5_4_MASK__SHIFT) & CP_COND_WRITE5_4_MASK__MASK;
+}
+
+#define REG_CP_COND_WRITE5_5                                   0x00000005
+#define CP_COND_WRITE5_5_WRITE_ADDR_LO__MASK                   0xffffffff
+#define CP_COND_WRITE5_5_WRITE_ADDR_LO__SHIFT                  0
+static inline uint32_t CP_COND_WRITE5_5_WRITE_ADDR_LO(uint32_t val)
+{
+       return ((val) << CP_COND_WRITE5_5_WRITE_ADDR_LO__SHIFT) & CP_COND_WRITE5_5_WRITE_ADDR_LO__MASK;
+}
+
+#define REG_CP_COND_WRITE5_6                                   0x00000006
+#define CP_COND_WRITE5_6_WRITE_ADDR_HI__MASK                   0xffffffff
+#define CP_COND_WRITE5_6_WRITE_ADDR_HI__SHIFT                  0
+static inline uint32_t CP_COND_WRITE5_6_WRITE_ADDR_HI(uint32_t val)
+{
+       return ((val) << CP_COND_WRITE5_6_WRITE_ADDR_HI__SHIFT) & CP_COND_WRITE5_6_WRITE_ADDR_HI__MASK;
+}
+
+#define REG_CP_COND_WRITE5_7                                   0x00000007
+#define CP_COND_WRITE5_7_WRITE_DATA__MASK                      0xffffffff
+#define CP_COND_WRITE5_7_WRITE_DATA__SHIFT                     0
+static inline uint32_t CP_COND_WRITE5_7_WRITE_DATA(uint32_t val)
+{
+       return ((val) << CP_COND_WRITE5_7_WRITE_DATA__SHIFT) & CP_COND_WRITE5_7_WRITE_DATA__MASK;
+}
+
+#define REG_CP_DISPATCH_COMPUTE_0                              0x00000000
+
+#define REG_CP_DISPATCH_COMPUTE_1                              0x00000001
+#define CP_DISPATCH_COMPUTE_1_X__MASK                          0xffffffff
+#define CP_DISPATCH_COMPUTE_1_X__SHIFT                         0
+static inline uint32_t CP_DISPATCH_COMPUTE_1_X(uint32_t val)
+{
+       return ((val) << CP_DISPATCH_COMPUTE_1_X__SHIFT) & CP_DISPATCH_COMPUTE_1_X__MASK;
+}
+
+#define REG_CP_DISPATCH_COMPUTE_2                              0x00000002
+#define CP_DISPATCH_COMPUTE_2_Y__MASK                          0xffffffff
+#define CP_DISPATCH_COMPUTE_2_Y__SHIFT                         0
+static inline uint32_t CP_DISPATCH_COMPUTE_2_Y(uint32_t val)
+{
+       return ((val) << CP_DISPATCH_COMPUTE_2_Y__SHIFT) & CP_DISPATCH_COMPUTE_2_Y__MASK;
+}
+
+#define REG_CP_DISPATCH_COMPUTE_3                              0x00000003
+#define CP_DISPATCH_COMPUTE_3_Z__MASK                          0xffffffff
+#define CP_DISPATCH_COMPUTE_3_Z__SHIFT                         0
+static inline uint32_t CP_DISPATCH_COMPUTE_3_Z(uint32_t val)
+{
+       return ((val) << CP_DISPATCH_COMPUTE_3_Z__SHIFT) & CP_DISPATCH_COMPUTE_3_Z__MASK;
+}
+
+#define REG_CP_SET_RENDER_MODE_0                               0x00000000
+#define CP_SET_RENDER_MODE_0_MODE__MASK                                0x000001ff
+#define CP_SET_RENDER_MODE_0_MODE__SHIFT                       0
+static inline uint32_t CP_SET_RENDER_MODE_0_MODE(enum render_mode_cmd val)
+{
+       return ((val) << CP_SET_RENDER_MODE_0_MODE__SHIFT) & CP_SET_RENDER_MODE_0_MODE__MASK;
+}
+
+#define REG_CP_SET_RENDER_MODE_1                               0x00000001
+#define CP_SET_RENDER_MODE_1_ADDR_0_LO__MASK                   0xffffffff
+#define CP_SET_RENDER_MODE_1_ADDR_0_LO__SHIFT                  0
+static inline uint32_t CP_SET_RENDER_MODE_1_ADDR_0_LO(uint32_t val)
+{
+       return ((val) << CP_SET_RENDER_MODE_1_ADDR_0_LO__SHIFT) & CP_SET_RENDER_MODE_1_ADDR_0_LO__MASK;
+}
+
+#define REG_CP_SET_RENDER_MODE_2                               0x00000002
+#define CP_SET_RENDER_MODE_2_ADDR_0_HI__MASK                   0xffffffff
+#define CP_SET_RENDER_MODE_2_ADDR_0_HI__SHIFT                  0
+static inline uint32_t CP_SET_RENDER_MODE_2_ADDR_0_HI(uint32_t val)
+{
+       return ((val) << CP_SET_RENDER_MODE_2_ADDR_0_HI__SHIFT) & CP_SET_RENDER_MODE_2_ADDR_0_HI__MASK;
+}
+
+#define REG_CP_SET_RENDER_MODE_3                               0x00000003
+#define CP_SET_RENDER_MODE_3_VSC_ENABLE                                0x00000008
+#define CP_SET_RENDER_MODE_3_GMEM_ENABLE                       0x00000010
+
+#define REG_CP_SET_RENDER_MODE_4                               0x00000004
+
+#define REG_CP_SET_RENDER_MODE_5                               0x00000005
+#define CP_SET_RENDER_MODE_5_ADDR_1_LEN__MASK                  0xffffffff
+#define CP_SET_RENDER_MODE_5_ADDR_1_LEN__SHIFT                 0
+static inline uint32_t CP_SET_RENDER_MODE_5_ADDR_1_LEN(uint32_t val)
+{
+       return ((val) << CP_SET_RENDER_MODE_5_ADDR_1_LEN__SHIFT) & CP_SET_RENDER_MODE_5_ADDR_1_LEN__MASK;
+}
+
+#define REG_CP_SET_RENDER_MODE_6                               0x00000006
+#define CP_SET_RENDER_MODE_6_ADDR_1_LO__MASK                   0xffffffff
+#define CP_SET_RENDER_MODE_6_ADDR_1_LO__SHIFT                  0
+static inline uint32_t CP_SET_RENDER_MODE_6_ADDR_1_LO(uint32_t val)
+{
+       return ((val) << CP_SET_RENDER_MODE_6_ADDR_1_LO__SHIFT) & CP_SET_RENDER_MODE_6_ADDR_1_LO__MASK;
+}
+
+#define REG_CP_SET_RENDER_MODE_7                               0x00000007
+#define CP_SET_RENDER_MODE_7_ADDR_1_HI__MASK                   0xffffffff
+#define CP_SET_RENDER_MODE_7_ADDR_1_HI__SHIFT                  0
+static inline uint32_t CP_SET_RENDER_MODE_7_ADDR_1_HI(uint32_t val)
+{
+       return ((val) << CP_SET_RENDER_MODE_7_ADDR_1_HI__SHIFT) & CP_SET_RENDER_MODE_7_ADDR_1_HI__MASK;
+}
+
+#define REG_CP_COMPUTE_CHECKPOINT_0                            0x00000000
+#define CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__MASK                        0xffffffff
+#define CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__SHIFT               0
+static inline uint32_t CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO(uint32_t val)
+{
+       return ((val) << CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__SHIFT) & CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__MASK;
+}
+
+#define REG_CP_COMPUTE_CHECKPOINT_1                            0x00000001
+#define CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__MASK                        0xffffffff
+#define CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__SHIFT               0
+static inline uint32_t CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI(uint32_t val)
+{
+       return ((val) << CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__SHIFT) & CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__MASK;
+}
+
+#define REG_CP_COMPUTE_CHECKPOINT_2                            0x00000002
+
+#define REG_CP_COMPUTE_CHECKPOINT_3                            0x00000003
+#define CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__MASK               0xffffffff
+#define CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__SHIFT              0
+static inline uint32_t CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN(uint32_t val)
+{
+       return ((val) << CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__SHIFT) & CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__MASK;
+}
+
+#define REG_CP_COMPUTE_CHECKPOINT_4                            0x00000004
+
+#define REG_CP_COMPUTE_CHECKPOINT_5                            0x00000005
+#define CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__MASK                        0xffffffff
+#define CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__SHIFT               0
+static inline uint32_t CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO(uint32_t val)
+{
+       return ((val) << CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__SHIFT) & CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__MASK;
+}
+
+#define REG_CP_COMPUTE_CHECKPOINT_6                            0x00000006
+#define CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__MASK                        0xffffffff
+#define CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__SHIFT               0
+static inline uint32_t CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI(uint32_t val)
+{
+       return ((val) << CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__SHIFT) & CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__MASK;
+}
+
+#define REG_CP_COMPUTE_CHECKPOINT_7                            0x00000007
+
+#define REG_CP_PERFCOUNTER_ACTION_0                            0x00000000
+
+#define REG_CP_PERFCOUNTER_ACTION_1                            0x00000001
+#define CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__MASK                        0xffffffff
+#define CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__SHIFT               0
+static inline uint32_t CP_PERFCOUNTER_ACTION_1_ADDR_0_LO(uint32_t val)
+{
+       return ((val) << CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__SHIFT) & CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__MASK;
+}
+
+#define REG_CP_PERFCOUNTER_ACTION_2                            0x00000002
+#define CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__MASK                        0xffffffff
+#define CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__SHIFT               0
+static inline uint32_t CP_PERFCOUNTER_ACTION_2_ADDR_0_HI(uint32_t val)
+{
+       return ((val) << CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__SHIFT) & CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__MASK;
+}
+
+#define REG_CP_EVENT_WRITE_0                                   0x00000000
+#define CP_EVENT_WRITE_0_EVENT__MASK                           0x000000ff
+#define CP_EVENT_WRITE_0_EVENT__SHIFT                          0
+static inline uint32_t CP_EVENT_WRITE_0_EVENT(enum vgt_event_type val)
+{
+       return ((val) << CP_EVENT_WRITE_0_EVENT__SHIFT) & CP_EVENT_WRITE_0_EVENT__MASK;
+}
+#define CP_EVENT_WRITE_0_TIMESTAMP                             0x40000000
+
+#define REG_CP_EVENT_WRITE_1                                   0x00000001
+#define CP_EVENT_WRITE_1_ADDR_0_LO__MASK                       0xffffffff
+#define CP_EVENT_WRITE_1_ADDR_0_LO__SHIFT                      0
+static inline uint32_t CP_EVENT_WRITE_1_ADDR_0_LO(uint32_t val)
+{
+       return ((val) << CP_EVENT_WRITE_1_ADDR_0_LO__SHIFT) & CP_EVENT_WRITE_1_ADDR_0_LO__MASK;
+}
+
+#define REG_CP_EVENT_WRITE_2                                   0x00000002
+#define CP_EVENT_WRITE_2_ADDR_0_HI__MASK                       0xffffffff
+#define CP_EVENT_WRITE_2_ADDR_0_HI__SHIFT                      0
+static inline uint32_t CP_EVENT_WRITE_2_ADDR_0_HI(uint32_t val)
+{
+       return ((val) << CP_EVENT_WRITE_2_ADDR_0_HI__SHIFT) & CP_EVENT_WRITE_2_ADDR_0_HI__MASK;
+}
+
+#define REG_CP_EVENT_WRITE_3                                   0x00000003
+
+#define REG_CP_BLIT_0                                          0x00000000
+#define CP_BLIT_0_OP__MASK                                     0x0000000f
+#define CP_BLIT_0_OP__SHIFT                                    0
+static inline uint32_t CP_BLIT_0_OP(enum cp_blit_cmd val)
+{
+       return ((val) << CP_BLIT_0_OP__SHIFT) & CP_BLIT_0_OP__MASK;
+}
+
+#define REG_CP_BLIT_1                                          0x00000001
+#define CP_BLIT_1_SRC_X1__MASK                                 0x00003fff
+#define CP_BLIT_1_SRC_X1__SHIFT                                        0
+static inline uint32_t CP_BLIT_1_SRC_X1(uint32_t val)
+{
+       return ((val) << CP_BLIT_1_SRC_X1__SHIFT) & CP_BLIT_1_SRC_X1__MASK;
+}
+#define CP_BLIT_1_SRC_Y1__MASK                                 0x3fff0000
+#define CP_BLIT_1_SRC_Y1__SHIFT                                        16
+static inline uint32_t CP_BLIT_1_SRC_Y1(uint32_t val)
+{
+       return ((val) << CP_BLIT_1_SRC_Y1__SHIFT) & CP_BLIT_1_SRC_Y1__MASK;
+}
+
+#define REG_CP_BLIT_2                                          0x00000002
+#define CP_BLIT_2_SRC_X2__MASK                                 0x00003fff
+#define CP_BLIT_2_SRC_X2__SHIFT                                        0
+static inline uint32_t CP_BLIT_2_SRC_X2(uint32_t val)
+{
+       return ((val) << CP_BLIT_2_SRC_X2__SHIFT) & CP_BLIT_2_SRC_X2__MASK;
+}
+#define CP_BLIT_2_SRC_Y2__MASK                                 0x3fff0000
+#define CP_BLIT_2_SRC_Y2__SHIFT                                        16
+static inline uint32_t CP_BLIT_2_SRC_Y2(uint32_t val)
+{
+       return ((val) << CP_BLIT_2_SRC_Y2__SHIFT) & CP_BLIT_2_SRC_Y2__MASK;
+}
+
+#define REG_CP_BLIT_3                                          0x00000003
+#define CP_BLIT_3_DST_X1__MASK                                 0x00003fff
+#define CP_BLIT_3_DST_X1__SHIFT                                        0
+static inline uint32_t CP_BLIT_3_DST_X1(uint32_t val)
+{
+       return ((val) << CP_BLIT_3_DST_X1__SHIFT) & CP_BLIT_3_DST_X1__MASK;
+}
+#define CP_BLIT_3_DST_Y1__MASK                                 0x3fff0000
+#define CP_BLIT_3_DST_Y1__SHIFT                                        16
+static inline uint32_t CP_BLIT_3_DST_Y1(uint32_t val)
+{
+       return ((val) << CP_BLIT_3_DST_Y1__SHIFT) & CP_BLIT_3_DST_Y1__MASK;
+}
+
+#define REG_CP_BLIT_4                                          0x00000004
+#define CP_BLIT_4_DST_X2__MASK                                 0x00003fff
+#define CP_BLIT_4_DST_X2__SHIFT                                        0
+static inline uint32_t CP_BLIT_4_DST_X2(uint32_t val)
+{
+       return ((val) << CP_BLIT_4_DST_X2__SHIFT) & CP_BLIT_4_DST_X2__MASK;
+}
+#define CP_BLIT_4_DST_Y2__MASK                                 0x3fff0000
+#define CP_BLIT_4_DST_Y2__SHIFT                                        16
+static inline uint32_t CP_BLIT_4_DST_Y2(uint32_t val)
+{
+       return ((val) << CP_BLIT_4_DST_Y2__SHIFT) & CP_BLIT_4_DST_Y2__MASK;
+}
+
+#define REG_CP_EXEC_CS_0                                       0x00000000
+
+#define REG_CP_EXEC_CS_1                                       0x00000001
+#define CP_EXEC_CS_1_NGROUPS_X__MASK                           0xffffffff
+#define CP_EXEC_CS_1_NGROUPS_X__SHIFT                          0
+static inline uint32_t CP_EXEC_CS_1_NGROUPS_X(uint32_t val)
+{
+       return ((val) << CP_EXEC_CS_1_NGROUPS_X__SHIFT) & CP_EXEC_CS_1_NGROUPS_X__MASK;
+}
+
+#define REG_CP_EXEC_CS_2                                       0x00000002
+#define CP_EXEC_CS_2_NGROUPS_Y__MASK                           0xffffffff
+#define CP_EXEC_CS_2_NGROUPS_Y__SHIFT                          0
+static inline uint32_t CP_EXEC_CS_2_NGROUPS_Y(uint32_t val)
+{
+       return ((val) << CP_EXEC_CS_2_NGROUPS_Y__SHIFT) & CP_EXEC_CS_2_NGROUPS_Y__MASK;
+}
+
+#define REG_CP_EXEC_CS_3                                       0x00000003
+#define CP_EXEC_CS_3_NGROUPS_Z__MASK                           0xffffffff
+#define CP_EXEC_CS_3_NGROUPS_Z__SHIFT                          0
+static inline uint32_t CP_EXEC_CS_3_NGROUPS_Z(uint32_t val)
+{
+       return ((val) << CP_EXEC_CS_3_NGROUPS_Z__SHIFT) & CP_EXEC_CS_3_NGROUPS_Z__MASK;
+}
+
+#define REG_A4XX_CP_EXEC_CS_INDIRECT_0                         0x00000000
+
+
+#define REG_A4XX_CP_EXEC_CS_INDIRECT_1                         0x00000001
+#define A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__MASK                  0xffffffff
+#define A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__SHIFT                 0
+static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_1_ADDR(uint32_t val)
+{
+       return ((val) << A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__MASK;
+}
+
+#define REG_A4XX_CP_EXEC_CS_INDIRECT_2                         0x00000002
+#define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__MASK            0x00000ffc
+#define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__SHIFT           2
+static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX(uint32_t val)
+{
+       return ((val) << A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__MASK;
+}
+#define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__MASK            0x003ff000
+#define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__SHIFT           12
+static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY(uint32_t val)
+{
+       return ((val) << A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__MASK;
+}
+#define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__MASK            0xffc00000
+#define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__SHIFT           22
+static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ(uint32_t val)
+{
+       return ((val) << A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__MASK;
+}
+
+
+#define REG_A5XX_CP_EXEC_CS_INDIRECT_1                         0x00000001
+#define A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__MASK               0xffffffff
+#define A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__SHIFT              0
+static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO(uint32_t val)
+{
+       return ((val) << A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__MASK;
+}
+
+#define REG_A5XX_CP_EXEC_CS_INDIRECT_2                         0x00000002
+#define A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__MASK               0xffffffff
+#define A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__SHIFT              0
+static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI(uint32_t val)
+{
+       return ((val) << A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__MASK;
+}
+
+#define REG_A5XX_CP_EXEC_CS_INDIRECT_3                         0x00000003
+#define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__MASK            0x00000ffc
+#define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__SHIFT           2
+static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX(uint32_t val)
+{
+       return ((val) << A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__MASK;
+}
+#define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__MASK            0x003ff000
+#define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__SHIFT           12
+static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY(uint32_t val)
+{
+       return ((val) << A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__MASK;
+}
+#define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__MASK            0xffc00000
+#define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__SHIFT           22
+static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ(uint32_t val)
+{
+       return ((val) << A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__MASK;
+}
+
+#define REG_A2XX_CP_SET_MARKER_0                               0x00000000
+#define A2XX_CP_SET_MARKER_0_MARKER__MASK                      0x0000000f
+#define A2XX_CP_SET_MARKER_0_MARKER__SHIFT                     0
+static inline uint32_t A2XX_CP_SET_MARKER_0_MARKER(uint32_t val)
+{
+       return ((val) << A2XX_CP_SET_MARKER_0_MARKER__SHIFT) & A2XX_CP_SET_MARKER_0_MARKER__MASK;
+}
+#define A2XX_CP_SET_MARKER_0_MODE__MASK                                0x0000000f
+#define A2XX_CP_SET_MARKER_0_MODE__SHIFT                       0
+static inline uint32_t A2XX_CP_SET_MARKER_0_MODE(enum a6xx_render_mode val)
+{
+       return ((val) << A2XX_CP_SET_MARKER_0_MODE__SHIFT) & A2XX_CP_SET_MARKER_0_MODE__MASK;
+}
+#define A2XX_CP_SET_MARKER_0_IFPC                              0x00000100
+
+static inline uint32_t REG_A2XX_CP_SET_PSEUDO_REG_(uint32_t i0) { return 0x00000000 + 0x3*i0; }
+
+static inline uint32_t REG_A2XX_CP_SET_PSEUDO_REG__0(uint32_t i0) { return 0x00000000 + 0x3*i0; }
+#define A2XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__MASK             0x00000007
+#define A2XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__SHIFT            0
+static inline uint32_t A2XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG(enum pseudo_reg val)
+{
+       return ((val) << A2XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__SHIFT) & A2XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__MASK;
+}
+
+static inline uint32_t REG_A2XX_CP_SET_PSEUDO_REG__1(uint32_t i0) { return 0x00000001 + 0x3*i0; }
+#define A2XX_CP_SET_PSEUDO_REG__1_LO__MASK                     0xffffffff
+#define A2XX_CP_SET_PSEUDO_REG__1_LO__SHIFT                    0
+static inline uint32_t A2XX_CP_SET_PSEUDO_REG__1_LO(uint32_t val)
+{
+       return ((val) << A2XX_CP_SET_PSEUDO_REG__1_LO__SHIFT) & A2XX_CP_SET_PSEUDO_REG__1_LO__MASK;
+}
+
+static inline uint32_t REG_A2XX_CP_SET_PSEUDO_REG__2(uint32_t i0) { return 0x00000002 + 0x3*i0; }
+#define A2XX_CP_SET_PSEUDO_REG__2_HI__MASK                     0xffffffff
+#define A2XX_CP_SET_PSEUDO_REG__2_HI__SHIFT                    0
+static inline uint32_t A2XX_CP_SET_PSEUDO_REG__2_HI(uint32_t val)
+{
+       return ((val) << A2XX_CP_SET_PSEUDO_REG__2_HI__SHIFT) & A2XX_CP_SET_PSEUDO_REG__2_HI__MASK;
+}
+
+#define REG_A2XX_CP_REG_TEST_0                                 0x00000000
+#define A2XX_CP_REG_TEST_0_REG__MASK                           0x00000fff
+#define A2XX_CP_REG_TEST_0_REG__SHIFT                          0
+static inline uint32_t A2XX_CP_REG_TEST_0_REG(uint32_t val)
+{
+       return ((val) << A2XX_CP_REG_TEST_0_REG__SHIFT) & A2XX_CP_REG_TEST_0_REG__MASK;
+}
+#define A2XX_CP_REG_TEST_0_BIT__MASK                           0x01f00000
+#define A2XX_CP_REG_TEST_0_BIT__SHIFT                          20
+static inline uint32_t A2XX_CP_REG_TEST_0_BIT(uint32_t val)
+{
+       return ((val) << A2XX_CP_REG_TEST_0_BIT__SHIFT) & A2XX_CP_REG_TEST_0_BIT__MASK;
+}
+#define A2XX_CP_REG_TEST_0_UNK25                               0x02000000
+
+
+#endif /* ADRENO_PM4_XML */
index 504ad290de538092cce024dc527f44b6011c0d58..49af9ab0e2850f66f7e5341fe0b7f857638889c0 100644 (file)
@@ -5,6 +5,7 @@ AM_CFLAGS = \
        -Wno-packed-bitfield-compat \
        -I$(top_srcdir)/src/gallium/drivers/freedreno/ir3 \
        -I$(top_srcdir)/src/freedreno \
+       -I$(top_srcdir)/src/freedreno/registers \
        -I$(top_builddir)/src/compiler/nir \
        -I$(top_srcdir)/src/compiler/nir \
        $(LIBDRM_CFLAGS) \
index 32574a37b83c30cbd7002a7347176942c1034805..7bb033ab875af906b296f60072b71dd5b7cca0b6 100644 (file)
@@ -1,6 +1,4 @@
 C_SOURCES := \
-       adreno_common.xml.h \
-       adreno_pm4.xml.h \
        disasm.h \
        freedreno_batch.c \
        freedreno_batch.h \
@@ -41,7 +39,6 @@ C_SOURCES := \
        freedreno_util.h
 
 a2xx_SOURCES := \
-       a2xx/a2xx.xml.h \
        a2xx/disasm-a2xx.c \
        a2xx/fd2_blend.c \
        a2xx/fd2_blend.h \
@@ -74,7 +71,6 @@ a2xx_SOURCES := \
        a2xx/ir-a2xx.h
 
 a3xx_SOURCES := \
-       a3xx/a3xx.xml.h \
        a3xx/fd3_blend.c \
        a3xx/fd3_blend.h \
        a3xx/fd3_context.c \
@@ -101,7 +97,6 @@ a3xx_SOURCES := \
        a3xx/fd3_zsa.h
 
 a4xx_SOURCES := \
-       a4xx/a4xx.xml.h \
        a4xx/fd4_blend.c \
        a4xx/fd4_blend.h \
        a4xx/fd4_context.c \
@@ -128,7 +123,6 @@ a4xx_SOURCES := \
        a4xx/fd4_zsa.h
 
 a5xx_SOURCES := \
-       a5xx/a5xx.xml.h \
        a5xx/fd5_blend.c \
        a5xx/fd5_blend.h \
        a5xx/fd5_blitter.c \
@@ -164,7 +158,6 @@ a5xx_SOURCES := \
        a5xx/fd5_zsa.h
 
 a6xx_SOURCES := \
-       a6xx/a6xx.xml.h \
        a6xx/fd6_blend.c \
        a6xx/fd6_blend.h \
        a6xx/fd6_blitter.c \
diff --git a/src/gallium/drivers/freedreno/a2xx/a2xx.xml.h b/src/gallium/drivers/freedreno/a2xx/a2xx.xml.h
deleted file mode 100644 (file)
index 60dbce1..0000000
+++ /dev/null
@@ -1,2128 +0,0 @@
-#ifndef A2XX_XML
-#define A2XX_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/envytools/rnndb/adreno.xml               (    501 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/freedreno_copyright.xml  (   1572 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a2xx.xml          (  42463 bytes, from 2018-11-19 13:44:03)
-- /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml (  14239 bytes, from 2018-12-05 15:25:53)
-- /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml    (  43052 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a3xx.xml          (  83840 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a4xx.xml          ( 112086 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a5xx.xml          ( 147240 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a6xx.xml          ( 141895 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml      (  10431 bytes, from 2018-09-14 13:03:07)
-- /home/robclark/src/envytools/rnndb/adreno/ocmem.xml         (   1773 bytes, from 2018-07-03 19:37:13)
-
-Copyright (C) 2013-2018 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-enum a2xx_rb_dither_type {
-       DITHER_PIXEL = 0,
-       DITHER_SUBPIXEL = 1,
-};
-
-enum a2xx_colorformatx {
-       COLORX_4_4_4_4 = 0,
-       COLORX_1_5_5_5 = 1,
-       COLORX_5_6_5 = 2,
-       COLORX_8 = 3,
-       COLORX_8_8 = 4,
-       COLORX_8_8_8_8 = 5,
-       COLORX_S8_8_8_8 = 6,
-       COLORX_16_FLOAT = 7,
-       COLORX_16_16_FLOAT = 8,
-       COLORX_16_16_16_16_FLOAT = 9,
-       COLORX_32_FLOAT = 10,
-       COLORX_32_32_FLOAT = 11,
-       COLORX_32_32_32_32_FLOAT = 12,
-       COLORX_2_3_3 = 13,
-       COLORX_8_8_8 = 14,
-};
-
-enum a2xx_sq_surfaceformat {
-       FMT_1_REVERSE = 0,
-       FMT_1 = 1,
-       FMT_8 = 2,
-       FMT_1_5_5_5 = 3,
-       FMT_5_6_5 = 4,
-       FMT_6_5_5 = 5,
-       FMT_8_8_8_8 = 6,
-       FMT_2_10_10_10 = 7,
-       FMT_8_A = 8,
-       FMT_8_B = 9,
-       FMT_8_8 = 10,
-       FMT_Cr_Y1_Cb_Y0 = 11,
-       FMT_Y1_Cr_Y0_Cb = 12,
-       FMT_5_5_5_1 = 13,
-       FMT_8_8_8_8_A = 14,
-       FMT_4_4_4_4 = 15,
-       FMT_8_8_8 = 16,
-       FMT_DXT1 = 18,
-       FMT_DXT2_3 = 19,
-       FMT_DXT4_5 = 20,
-       FMT_10_10_10_2 = 21,
-       FMT_24_8 = 22,
-       FMT_16 = 24,
-       FMT_16_16 = 25,
-       FMT_16_16_16_16 = 26,
-       FMT_16_EXPAND = 27,
-       FMT_16_16_EXPAND = 28,
-       FMT_16_16_16_16_EXPAND = 29,
-       FMT_16_FLOAT = 30,
-       FMT_16_16_FLOAT = 31,
-       FMT_16_16_16_16_FLOAT = 32,
-       FMT_32 = 33,
-       FMT_32_32 = 34,
-       FMT_32_32_32_32 = 35,
-       FMT_32_FLOAT = 36,
-       FMT_32_32_FLOAT = 37,
-       FMT_32_32_32_32_FLOAT = 38,
-       FMT_ATI_TC_RGB = 39,
-       FMT_ATI_TC_RGBA = 40,
-       FMT_ATI_TC_555_565_RGB = 41,
-       FMT_ATI_TC_555_565_RGBA = 42,
-       FMT_ATI_TC_RGBA_INTERP = 43,
-       FMT_ATI_TC_555_565_RGBA_INTERP = 44,
-       FMT_ETC1_RGBA_INTERP = 46,
-       FMT_ETC1_RGB = 47,
-       FMT_ETC1_RGBA = 48,
-       FMT_DXN = 49,
-       FMT_2_3_3 = 51,
-       FMT_2_10_10_10_AS_16_16_16_16 = 54,
-       FMT_10_10_10_2_AS_16_16_16_16 = 55,
-       FMT_32_32_32_FLOAT = 57,
-       FMT_DXT3A = 58,
-       FMT_DXT5A = 59,
-       FMT_CTX1 = 60,
-};
-
-enum a2xx_sq_ps_vtx_mode {
-       POSITION_1_VECTOR = 0,
-       POSITION_2_VECTORS_UNUSED = 1,
-       POSITION_2_VECTORS_SPRITE = 2,
-       POSITION_2_VECTORS_EDGE = 3,
-       POSITION_2_VECTORS_KILL = 4,
-       POSITION_2_VECTORS_SPRITE_KILL = 5,
-       POSITION_2_VECTORS_EDGE_KILL = 6,
-       MULTIPASS = 7,
-};
-
-enum a2xx_sq_sample_cntl {
-       CENTROIDS_ONLY = 0,
-       CENTERS_ONLY = 1,
-       CENTROIDS_AND_CENTERS = 2,
-};
-
-enum a2xx_dx_clip_space {
-       DXCLIP_OPENGL = 0,
-       DXCLIP_DIRECTX = 1,
-};
-
-enum a2xx_pa_su_sc_polymode {
-       POLY_DISABLED = 0,
-       POLY_DUALMODE = 1,
-};
-
-enum a2xx_rb_edram_mode {
-       EDRAM_NOP = 0,
-       COLOR_DEPTH = 4,
-       DEPTH_ONLY = 5,
-       EDRAM_COPY = 6,
-};
-
-enum a2xx_pa_sc_pattern_bit_order {
-       LITTLE = 0,
-       BIG = 1,
-};
-
-enum a2xx_pa_sc_auto_reset_cntl {
-       NEVER = 0,
-       EACH_PRIMITIVE = 1,
-       EACH_PACKET = 2,
-};
-
-enum a2xx_pa_pixcenter {
-       PIXCENTER_D3D = 0,
-       PIXCENTER_OGL = 1,
-};
-
-enum a2xx_pa_roundmode {
-       TRUNCATE = 0,
-       ROUND = 1,
-       ROUNDTOEVEN = 2,
-       ROUNDTOODD = 3,
-};
-
-enum a2xx_pa_quantmode {
-       ONE_SIXTEENTH = 0,
-       ONE_EIGTH = 1,
-       ONE_QUARTER = 2,
-       ONE_HALF = 3,
-       ONE = 4,
-};
-
-enum a2xx_rb_copy_sample_select {
-       SAMPLE_0 = 0,
-       SAMPLE_1 = 1,
-       SAMPLE_2 = 2,
-       SAMPLE_3 = 3,
-       SAMPLE_01 = 4,
-       SAMPLE_23 = 5,
-       SAMPLE_0123 = 6,
-};
-
-enum a2xx_rb_blend_opcode {
-       BLEND2_DST_PLUS_SRC = 0,
-       BLEND2_SRC_MINUS_DST = 1,
-       BLEND2_MIN_DST_SRC = 2,
-       BLEND2_MAX_DST_SRC = 3,
-       BLEND2_DST_MINUS_SRC = 4,
-       BLEND2_DST_PLUS_SRC_BIAS = 5,
-};
-
-enum adreno_mmu_clnt_beh {
-       BEH_NEVR = 0,
-       BEH_TRAN_RNG = 1,
-       BEH_TRAN_FLT = 2,
-};
-
-enum sq_tex_clamp {
-       SQ_TEX_WRAP = 0,
-       SQ_TEX_MIRROR = 1,
-       SQ_TEX_CLAMP_LAST_TEXEL = 2,
-       SQ_TEX_MIRROR_ONCE_LAST_TEXEL = 3,
-       SQ_TEX_CLAMP_HALF_BORDER = 4,
-       SQ_TEX_MIRROR_ONCE_HALF_BORDER = 5,
-       SQ_TEX_CLAMP_BORDER = 6,
-       SQ_TEX_MIRROR_ONCE_BORDER = 7,
-};
-
-enum sq_tex_swiz {
-       SQ_TEX_X = 0,
-       SQ_TEX_Y = 1,
-       SQ_TEX_Z = 2,
-       SQ_TEX_W = 3,
-       SQ_TEX_ZERO = 4,
-       SQ_TEX_ONE = 5,
-};
-
-enum sq_tex_filter {
-       SQ_TEX_FILTER_POINT = 0,
-       SQ_TEX_FILTER_BILINEAR = 1,
-       SQ_TEX_FILTER_BASEMAP = 2,
-       SQ_TEX_FILTER_USE_FETCH_CONST = 3,
-};
-
-enum sq_tex_aniso_filter {
-       SQ_TEX_ANISO_FILTER_DISABLED = 0,
-       SQ_TEX_ANISO_FILTER_MAX_1_1 = 1,
-       SQ_TEX_ANISO_FILTER_MAX_2_1 = 2,
-       SQ_TEX_ANISO_FILTER_MAX_4_1 = 3,
-       SQ_TEX_ANISO_FILTER_MAX_8_1 = 4,
-       SQ_TEX_ANISO_FILTER_MAX_16_1 = 5,
-       SQ_TEX_ANISO_FILTER_USE_FETCH_CONST = 7,
-};
-
-enum sq_tex_dimension {
-       SQ_TEX_DIMENSION_1D = 0,
-       SQ_TEX_DIMENSION_2D = 1,
-       SQ_TEX_DIMENSION_3D = 2,
-       SQ_TEX_DIMENSION_CUBE = 3,
-};
-
-enum sq_tex_border_color {
-       SQ_TEX_BORDER_COLOR_BLACK = 0,
-       SQ_TEX_BORDER_COLOR_WHITE = 1,
-       SQ_TEX_BORDER_COLOR_ACBYCR_BLACK = 2,
-       SQ_TEX_BORDER_COLOR_ACBCRY_BLACK = 3,
-};
-
-enum sq_tex_sign {
-       SQ_TEX_SIGN_UNISIGNED = 0,
-       SQ_TEX_SIGN_SIGNED = 1,
-       SQ_TEX_SIGN_UNISIGNED_BIASED = 2,
-       SQ_TEX_SIGN_GAMMA = 3,
-};
-
-enum sq_tex_endian {
-       SQ_TEX_ENDIAN_NONE = 0,
-       SQ_TEX_ENDIAN_8IN16 = 1,
-       SQ_TEX_ENDIAN_8IN32 = 2,
-       SQ_TEX_ENDIAN_16IN32 = 3,
-};
-
-enum sq_tex_clamp_policy {
-       SQ_TEX_CLAMP_POLICY_D3D = 0,
-       SQ_TEX_CLAMP_POLICY_OGL = 1,
-};
-
-enum sq_tex_num_format {
-       SQ_TEX_NUM_FORMAT_FRAC = 0,
-       SQ_TEX_NUM_FORMAT_INT = 1,
-};
-
-enum sq_tex_type {
-       SQ_TEX_TYPE_0 = 0,
-       SQ_TEX_TYPE_1 = 1,
-       SQ_TEX_TYPE_2 = 2,
-       SQ_TEX_TYPE_3 = 3,
-};
-
-#define REG_A2XX_RBBM_PATCH_RELEASE                            0x00000001
-
-#define REG_A2XX_RBBM_CNTL                                     0x0000003b
-
-#define REG_A2XX_RBBM_SOFT_RESET                               0x0000003c
-
-#define REG_A2XX_CP_PFP_UCODE_ADDR                             0x000000c0
-
-#define REG_A2XX_CP_PFP_UCODE_DATA                             0x000000c1
-
-#define REG_A2XX_MH_MMU_CONFIG                                 0x00000040
-#define A2XX_MH_MMU_CONFIG_MMU_ENABLE                          0x00000001
-#define A2XX_MH_MMU_CONFIG_SPLIT_MODE_ENABLE                   0x00000002
-#define A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__MASK            0x00000030
-#define A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__SHIFT           4
-static inline uint32_t A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
-{
-       return ((val) << A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__MASK;
-}
-#define A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__MASK            0x000000c0
-#define A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__SHIFT           6
-static inline uint32_t A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
-{
-       return ((val) << A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__MASK;
-}
-#define A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__MASK           0x00000300
-#define A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__SHIFT          8
-static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
-{
-       return ((val) << A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__MASK;
-}
-#define A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__MASK           0x00000c00
-#define A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__SHIFT          10
-static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
-{
-       return ((val) << A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__MASK;
-}
-#define A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__MASK           0x00003000
-#define A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__SHIFT          12
-static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
-{
-       return ((val) << A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__MASK;
-}
-#define A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__MASK           0x0000c000
-#define A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__SHIFT          14
-static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
-{
-       return ((val) << A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__MASK;
-}
-#define A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__MASK           0x00030000
-#define A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__SHIFT          16
-static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
-{
-       return ((val) << A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__MASK;
-}
-#define A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__MASK          0x000c0000
-#define A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__SHIFT         18
-static inline uint32_t A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
-{
-       return ((val) << A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__MASK;
-}
-#define A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__MASK          0x00300000
-#define A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__SHIFT         20
-static inline uint32_t A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
-{
-       return ((val) << A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__MASK;
-}
-#define A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__MASK            0x00c00000
-#define A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__SHIFT           22
-static inline uint32_t A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
-{
-       return ((val) << A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__MASK;
-}
-#define A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__MASK            0x03000000
-#define A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__SHIFT           24
-static inline uint32_t A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
-{
-       return ((val) << A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__MASK;
-}
-
-#define REG_A2XX_MH_MMU_VA_RANGE                               0x00000041
-#define A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS__MASK            0x00000fff
-#define A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS__SHIFT           0
-static inline uint32_t A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS(uint32_t val)
-{
-       return ((val) << A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS__SHIFT) & A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS__MASK;
-}
-#define A2XX_MH_MMU_VA_RANGE_VA_BASE__MASK                     0xfffff000
-#define A2XX_MH_MMU_VA_RANGE_VA_BASE__SHIFT                    12
-static inline uint32_t A2XX_MH_MMU_VA_RANGE_VA_BASE(uint32_t val)
-{
-       return ((val) << A2XX_MH_MMU_VA_RANGE_VA_BASE__SHIFT) & A2XX_MH_MMU_VA_RANGE_VA_BASE__MASK;
-}
-
-#define REG_A2XX_MH_MMU_PT_BASE                                        0x00000042
-
-#define REG_A2XX_MH_MMU_PAGE_FAULT                             0x00000043
-
-#define REG_A2XX_MH_MMU_TRAN_ERROR                             0x00000044
-
-#define REG_A2XX_MH_MMU_INVALIDATE                             0x00000045
-#define A2XX_MH_MMU_INVALIDATE_INVALIDATE_ALL                  0x00000001
-#define A2XX_MH_MMU_INVALIDATE_INVALIDATE_TC                   0x00000002
-
-#define REG_A2XX_MH_MMU_MPU_BASE                               0x00000046
-
-#define REG_A2XX_MH_MMU_MPU_END                                        0x00000047
-
-#define REG_A2XX_NQWAIT_UNTIL                                  0x00000394
-
-#define REG_A2XX_RBBM_PERFCOUNTER1_SELECT                      0x00000395
-
-#define REG_A2XX_RBBM_PERFCOUNTER1_LO                          0x00000397
-
-#define REG_A2XX_RBBM_PERFCOUNTER1_HI                          0x00000398
-
-#define REG_A2XX_RBBM_DEBUG                                    0x0000039b
-
-#define REG_A2XX_RBBM_PM_OVERRIDE1                             0x0000039c
-#define A2XX_RBBM_PM_OVERRIDE1_RBBM_AHBCLK_PM_OVERRIDE         0x00000001
-#define A2XX_RBBM_PM_OVERRIDE1_SC_REG_SCLK_PM_OVERRIDE         0x00000002
-#define A2XX_RBBM_PM_OVERRIDE1_SC_SCLK_PM_OVERRIDE             0x00000004
-#define A2XX_RBBM_PM_OVERRIDE1_SP_TOP_SCLK_PM_OVERRIDE         0x00000008
-#define A2XX_RBBM_PM_OVERRIDE1_SP_V0_SCLK_PM_OVERRIDE          0x00000010
-#define A2XX_RBBM_PM_OVERRIDE1_SQ_REG_SCLK_PM_OVERRIDE         0x00000020
-#define A2XX_RBBM_PM_OVERRIDE1_SQ_REG_FIFOS_SCLK_PM_OVERRIDE   0x00000040
-#define A2XX_RBBM_PM_OVERRIDE1_SQ_CONST_MEM_SCLK_PM_OVERRIDE   0x00000080
-#define A2XX_RBBM_PM_OVERRIDE1_SQ_SQ_SCLK_PM_OVERRIDE          0x00000100
-#define A2XX_RBBM_PM_OVERRIDE1_SX_SCLK_PM_OVERRIDE             0x00000200
-#define A2XX_RBBM_PM_OVERRIDE1_SX_REG_SCLK_PM_OVERRIDE         0x00000400
-#define A2XX_RBBM_PM_OVERRIDE1_TCM_TCO_SCLK_PM_OVERRIDE                0x00000800
-#define A2XX_RBBM_PM_OVERRIDE1_TCM_TCM_SCLK_PM_OVERRIDE                0x00001000
-#define A2XX_RBBM_PM_OVERRIDE1_TCM_TCD_SCLK_PM_OVERRIDE                0x00002000
-#define A2XX_RBBM_PM_OVERRIDE1_TCM_REG_SCLK_PM_OVERRIDE                0x00004000
-#define A2XX_RBBM_PM_OVERRIDE1_TPC_TPC_SCLK_PM_OVERRIDE                0x00008000
-#define A2XX_RBBM_PM_OVERRIDE1_TPC_REG_SCLK_PM_OVERRIDE                0x00010000
-#define A2XX_RBBM_PM_OVERRIDE1_TCF_TCA_SCLK_PM_OVERRIDE                0x00020000
-#define A2XX_RBBM_PM_OVERRIDE1_TCF_TCB_SCLK_PM_OVERRIDE                0x00040000
-#define A2XX_RBBM_PM_OVERRIDE1_TCF_TCB_READ_SCLK_PM_OVERRIDE   0x00080000
-#define A2XX_RBBM_PM_OVERRIDE1_TP_TP_SCLK_PM_OVERRIDE          0x00100000
-#define A2XX_RBBM_PM_OVERRIDE1_TP_REG_SCLK_PM_OVERRIDE         0x00200000
-#define A2XX_RBBM_PM_OVERRIDE1_CP_G_SCLK_PM_OVERRIDE           0x00400000
-#define A2XX_RBBM_PM_OVERRIDE1_CP_REG_SCLK_PM_OVERRIDE         0x00800000
-#define A2XX_RBBM_PM_OVERRIDE1_CP_G_REG_SCLK_PM_OVERRIDE       0x01000000
-#define A2XX_RBBM_PM_OVERRIDE1_SPI_SCLK_PM_OVERRIDE            0x02000000
-#define A2XX_RBBM_PM_OVERRIDE1_RB_REG_SCLK_PM_OVERRIDE         0x04000000
-#define A2XX_RBBM_PM_OVERRIDE1_RB_SCLK_PM_OVERRIDE             0x08000000
-#define A2XX_RBBM_PM_OVERRIDE1_MH_MH_SCLK_PM_OVERRIDE          0x10000000
-#define A2XX_RBBM_PM_OVERRIDE1_MH_REG_SCLK_PM_OVERRIDE         0x20000000
-#define A2XX_RBBM_PM_OVERRIDE1_MH_MMU_SCLK_PM_OVERRIDE         0x40000000
-#define A2XX_RBBM_PM_OVERRIDE1_MH_TCROQ_SCLK_PM_OVERRIDE       0x80000000
-
-#define REG_A2XX_RBBM_PM_OVERRIDE2                             0x0000039d
-
-#define REG_A2XX_RBBM_DEBUG_OUT                                        0x000003a0
-
-#define REG_A2XX_RBBM_DEBUG_CNTL                               0x000003a1
-
-#define REG_A2XX_RBBM_READ_ERROR                               0x000003b3
-
-#define REG_A2XX_RBBM_INT_CNTL                                 0x000003b4
-#define A2XX_RBBM_INT_CNTL_RDERR_INT_MASK                      0x00000001
-#define A2XX_RBBM_INT_CNTL_DISPLAY_UPDATE_INT_MASK             0x00000002
-#define A2XX_RBBM_INT_CNTL_GUI_IDLE_INT_MASK                   0x00080000
-
-#define REG_A2XX_RBBM_INT_STATUS                               0x000003b5
-
-#define REG_A2XX_RBBM_INT_ACK                                  0x000003b6
-
-#define REG_A2XX_MASTER_INT_SIGNAL                             0x000003b7
-#define A2XX_MASTER_INT_SIGNAL_MH_INT_STAT                     0x00000020
-#define A2XX_MASTER_INT_SIGNAL_SQ_INT_STAT                     0x04000000
-#define A2XX_MASTER_INT_SIGNAL_CP_INT_STAT                     0x40000000
-#define A2XX_MASTER_INT_SIGNAL_RBBM_INT_STAT                   0x80000000
-
-#define REG_A2XX_RBBM_PERIPHID1                                        0x000003f9
-
-#define REG_A2XX_RBBM_PERIPHID2                                        0x000003fa
-
-#define REG_A2XX_CP_PERFMON_CNTL                               0x00000444
-
-#define REG_A2XX_CP_PERFCOUNTER_SELECT                         0x00000445
-
-#define REG_A2XX_CP_PERFCOUNTER_LO                             0x00000446
-
-#define REG_A2XX_CP_PERFCOUNTER_HI                             0x00000447
-
-#define REG_A2XX_RBBM_STATUS                                   0x000005d0
-#define A2XX_RBBM_STATUS_CMDFIFO_AVAIL__MASK                   0x0000001f
-#define A2XX_RBBM_STATUS_CMDFIFO_AVAIL__SHIFT                  0
-static inline uint32_t A2XX_RBBM_STATUS_CMDFIFO_AVAIL(uint32_t val)
-{
-       return ((val) << A2XX_RBBM_STATUS_CMDFIFO_AVAIL__SHIFT) & A2XX_RBBM_STATUS_CMDFIFO_AVAIL__MASK;
-}
-#define A2XX_RBBM_STATUS_TC_BUSY                               0x00000020
-#define A2XX_RBBM_STATUS_HIRQ_PENDING                          0x00000100
-#define A2XX_RBBM_STATUS_CPRQ_PENDING                          0x00000200
-#define A2XX_RBBM_STATUS_CFRQ_PENDING                          0x00000400
-#define A2XX_RBBM_STATUS_PFRQ_PENDING                          0x00000800
-#define A2XX_RBBM_STATUS_VGT_BUSY_NO_DMA                       0x00001000
-#define A2XX_RBBM_STATUS_RBBM_WU_BUSY                          0x00004000
-#define A2XX_RBBM_STATUS_CP_NRT_BUSY                           0x00010000
-#define A2XX_RBBM_STATUS_MH_BUSY                               0x00040000
-#define A2XX_RBBM_STATUS_MH_COHERENCY_BUSY                     0x00080000
-#define A2XX_RBBM_STATUS_SX_BUSY                               0x00200000
-#define A2XX_RBBM_STATUS_TPC_BUSY                              0x00400000
-#define A2XX_RBBM_STATUS_SC_CNTX_BUSY                          0x01000000
-#define A2XX_RBBM_STATUS_PA_BUSY                               0x02000000
-#define A2XX_RBBM_STATUS_VGT_BUSY                              0x04000000
-#define A2XX_RBBM_STATUS_SQ_CNTX17_BUSY                                0x08000000
-#define A2XX_RBBM_STATUS_SQ_CNTX0_BUSY                         0x10000000
-#define A2XX_RBBM_STATUS_RB_CNTX_BUSY                          0x40000000
-#define A2XX_RBBM_STATUS_GUI_ACTIVE                            0x80000000
-
-#define REG_A2XX_MH_ARBITER_CONFIG                             0x00000a40
-#define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__MASK           0x0000003f
-#define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__SHIFT          0
-static inline uint32_t A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT(uint32_t val)
-{
-       return ((val) << A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__SHIFT) & A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__MASK;
-}
-#define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_GRANULARITY           0x00000040
-#define A2XX_MH_ARBITER_CONFIG_L1_ARB_ENABLE                   0x00000080
-#define A2XX_MH_ARBITER_CONFIG_L1_ARB_HOLD_ENABLE              0x00000100
-#define A2XX_MH_ARBITER_CONFIG_L2_ARB_CONTROL                  0x00000200
-#define A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__MASK                 0x00001c00
-#define A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__SHIFT                        10
-static inline uint32_t A2XX_MH_ARBITER_CONFIG_PAGE_SIZE(uint32_t val)
-{
-       return ((val) << A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__SHIFT) & A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__MASK;
-}
-#define A2XX_MH_ARBITER_CONFIG_TC_REORDER_ENABLE               0x00002000
-#define A2XX_MH_ARBITER_CONFIG_TC_ARB_HOLD_ENABLE              0x00004000
-#define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT_ENABLE          0x00008000
-#define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__MASK           0x003f0000
-#define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__SHIFT          16
-static inline uint32_t A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT(uint32_t val)
-{
-       return ((val) << A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__SHIFT) & A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__MASK;
-}
-#define A2XX_MH_ARBITER_CONFIG_CP_CLNT_ENABLE                  0x00400000
-#define A2XX_MH_ARBITER_CONFIG_VGT_CLNT_ENABLE                 0x00800000
-#define A2XX_MH_ARBITER_CONFIG_TC_CLNT_ENABLE                  0x01000000
-#define A2XX_MH_ARBITER_CONFIG_RB_CLNT_ENABLE                  0x02000000
-#define A2XX_MH_ARBITER_CONFIG_PA_CLNT_ENABLE                  0x04000000
-
-#define REG_A2XX_MH_INTERRUPT_MASK                             0x00000a42
-#define A2XX_MH_INTERRUPT_MASK_AXI_READ_ERROR                  0x00000001
-#define A2XX_MH_INTERRUPT_MASK_AXI_WRITE_ERROR                 0x00000002
-#define A2XX_MH_INTERRUPT_MASK_MMU_PAGE_FAULT                  0x00000004
-
-#define REG_A2XX_MH_INTERRUPT_STATUS                           0x00000a43
-
-#define REG_A2XX_MH_INTERRUPT_CLEAR                            0x00000a44
-
-#define REG_A2XX_MH_CLNT_INTF_CTRL_CONFIG1                     0x00000a54
-
-#define REG_A2XX_MH_CLNT_INTF_CTRL_CONFIG2                     0x00000a55
-
-#define REG_A2XX_A220_VSC_BIN_SIZE                             0x00000c01
-#define A2XX_A220_VSC_BIN_SIZE_WIDTH__MASK                     0x0000001f
-#define A2XX_A220_VSC_BIN_SIZE_WIDTH__SHIFT                    0
-static inline uint32_t A2XX_A220_VSC_BIN_SIZE_WIDTH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A2XX_A220_VSC_BIN_SIZE_WIDTH__SHIFT) & A2XX_A220_VSC_BIN_SIZE_WIDTH__MASK;
-}
-#define A2XX_A220_VSC_BIN_SIZE_HEIGHT__MASK                    0x000003e0
-#define A2XX_A220_VSC_BIN_SIZE_HEIGHT__SHIFT                   5
-static inline uint32_t A2XX_A220_VSC_BIN_SIZE_HEIGHT(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A2XX_A220_VSC_BIN_SIZE_HEIGHT__SHIFT) & A2XX_A220_VSC_BIN_SIZE_HEIGHT__MASK;
-}
-
-static inline uint32_t REG_A2XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
-
-static inline uint32_t REG_A2XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
-
-static inline uint32_t REG_A2XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; }
-
-static inline uint32_t REG_A2XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; }
-
-#define REG_A2XX_PC_DEBUG_CNTL                                 0x00000c38
-
-#define REG_A2XX_PC_DEBUG_DATA                                 0x00000c39
-
-#define REG_A2XX_PA_SC_VIZ_QUERY_STATUS                                0x00000c44
-
-#define REG_A2XX_GRAS_DEBUG_CNTL                               0x00000c80
-
-#define REG_A2XX_PA_SU_DEBUG_CNTL                              0x00000c80
-
-#define REG_A2XX_GRAS_DEBUG_DATA                               0x00000c81
-
-#define REG_A2XX_PA_SU_DEBUG_DATA                              0x00000c81
-
-#define REG_A2XX_PA_SU_FACE_DATA                               0x00000c86
-#define A2XX_PA_SU_FACE_DATA_BASE_ADDR__MASK                   0xffffffe0
-#define A2XX_PA_SU_FACE_DATA_BASE_ADDR__SHIFT                  5
-static inline uint32_t A2XX_PA_SU_FACE_DATA_BASE_ADDR(uint32_t val)
-{
-       return ((val) << A2XX_PA_SU_FACE_DATA_BASE_ADDR__SHIFT) & A2XX_PA_SU_FACE_DATA_BASE_ADDR__MASK;
-}
-
-#define REG_A2XX_SQ_GPR_MANAGEMENT                             0x00000d00
-#define A2XX_SQ_GPR_MANAGEMENT_REG_DYNAMIC                     0x00000001
-#define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__MASK              0x00000ff0
-#define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__SHIFT             4
-static inline uint32_t A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX(uint32_t val)
-{
-       return ((val) << A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__SHIFT) & A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__MASK;
-}
-#define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__MASK              0x000ff000
-#define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__SHIFT             12
-static inline uint32_t A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX(uint32_t val)
-{
-       return ((val) << A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__SHIFT) & A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__MASK;
-}
-
-#define REG_A2XX_SQ_FLOW_CONTROL                               0x00000d01
-
-#define REG_A2XX_SQ_INST_STORE_MANAGMENT                       0x00000d02
-#define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__MASK       0x00000fff
-#define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__SHIFT      0
-static inline uint32_t A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX(uint32_t val)
-{
-       return ((val) << A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__SHIFT) & A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__MASK;
-}
-#define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__MASK       0x0fff0000
-#define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__SHIFT      16
-static inline uint32_t A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX(uint32_t val)
-{
-       return ((val) << A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__SHIFT) & A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__MASK;
-}
-
-#define REG_A2XX_SQ_DEBUG_MISC                                 0x00000d05
-
-#define REG_A2XX_SQ_INT_CNTL                                   0x00000d34
-
-#define REG_A2XX_SQ_INT_STATUS                                 0x00000d35
-
-#define REG_A2XX_SQ_INT_ACK                                    0x00000d36
-
-#define REG_A2XX_SQ_DEBUG_INPUT_FSM                            0x00000dae
-
-#define REG_A2XX_SQ_DEBUG_CONST_MGR_FSM                                0x00000daf
-
-#define REG_A2XX_SQ_DEBUG_TP_FSM                               0x00000db0
-
-#define REG_A2XX_SQ_DEBUG_FSM_ALU_0                            0x00000db1
-
-#define REG_A2XX_SQ_DEBUG_FSM_ALU_1                            0x00000db2
-
-#define REG_A2XX_SQ_DEBUG_EXP_ALLOC                            0x00000db3
-
-#define REG_A2XX_SQ_DEBUG_PTR_BUFF                             0x00000db4
-
-#define REG_A2XX_SQ_DEBUG_GPR_VTX                              0x00000db5
-
-#define REG_A2XX_SQ_DEBUG_GPR_PIX                              0x00000db6
-
-#define REG_A2XX_SQ_DEBUG_TB_STATUS_SEL                                0x00000db7
-
-#define REG_A2XX_SQ_DEBUG_VTX_TB_0                             0x00000db8
-
-#define REG_A2XX_SQ_DEBUG_VTX_TB_1                             0x00000db9
-
-#define REG_A2XX_SQ_DEBUG_VTX_TB_STATUS_REG                    0x00000dba
-
-#define REG_A2XX_SQ_DEBUG_VTX_TB_STATE_MEM                     0x00000dbb
-
-#define REG_A2XX_SQ_DEBUG_PIX_TB_0                             0x00000dbc
-
-#define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_0                  0x00000dbd
-
-#define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_1                  0x00000dbe
-
-#define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_2                  0x00000dbf
-
-#define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_3                  0x00000dc0
-
-#define REG_A2XX_SQ_DEBUG_PIX_TB_STATE_MEM                     0x00000dc1
-
-#define REG_A2XX_TC_CNTL_STATUS                                        0x00000e00
-#define A2XX_TC_CNTL_STATUS_L2_INVALIDATE                      0x00000001
-
-#define REG_A2XX_TP0_CHICKEN                                   0x00000e1e
-
-#define REG_A2XX_RB_BC_CONTROL                                 0x00000f01
-#define A2XX_RB_BC_CONTROL_ACCUM_LINEAR_MODE_ENABLE            0x00000001
-#define A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__MASK          0x00000006
-#define A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__SHIFT         1
-static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT(uint32_t val)
-{
-       return ((val) << A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__MASK;
-}
-#define A2XX_RB_BC_CONTROL_DISABLE_EDRAM_CAM                   0x00000008
-#define A2XX_RB_BC_CONTROL_DISABLE_EZ_FAST_CONTEXT_SWITCH      0x00000010
-#define A2XX_RB_BC_CONTROL_DISABLE_EZ_NULL_ZCMD_DROP           0x00000020
-#define A2XX_RB_BC_CONTROL_DISABLE_LZ_NULL_ZCMD_DROP           0x00000040
-#define A2XX_RB_BC_CONTROL_ENABLE_AZ_THROTTLE                  0x00000080
-#define A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__MASK             0x00001f00
-#define A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__SHIFT            8
-static inline uint32_t A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT(uint32_t val)
-{
-       return ((val) << A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__SHIFT) & A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__MASK;
-}
-#define A2XX_RB_BC_CONTROL_ENABLE_CRC_UPDATE                   0x00004000
-#define A2XX_RB_BC_CONTROL_CRC_MODE                            0x00008000
-#define A2XX_RB_BC_CONTROL_DISABLE_SAMPLE_COUNTERS             0x00010000
-#define A2XX_RB_BC_CONTROL_DISABLE_ACCUM                       0x00020000
-#define A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__MASK              0x003c0000
-#define A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__SHIFT             18
-static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK(uint32_t val)
-{
-       return ((val) << A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__MASK;
-}
-#define A2XX_RB_BC_CONTROL_LINEAR_PERFORMANCE_ENABLE           0x00400000
-#define A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__MASK         0x07800000
-#define A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__SHIFT                23
-static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT(uint32_t val)
-{
-       return ((val) << A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__MASK;
-}
-#define A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__MASK     0x18000000
-#define A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__SHIFT    27
-static inline uint32_t A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT(uint32_t val)
-{
-       return ((val) << A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__SHIFT) & A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__MASK;
-}
-#define A2XX_RB_BC_CONTROL_MEM_EXPORT_LINEAR_MODE_ENABLE       0x20000000
-#define A2XX_RB_BC_CONTROL_CRC_SYSTEM                          0x40000000
-#define A2XX_RB_BC_CONTROL_RESERVED6                           0x80000000
-
-#define REG_A2XX_RB_EDRAM_INFO                                 0x00000f02
-
-#define REG_A2XX_RB_DEBUG_CNTL                                 0x00000f26
-
-#define REG_A2XX_RB_DEBUG_DATA                                 0x00000f27
-
-#define REG_A2XX_RB_SURFACE_INFO                               0x00002000
-#define A2XX_RB_SURFACE_INFO_SURFACE_PITCH__MASK               0x00003fff
-#define A2XX_RB_SURFACE_INFO_SURFACE_PITCH__SHIFT              0
-static inline uint32_t A2XX_RB_SURFACE_INFO_SURFACE_PITCH(uint32_t val)
-{
-       return ((val) << A2XX_RB_SURFACE_INFO_SURFACE_PITCH__SHIFT) & A2XX_RB_SURFACE_INFO_SURFACE_PITCH__MASK;
-}
-#define A2XX_RB_SURFACE_INFO_MSAA_SAMPLES__MASK                        0x0000c000
-#define A2XX_RB_SURFACE_INFO_MSAA_SAMPLES__SHIFT               14
-static inline uint32_t A2XX_RB_SURFACE_INFO_MSAA_SAMPLES(uint32_t val)
-{
-       return ((val) << A2XX_RB_SURFACE_INFO_MSAA_SAMPLES__SHIFT) & A2XX_RB_SURFACE_INFO_MSAA_SAMPLES__MASK;
-}
-
-#define REG_A2XX_RB_COLOR_INFO                                 0x00002001
-#define A2XX_RB_COLOR_INFO_FORMAT__MASK                                0x0000000f
-#define A2XX_RB_COLOR_INFO_FORMAT__SHIFT                       0
-static inline uint32_t A2XX_RB_COLOR_INFO_FORMAT(enum a2xx_colorformatx val)
-{
-       return ((val) << A2XX_RB_COLOR_INFO_FORMAT__SHIFT) & A2XX_RB_COLOR_INFO_FORMAT__MASK;
-}
-#define A2XX_RB_COLOR_INFO_ROUND_MODE__MASK                    0x00000030
-#define A2XX_RB_COLOR_INFO_ROUND_MODE__SHIFT                   4
-static inline uint32_t A2XX_RB_COLOR_INFO_ROUND_MODE(uint32_t val)
-{
-       return ((val) << A2XX_RB_COLOR_INFO_ROUND_MODE__SHIFT) & A2XX_RB_COLOR_INFO_ROUND_MODE__MASK;
-}
-#define A2XX_RB_COLOR_INFO_LINEAR                              0x00000040
-#define A2XX_RB_COLOR_INFO_ENDIAN__MASK                                0x00000180
-#define A2XX_RB_COLOR_INFO_ENDIAN__SHIFT                       7
-static inline uint32_t A2XX_RB_COLOR_INFO_ENDIAN(uint32_t val)
-{
-       return ((val) << A2XX_RB_COLOR_INFO_ENDIAN__SHIFT) & A2XX_RB_COLOR_INFO_ENDIAN__MASK;
-}
-#define A2XX_RB_COLOR_INFO_SWAP__MASK                          0x00000600
-#define A2XX_RB_COLOR_INFO_SWAP__SHIFT                         9
-static inline uint32_t A2XX_RB_COLOR_INFO_SWAP(uint32_t val)
-{
-       return ((val) << A2XX_RB_COLOR_INFO_SWAP__SHIFT) & A2XX_RB_COLOR_INFO_SWAP__MASK;
-}
-#define A2XX_RB_COLOR_INFO_BASE__MASK                          0xfffff000
-#define A2XX_RB_COLOR_INFO_BASE__SHIFT                         12
-static inline uint32_t A2XX_RB_COLOR_INFO_BASE(uint32_t val)
-{
-       assert(!(val & 0xfff));
-       return ((val >> 12) << A2XX_RB_COLOR_INFO_BASE__SHIFT) & A2XX_RB_COLOR_INFO_BASE__MASK;
-}
-
-#define REG_A2XX_RB_DEPTH_INFO                                 0x00002002
-#define A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK                  0x00000001
-#define A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT                 0
-static inline uint32_t A2XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)
-{
-       return ((val) << A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
-}
-#define A2XX_RB_DEPTH_INFO_DEPTH_BASE__MASK                    0xfffff000
-#define A2XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT                   12
-static inline uint32_t A2XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
-{
-       assert(!(val & 0xfff));
-       return ((val >> 12) << A2XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A2XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
-}
-
-#define REG_A2XX_A225_RB_COLOR_INFO3                           0x00002005
-
-#define REG_A2XX_COHER_DEST_BASE_0                             0x00002006
-
-#define REG_A2XX_PA_SC_SCREEN_SCISSOR_TL                       0x0000200e
-#define A2XX_PA_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE     0x80000000
-#define A2XX_PA_SC_SCREEN_SCISSOR_TL_X__MASK                   0x00007fff
-#define A2XX_PA_SC_SCREEN_SCISSOR_TL_X__SHIFT                  0
-static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
-{
-       return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_TL_X__MASK;
-}
-#define A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__MASK                   0x7fff0000
-#define A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__SHIFT                  16
-static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
-{
-       return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__MASK;
-}
-
-#define REG_A2XX_PA_SC_SCREEN_SCISSOR_BR                       0x0000200f
-#define A2XX_PA_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE     0x80000000
-#define A2XX_PA_SC_SCREEN_SCISSOR_BR_X__MASK                   0x00007fff
-#define A2XX_PA_SC_SCREEN_SCISSOR_BR_X__SHIFT                  0
-static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
-{
-       return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_BR_X__MASK;
-}
-#define A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__MASK                   0x7fff0000
-#define A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__SHIFT                  16
-static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
-{
-       return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__MASK;
-}
-
-#define REG_A2XX_PA_SC_WINDOW_OFFSET                           0x00002080
-#define A2XX_PA_SC_WINDOW_OFFSET_X__MASK                       0x00007fff
-#define A2XX_PA_SC_WINDOW_OFFSET_X__SHIFT                      0
-static inline uint32_t A2XX_PA_SC_WINDOW_OFFSET_X(int32_t val)
-{
-       return ((val) << A2XX_PA_SC_WINDOW_OFFSET_X__SHIFT) & A2XX_PA_SC_WINDOW_OFFSET_X__MASK;
-}
-#define A2XX_PA_SC_WINDOW_OFFSET_Y__MASK                       0x7fff0000
-#define A2XX_PA_SC_WINDOW_OFFSET_Y__SHIFT                      16
-static inline uint32_t A2XX_PA_SC_WINDOW_OFFSET_Y(int32_t val)
-{
-       return ((val) << A2XX_PA_SC_WINDOW_OFFSET_Y__SHIFT) & A2XX_PA_SC_WINDOW_OFFSET_Y__MASK;
-}
-#define A2XX_PA_SC_WINDOW_OFFSET_DISABLE                       0x80000000
-
-#define REG_A2XX_PA_SC_WINDOW_SCISSOR_TL                       0x00002081
-#define A2XX_PA_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE     0x80000000
-#define A2XX_PA_SC_WINDOW_SCISSOR_TL_X__MASK                   0x00007fff
-#define A2XX_PA_SC_WINDOW_SCISSOR_TL_X__SHIFT                  0
-static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
-{
-       return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_TL_X__MASK;
-}
-#define A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__MASK                   0x7fff0000
-#define A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__SHIFT                  16
-static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
-{
-       return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__MASK;
-}
-
-#define REG_A2XX_PA_SC_WINDOW_SCISSOR_BR                       0x00002082
-#define A2XX_PA_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE     0x80000000
-#define A2XX_PA_SC_WINDOW_SCISSOR_BR_X__MASK                   0x00007fff
-#define A2XX_PA_SC_WINDOW_SCISSOR_BR_X__SHIFT                  0
-static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
-{
-       return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_BR_X__MASK;
-}
-#define A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__MASK                   0x7fff0000
-#define A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__SHIFT                  16
-static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
-{
-       return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__MASK;
-}
-
-#define REG_A2XX_UNKNOWN_2010                                  0x00002010
-
-#define REG_A2XX_VGT_MAX_VTX_INDX                              0x00002100
-
-#define REG_A2XX_VGT_MIN_VTX_INDX                              0x00002101
-
-#define REG_A2XX_VGT_INDX_OFFSET                               0x00002102
-
-#define REG_A2XX_A225_PC_MULTI_PRIM_IB_RESET_INDX              0x00002103
-
-#define REG_A2XX_RB_COLOR_MASK                                 0x00002104
-#define A2XX_RB_COLOR_MASK_WRITE_RED                           0x00000001
-#define A2XX_RB_COLOR_MASK_WRITE_GREEN                         0x00000002
-#define A2XX_RB_COLOR_MASK_WRITE_BLUE                          0x00000004
-#define A2XX_RB_COLOR_MASK_WRITE_ALPHA                         0x00000008
-
-#define REG_A2XX_RB_BLEND_RED                                  0x00002105
-
-#define REG_A2XX_RB_BLEND_GREEN                                        0x00002106
-
-#define REG_A2XX_RB_BLEND_BLUE                                 0x00002107
-
-#define REG_A2XX_RB_BLEND_ALPHA                                        0x00002108
-
-#define REG_A2XX_RB_FOG_COLOR                                  0x00002109
-#define A2XX_RB_FOG_COLOR_FOG_RED__MASK                                0x000000ff
-#define A2XX_RB_FOG_COLOR_FOG_RED__SHIFT                       0
-static inline uint32_t A2XX_RB_FOG_COLOR_FOG_RED(uint32_t val)
-{
-       return ((val) << A2XX_RB_FOG_COLOR_FOG_RED__SHIFT) & A2XX_RB_FOG_COLOR_FOG_RED__MASK;
-}
-#define A2XX_RB_FOG_COLOR_FOG_GREEN__MASK                      0x0000ff00
-#define A2XX_RB_FOG_COLOR_FOG_GREEN__SHIFT                     8
-static inline uint32_t A2XX_RB_FOG_COLOR_FOG_GREEN(uint32_t val)
-{
-       return ((val) << A2XX_RB_FOG_COLOR_FOG_GREEN__SHIFT) & A2XX_RB_FOG_COLOR_FOG_GREEN__MASK;
-}
-#define A2XX_RB_FOG_COLOR_FOG_BLUE__MASK                       0x00ff0000
-#define A2XX_RB_FOG_COLOR_FOG_BLUE__SHIFT                      16
-static inline uint32_t A2XX_RB_FOG_COLOR_FOG_BLUE(uint32_t val)
-{
-       return ((val) << A2XX_RB_FOG_COLOR_FOG_BLUE__SHIFT) & A2XX_RB_FOG_COLOR_FOG_BLUE__MASK;
-}
-
-#define REG_A2XX_RB_STENCILREFMASK_BF                          0x0000210c
-#define A2XX_RB_STENCILREFMASK_BF_STENCILREF__MASK             0x000000ff
-#define A2XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT            0
-static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
-{
-       return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
-}
-#define A2XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK            0x0000ff00
-#define A2XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT           8
-static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
-{
-       return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
-}
-#define A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK       0x00ff0000
-#define A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT      16
-static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
-{
-       return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
-}
-
-#define REG_A2XX_RB_STENCILREFMASK                             0x0000210d
-#define A2XX_RB_STENCILREFMASK_STENCILREF__MASK                        0x000000ff
-#define A2XX_RB_STENCILREFMASK_STENCILREF__SHIFT               0
-static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
-{
-       return ((val) << A2XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILREF__MASK;
-}
-#define A2XX_RB_STENCILREFMASK_STENCILMASK__MASK               0x0000ff00
-#define A2XX_RB_STENCILREFMASK_STENCILMASK__SHIFT              8
-static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
-{
-       return ((val) << A2XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILMASK__MASK;
-}
-#define A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK          0x00ff0000
-#define A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT         16
-static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
-{
-       return ((val) << A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
-}
-
-#define REG_A2XX_RB_ALPHA_REF                                  0x0000210e
-
-#define REG_A2XX_PA_CL_VPORT_XSCALE                            0x0000210f
-#define A2XX_PA_CL_VPORT_XSCALE__MASK                          0xffffffff
-#define A2XX_PA_CL_VPORT_XSCALE__SHIFT                         0
-static inline uint32_t A2XX_PA_CL_VPORT_XSCALE(float val)
-{
-       return ((fui(val)) << A2XX_PA_CL_VPORT_XSCALE__SHIFT) & A2XX_PA_CL_VPORT_XSCALE__MASK;
-}
-
-#define REG_A2XX_PA_CL_VPORT_XOFFSET                           0x00002110
-#define A2XX_PA_CL_VPORT_XOFFSET__MASK                         0xffffffff
-#define A2XX_PA_CL_VPORT_XOFFSET__SHIFT                                0
-static inline uint32_t A2XX_PA_CL_VPORT_XOFFSET(float val)
-{
-       return ((fui(val)) << A2XX_PA_CL_VPORT_XOFFSET__SHIFT) & A2XX_PA_CL_VPORT_XOFFSET__MASK;
-}
-
-#define REG_A2XX_PA_CL_VPORT_YSCALE                            0x00002111
-#define A2XX_PA_CL_VPORT_YSCALE__MASK                          0xffffffff
-#define A2XX_PA_CL_VPORT_YSCALE__SHIFT                         0
-static inline uint32_t A2XX_PA_CL_VPORT_YSCALE(float val)
-{
-       return ((fui(val)) << A2XX_PA_CL_VPORT_YSCALE__SHIFT) & A2XX_PA_CL_VPORT_YSCALE__MASK;
-}
-
-#define REG_A2XX_PA_CL_VPORT_YOFFSET                           0x00002112
-#define A2XX_PA_CL_VPORT_YOFFSET__MASK                         0xffffffff
-#define A2XX_PA_CL_VPORT_YOFFSET__SHIFT                                0
-static inline uint32_t A2XX_PA_CL_VPORT_YOFFSET(float val)
-{
-       return ((fui(val)) << A2XX_PA_CL_VPORT_YOFFSET__SHIFT) & A2XX_PA_CL_VPORT_YOFFSET__MASK;
-}
-
-#define REG_A2XX_PA_CL_VPORT_ZSCALE                            0x00002113
-#define A2XX_PA_CL_VPORT_ZSCALE__MASK                          0xffffffff
-#define A2XX_PA_CL_VPORT_ZSCALE__SHIFT                         0
-static inline uint32_t A2XX_PA_CL_VPORT_ZSCALE(float val)
-{
-       return ((fui(val)) << A2XX_PA_CL_VPORT_ZSCALE__SHIFT) & A2XX_PA_CL_VPORT_ZSCALE__MASK;
-}
-
-#define REG_A2XX_PA_CL_VPORT_ZOFFSET                           0x00002114
-#define A2XX_PA_CL_VPORT_ZOFFSET__MASK                         0xffffffff
-#define A2XX_PA_CL_VPORT_ZOFFSET__SHIFT                                0
-static inline uint32_t A2XX_PA_CL_VPORT_ZOFFSET(float val)
-{
-       return ((fui(val)) << A2XX_PA_CL_VPORT_ZOFFSET__SHIFT) & A2XX_PA_CL_VPORT_ZOFFSET__MASK;
-}
-
-#define REG_A2XX_SQ_PROGRAM_CNTL                               0x00002180
-#define A2XX_SQ_PROGRAM_CNTL_VS_REGS__MASK                     0x000000ff
-#define A2XX_SQ_PROGRAM_CNTL_VS_REGS__SHIFT                    0
-static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_REGS(uint32_t val)
-{
-       return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_REGS__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_REGS__MASK;
-}
-#define A2XX_SQ_PROGRAM_CNTL_PS_REGS__MASK                     0x0000ff00
-#define A2XX_SQ_PROGRAM_CNTL_PS_REGS__SHIFT                    8
-static inline uint32_t A2XX_SQ_PROGRAM_CNTL_PS_REGS(uint32_t val)
-{
-       return ((val) << A2XX_SQ_PROGRAM_CNTL_PS_REGS__SHIFT) & A2XX_SQ_PROGRAM_CNTL_PS_REGS__MASK;
-}
-#define A2XX_SQ_PROGRAM_CNTL_VS_RESOURCE                       0x00010000
-#define A2XX_SQ_PROGRAM_CNTL_PS_RESOURCE                       0x00020000
-#define A2XX_SQ_PROGRAM_CNTL_PARAM_GEN                         0x00040000
-#define A2XX_SQ_PROGRAM_CNTL_GEN_INDEX_PIX                     0x00080000
-#define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__MASK             0x00f00000
-#define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__SHIFT            20
-static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT(uint32_t val)
-{
-       return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__MASK;
-}
-#define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__MASK              0x07000000
-#define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__SHIFT             24
-static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE(enum a2xx_sq_ps_vtx_mode val)
-{
-       return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__MASK;
-}
-#define A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__MASK              0x78000000
-#define A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__SHIFT             27
-static inline uint32_t A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE(uint32_t val)
-{
-       return ((val) << A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__SHIFT) & A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__MASK;
-}
-#define A2XX_SQ_PROGRAM_CNTL_GEN_INDEX_VTX                     0x80000000
-
-#define REG_A2XX_SQ_CONTEXT_MISC                               0x00002181
-#define A2XX_SQ_CONTEXT_MISC_INST_PRED_OPTIMIZE                        0x00000001
-#define A2XX_SQ_CONTEXT_MISC_SC_OUTPUT_SCREEN_XY               0x00000002
-#define A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__MASK              0x0000000c
-#define A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__SHIFT             2
-static inline uint32_t A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL(enum a2xx_sq_sample_cntl val)
-{
-       return ((val) << A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__SHIFT) & A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__MASK;
-}
-#define A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__MASK               0x0000ff00
-#define A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__SHIFT              8
-static inline uint32_t A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS(uint32_t val)
-{
-       return ((val) << A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__SHIFT) & A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__MASK;
-}
-#define A2XX_SQ_CONTEXT_MISC_PERFCOUNTER_REF                   0x00010000
-#define A2XX_SQ_CONTEXT_MISC_YEILD_OPTIMIZE                    0x00020000
-#define A2XX_SQ_CONTEXT_MISC_TX_CACHE_SEL                      0x00040000
-
-#define REG_A2XX_SQ_INTERPOLATOR_CNTL                          0x00002182
-#define A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__MASK            0x0000ffff
-#define A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__SHIFT           0
-static inline uint32_t A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE(uint32_t val)
-{
-       return ((val) << A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__SHIFT) & A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__MASK;
-}
-#define A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__MASK       0xffff0000
-#define A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__SHIFT      16
-static inline uint32_t A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN(uint32_t val)
-{
-       return ((val) << A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__SHIFT) & A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__MASK;
-}
-
-#define REG_A2XX_SQ_WRAPPING_0                                 0x00002183
-#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__MASK                  0x0000000f
-#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__SHIFT                 0
-static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_0(uint32_t val)
-{
-       return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__MASK;
-}
-#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__MASK                  0x000000f0
-#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__SHIFT                 4
-static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_1(uint32_t val)
-{
-       return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__MASK;
-}
-#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__MASK                  0x00000f00
-#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__SHIFT                 8
-static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_2(uint32_t val)
-{
-       return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__MASK;
-}
-#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__MASK                  0x0000f000
-#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__SHIFT                 12
-static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_3(uint32_t val)
-{
-       return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__MASK;
-}
-#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__MASK                  0x000f0000
-#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__SHIFT                 16
-static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_4(uint32_t val)
-{
-       return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__MASK;
-}
-#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__MASK                  0x00f00000
-#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__SHIFT                 20
-static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_5(uint32_t val)
-{
-       return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__MASK;
-}
-#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__MASK                  0x0f000000
-#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__SHIFT                 24
-static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_6(uint32_t val)
-{
-       return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__MASK;
-}
-#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__MASK                  0xf0000000
-#define A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__SHIFT                 28
-static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_7(uint32_t val)
-{
-       return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__MASK;
-}
-
-#define REG_A2XX_SQ_WRAPPING_1                                 0x00002184
-#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__MASK                  0x0000000f
-#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__SHIFT                 0
-static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_8(uint32_t val)
-{
-       return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__MASK;
-}
-#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__MASK                  0x000000f0
-#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__SHIFT                 4
-static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_9(uint32_t val)
-{
-       return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__MASK;
-}
-#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__MASK                 0x00000f00
-#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__SHIFT                        8
-static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_10(uint32_t val)
-{
-       return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__MASK;
-}
-#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__MASK                 0x0000f000
-#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__SHIFT                        12
-static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_11(uint32_t val)
-{
-       return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__MASK;
-}
-#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__MASK                 0x000f0000
-#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__SHIFT                        16
-static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_12(uint32_t val)
-{
-       return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__MASK;
-}
-#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__MASK                 0x00f00000
-#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__SHIFT                        20
-static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_13(uint32_t val)
-{
-       return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__MASK;
-}
-#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__MASK                 0x0f000000
-#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__SHIFT                        24
-static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_14(uint32_t val)
-{
-       return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__MASK;
-}
-#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__MASK                 0xf0000000
-#define A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__SHIFT                        28
-static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_15(uint32_t val)
-{
-       return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__MASK;
-}
-
-#define REG_A2XX_SQ_PS_PROGRAM                                 0x000021f6
-#define A2XX_SQ_PS_PROGRAM_BASE__MASK                          0x00000fff
-#define A2XX_SQ_PS_PROGRAM_BASE__SHIFT                         0
-static inline uint32_t A2XX_SQ_PS_PROGRAM_BASE(uint32_t val)
-{
-       return ((val) << A2XX_SQ_PS_PROGRAM_BASE__SHIFT) & A2XX_SQ_PS_PROGRAM_BASE__MASK;
-}
-#define A2XX_SQ_PS_PROGRAM_SIZE__MASK                          0x00fff000
-#define A2XX_SQ_PS_PROGRAM_SIZE__SHIFT                         12
-static inline uint32_t A2XX_SQ_PS_PROGRAM_SIZE(uint32_t val)
-{
-       return ((val) << A2XX_SQ_PS_PROGRAM_SIZE__SHIFT) & A2XX_SQ_PS_PROGRAM_SIZE__MASK;
-}
-
-#define REG_A2XX_SQ_VS_PROGRAM                                 0x000021f7
-#define A2XX_SQ_VS_PROGRAM_BASE__MASK                          0x00000fff
-#define A2XX_SQ_VS_PROGRAM_BASE__SHIFT                         0
-static inline uint32_t A2XX_SQ_VS_PROGRAM_BASE(uint32_t val)
-{
-       return ((val) << A2XX_SQ_VS_PROGRAM_BASE__SHIFT) & A2XX_SQ_VS_PROGRAM_BASE__MASK;
-}
-#define A2XX_SQ_VS_PROGRAM_SIZE__MASK                          0x00fff000
-#define A2XX_SQ_VS_PROGRAM_SIZE__SHIFT                         12
-static inline uint32_t A2XX_SQ_VS_PROGRAM_SIZE(uint32_t val)
-{
-       return ((val) << A2XX_SQ_VS_PROGRAM_SIZE__SHIFT) & A2XX_SQ_VS_PROGRAM_SIZE__MASK;
-}
-
-#define REG_A2XX_VGT_EVENT_INITIATOR                           0x000021f9
-
-#define REG_A2XX_VGT_DRAW_INITIATOR                            0x000021fc
-#define A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK                        0x0000003f
-#define A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT               0
-static inline uint32_t A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)
-{
-       return ((val) << A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK;
-}
-#define A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK            0x000000c0
-#define A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT           6
-static inline uint32_t A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)
-{
-       return ((val) << A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK;
-}
-#define A2XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK                 0x00000600
-#define A2XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT                        9
-static inline uint32_t A2XX_VGT_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)
-{
-       return ((val) << A2XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT) & A2XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK;
-}
-#define A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK               0x00000800
-#define A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT              11
-static inline uint32_t A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE(enum pc_di_index_size val)
-{
-       return ((val) << A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK;
-}
-#define A2XX_VGT_DRAW_INITIATOR_NOT_EOP                                0x00001000
-#define A2XX_VGT_DRAW_INITIATOR_SMALL_INDEX                    0x00002000
-#define A2XX_VGT_DRAW_INITIATOR_PRE_DRAW_INITIATOR_ENABLE      0x00004000
-#define A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK            0xff000000
-#define A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT           24
-static inline uint32_t A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES(uint32_t val)
-{
-       return ((val) << A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT) & A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK;
-}
-
-#define REG_A2XX_VGT_IMMED_DATA                                        0x000021fd
-
-#define REG_A2XX_RB_DEPTHCONTROL                               0x00002200
-#define A2XX_RB_DEPTHCONTROL_STENCIL_ENABLE                    0x00000001
-#define A2XX_RB_DEPTHCONTROL_Z_ENABLE                          0x00000002
-#define A2XX_RB_DEPTHCONTROL_Z_WRITE_ENABLE                    0x00000004
-#define A2XX_RB_DEPTHCONTROL_EARLY_Z_ENABLE                    0x00000008
-#define A2XX_RB_DEPTHCONTROL_ZFUNC__MASK                       0x00000070
-#define A2XX_RB_DEPTHCONTROL_ZFUNC__SHIFT                      4
-static inline uint32_t A2XX_RB_DEPTHCONTROL_ZFUNC(enum adreno_compare_func val)
-{
-       return ((val) << A2XX_RB_DEPTHCONTROL_ZFUNC__SHIFT) & A2XX_RB_DEPTHCONTROL_ZFUNC__MASK;
-}
-#define A2XX_RB_DEPTHCONTROL_BACKFACE_ENABLE                   0x00000080
-#define A2XX_RB_DEPTHCONTROL_STENCILFUNC__MASK                 0x00000700
-#define A2XX_RB_DEPTHCONTROL_STENCILFUNC__SHIFT                        8
-static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFUNC(enum adreno_compare_func val)
-{
-       return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFUNC__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFUNC__MASK;
-}
-#define A2XX_RB_DEPTHCONTROL_STENCILFAIL__MASK                 0x00003800
-#define A2XX_RB_DEPTHCONTROL_STENCILFAIL__SHIFT                        11
-static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFAIL(enum adreno_stencil_op val)
-{
-       return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFAIL__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFAIL__MASK;
-}
-#define A2XX_RB_DEPTHCONTROL_STENCILZPASS__MASK                        0x0001c000
-#define A2XX_RB_DEPTHCONTROL_STENCILZPASS__SHIFT               14
-static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZPASS(enum adreno_stencil_op val)
-{
-       return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZPASS__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZPASS__MASK;
-}
-#define A2XX_RB_DEPTHCONTROL_STENCILZFAIL__MASK                        0x000e0000
-#define A2XX_RB_DEPTHCONTROL_STENCILZFAIL__SHIFT               17
-static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZFAIL(enum adreno_stencil_op val)
-{
-       return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZFAIL__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZFAIL__MASK;
-}
-#define A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__MASK              0x00700000
-#define A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__SHIFT             20
-static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF(enum adreno_compare_func val)
-{
-       return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__MASK;
-}
-#define A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__MASK              0x03800000
-#define A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__SHIFT             23
-static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF(enum adreno_stencil_op val)
-{
-       return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__MASK;
-}
-#define A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__MASK             0x1c000000
-#define A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__SHIFT            26
-static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF(enum adreno_stencil_op val)
-{
-       return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__MASK;
-}
-#define A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__MASK             0xe0000000
-#define A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__SHIFT            29
-static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF(enum adreno_stencil_op val)
-{
-       return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__MASK;
-}
-
-#define REG_A2XX_RB_BLEND_CONTROL                              0x00002201
-#define A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__MASK             0x0000001f
-#define A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__SHIFT            0
-static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__MASK;
-}
-#define A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__MASK             0x000000e0
-#define A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__SHIFT            5
-static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN(enum a2xx_rb_blend_opcode val)
-{
-       return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__MASK;
-}
-#define A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__MASK            0x00001f00
-#define A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__SHIFT           8
-static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__MASK;
-}
-#define A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__MASK             0x001f0000
-#define A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__SHIFT            16
-static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__MASK;
-}
-#define A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__MASK             0x00e00000
-#define A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__SHIFT            21
-static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN(enum a2xx_rb_blend_opcode val)
-{
-       return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__MASK;
-}
-#define A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__MASK            0x1f000000
-#define A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__SHIFT           24
-static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__MASK;
-}
-#define A2XX_RB_BLEND_CONTROL_BLEND_FORCE_ENABLE               0x20000000
-#define A2XX_RB_BLEND_CONTROL_BLEND_FORCE                      0x40000000
-
-#define REG_A2XX_RB_COLORCONTROL                               0x00002202
-#define A2XX_RB_COLORCONTROL_ALPHA_FUNC__MASK                  0x00000007
-#define A2XX_RB_COLORCONTROL_ALPHA_FUNC__SHIFT                 0
-static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_FUNC(enum adreno_compare_func val)
-{
-       return ((val) << A2XX_RB_COLORCONTROL_ALPHA_FUNC__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_FUNC__MASK;
-}
-#define A2XX_RB_COLORCONTROL_ALPHA_TEST_ENABLE                 0x00000008
-#define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_ENABLE              0x00000010
-#define A2XX_RB_COLORCONTROL_BLEND_DISABLE                     0x00000020
-#define A2XX_RB_COLORCONTROL_VOB_ENABLE                                0x00000040
-#define A2XX_RB_COLORCONTROL_VS_EXPORTS_FOG                    0x00000080
-#define A2XX_RB_COLORCONTROL_ROP_CODE__MASK                    0x00000f00
-#define A2XX_RB_COLORCONTROL_ROP_CODE__SHIFT                   8
-static inline uint32_t A2XX_RB_COLORCONTROL_ROP_CODE(uint32_t val)
-{
-       return ((val) << A2XX_RB_COLORCONTROL_ROP_CODE__SHIFT) & A2XX_RB_COLORCONTROL_ROP_CODE__MASK;
-}
-#define A2XX_RB_COLORCONTROL_DITHER_MODE__MASK                 0x00003000
-#define A2XX_RB_COLORCONTROL_DITHER_MODE__SHIFT                        12
-static inline uint32_t A2XX_RB_COLORCONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
-{
-       return ((val) << A2XX_RB_COLORCONTROL_DITHER_MODE__SHIFT) & A2XX_RB_COLORCONTROL_DITHER_MODE__MASK;
-}
-#define A2XX_RB_COLORCONTROL_DITHER_TYPE__MASK                 0x0000c000
-#define A2XX_RB_COLORCONTROL_DITHER_TYPE__SHIFT                        14
-static inline uint32_t A2XX_RB_COLORCONTROL_DITHER_TYPE(enum a2xx_rb_dither_type val)
-{
-       return ((val) << A2XX_RB_COLORCONTROL_DITHER_TYPE__SHIFT) & A2XX_RB_COLORCONTROL_DITHER_TYPE__MASK;
-}
-#define A2XX_RB_COLORCONTROL_PIXEL_FOG                         0x00010000
-#define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__MASK       0x03000000
-#define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__SHIFT      24
-static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0(uint32_t val)
-{
-       return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__MASK;
-}
-#define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__MASK       0x0c000000
-#define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__SHIFT      26
-static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1(uint32_t val)
-{
-       return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__MASK;
-}
-#define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__MASK       0x30000000
-#define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__SHIFT      28
-static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2(uint32_t val)
-{
-       return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__MASK;
-}
-#define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__MASK       0xc0000000
-#define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__SHIFT      30
-static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3(uint32_t val)
-{
-       return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__MASK;
-}
-
-#define REG_A2XX_VGT_CURRENT_BIN_ID_MAX                                0x00002203
-#define A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__MASK               0x00000007
-#define A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__SHIFT              0
-static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN(uint32_t val)
-{
-       return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__MASK;
-}
-#define A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__MASK                  0x00000038
-#define A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__SHIFT                 3
-static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_ROW(uint32_t val)
-{
-       return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__MASK;
-}
-#define A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__MASK      0x000001c0
-#define A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__SHIFT     6
-static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK(uint32_t val)
-{
-       return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__MASK;
-}
-
-#define REG_A2XX_PA_CL_CLIP_CNTL                               0x00002204
-#define A2XX_PA_CL_CLIP_CNTL_CLIP_DISABLE                      0x00010000
-#define A2XX_PA_CL_CLIP_CNTL_BOUNDARY_EDGE_FLAG_ENA            0x00040000
-#define A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__MASK           0x00080000
-#define A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__SHIFT          19
-static inline uint32_t A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF(enum a2xx_dx_clip_space val)
-{
-       return ((val) << A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__SHIFT) & A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__MASK;
-}
-#define A2XX_PA_CL_CLIP_CNTL_DIS_CLIP_ERR_DETECT               0x00100000
-#define A2XX_PA_CL_CLIP_CNTL_VTX_KILL_OR                       0x00200000
-#define A2XX_PA_CL_CLIP_CNTL_XY_NAN_RETAIN                     0x00400000
-#define A2XX_PA_CL_CLIP_CNTL_Z_NAN_RETAIN                      0x00800000
-#define A2XX_PA_CL_CLIP_CNTL_W_NAN_RETAIN                      0x01000000
-
-#define REG_A2XX_PA_SU_SC_MODE_CNTL                            0x00002205
-#define A2XX_PA_SU_SC_MODE_CNTL_CULL_FRONT                     0x00000001
-#define A2XX_PA_SU_SC_MODE_CNTL_CULL_BACK                      0x00000002
-#define A2XX_PA_SU_SC_MODE_CNTL_FACE                           0x00000004
-#define A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__MASK                 0x00000018
-#define A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__SHIFT                        3
-static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_POLYMODE(enum a2xx_pa_su_sc_polymode val)
-{
-       return ((val) << A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__MASK;
-}
-#define A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__MASK              0x000000e0
-#define A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__SHIFT             5
-static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
-{
-       return ((val) << A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__MASK;
-}
-#define A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__MASK               0x00000700
-#define A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__SHIFT              8
-static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
-{
-       return ((val) << A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__MASK;
-}
-#define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_FRONT_ENABLE       0x00000800
-#define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_BACK_ENABLE                0x00001000
-#define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_PARA_ENABLE                0x00002000
-#define A2XX_PA_SU_SC_MODE_CNTL_MSAA_ENABLE                    0x00008000
-#define A2XX_PA_SU_SC_MODE_CNTL_VTX_WINDOW_OFFSET_ENABLE       0x00010000
-#define A2XX_PA_SU_SC_MODE_CNTL_LINE_STIPPLE_ENABLE            0x00040000
-#define A2XX_PA_SU_SC_MODE_CNTL_PROVOKING_VTX_LAST             0x00080000
-#define A2XX_PA_SU_SC_MODE_CNTL_PERSP_CORR_DIS                 0x00100000
-#define A2XX_PA_SU_SC_MODE_CNTL_MULTI_PRIM_IB_ENA              0x00200000
-#define A2XX_PA_SU_SC_MODE_CNTL_QUAD_ORDER_ENABLE              0x00800000
-#define A2XX_PA_SU_SC_MODE_CNTL_WAIT_RB_IDLE_ALL_TRI           0x02000000
-#define A2XX_PA_SU_SC_MODE_CNTL_WAIT_RB_IDLE_FIRST_TRI_NEW_STATE       0x04000000
-#define A2XX_PA_SU_SC_MODE_CNTL_CLAMPED_FACENESS               0x10000000
-#define A2XX_PA_SU_SC_MODE_CNTL_ZERO_AREA_FACENESS             0x20000000
-#define A2XX_PA_SU_SC_MODE_CNTL_FACE_KILL_ENABLE               0x40000000
-#define A2XX_PA_SU_SC_MODE_CNTL_FACE_WRITE_ENABLE              0x80000000
-
-#define REG_A2XX_PA_CL_VTE_CNTL                                        0x00002206
-#define A2XX_PA_CL_VTE_CNTL_VPORT_X_SCALE_ENA                  0x00000001
-#define A2XX_PA_CL_VTE_CNTL_VPORT_X_OFFSET_ENA                 0x00000002
-#define A2XX_PA_CL_VTE_CNTL_VPORT_Y_SCALE_ENA                  0x00000004
-#define A2XX_PA_CL_VTE_CNTL_VPORT_Y_OFFSET_ENA                 0x00000008
-#define A2XX_PA_CL_VTE_CNTL_VPORT_Z_SCALE_ENA                  0x00000010
-#define A2XX_PA_CL_VTE_CNTL_VPORT_Z_OFFSET_ENA                 0x00000020
-#define A2XX_PA_CL_VTE_CNTL_VTX_XY_FMT                         0x00000100
-#define A2XX_PA_CL_VTE_CNTL_VTX_Z_FMT                          0x00000200
-#define A2XX_PA_CL_VTE_CNTL_VTX_W0_FMT                         0x00000400
-#define A2XX_PA_CL_VTE_CNTL_PERFCOUNTER_REF                    0x00000800
-
-#define REG_A2XX_VGT_CURRENT_BIN_ID_MIN                                0x00002207
-#define A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__MASK               0x00000007
-#define A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__SHIFT              0
-static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN(uint32_t val)
-{
-       return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__MASK;
-}
-#define A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__MASK                  0x00000038
-#define A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__SHIFT                 3
-static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_ROW(uint32_t val)
-{
-       return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__MASK;
-}
-#define A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__MASK      0x000001c0
-#define A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__SHIFT     6
-static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK(uint32_t val)
-{
-       return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__MASK;
-}
-
-#define REG_A2XX_RB_MODECONTROL                                        0x00002208
-#define A2XX_RB_MODECONTROL_EDRAM_MODE__MASK                   0x00000007
-#define A2XX_RB_MODECONTROL_EDRAM_MODE__SHIFT                  0
-static inline uint32_t A2XX_RB_MODECONTROL_EDRAM_MODE(enum a2xx_rb_edram_mode val)
-{
-       return ((val) << A2XX_RB_MODECONTROL_EDRAM_MODE__SHIFT) & A2XX_RB_MODECONTROL_EDRAM_MODE__MASK;
-}
-
-#define REG_A2XX_A220_RB_LRZ_VSC_CONTROL                       0x00002209
-
-#define REG_A2XX_RB_SAMPLE_POS                                 0x0000220a
-
-#define REG_A2XX_CLEAR_COLOR                                   0x0000220b
-#define A2XX_CLEAR_COLOR_RED__MASK                             0x000000ff
-#define A2XX_CLEAR_COLOR_RED__SHIFT                            0
-static inline uint32_t A2XX_CLEAR_COLOR_RED(uint32_t val)
-{
-       return ((val) << A2XX_CLEAR_COLOR_RED__SHIFT) & A2XX_CLEAR_COLOR_RED__MASK;
-}
-#define A2XX_CLEAR_COLOR_GREEN__MASK                           0x0000ff00
-#define A2XX_CLEAR_COLOR_GREEN__SHIFT                          8
-static inline uint32_t A2XX_CLEAR_COLOR_GREEN(uint32_t val)
-{
-       return ((val) << A2XX_CLEAR_COLOR_GREEN__SHIFT) & A2XX_CLEAR_COLOR_GREEN__MASK;
-}
-#define A2XX_CLEAR_COLOR_BLUE__MASK                            0x00ff0000
-#define A2XX_CLEAR_COLOR_BLUE__SHIFT                           16
-static inline uint32_t A2XX_CLEAR_COLOR_BLUE(uint32_t val)
-{
-       return ((val) << A2XX_CLEAR_COLOR_BLUE__SHIFT) & A2XX_CLEAR_COLOR_BLUE__MASK;
-}
-#define A2XX_CLEAR_COLOR_ALPHA__MASK                           0xff000000
-#define A2XX_CLEAR_COLOR_ALPHA__SHIFT                          24
-static inline uint32_t A2XX_CLEAR_COLOR_ALPHA(uint32_t val)
-{
-       return ((val) << A2XX_CLEAR_COLOR_ALPHA__SHIFT) & A2XX_CLEAR_COLOR_ALPHA__MASK;
-}
-
-#define REG_A2XX_A220_GRAS_CONTROL                             0x00002210
-
-#define REG_A2XX_PA_SU_POINT_SIZE                              0x00002280
-#define A2XX_PA_SU_POINT_SIZE_HEIGHT__MASK                     0x0000ffff
-#define A2XX_PA_SU_POINT_SIZE_HEIGHT__SHIFT                    0
-static inline uint32_t A2XX_PA_SU_POINT_SIZE_HEIGHT(float val)
-{
-       return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_SIZE_HEIGHT__SHIFT) & A2XX_PA_SU_POINT_SIZE_HEIGHT__MASK;
-}
-#define A2XX_PA_SU_POINT_SIZE_WIDTH__MASK                      0xffff0000
-#define A2XX_PA_SU_POINT_SIZE_WIDTH__SHIFT                     16
-static inline uint32_t A2XX_PA_SU_POINT_SIZE_WIDTH(float val)
-{
-       return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_SIZE_WIDTH__SHIFT) & A2XX_PA_SU_POINT_SIZE_WIDTH__MASK;
-}
-
-#define REG_A2XX_PA_SU_POINT_MINMAX                            0x00002281
-#define A2XX_PA_SU_POINT_MINMAX_MIN__MASK                      0x0000ffff
-#define A2XX_PA_SU_POINT_MINMAX_MIN__SHIFT                     0
-static inline uint32_t A2XX_PA_SU_POINT_MINMAX_MIN(float val)
-{
-       return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_MINMAX_MIN__SHIFT) & A2XX_PA_SU_POINT_MINMAX_MIN__MASK;
-}
-#define A2XX_PA_SU_POINT_MINMAX_MAX__MASK                      0xffff0000
-#define A2XX_PA_SU_POINT_MINMAX_MAX__SHIFT                     16
-static inline uint32_t A2XX_PA_SU_POINT_MINMAX_MAX(float val)
-{
-       return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_MINMAX_MAX__SHIFT) & A2XX_PA_SU_POINT_MINMAX_MAX__MASK;
-}
-
-#define REG_A2XX_PA_SU_LINE_CNTL                               0x00002282
-#define A2XX_PA_SU_LINE_CNTL_WIDTH__MASK                       0x0000ffff
-#define A2XX_PA_SU_LINE_CNTL_WIDTH__SHIFT                      0
-static inline uint32_t A2XX_PA_SU_LINE_CNTL_WIDTH(float val)
-{
-       return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_LINE_CNTL_WIDTH__SHIFT) & A2XX_PA_SU_LINE_CNTL_WIDTH__MASK;
-}
-
-#define REG_A2XX_PA_SC_LINE_STIPPLE                            0x00002283
-#define A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__MASK             0x0000ffff
-#define A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__SHIFT            0
-static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN(uint32_t val)
-{
-       return ((val) << A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__MASK;
-}
-#define A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__MASK             0x00ff0000
-#define A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__SHIFT            16
-static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT(uint32_t val)
-{
-       return ((val) << A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__MASK;
-}
-#define A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__MASK                0x10000000
-#define A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__SHIFT       28
-static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER(enum a2xx_pa_sc_pattern_bit_order val)
-{
-       return ((val) << A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__MASK;
-}
-#define A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__MASK          0x60000000
-#define A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__SHIFT         29
-static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL(enum a2xx_pa_sc_auto_reset_cntl val)
-{
-       return ((val) << A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__MASK;
-}
-
-#define REG_A2XX_PA_SC_VIZ_QUERY                               0x00002293
-#define A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ENA                     0x00000001
-#define A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__MASK                        0x0000007e
-#define A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__SHIFT               1
-static inline uint32_t A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID(uint32_t val)
-{
-       return ((val) << A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__SHIFT) & A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__MASK;
-}
-#define A2XX_PA_SC_VIZ_QUERY_KILL_PIX_POST_EARLY_Z             0x00000100
-
-#define REG_A2XX_VGT_ENHANCE                                   0x00002294
-
-#define REG_A2XX_PA_SC_LINE_CNTL                               0x00002300
-#define A2XX_PA_SC_LINE_CNTL_BRES_CNTL__MASK                   0x0000ffff
-#define A2XX_PA_SC_LINE_CNTL_BRES_CNTL__SHIFT                  0
-static inline uint32_t A2XX_PA_SC_LINE_CNTL_BRES_CNTL(uint32_t val)
-{
-       return ((val) << A2XX_PA_SC_LINE_CNTL_BRES_CNTL__SHIFT) & A2XX_PA_SC_LINE_CNTL_BRES_CNTL__MASK;
-}
-#define A2XX_PA_SC_LINE_CNTL_USE_BRES_CNTL                     0x00000100
-#define A2XX_PA_SC_LINE_CNTL_EXPAND_LINE_WIDTH                 0x00000200
-#define A2XX_PA_SC_LINE_CNTL_LAST_PIXEL                                0x00000400
-
-#define REG_A2XX_PA_SC_AA_CONFIG                               0x00002301
-#define A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__MASK            0x00000007
-#define A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__SHIFT           0
-static inline uint32_t A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES(uint32_t val)
-{
-       return ((val) << A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__SHIFT) & A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__MASK;
-}
-#define A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__MASK             0x0001e000
-#define A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__SHIFT            13
-static inline uint32_t A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST(uint32_t val)
-{
-       return ((val) << A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__SHIFT) & A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__MASK;
-}
-
-#define REG_A2XX_PA_SU_VTX_CNTL                                        0x00002302
-#define A2XX_PA_SU_VTX_CNTL_PIX_CENTER__MASK                   0x00000001
-#define A2XX_PA_SU_VTX_CNTL_PIX_CENTER__SHIFT                  0
-static inline uint32_t A2XX_PA_SU_VTX_CNTL_PIX_CENTER(enum a2xx_pa_pixcenter val)
-{
-       return ((val) << A2XX_PA_SU_VTX_CNTL_PIX_CENTER__SHIFT) & A2XX_PA_SU_VTX_CNTL_PIX_CENTER__MASK;
-}
-#define A2XX_PA_SU_VTX_CNTL_ROUND_MODE__MASK                   0x00000006
-#define A2XX_PA_SU_VTX_CNTL_ROUND_MODE__SHIFT                  1
-static inline uint32_t A2XX_PA_SU_VTX_CNTL_ROUND_MODE(enum a2xx_pa_roundmode val)
-{
-       return ((val) << A2XX_PA_SU_VTX_CNTL_ROUND_MODE__SHIFT) & A2XX_PA_SU_VTX_CNTL_ROUND_MODE__MASK;
-}
-#define A2XX_PA_SU_VTX_CNTL_QUANT_MODE__MASK                   0x00000380
-#define A2XX_PA_SU_VTX_CNTL_QUANT_MODE__SHIFT                  7
-static inline uint32_t A2XX_PA_SU_VTX_CNTL_QUANT_MODE(enum a2xx_pa_quantmode val)
-{
-       return ((val) << A2XX_PA_SU_VTX_CNTL_QUANT_MODE__SHIFT) & A2XX_PA_SU_VTX_CNTL_QUANT_MODE__MASK;
-}
-
-#define REG_A2XX_PA_CL_GB_VERT_CLIP_ADJ                                0x00002303
-#define A2XX_PA_CL_GB_VERT_CLIP_ADJ__MASK                      0xffffffff
-#define A2XX_PA_CL_GB_VERT_CLIP_ADJ__SHIFT                     0
-static inline uint32_t A2XX_PA_CL_GB_VERT_CLIP_ADJ(float val)
-{
-       return ((fui(val)) << A2XX_PA_CL_GB_VERT_CLIP_ADJ__SHIFT) & A2XX_PA_CL_GB_VERT_CLIP_ADJ__MASK;
-}
-
-#define REG_A2XX_PA_CL_GB_VERT_DISC_ADJ                                0x00002304
-#define A2XX_PA_CL_GB_VERT_DISC_ADJ__MASK                      0xffffffff
-#define A2XX_PA_CL_GB_VERT_DISC_ADJ__SHIFT                     0
-static inline uint32_t A2XX_PA_CL_GB_VERT_DISC_ADJ(float val)
-{
-       return ((fui(val)) << A2XX_PA_CL_GB_VERT_DISC_ADJ__SHIFT) & A2XX_PA_CL_GB_VERT_DISC_ADJ__MASK;
-}
-
-#define REG_A2XX_PA_CL_GB_HORZ_CLIP_ADJ                                0x00002305
-#define A2XX_PA_CL_GB_HORZ_CLIP_ADJ__MASK                      0xffffffff
-#define A2XX_PA_CL_GB_HORZ_CLIP_ADJ__SHIFT                     0
-static inline uint32_t A2XX_PA_CL_GB_HORZ_CLIP_ADJ(float val)
-{
-       return ((fui(val)) << A2XX_PA_CL_GB_HORZ_CLIP_ADJ__SHIFT) & A2XX_PA_CL_GB_HORZ_CLIP_ADJ__MASK;
-}
-
-#define REG_A2XX_PA_CL_GB_HORZ_DISC_ADJ                                0x00002306
-#define A2XX_PA_CL_GB_HORZ_DISC_ADJ__MASK                      0xffffffff
-#define A2XX_PA_CL_GB_HORZ_DISC_ADJ__SHIFT                     0
-static inline uint32_t A2XX_PA_CL_GB_HORZ_DISC_ADJ(float val)
-{
-       return ((fui(val)) << A2XX_PA_CL_GB_HORZ_DISC_ADJ__SHIFT) & A2XX_PA_CL_GB_HORZ_DISC_ADJ__MASK;
-}
-
-#define REG_A2XX_SQ_VS_CONST                                   0x00002307
-#define A2XX_SQ_VS_CONST_BASE__MASK                            0x000001ff
-#define A2XX_SQ_VS_CONST_BASE__SHIFT                           0
-static inline uint32_t A2XX_SQ_VS_CONST_BASE(uint32_t val)
-{
-       return ((val) << A2XX_SQ_VS_CONST_BASE__SHIFT) & A2XX_SQ_VS_CONST_BASE__MASK;
-}
-#define A2XX_SQ_VS_CONST_SIZE__MASK                            0x001ff000
-#define A2XX_SQ_VS_CONST_SIZE__SHIFT                           12
-static inline uint32_t A2XX_SQ_VS_CONST_SIZE(uint32_t val)
-{
-       return ((val) << A2XX_SQ_VS_CONST_SIZE__SHIFT) & A2XX_SQ_VS_CONST_SIZE__MASK;
-}
-
-#define REG_A2XX_SQ_PS_CONST                                   0x00002308
-#define A2XX_SQ_PS_CONST_BASE__MASK                            0x000001ff
-#define A2XX_SQ_PS_CONST_BASE__SHIFT                           0
-static inline uint32_t A2XX_SQ_PS_CONST_BASE(uint32_t val)
-{
-       return ((val) << A2XX_SQ_PS_CONST_BASE__SHIFT) & A2XX_SQ_PS_CONST_BASE__MASK;
-}
-#define A2XX_SQ_PS_CONST_SIZE__MASK                            0x001ff000
-#define A2XX_SQ_PS_CONST_SIZE__SHIFT                           12
-static inline uint32_t A2XX_SQ_PS_CONST_SIZE(uint32_t val)
-{
-       return ((val) << A2XX_SQ_PS_CONST_SIZE__SHIFT) & A2XX_SQ_PS_CONST_SIZE__MASK;
-}
-
-#define REG_A2XX_SQ_DEBUG_MISC_0                               0x00002309
-
-#define REG_A2XX_SQ_DEBUG_MISC_1                               0x0000230a
-
-#define REG_A2XX_PA_SC_AA_MASK                                 0x00002312
-
-#define REG_A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL                   0x00002316
-#define A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__MASK 0x00000007
-#define A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__SHIFT        0
-static inline uint32_t A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH(uint32_t val)
-{
-       return ((val) << A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__SHIFT) & A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__MASK;
-}
-
-#define REG_A2XX_VGT_OUT_DEALLOC_CNTL                          0x00002317
-#define A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__MASK           0x00000003
-#define A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__SHIFT          0
-static inline uint32_t A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST(uint32_t val)
-{
-       return ((val) << A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__SHIFT) & A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__MASK;
-}
-
-#define REG_A2XX_RB_COPY_CONTROL                               0x00002318
-#define A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__MASK          0x00000007
-#define A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__SHIFT         0
-static inline uint32_t A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT(enum a2xx_rb_copy_sample_select val)
-{
-       return ((val) << A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__SHIFT) & A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__MASK;
-}
-#define A2XX_RB_COPY_CONTROL_DEPTH_CLEAR_ENABLE                        0x00000008
-#define A2XX_RB_COPY_CONTROL_CLEAR_MASK__MASK                  0x000000f0
-#define A2XX_RB_COPY_CONTROL_CLEAR_MASK__SHIFT                 4
-static inline uint32_t A2XX_RB_COPY_CONTROL_CLEAR_MASK(uint32_t val)
-{
-       return ((val) << A2XX_RB_COPY_CONTROL_CLEAR_MASK__SHIFT) & A2XX_RB_COPY_CONTROL_CLEAR_MASK__MASK;
-}
-
-#define REG_A2XX_RB_COPY_DEST_BASE                             0x00002319
-
-#define REG_A2XX_RB_COPY_DEST_PITCH                            0x0000231a
-#define A2XX_RB_COPY_DEST_PITCH__MASK                          0xffffffff
-#define A2XX_RB_COPY_DEST_PITCH__SHIFT                         0
-static inline uint32_t A2XX_RB_COPY_DEST_PITCH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A2XX_RB_COPY_DEST_PITCH__SHIFT) & A2XX_RB_COPY_DEST_PITCH__MASK;
-}
-
-#define REG_A2XX_RB_COPY_DEST_INFO                             0x0000231b
-#define A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__MASK               0x00000007
-#define A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__SHIFT              0
-static inline uint32_t A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN(enum adreno_rb_surface_endian val)
-{
-       return ((val) << A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__SHIFT) & A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__MASK;
-}
-#define A2XX_RB_COPY_DEST_INFO_LINEAR                          0x00000008
-#define A2XX_RB_COPY_DEST_INFO_FORMAT__MASK                    0x000000f0
-#define A2XX_RB_COPY_DEST_INFO_FORMAT__SHIFT                   4
-static inline uint32_t A2XX_RB_COPY_DEST_INFO_FORMAT(enum a2xx_colorformatx val)
-{
-       return ((val) << A2XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A2XX_RB_COPY_DEST_INFO_FORMAT__MASK;
-}
-#define A2XX_RB_COPY_DEST_INFO_SWAP__MASK                      0x00000300
-#define A2XX_RB_COPY_DEST_INFO_SWAP__SHIFT                     8
-static inline uint32_t A2XX_RB_COPY_DEST_INFO_SWAP(uint32_t val)
-{
-       return ((val) << A2XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A2XX_RB_COPY_DEST_INFO_SWAP__MASK;
-}
-#define A2XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK               0x00000c00
-#define A2XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT              10
-static inline uint32_t A2XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
-{
-       return ((val) << A2XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A2XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
-}
-#define A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__MASK               0x00003000
-#define A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__SHIFT              12
-static inline uint32_t A2XX_RB_COPY_DEST_INFO_DITHER_TYPE(enum a2xx_rb_dither_type val)
-{
-       return ((val) << A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__SHIFT) & A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__MASK;
-}
-#define A2XX_RB_COPY_DEST_INFO_WRITE_RED                       0x00004000
-#define A2XX_RB_COPY_DEST_INFO_WRITE_GREEN                     0x00008000
-#define A2XX_RB_COPY_DEST_INFO_WRITE_BLUE                      0x00010000
-#define A2XX_RB_COPY_DEST_INFO_WRITE_ALPHA                     0x00020000
-
-#define REG_A2XX_RB_COPY_DEST_OFFSET                           0x0000231c
-#define A2XX_RB_COPY_DEST_OFFSET_X__MASK                       0x00001fff
-#define A2XX_RB_COPY_DEST_OFFSET_X__SHIFT                      0
-static inline uint32_t A2XX_RB_COPY_DEST_OFFSET_X(uint32_t val)
-{
-       return ((val) << A2XX_RB_COPY_DEST_OFFSET_X__SHIFT) & A2XX_RB_COPY_DEST_OFFSET_X__MASK;
-}
-#define A2XX_RB_COPY_DEST_OFFSET_Y__MASK                       0x03ffe000
-#define A2XX_RB_COPY_DEST_OFFSET_Y__SHIFT                      13
-static inline uint32_t A2XX_RB_COPY_DEST_OFFSET_Y(uint32_t val)
-{
-       return ((val) << A2XX_RB_COPY_DEST_OFFSET_Y__SHIFT) & A2XX_RB_COPY_DEST_OFFSET_Y__MASK;
-}
-
-#define REG_A2XX_RB_DEPTH_CLEAR                                        0x0000231d
-
-#define REG_A2XX_RB_SAMPLE_COUNT_CTL                           0x00002324
-
-#define REG_A2XX_RB_COLOR_DEST_MASK                            0x00002326
-
-#define REG_A2XX_A225_GRAS_UCP0X                               0x00002340
-
-#define REG_A2XX_A225_GRAS_UCP5W                               0x00002357
-
-#define REG_A2XX_A225_GRAS_UCP_ENABLED                         0x00002360
-
-#define REG_A2XX_PA_SU_POLY_OFFSET_FRONT_SCALE                 0x00002380
-
-#define REG_A2XX_PA_SU_POLY_OFFSET_BACK_OFFSET                 0x00002383
-
-#define REG_A2XX_SQ_CONSTANT_0                                 0x00004000
-
-#define REG_A2XX_SQ_FETCH_0                                    0x00004800
-
-#define REG_A2XX_SQ_CF_BOOLEANS                                        0x00004900
-
-#define REG_A2XX_SQ_CF_LOOP                                    0x00004908
-
-#define REG_A2XX_COHER_SIZE_PM4                                        0x00000a29
-
-#define REG_A2XX_COHER_BASE_PM4                                        0x00000a2a
-
-#define REG_A2XX_COHER_STATUS_PM4                              0x00000a2b
-
-#define REG_A2XX_SQ_TEX_0                                      0x00000000
-#define A2XX_SQ_TEX_0_TYPE__MASK                               0x00000003
-#define A2XX_SQ_TEX_0_TYPE__SHIFT                              0
-static inline uint32_t A2XX_SQ_TEX_0_TYPE(enum sq_tex_type val)
-{
-       return ((val) << A2XX_SQ_TEX_0_TYPE__SHIFT) & A2XX_SQ_TEX_0_TYPE__MASK;
-}
-#define A2XX_SQ_TEX_0_SIGN_X__MASK                             0x0000000c
-#define A2XX_SQ_TEX_0_SIGN_X__SHIFT                            2
-static inline uint32_t A2XX_SQ_TEX_0_SIGN_X(enum sq_tex_sign val)
-{
-       return ((val) << A2XX_SQ_TEX_0_SIGN_X__SHIFT) & A2XX_SQ_TEX_0_SIGN_X__MASK;
-}
-#define A2XX_SQ_TEX_0_SIGN_Y__MASK                             0x00000030
-#define A2XX_SQ_TEX_0_SIGN_Y__SHIFT                            4
-static inline uint32_t A2XX_SQ_TEX_0_SIGN_Y(enum sq_tex_sign val)
-{
-       return ((val) << A2XX_SQ_TEX_0_SIGN_Y__SHIFT) & A2XX_SQ_TEX_0_SIGN_Y__MASK;
-}
-#define A2XX_SQ_TEX_0_SIGN_Z__MASK                             0x000000c0
-#define A2XX_SQ_TEX_0_SIGN_Z__SHIFT                            6
-static inline uint32_t A2XX_SQ_TEX_0_SIGN_Z(enum sq_tex_sign val)
-{
-       return ((val) << A2XX_SQ_TEX_0_SIGN_Z__SHIFT) & A2XX_SQ_TEX_0_SIGN_Z__MASK;
-}
-#define A2XX_SQ_TEX_0_SIGN_W__MASK                             0x00000300
-#define A2XX_SQ_TEX_0_SIGN_W__SHIFT                            8
-static inline uint32_t A2XX_SQ_TEX_0_SIGN_W(enum sq_tex_sign val)
-{
-       return ((val) << A2XX_SQ_TEX_0_SIGN_W__SHIFT) & A2XX_SQ_TEX_0_SIGN_W__MASK;
-}
-#define A2XX_SQ_TEX_0_CLAMP_X__MASK                            0x00001c00
-#define A2XX_SQ_TEX_0_CLAMP_X__SHIFT                           10
-static inline uint32_t A2XX_SQ_TEX_0_CLAMP_X(enum sq_tex_clamp val)
-{
-       return ((val) << A2XX_SQ_TEX_0_CLAMP_X__SHIFT) & A2XX_SQ_TEX_0_CLAMP_X__MASK;
-}
-#define A2XX_SQ_TEX_0_CLAMP_Y__MASK                            0x0000e000
-#define A2XX_SQ_TEX_0_CLAMP_Y__SHIFT                           13
-static inline uint32_t A2XX_SQ_TEX_0_CLAMP_Y(enum sq_tex_clamp val)
-{
-       return ((val) << A2XX_SQ_TEX_0_CLAMP_Y__SHIFT) & A2XX_SQ_TEX_0_CLAMP_Y__MASK;
-}
-#define A2XX_SQ_TEX_0_CLAMP_Z__MASK                            0x00070000
-#define A2XX_SQ_TEX_0_CLAMP_Z__SHIFT                           16
-static inline uint32_t A2XX_SQ_TEX_0_CLAMP_Z(enum sq_tex_clamp val)
-{
-       return ((val) << A2XX_SQ_TEX_0_CLAMP_Z__SHIFT) & A2XX_SQ_TEX_0_CLAMP_Z__MASK;
-}
-#define A2XX_SQ_TEX_0_PITCH__MASK                              0x7fc00000
-#define A2XX_SQ_TEX_0_PITCH__SHIFT                             22
-static inline uint32_t A2XX_SQ_TEX_0_PITCH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A2XX_SQ_TEX_0_PITCH__SHIFT) & A2XX_SQ_TEX_0_PITCH__MASK;
-}
-#define A2XX_SQ_TEX_0_TILED                                    0x00000002
-
-#define REG_A2XX_SQ_TEX_1                                      0x00000001
-#define A2XX_SQ_TEX_1_FORMAT__MASK                             0x0000003f
-#define A2XX_SQ_TEX_1_FORMAT__SHIFT                            0
-static inline uint32_t A2XX_SQ_TEX_1_FORMAT(enum a2xx_sq_surfaceformat val)
-{
-       return ((val) << A2XX_SQ_TEX_1_FORMAT__SHIFT) & A2XX_SQ_TEX_1_FORMAT__MASK;
-}
-#define A2XX_SQ_TEX_1_ENDIANNESS__MASK                         0x000000c0
-#define A2XX_SQ_TEX_1_ENDIANNESS__SHIFT                                6
-static inline uint32_t A2XX_SQ_TEX_1_ENDIANNESS(enum sq_tex_endian val)
-{
-       return ((val) << A2XX_SQ_TEX_1_ENDIANNESS__SHIFT) & A2XX_SQ_TEX_1_ENDIANNESS__MASK;
-}
-#define A2XX_SQ_TEX_1_REQUEST_SIZE__MASK                       0x00000300
-#define A2XX_SQ_TEX_1_REQUEST_SIZE__SHIFT                      8
-static inline uint32_t A2XX_SQ_TEX_1_REQUEST_SIZE(uint32_t val)
-{
-       return ((val) << A2XX_SQ_TEX_1_REQUEST_SIZE__SHIFT) & A2XX_SQ_TEX_1_REQUEST_SIZE__MASK;
-}
-#define A2XX_SQ_TEX_1_STACKED                                  0x00000400
-#define A2XX_SQ_TEX_1_CLAMP_POLICY__MASK                       0x00000800
-#define A2XX_SQ_TEX_1_CLAMP_POLICY__SHIFT                      11
-static inline uint32_t A2XX_SQ_TEX_1_CLAMP_POLICY(enum sq_tex_clamp_policy val)
-{
-       return ((val) << A2XX_SQ_TEX_1_CLAMP_POLICY__SHIFT) & A2XX_SQ_TEX_1_CLAMP_POLICY__MASK;
-}
-#define A2XX_SQ_TEX_1_BASE_ADDRESS__MASK                       0xfffff000
-#define A2XX_SQ_TEX_1_BASE_ADDRESS__SHIFT                      12
-static inline uint32_t A2XX_SQ_TEX_1_BASE_ADDRESS(uint32_t val)
-{
-       assert(!(val & 0xfff));
-       return ((val >> 12) << A2XX_SQ_TEX_1_BASE_ADDRESS__SHIFT) & A2XX_SQ_TEX_1_BASE_ADDRESS__MASK;
-}
-
-#define REG_A2XX_SQ_TEX_2                                      0x00000002
-#define A2XX_SQ_TEX_2_WIDTH__MASK                              0x00001fff
-#define A2XX_SQ_TEX_2_WIDTH__SHIFT                             0
-static inline uint32_t A2XX_SQ_TEX_2_WIDTH(uint32_t val)
-{
-       return ((val) << A2XX_SQ_TEX_2_WIDTH__SHIFT) & A2XX_SQ_TEX_2_WIDTH__MASK;
-}
-#define A2XX_SQ_TEX_2_HEIGHT__MASK                             0x03ffe000
-#define A2XX_SQ_TEX_2_HEIGHT__SHIFT                            13
-static inline uint32_t A2XX_SQ_TEX_2_HEIGHT(uint32_t val)
-{
-       return ((val) << A2XX_SQ_TEX_2_HEIGHT__SHIFT) & A2XX_SQ_TEX_2_HEIGHT__MASK;
-}
-#define A2XX_SQ_TEX_2_DEPTH__MASK                              0xfc000000
-#define A2XX_SQ_TEX_2_DEPTH__SHIFT                             26
-static inline uint32_t A2XX_SQ_TEX_2_DEPTH(uint32_t val)
-{
-       return ((val) << A2XX_SQ_TEX_2_DEPTH__SHIFT) & A2XX_SQ_TEX_2_DEPTH__MASK;
-}
-
-#define REG_A2XX_SQ_TEX_3                                      0x00000003
-#define A2XX_SQ_TEX_3_NUM_FORMAT__MASK                         0x00000001
-#define A2XX_SQ_TEX_3_NUM_FORMAT__SHIFT                                0
-static inline uint32_t A2XX_SQ_TEX_3_NUM_FORMAT(enum sq_tex_num_format val)
-{
-       return ((val) << A2XX_SQ_TEX_3_NUM_FORMAT__SHIFT) & A2XX_SQ_TEX_3_NUM_FORMAT__MASK;
-}
-#define A2XX_SQ_TEX_3_SWIZ_X__MASK                             0x0000000e
-#define A2XX_SQ_TEX_3_SWIZ_X__SHIFT                            1
-static inline uint32_t A2XX_SQ_TEX_3_SWIZ_X(enum sq_tex_swiz val)
-{
-       return ((val) << A2XX_SQ_TEX_3_SWIZ_X__SHIFT) & A2XX_SQ_TEX_3_SWIZ_X__MASK;
-}
-#define A2XX_SQ_TEX_3_SWIZ_Y__MASK                             0x00000070
-#define A2XX_SQ_TEX_3_SWIZ_Y__SHIFT                            4
-static inline uint32_t A2XX_SQ_TEX_3_SWIZ_Y(enum sq_tex_swiz val)
-{
-       return ((val) << A2XX_SQ_TEX_3_SWIZ_Y__SHIFT) & A2XX_SQ_TEX_3_SWIZ_Y__MASK;
-}
-#define A2XX_SQ_TEX_3_SWIZ_Z__MASK                             0x00000380
-#define A2XX_SQ_TEX_3_SWIZ_Z__SHIFT                            7
-static inline uint32_t A2XX_SQ_TEX_3_SWIZ_Z(enum sq_tex_swiz val)
-{
-       return ((val) << A2XX_SQ_TEX_3_SWIZ_Z__SHIFT) & A2XX_SQ_TEX_3_SWIZ_Z__MASK;
-}
-#define A2XX_SQ_TEX_3_SWIZ_W__MASK                             0x00001c00
-#define A2XX_SQ_TEX_3_SWIZ_W__SHIFT                            10
-static inline uint32_t A2XX_SQ_TEX_3_SWIZ_W(enum sq_tex_swiz val)
-{
-       return ((val) << A2XX_SQ_TEX_3_SWIZ_W__SHIFT) & A2XX_SQ_TEX_3_SWIZ_W__MASK;
-}
-#define A2XX_SQ_TEX_3_EXP_ADJUST__MASK                         0x0007e000
-#define A2XX_SQ_TEX_3_EXP_ADJUST__SHIFT                                13
-static inline uint32_t A2XX_SQ_TEX_3_EXP_ADJUST(uint32_t val)
-{
-       return ((val) << A2XX_SQ_TEX_3_EXP_ADJUST__SHIFT) & A2XX_SQ_TEX_3_EXP_ADJUST__MASK;
-}
-#define A2XX_SQ_TEX_3_XY_MAG_FILTER__MASK                      0x00180000
-#define A2XX_SQ_TEX_3_XY_MAG_FILTER__SHIFT                     19
-static inline uint32_t A2XX_SQ_TEX_3_XY_MAG_FILTER(enum sq_tex_filter val)
-{
-       return ((val) << A2XX_SQ_TEX_3_XY_MAG_FILTER__SHIFT) & A2XX_SQ_TEX_3_XY_MAG_FILTER__MASK;
-}
-#define A2XX_SQ_TEX_3_XY_MIN_FILTER__MASK                      0x00600000
-#define A2XX_SQ_TEX_3_XY_MIN_FILTER__SHIFT                     21
-static inline uint32_t A2XX_SQ_TEX_3_XY_MIN_FILTER(enum sq_tex_filter val)
-{
-       return ((val) << A2XX_SQ_TEX_3_XY_MIN_FILTER__SHIFT) & A2XX_SQ_TEX_3_XY_MIN_FILTER__MASK;
-}
-#define A2XX_SQ_TEX_3_MIP_FILTER__MASK                         0x01800000
-#define A2XX_SQ_TEX_3_MIP_FILTER__SHIFT                                23
-static inline uint32_t A2XX_SQ_TEX_3_MIP_FILTER(enum sq_tex_filter val)
-{
-       return ((val) << A2XX_SQ_TEX_3_MIP_FILTER__SHIFT) & A2XX_SQ_TEX_3_MIP_FILTER__MASK;
-}
-#define A2XX_SQ_TEX_3_ANISO_FILTER__MASK                       0x0e000000
-#define A2XX_SQ_TEX_3_ANISO_FILTER__SHIFT                      25
-static inline uint32_t A2XX_SQ_TEX_3_ANISO_FILTER(enum sq_tex_aniso_filter val)
-{
-       return ((val) << A2XX_SQ_TEX_3_ANISO_FILTER__SHIFT) & A2XX_SQ_TEX_3_ANISO_FILTER__MASK;
-}
-#define A2XX_SQ_TEX_3_BORDER_SIZE__MASK                                0x80000000
-#define A2XX_SQ_TEX_3_BORDER_SIZE__SHIFT                       31
-static inline uint32_t A2XX_SQ_TEX_3_BORDER_SIZE(uint32_t val)
-{
-       return ((val) << A2XX_SQ_TEX_3_BORDER_SIZE__SHIFT) & A2XX_SQ_TEX_3_BORDER_SIZE__MASK;
-}
-
-#define REG_A2XX_SQ_TEX_4                                      0x00000004
-#define A2XX_SQ_TEX_4_VOL_MAG_FILTER__MASK                     0x00000001
-#define A2XX_SQ_TEX_4_VOL_MAG_FILTER__SHIFT                    0
-static inline uint32_t A2XX_SQ_TEX_4_VOL_MAG_FILTER(enum sq_tex_filter val)
-{
-       return ((val) << A2XX_SQ_TEX_4_VOL_MAG_FILTER__SHIFT) & A2XX_SQ_TEX_4_VOL_MAG_FILTER__MASK;
-}
-#define A2XX_SQ_TEX_4_VOL_MIN_FILTER__MASK                     0x00000002
-#define A2XX_SQ_TEX_4_VOL_MIN_FILTER__SHIFT                    1
-static inline uint32_t A2XX_SQ_TEX_4_VOL_MIN_FILTER(enum sq_tex_filter val)
-{
-       return ((val) << A2XX_SQ_TEX_4_VOL_MIN_FILTER__SHIFT) & A2XX_SQ_TEX_4_VOL_MIN_FILTER__MASK;
-}
-#define A2XX_SQ_TEX_4_MIP_MIN_LEVEL__MASK                      0x0000003c
-#define A2XX_SQ_TEX_4_MIP_MIN_LEVEL__SHIFT                     2
-static inline uint32_t A2XX_SQ_TEX_4_MIP_MIN_LEVEL(uint32_t val)
-{
-       return ((val) << A2XX_SQ_TEX_4_MIP_MIN_LEVEL__SHIFT) & A2XX_SQ_TEX_4_MIP_MIN_LEVEL__MASK;
-}
-#define A2XX_SQ_TEX_4_MIP_MAX_LEVEL__MASK                      0x000003c0
-#define A2XX_SQ_TEX_4_MIP_MAX_LEVEL__SHIFT                     6
-static inline uint32_t A2XX_SQ_TEX_4_MIP_MAX_LEVEL(uint32_t val)
-{
-       return ((val) << A2XX_SQ_TEX_4_MIP_MAX_LEVEL__SHIFT) & A2XX_SQ_TEX_4_MIP_MAX_LEVEL__MASK;
-}
-#define A2XX_SQ_TEX_4_MAX_ANISO_WALK                           0x00000400
-#define A2XX_SQ_TEX_4_MIN_ANISO_WALK                           0x00000800
-#define A2XX_SQ_TEX_4_LOD_BIAS__MASK                           0x003ff000
-#define A2XX_SQ_TEX_4_LOD_BIAS__SHIFT                          12
-static inline uint32_t A2XX_SQ_TEX_4_LOD_BIAS(float val)
-{
-       return ((((int32_t)(val * 32.0))) << A2XX_SQ_TEX_4_LOD_BIAS__SHIFT) & A2XX_SQ_TEX_4_LOD_BIAS__MASK;
-}
-#define A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H__MASK                  0x07c00000
-#define A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H__SHIFT                 22
-static inline uint32_t A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H(uint32_t val)
-{
-       return ((val) << A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H__SHIFT) & A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H__MASK;
-}
-#define A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V__MASK                  0xf8000000
-#define A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V__SHIFT                 27
-static inline uint32_t A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V(uint32_t val)
-{
-       return ((val) << A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V__SHIFT) & A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V__MASK;
-}
-
-#define REG_A2XX_SQ_TEX_5                                      0x00000005
-#define A2XX_SQ_TEX_5_BORDER_COLOR__MASK                       0x00000003
-#define A2XX_SQ_TEX_5_BORDER_COLOR__SHIFT                      0
-static inline uint32_t A2XX_SQ_TEX_5_BORDER_COLOR(enum sq_tex_border_color val)
-{
-       return ((val) << A2XX_SQ_TEX_5_BORDER_COLOR__SHIFT) & A2XX_SQ_TEX_5_BORDER_COLOR__MASK;
-}
-#define A2XX_SQ_TEX_5_FORCE_BCW_MAX                            0x00000004
-#define A2XX_SQ_TEX_5_TRI_CLAMP__MASK                          0x00000018
-#define A2XX_SQ_TEX_5_TRI_CLAMP__SHIFT                         3
-static inline uint32_t A2XX_SQ_TEX_5_TRI_CLAMP(uint32_t val)
-{
-       return ((val) << A2XX_SQ_TEX_5_TRI_CLAMP__SHIFT) & A2XX_SQ_TEX_5_TRI_CLAMP__MASK;
-}
-#define A2XX_SQ_TEX_5_ANISO_BIAS__MASK                         0x000001e0
-#define A2XX_SQ_TEX_5_ANISO_BIAS__SHIFT                                5
-static inline uint32_t A2XX_SQ_TEX_5_ANISO_BIAS(float val)
-{
-       return ((((int32_t)(val * 1.0))) << A2XX_SQ_TEX_5_ANISO_BIAS__SHIFT) & A2XX_SQ_TEX_5_ANISO_BIAS__MASK;
-}
-#define A2XX_SQ_TEX_5_DIMENSION__MASK                          0x00000600
-#define A2XX_SQ_TEX_5_DIMENSION__SHIFT                         9
-static inline uint32_t A2XX_SQ_TEX_5_DIMENSION(enum sq_tex_dimension val)
-{
-       return ((val) << A2XX_SQ_TEX_5_DIMENSION__SHIFT) & A2XX_SQ_TEX_5_DIMENSION__MASK;
-}
-#define A2XX_SQ_TEX_5_PACKED_MIPS                              0x00000800
-#define A2XX_SQ_TEX_5_MIP_ADDRESS__MASK                                0xfffff000
-#define A2XX_SQ_TEX_5_MIP_ADDRESS__SHIFT                       12
-static inline uint32_t A2XX_SQ_TEX_5_MIP_ADDRESS(uint32_t val)
-{
-       assert(!(val & 0xfff));
-       return ((val >> 12) << A2XX_SQ_TEX_5_MIP_ADDRESS__SHIFT) & A2XX_SQ_TEX_5_MIP_ADDRESS__MASK;
-}
-
-
-#endif /* A2XX_XML */
diff --git a/src/gallium/drivers/freedreno/a3xx/a3xx.xml.h b/src/gallium/drivers/freedreno/a3xx/a3xx.xml.h
deleted file mode 100644 (file)
index 03be4aa..0000000
+++ /dev/null
@@ -1,3239 +0,0 @@
-#ifndef A3XX_XML
-#define A3XX_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/envytools/rnndb/adreno.xml               (    501 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/freedreno_copyright.xml  (   1572 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a2xx.xml          (  42463 bytes, from 2018-11-19 13:44:03)
-- /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml (  14239 bytes, from 2018-12-05 15:25:53)
-- /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml    (  43052 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a3xx.xml          (  83840 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a4xx.xml          ( 112086 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a5xx.xml          ( 147240 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a6xx.xml          ( 141895 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml      (  10431 bytes, from 2018-09-14 13:03:07)
-- /home/robclark/src/envytools/rnndb/adreno/ocmem.xml         (   1773 bytes, from 2018-07-03 19:37:13)
-
-Copyright (C) 2013-2018 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-enum a3xx_tile_mode {
-       LINEAR = 0,
-       TILE_32X32 = 2,
-};
-
-enum a3xx_state_block_id {
-       HLSQ_BLOCK_ID_TP_TEX = 2,
-       HLSQ_BLOCK_ID_TP_MIPMAP = 3,
-       HLSQ_BLOCK_ID_SP_VS = 4,
-       HLSQ_BLOCK_ID_SP_FS = 6,
-};
-
-enum a3xx_cache_opcode {
-       INVALIDATE = 1,
-};
-
-enum a3xx_vtx_fmt {
-       VFMT_32_FLOAT = 0,
-       VFMT_32_32_FLOAT = 1,
-       VFMT_32_32_32_FLOAT = 2,
-       VFMT_32_32_32_32_FLOAT = 3,
-       VFMT_16_FLOAT = 4,
-       VFMT_16_16_FLOAT = 5,
-       VFMT_16_16_16_FLOAT = 6,
-       VFMT_16_16_16_16_FLOAT = 7,
-       VFMT_32_FIXED = 8,
-       VFMT_32_32_FIXED = 9,
-       VFMT_32_32_32_FIXED = 10,
-       VFMT_32_32_32_32_FIXED = 11,
-       VFMT_16_SINT = 16,
-       VFMT_16_16_SINT = 17,
-       VFMT_16_16_16_SINT = 18,
-       VFMT_16_16_16_16_SINT = 19,
-       VFMT_16_UINT = 20,
-       VFMT_16_16_UINT = 21,
-       VFMT_16_16_16_UINT = 22,
-       VFMT_16_16_16_16_UINT = 23,
-       VFMT_16_SNORM = 24,
-       VFMT_16_16_SNORM = 25,
-       VFMT_16_16_16_SNORM = 26,
-       VFMT_16_16_16_16_SNORM = 27,
-       VFMT_16_UNORM = 28,
-       VFMT_16_16_UNORM = 29,
-       VFMT_16_16_16_UNORM = 30,
-       VFMT_16_16_16_16_UNORM = 31,
-       VFMT_32_UINT = 32,
-       VFMT_32_32_UINT = 33,
-       VFMT_32_32_32_UINT = 34,
-       VFMT_32_32_32_32_UINT = 35,
-       VFMT_32_SINT = 36,
-       VFMT_32_32_SINT = 37,
-       VFMT_32_32_32_SINT = 38,
-       VFMT_32_32_32_32_SINT = 39,
-       VFMT_8_UINT = 40,
-       VFMT_8_8_UINT = 41,
-       VFMT_8_8_8_UINT = 42,
-       VFMT_8_8_8_8_UINT = 43,
-       VFMT_8_UNORM = 44,
-       VFMT_8_8_UNORM = 45,
-       VFMT_8_8_8_UNORM = 46,
-       VFMT_8_8_8_8_UNORM = 47,
-       VFMT_8_SINT = 48,
-       VFMT_8_8_SINT = 49,
-       VFMT_8_8_8_SINT = 50,
-       VFMT_8_8_8_8_SINT = 51,
-       VFMT_8_SNORM = 52,
-       VFMT_8_8_SNORM = 53,
-       VFMT_8_8_8_SNORM = 54,
-       VFMT_8_8_8_8_SNORM = 55,
-       VFMT_10_10_10_2_UINT = 56,
-       VFMT_10_10_10_2_UNORM = 57,
-       VFMT_10_10_10_2_SINT = 58,
-       VFMT_10_10_10_2_SNORM = 59,
-       VFMT_2_10_10_10_UINT = 60,
-       VFMT_2_10_10_10_UNORM = 61,
-       VFMT_2_10_10_10_SINT = 62,
-       VFMT_2_10_10_10_SNORM = 63,
-};
-
-enum a3xx_tex_fmt {
-       TFMT_5_6_5_UNORM = 4,
-       TFMT_5_5_5_1_UNORM = 5,
-       TFMT_4_4_4_4_UNORM = 7,
-       TFMT_Z16_UNORM = 9,
-       TFMT_X8Z24_UNORM = 10,
-       TFMT_Z32_FLOAT = 11,
-       TFMT_UV_64X32 = 16,
-       TFMT_VU_64X32 = 17,
-       TFMT_Y_64X32 = 18,
-       TFMT_NV12_64X32 = 19,
-       TFMT_UV_LINEAR = 20,
-       TFMT_VU_LINEAR = 21,
-       TFMT_Y_LINEAR = 22,
-       TFMT_NV12_LINEAR = 23,
-       TFMT_I420_Y = 24,
-       TFMT_I420_U = 26,
-       TFMT_I420_V = 27,
-       TFMT_ATC_RGB = 32,
-       TFMT_ATC_RGBA_EXPLICIT = 33,
-       TFMT_ETC1 = 34,
-       TFMT_ATC_RGBA_INTERPOLATED = 35,
-       TFMT_DXT1 = 36,
-       TFMT_DXT3 = 37,
-       TFMT_DXT5 = 38,
-       TFMT_2_10_10_10_UNORM = 40,
-       TFMT_10_10_10_2_UNORM = 41,
-       TFMT_9_9_9_E5_FLOAT = 42,
-       TFMT_11_11_10_FLOAT = 43,
-       TFMT_A8_UNORM = 44,
-       TFMT_L8_UNORM = 45,
-       TFMT_L8_A8_UNORM = 47,
-       TFMT_8_UNORM = 48,
-       TFMT_8_8_UNORM = 49,
-       TFMT_8_8_8_UNORM = 50,
-       TFMT_8_8_8_8_UNORM = 51,
-       TFMT_8_SNORM = 52,
-       TFMT_8_8_SNORM = 53,
-       TFMT_8_8_8_SNORM = 54,
-       TFMT_8_8_8_8_SNORM = 55,
-       TFMT_8_UINT = 56,
-       TFMT_8_8_UINT = 57,
-       TFMT_8_8_8_UINT = 58,
-       TFMT_8_8_8_8_UINT = 59,
-       TFMT_8_SINT = 60,
-       TFMT_8_8_SINT = 61,
-       TFMT_8_8_8_SINT = 62,
-       TFMT_8_8_8_8_SINT = 63,
-       TFMT_16_FLOAT = 64,
-       TFMT_16_16_FLOAT = 65,
-       TFMT_16_16_16_16_FLOAT = 67,
-       TFMT_16_UINT = 68,
-       TFMT_16_16_UINT = 69,
-       TFMT_16_16_16_16_UINT = 71,
-       TFMT_16_SINT = 72,
-       TFMT_16_16_SINT = 73,
-       TFMT_16_16_16_16_SINT = 75,
-       TFMT_16_UNORM = 76,
-       TFMT_16_16_UNORM = 77,
-       TFMT_16_16_16_16_UNORM = 79,
-       TFMT_16_SNORM = 80,
-       TFMT_16_16_SNORM = 81,
-       TFMT_16_16_16_16_SNORM = 83,
-       TFMT_32_FLOAT = 84,
-       TFMT_32_32_FLOAT = 85,
-       TFMT_32_32_32_32_FLOAT = 87,
-       TFMT_32_UINT = 88,
-       TFMT_32_32_UINT = 89,
-       TFMT_32_32_32_32_UINT = 91,
-       TFMT_32_SINT = 92,
-       TFMT_32_32_SINT = 93,
-       TFMT_32_32_32_32_SINT = 95,
-       TFMT_2_10_10_10_UINT = 96,
-       TFMT_10_10_10_2_UINT = 97,
-       TFMT_ETC2_RG11_SNORM = 112,
-       TFMT_ETC2_RG11_UNORM = 113,
-       TFMT_ETC2_R11_SNORM = 114,
-       TFMT_ETC2_R11_UNORM = 115,
-       TFMT_ETC2_RGBA8 = 116,
-       TFMT_ETC2_RGB8A1 = 117,
-       TFMT_ETC2_RGB8 = 118,
-};
-
-enum a3xx_tex_fetchsize {
-       TFETCH_DISABLE = 0,
-       TFETCH_1_BYTE = 1,
-       TFETCH_2_BYTE = 2,
-       TFETCH_4_BYTE = 3,
-       TFETCH_8_BYTE = 4,
-       TFETCH_16_BYTE = 5,
-};
-
-enum a3xx_color_fmt {
-       RB_R5G6B5_UNORM = 0,
-       RB_R5G5B5A1_UNORM = 1,
-       RB_R4G4B4A4_UNORM = 3,
-       RB_R8G8B8_UNORM = 4,
-       RB_R8G8B8A8_UNORM = 8,
-       RB_R8G8B8A8_SNORM = 9,
-       RB_R8G8B8A8_UINT = 10,
-       RB_R8G8B8A8_SINT = 11,
-       RB_R8G8_UNORM = 12,
-       RB_R8G8_SNORM = 13,
-       RB_R8_UINT = 14,
-       RB_R8_SINT = 15,
-       RB_R10G10B10A2_UNORM = 16,
-       RB_A2R10G10B10_UNORM = 17,
-       RB_R10G10B10A2_UINT = 18,
-       RB_A2R10G10B10_UINT = 19,
-       RB_A8_UNORM = 20,
-       RB_R8_UNORM = 21,
-       RB_R16_FLOAT = 24,
-       RB_R16G16_FLOAT = 25,
-       RB_R16G16B16A16_FLOAT = 27,
-       RB_R11G11B10_FLOAT = 28,
-       RB_R16_SNORM = 32,
-       RB_R16G16_SNORM = 33,
-       RB_R16G16B16A16_SNORM = 35,
-       RB_R16_UNORM = 36,
-       RB_R16G16_UNORM = 37,
-       RB_R16G16B16A16_UNORM = 39,
-       RB_R16_SINT = 40,
-       RB_R16G16_SINT = 41,
-       RB_R16G16B16A16_SINT = 43,
-       RB_R16_UINT = 44,
-       RB_R16G16_UINT = 45,
-       RB_R16G16B16A16_UINT = 47,
-       RB_R32_FLOAT = 48,
-       RB_R32G32_FLOAT = 49,
-       RB_R32G32B32A32_FLOAT = 51,
-       RB_R32_SINT = 52,
-       RB_R32G32_SINT = 53,
-       RB_R32G32B32A32_SINT = 55,
-       RB_R32_UINT = 56,
-       RB_R32G32_UINT = 57,
-       RB_R32G32B32A32_UINT = 59,
-};
-
-enum a3xx_cp_perfcounter_select {
-       CP_ALWAYS_COUNT = 0,
-       CP_AHB_PFPTRANS_WAIT = 3,
-       CP_AHB_NRTTRANS_WAIT = 6,
-       CP_CSF_NRT_READ_WAIT = 8,
-       CP_CSF_I1_FIFO_FULL = 9,
-       CP_CSF_I2_FIFO_FULL = 10,
-       CP_CSF_ST_FIFO_FULL = 11,
-       CP_RESERVED_12 = 12,
-       CP_CSF_RING_ROQ_FULL = 13,
-       CP_CSF_I1_ROQ_FULL = 14,
-       CP_CSF_I2_ROQ_FULL = 15,
-       CP_CSF_ST_ROQ_FULL = 16,
-       CP_RESERVED_17 = 17,
-       CP_MIU_TAG_MEM_FULL = 18,
-       CP_MIU_NRT_WRITE_STALLED = 22,
-       CP_MIU_NRT_READ_STALLED = 23,
-       CP_ME_REGS_RB_DONE_FIFO_FULL = 26,
-       CP_ME_REGS_VS_EVENT_FIFO_FULL = 27,
-       CP_ME_REGS_PS_EVENT_FIFO_FULL = 28,
-       CP_ME_REGS_CF_EVENT_FIFO_FULL = 29,
-       CP_ME_MICRO_RB_STARVED = 30,
-       CP_AHB_RBBM_DWORD_SENT = 40,
-       CP_ME_BUSY_CLOCKS = 41,
-       CP_ME_WAIT_CONTEXT_AVAIL = 42,
-       CP_PFP_TYPE0_PACKET = 43,
-       CP_PFP_TYPE3_PACKET = 44,
-       CP_CSF_RB_WPTR_NEQ_RPTR = 45,
-       CP_CSF_I1_SIZE_NEQ_ZERO = 46,
-       CP_CSF_I2_SIZE_NEQ_ZERO = 47,
-       CP_CSF_RBI1I2_FETCHING = 48,
-};
-
-enum a3xx_gras_tse_perfcounter_select {
-       GRAS_TSEPERF_INPUT_PRIM = 0,
-       GRAS_TSEPERF_INPUT_NULL_PRIM = 1,
-       GRAS_TSEPERF_TRIVAL_REJ_PRIM = 2,
-       GRAS_TSEPERF_CLIPPED_PRIM = 3,
-       GRAS_TSEPERF_NEW_PRIM = 4,
-       GRAS_TSEPERF_ZERO_AREA_PRIM = 5,
-       GRAS_TSEPERF_FACENESS_CULLED_PRIM = 6,
-       GRAS_TSEPERF_ZERO_PIXEL_PRIM = 7,
-       GRAS_TSEPERF_OUTPUT_NULL_PRIM = 8,
-       GRAS_TSEPERF_OUTPUT_VISIBLE_PRIM = 9,
-       GRAS_TSEPERF_PRE_CLIP_PRIM = 10,
-       GRAS_TSEPERF_POST_CLIP_PRIM = 11,
-       GRAS_TSEPERF_WORKING_CYCLES = 12,
-       GRAS_TSEPERF_PC_STARVE = 13,
-       GRAS_TSERASPERF_STALL = 14,
-};
-
-enum a3xx_gras_ras_perfcounter_select {
-       GRAS_RASPERF_16X16_TILES = 0,
-       GRAS_RASPERF_8X8_TILES = 1,
-       GRAS_RASPERF_4X4_TILES = 2,
-       GRAS_RASPERF_WORKING_CYCLES = 3,
-       GRAS_RASPERF_STALL_CYCLES_BY_RB = 4,
-       GRAS_RASPERF_STALL_CYCLES_BY_VSC = 5,
-       GRAS_RASPERF_STARVE_CYCLES_BY_TSE = 6,
-};
-
-enum a3xx_hlsq_perfcounter_select {
-       HLSQ_PERF_SP_VS_CONSTANT = 0,
-       HLSQ_PERF_SP_VS_INSTRUCTIONS = 1,
-       HLSQ_PERF_SP_FS_CONSTANT = 2,
-       HLSQ_PERF_SP_FS_INSTRUCTIONS = 3,
-       HLSQ_PERF_TP_STATE = 4,
-       HLSQ_PERF_QUADS = 5,
-       HLSQ_PERF_PIXELS = 6,
-       HLSQ_PERF_VERTICES = 7,
-       HLSQ_PERF_FS8_THREADS = 8,
-       HLSQ_PERF_FS16_THREADS = 9,
-       HLSQ_PERF_FS32_THREADS = 10,
-       HLSQ_PERF_VS8_THREADS = 11,
-       HLSQ_PERF_VS16_THREADS = 12,
-       HLSQ_PERF_SP_VS_DATA_BYTES = 13,
-       HLSQ_PERF_SP_FS_DATA_BYTES = 14,
-       HLSQ_PERF_ACTIVE_CYCLES = 15,
-       HLSQ_PERF_STALL_CYCLES_SP_STATE = 16,
-       HLSQ_PERF_STALL_CYCLES_SP_VS = 17,
-       HLSQ_PERF_STALL_CYCLES_SP_FS = 18,
-       HLSQ_PERF_STALL_CYCLES_UCHE = 19,
-       HLSQ_PERF_RBBM_LOAD_CYCLES = 20,
-       HLSQ_PERF_DI_TO_VS_START_SP0 = 21,
-       HLSQ_PERF_DI_TO_FS_START_SP0 = 22,
-       HLSQ_PERF_VS_START_TO_DONE_SP0 = 23,
-       HLSQ_PERF_FS_START_TO_DONE_SP0 = 24,
-       HLSQ_PERF_SP_STATE_COPY_CYCLES_VS = 25,
-       HLSQ_PERF_SP_STATE_COPY_CYCLES_FS = 26,
-       HLSQ_PERF_UCHE_LATENCY_CYCLES = 27,
-       HLSQ_PERF_UCHE_LATENCY_COUNT = 28,
-};
-
-enum a3xx_pc_perfcounter_select {
-       PC_PCPERF_VISIBILITY_STREAMS = 0,
-       PC_PCPERF_TOTAL_INSTANCES = 1,
-       PC_PCPERF_PRIMITIVES_PC_VPC = 2,
-       PC_PCPERF_PRIMITIVES_KILLED_BY_VS = 3,
-       PC_PCPERF_PRIMITIVES_VISIBLE_BY_VS = 4,
-       PC_PCPERF_DRAWCALLS_KILLED_BY_VS = 5,
-       PC_PCPERF_DRAWCALLS_VISIBLE_BY_VS = 6,
-       PC_PCPERF_VERTICES_TO_VFD = 7,
-       PC_PCPERF_REUSED_VERTICES = 8,
-       PC_PCPERF_CYCLES_STALLED_BY_VFD = 9,
-       PC_PCPERF_CYCLES_STALLED_BY_TSE = 10,
-       PC_PCPERF_CYCLES_STALLED_BY_VBIF = 11,
-       PC_PCPERF_CYCLES_IS_WORKING = 12,
-};
-
-enum a3xx_rb_perfcounter_select {
-       RB_RBPERF_ACTIVE_CYCLES_ANY = 0,
-       RB_RBPERF_ACTIVE_CYCLES_ALL = 1,
-       RB_RBPERF_STARVE_CYCLES_BY_SP = 2,
-       RB_RBPERF_STARVE_CYCLES_BY_RAS = 3,
-       RB_RBPERF_STARVE_CYCLES_BY_MARB = 4,
-       RB_RBPERF_STALL_CYCLES_BY_MARB = 5,
-       RB_RBPERF_STALL_CYCLES_BY_HLSQ = 6,
-       RB_RBPERF_RB_MARB_DATA = 7,
-       RB_RBPERF_SP_RB_QUAD = 8,
-       RB_RBPERF_RAS_EARLY_Z_QUADS = 9,
-       RB_RBPERF_GMEM_CH0_READ = 10,
-       RB_RBPERF_GMEM_CH1_READ = 11,
-       RB_RBPERF_GMEM_CH0_WRITE = 12,
-       RB_RBPERF_GMEM_CH1_WRITE = 13,
-       RB_RBPERF_CP_CONTEXT_DONE = 14,
-       RB_RBPERF_CP_CACHE_FLUSH = 15,
-       RB_RBPERF_CP_ZPASS_DONE = 16,
-};
-
-enum a3xx_rbbm_perfcounter_select {
-       RBBM_ALAWYS_ON = 0,
-       RBBM_VBIF_BUSY = 1,
-       RBBM_TSE_BUSY = 2,
-       RBBM_RAS_BUSY = 3,
-       RBBM_PC_DCALL_BUSY = 4,
-       RBBM_PC_VSD_BUSY = 5,
-       RBBM_VFD_BUSY = 6,
-       RBBM_VPC_BUSY = 7,
-       RBBM_UCHE_BUSY = 8,
-       RBBM_VSC_BUSY = 9,
-       RBBM_HLSQ_BUSY = 10,
-       RBBM_ANY_RB_BUSY = 11,
-       RBBM_ANY_TEX_BUSY = 12,
-       RBBM_ANY_USP_BUSY = 13,
-       RBBM_ANY_MARB_BUSY = 14,
-       RBBM_ANY_ARB_BUSY = 15,
-       RBBM_AHB_STATUS_BUSY = 16,
-       RBBM_AHB_STATUS_STALLED = 17,
-       RBBM_AHB_STATUS_TXFR = 18,
-       RBBM_AHB_STATUS_TXFR_SPLIT = 19,
-       RBBM_AHB_STATUS_TXFR_ERROR = 20,
-       RBBM_AHB_STATUS_LONG_STALL = 21,
-       RBBM_RBBM_STATUS_MASKED = 22,
-};
-
-enum a3xx_sp_perfcounter_select {
-       SP_LM_LOAD_INSTRUCTIONS = 0,
-       SP_LM_STORE_INSTRUCTIONS = 1,
-       SP_LM_ATOMICS = 2,
-       SP_UCHE_LOAD_INSTRUCTIONS = 3,
-       SP_UCHE_STORE_INSTRUCTIONS = 4,
-       SP_UCHE_ATOMICS = 5,
-       SP_VS_TEX_INSTRUCTIONS = 6,
-       SP_VS_CFLOW_INSTRUCTIONS = 7,
-       SP_VS_EFU_INSTRUCTIONS = 8,
-       SP_VS_FULL_ALU_INSTRUCTIONS = 9,
-       SP_VS_HALF_ALU_INSTRUCTIONS = 10,
-       SP_FS_TEX_INSTRUCTIONS = 11,
-       SP_FS_CFLOW_INSTRUCTIONS = 12,
-       SP_FS_EFU_INSTRUCTIONS = 13,
-       SP_FS_FULL_ALU_INSTRUCTIONS = 14,
-       SP_FS_HALF_ALU_INSTRUCTIONS = 15,
-       SP_FS_BARY_INSTRUCTIONS = 16,
-       SP_VS_INSTRUCTIONS = 17,
-       SP_FS_INSTRUCTIONS = 18,
-       SP_ADDR_LOCK_COUNT = 19,
-       SP_UCHE_READ_TRANS = 20,
-       SP_UCHE_WRITE_TRANS = 21,
-       SP_EXPORT_VPC_TRANS = 22,
-       SP_EXPORT_RB_TRANS = 23,
-       SP_PIXELS_KILLED = 24,
-       SP_ICL1_REQUESTS = 25,
-       SP_ICL1_MISSES = 26,
-       SP_ICL0_REQUESTS = 27,
-       SP_ICL0_MISSES = 28,
-       SP_ALU_ACTIVE_CYCLES = 29,
-       SP_EFU_ACTIVE_CYCLES = 30,
-       SP_STALL_CYCLES_BY_VPC = 31,
-       SP_STALL_CYCLES_BY_TP = 32,
-       SP_STALL_CYCLES_BY_UCHE = 33,
-       SP_STALL_CYCLES_BY_RB = 34,
-       SP_ACTIVE_CYCLES_ANY = 35,
-       SP_ACTIVE_CYCLES_ALL = 36,
-};
-
-enum a3xx_tp_perfcounter_select {
-       TPL1_TPPERF_L1_REQUESTS = 0,
-       TPL1_TPPERF_TP0_L1_REQUESTS = 1,
-       TPL1_TPPERF_TP0_L1_MISSES = 2,
-       TPL1_TPPERF_TP1_L1_REQUESTS = 3,
-       TPL1_TPPERF_TP1_L1_MISSES = 4,
-       TPL1_TPPERF_TP2_L1_REQUESTS = 5,
-       TPL1_TPPERF_TP2_L1_MISSES = 6,
-       TPL1_TPPERF_TP3_L1_REQUESTS = 7,
-       TPL1_TPPERF_TP3_L1_MISSES = 8,
-       TPL1_TPPERF_OUTPUT_TEXELS_POINT = 9,
-       TPL1_TPPERF_OUTPUT_TEXELS_BILINEAR = 10,
-       TPL1_TPPERF_OUTPUT_TEXELS_MIP = 11,
-       TPL1_TPPERF_OUTPUT_TEXELS_ANISO = 12,
-       TPL1_TPPERF_BILINEAR_OPS = 13,
-       TPL1_TPPERF_QUADSQUADS_OFFSET = 14,
-       TPL1_TPPERF_QUADQUADS_SHADOW = 15,
-       TPL1_TPPERF_QUADS_ARRAY = 16,
-       TPL1_TPPERF_QUADS_PROJECTION = 17,
-       TPL1_TPPERF_QUADS_GRADIENT = 18,
-       TPL1_TPPERF_QUADS_1D2D = 19,
-       TPL1_TPPERF_QUADS_3DCUBE = 20,
-       TPL1_TPPERF_ZERO_LOD = 21,
-       TPL1_TPPERF_OUTPUT_TEXELS = 22,
-       TPL1_TPPERF_ACTIVE_CYCLES_ANY = 23,
-       TPL1_TPPERF_ACTIVE_CYCLES_ALL = 24,
-       TPL1_TPPERF_STALL_CYCLES_BY_ARB = 25,
-       TPL1_TPPERF_LATENCY = 26,
-       TPL1_TPPERF_LATENCY_TRANS = 27,
-};
-
-enum a3xx_vfd_perfcounter_select {
-       VFD_PERF_UCHE_BYTE_FETCHED = 0,
-       VFD_PERF_UCHE_TRANS = 1,
-       VFD_PERF_VPC_BYPASS_COMPONENTS = 2,
-       VFD_PERF_FETCH_INSTRUCTIONS = 3,
-       VFD_PERF_DECODE_INSTRUCTIONS = 4,
-       VFD_PERF_ACTIVE_CYCLES = 5,
-       VFD_PERF_STALL_CYCLES_UCHE = 6,
-       VFD_PERF_STALL_CYCLES_HLSQ = 7,
-       VFD_PERF_STALL_CYCLES_VPC_BYPASS = 8,
-       VFD_PERF_STALL_CYCLES_VPC_ALLOC = 9,
-};
-
-enum a3xx_vpc_perfcounter_select {
-       VPC_PERF_SP_LM_PRIMITIVES = 0,
-       VPC_PERF_COMPONENTS_FROM_SP = 1,
-       VPC_PERF_SP_LM_COMPONENTS = 2,
-       VPC_PERF_ACTIVE_CYCLES = 3,
-       VPC_PERF_STALL_CYCLES_LM = 4,
-       VPC_PERF_STALL_CYCLES_RAS = 5,
-};
-
-enum a3xx_uche_perfcounter_select {
-       UCHE_UCHEPERF_VBIF_READ_BEATS_TP = 0,
-       UCHE_UCHEPERF_VBIF_READ_BEATS_VFD = 1,
-       UCHE_UCHEPERF_VBIF_READ_BEATS_HLSQ = 2,
-       UCHE_UCHEPERF_VBIF_READ_BEATS_MARB = 3,
-       UCHE_UCHEPERF_VBIF_READ_BEATS_SP = 4,
-       UCHE_UCHEPERF_READ_REQUESTS_TP = 8,
-       UCHE_UCHEPERF_READ_REQUESTS_VFD = 9,
-       UCHE_UCHEPERF_READ_REQUESTS_HLSQ = 10,
-       UCHE_UCHEPERF_READ_REQUESTS_MARB = 11,
-       UCHE_UCHEPERF_READ_REQUESTS_SP = 12,
-       UCHE_UCHEPERF_WRITE_REQUESTS_MARB = 13,
-       UCHE_UCHEPERF_WRITE_REQUESTS_SP = 14,
-       UCHE_UCHEPERF_TAG_CHECK_FAILS = 15,
-       UCHE_UCHEPERF_EVICTS = 16,
-       UCHE_UCHEPERF_FLUSHES = 17,
-       UCHE_UCHEPERF_VBIF_LATENCY_CYCLES = 18,
-       UCHE_UCHEPERF_VBIF_LATENCY_SAMPLES = 19,
-       UCHE_UCHEPERF_ACTIVE_CYCLES = 20,
-};
-
-enum a3xx_intp_mode {
-       SMOOTH = 0,
-       FLAT = 1,
-       ZERO = 2,
-       ONE = 3,
-};
-
-enum a3xx_repl_mode {
-       S = 1,
-       T = 2,
-       ONE_T = 3,
-};
-
-enum a3xx_tex_filter {
-       A3XX_TEX_NEAREST = 0,
-       A3XX_TEX_LINEAR = 1,
-       A3XX_TEX_ANISO = 2,
-};
-
-enum a3xx_tex_clamp {
-       A3XX_TEX_REPEAT = 0,
-       A3XX_TEX_CLAMP_TO_EDGE = 1,
-       A3XX_TEX_MIRROR_REPEAT = 2,
-       A3XX_TEX_CLAMP_TO_BORDER = 3,
-       A3XX_TEX_MIRROR_CLAMP = 4,
-};
-
-enum a3xx_tex_aniso {
-       A3XX_TEX_ANISO_1 = 0,
-       A3XX_TEX_ANISO_2 = 1,
-       A3XX_TEX_ANISO_4 = 2,
-       A3XX_TEX_ANISO_8 = 3,
-       A3XX_TEX_ANISO_16 = 4,
-};
-
-enum a3xx_tex_swiz {
-       A3XX_TEX_X = 0,
-       A3XX_TEX_Y = 1,
-       A3XX_TEX_Z = 2,
-       A3XX_TEX_W = 3,
-       A3XX_TEX_ZERO = 4,
-       A3XX_TEX_ONE = 5,
-};
-
-enum a3xx_tex_type {
-       A3XX_TEX_1D = 0,
-       A3XX_TEX_2D = 1,
-       A3XX_TEX_CUBE = 2,
-       A3XX_TEX_3D = 3,
-};
-
-enum a3xx_tex_msaa {
-       A3XX_TPL1_MSAA1X = 0,
-       A3XX_TPL1_MSAA2X = 1,
-       A3XX_TPL1_MSAA4X = 2,
-       A3XX_TPL1_MSAA8X = 3,
-};
-
-#define A3XX_INT0_RBBM_GPU_IDLE                                        0x00000001
-#define A3XX_INT0_RBBM_AHB_ERROR                               0x00000002
-#define A3XX_INT0_RBBM_REG_TIMEOUT                             0x00000004
-#define A3XX_INT0_RBBM_ME_MS_TIMEOUT                           0x00000008
-#define A3XX_INT0_RBBM_PFP_MS_TIMEOUT                          0x00000010
-#define A3XX_INT0_RBBM_ATB_BUS_OVERFLOW                                0x00000020
-#define A3XX_INT0_VFD_ERROR                                    0x00000040
-#define A3XX_INT0_CP_SW_INT                                    0x00000080
-#define A3XX_INT0_CP_T0_PACKET_IN_IB                           0x00000100
-#define A3XX_INT0_CP_OPCODE_ERROR                              0x00000200
-#define A3XX_INT0_CP_RESERVED_BIT_ERROR                                0x00000400
-#define A3XX_INT0_CP_HW_FAULT                                  0x00000800
-#define A3XX_INT0_CP_DMA                                       0x00001000
-#define A3XX_INT0_CP_IB2_INT                                   0x00002000
-#define A3XX_INT0_CP_IB1_INT                                   0x00004000
-#define A3XX_INT0_CP_RB_INT                                    0x00008000
-#define A3XX_INT0_CP_REG_PROTECT_FAULT                         0x00010000
-#define A3XX_INT0_CP_RB_DONE_TS                                        0x00020000
-#define A3XX_INT0_CP_VS_DONE_TS                                        0x00040000
-#define A3XX_INT0_CP_PS_DONE_TS                                        0x00080000
-#define A3XX_INT0_CACHE_FLUSH_TS                               0x00100000
-#define A3XX_INT0_CP_AHB_ERROR_HALT                            0x00200000
-#define A3XX_INT0_MISC_HANG_DETECT                             0x01000000
-#define A3XX_INT0_UCHE_OOB_ACCESS                              0x02000000
-#define REG_A3XX_RBBM_HW_VERSION                               0x00000000
-
-#define REG_A3XX_RBBM_HW_RELEASE                               0x00000001
-
-#define REG_A3XX_RBBM_HW_CONFIGURATION                         0x00000002
-
-#define REG_A3XX_RBBM_CLOCK_CTL                                        0x00000010
-
-#define REG_A3XX_RBBM_SP_HYST_CNT                              0x00000012
-
-#define REG_A3XX_RBBM_SW_RESET_CMD                             0x00000018
-
-#define REG_A3XX_RBBM_AHB_CTL0                                 0x00000020
-
-#define REG_A3XX_RBBM_AHB_CTL1                                 0x00000021
-
-#define REG_A3XX_RBBM_AHB_CMD                                  0x00000022
-
-#define REG_A3XX_RBBM_AHB_ERROR_STATUS                         0x00000027
-
-#define REG_A3XX_RBBM_GPR0_CTL                                 0x0000002e
-
-#define REG_A3XX_RBBM_STATUS                                   0x00000030
-#define A3XX_RBBM_STATUS_HI_BUSY                               0x00000001
-#define A3XX_RBBM_STATUS_CP_ME_BUSY                            0x00000002
-#define A3XX_RBBM_STATUS_CP_PFP_BUSY                           0x00000004
-#define A3XX_RBBM_STATUS_CP_NRT_BUSY                           0x00004000
-#define A3XX_RBBM_STATUS_VBIF_BUSY                             0x00008000
-#define A3XX_RBBM_STATUS_TSE_BUSY                              0x00010000
-#define A3XX_RBBM_STATUS_RAS_BUSY                              0x00020000
-#define A3XX_RBBM_STATUS_RB_BUSY                               0x00040000
-#define A3XX_RBBM_STATUS_PC_DCALL_BUSY                         0x00080000
-#define A3XX_RBBM_STATUS_PC_VSD_BUSY                           0x00100000
-#define A3XX_RBBM_STATUS_VFD_BUSY                              0x00200000
-#define A3XX_RBBM_STATUS_VPC_BUSY                              0x00400000
-#define A3XX_RBBM_STATUS_UCHE_BUSY                             0x00800000
-#define A3XX_RBBM_STATUS_SP_BUSY                               0x01000000
-#define A3XX_RBBM_STATUS_TPL1_BUSY                             0x02000000
-#define A3XX_RBBM_STATUS_MARB_BUSY                             0x04000000
-#define A3XX_RBBM_STATUS_VSC_BUSY                              0x08000000
-#define A3XX_RBBM_STATUS_ARB_BUSY                              0x10000000
-#define A3XX_RBBM_STATUS_HLSQ_BUSY                             0x20000000
-#define A3XX_RBBM_STATUS_GPU_BUSY_NOHC                         0x40000000
-#define A3XX_RBBM_STATUS_GPU_BUSY                              0x80000000
-
-#define REG_A3XX_RBBM_NQWAIT_UNTIL                             0x00000040
-
-#define REG_A3XX_RBBM_WAIT_IDLE_CLOCKS_CTL                     0x00000033
-
-#define REG_A3XX_RBBM_INTERFACE_HANG_INT_CTL                   0x00000050
-
-#define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL0                 0x00000051
-
-#define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL1                 0x00000054
-
-#define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL2                 0x00000057
-
-#define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL3                 0x0000005a
-
-#define REG_A3XX_RBBM_INT_SET_CMD                              0x00000060
-
-#define REG_A3XX_RBBM_INT_CLEAR_CMD                            0x00000061
-
-#define REG_A3XX_RBBM_INT_0_MASK                               0x00000063
-
-#define REG_A3XX_RBBM_INT_0_STATUS                             0x00000064
-
-#define REG_A3XX_RBBM_PERFCTR_CTL                              0x00000080
-#define A3XX_RBBM_PERFCTR_CTL_ENABLE                           0x00000001
-
-#define REG_A3XX_RBBM_PERFCTR_LOAD_CMD0                                0x00000081
-
-#define REG_A3XX_RBBM_PERFCTR_LOAD_CMD1                                0x00000082
-
-#define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_LO                    0x00000084
-
-#define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_HI                    0x00000085
-
-#define REG_A3XX_RBBM_PERFCOUNTER0_SELECT                      0x00000086
-
-#define REG_A3XX_RBBM_PERFCOUNTER1_SELECT                      0x00000087
-
-#define REG_A3XX_RBBM_GPU_BUSY_MASKED                          0x00000088
-
-#define REG_A3XX_RBBM_PERFCTR_CP_0_LO                          0x00000090
-
-#define REG_A3XX_RBBM_PERFCTR_CP_0_HI                          0x00000091
-
-#define REG_A3XX_RBBM_PERFCTR_RBBM_0_LO                                0x00000092
-
-#define REG_A3XX_RBBM_PERFCTR_RBBM_0_HI                                0x00000093
-
-#define REG_A3XX_RBBM_PERFCTR_RBBM_1_LO                                0x00000094
-
-#define REG_A3XX_RBBM_PERFCTR_RBBM_1_HI                                0x00000095
-
-#define REG_A3XX_RBBM_PERFCTR_PC_0_LO                          0x00000096
-
-#define REG_A3XX_RBBM_PERFCTR_PC_0_HI                          0x00000097
-
-#define REG_A3XX_RBBM_PERFCTR_PC_1_LO                          0x00000098
-
-#define REG_A3XX_RBBM_PERFCTR_PC_1_HI                          0x00000099
-
-#define REG_A3XX_RBBM_PERFCTR_PC_2_LO                          0x0000009a
-
-#define REG_A3XX_RBBM_PERFCTR_PC_2_HI                          0x0000009b
-
-#define REG_A3XX_RBBM_PERFCTR_PC_3_LO                          0x0000009c
-
-#define REG_A3XX_RBBM_PERFCTR_PC_3_HI                          0x0000009d
-
-#define REG_A3XX_RBBM_PERFCTR_VFD_0_LO                         0x0000009e
-
-#define REG_A3XX_RBBM_PERFCTR_VFD_0_HI                         0x0000009f
-
-#define REG_A3XX_RBBM_PERFCTR_VFD_1_LO                         0x000000a0
-
-#define REG_A3XX_RBBM_PERFCTR_VFD_1_HI                         0x000000a1
-
-#define REG_A3XX_RBBM_PERFCTR_HLSQ_0_LO                                0x000000a2
-
-#define REG_A3XX_RBBM_PERFCTR_HLSQ_0_HI                                0x000000a3
-
-#define REG_A3XX_RBBM_PERFCTR_HLSQ_1_LO                                0x000000a4
-
-#define REG_A3XX_RBBM_PERFCTR_HLSQ_1_HI                                0x000000a5
-
-#define REG_A3XX_RBBM_PERFCTR_HLSQ_2_LO                                0x000000a6
-
-#define REG_A3XX_RBBM_PERFCTR_HLSQ_2_HI                                0x000000a7
-
-#define REG_A3XX_RBBM_PERFCTR_HLSQ_3_LO                                0x000000a8
-
-#define REG_A3XX_RBBM_PERFCTR_HLSQ_3_HI                                0x000000a9
-
-#define REG_A3XX_RBBM_PERFCTR_HLSQ_4_LO                                0x000000aa
-
-#define REG_A3XX_RBBM_PERFCTR_HLSQ_4_HI                                0x000000ab
-
-#define REG_A3XX_RBBM_PERFCTR_HLSQ_5_LO                                0x000000ac
-
-#define REG_A3XX_RBBM_PERFCTR_HLSQ_5_HI                                0x000000ad
-
-#define REG_A3XX_RBBM_PERFCTR_VPC_0_LO                         0x000000ae
-
-#define REG_A3XX_RBBM_PERFCTR_VPC_0_HI                         0x000000af
-
-#define REG_A3XX_RBBM_PERFCTR_VPC_1_LO                         0x000000b0
-
-#define REG_A3XX_RBBM_PERFCTR_VPC_1_HI                         0x000000b1
-
-#define REG_A3XX_RBBM_PERFCTR_TSE_0_LO                         0x000000b2
-
-#define REG_A3XX_RBBM_PERFCTR_TSE_0_HI                         0x000000b3
-
-#define REG_A3XX_RBBM_PERFCTR_TSE_1_LO                         0x000000b4
-
-#define REG_A3XX_RBBM_PERFCTR_TSE_1_HI                         0x000000b5
-
-#define REG_A3XX_RBBM_PERFCTR_RAS_0_LO                         0x000000b6
-
-#define REG_A3XX_RBBM_PERFCTR_RAS_0_HI                         0x000000b7
-
-#define REG_A3XX_RBBM_PERFCTR_RAS_1_LO                         0x000000b8
-
-#define REG_A3XX_RBBM_PERFCTR_RAS_1_HI                         0x000000b9
-
-#define REG_A3XX_RBBM_PERFCTR_UCHE_0_LO                                0x000000ba
-
-#define REG_A3XX_RBBM_PERFCTR_UCHE_0_HI                                0x000000bb
-
-#define REG_A3XX_RBBM_PERFCTR_UCHE_1_LO                                0x000000bc
-
-#define REG_A3XX_RBBM_PERFCTR_UCHE_1_HI                                0x000000bd
-
-#define REG_A3XX_RBBM_PERFCTR_UCHE_2_LO                                0x000000be
-
-#define REG_A3XX_RBBM_PERFCTR_UCHE_2_HI                                0x000000bf
-
-#define REG_A3XX_RBBM_PERFCTR_UCHE_3_LO                                0x000000c0
-
-#define REG_A3XX_RBBM_PERFCTR_UCHE_3_HI                                0x000000c1
-
-#define REG_A3XX_RBBM_PERFCTR_UCHE_4_LO                                0x000000c2
-
-#define REG_A3XX_RBBM_PERFCTR_UCHE_4_HI                                0x000000c3
-
-#define REG_A3XX_RBBM_PERFCTR_UCHE_5_LO                                0x000000c4
-
-#define REG_A3XX_RBBM_PERFCTR_UCHE_5_HI                                0x000000c5
-
-#define REG_A3XX_RBBM_PERFCTR_TP_0_LO                          0x000000c6
-
-#define REG_A3XX_RBBM_PERFCTR_TP_0_HI                          0x000000c7
-
-#define REG_A3XX_RBBM_PERFCTR_TP_1_LO                          0x000000c8
-
-#define REG_A3XX_RBBM_PERFCTR_TP_1_HI                          0x000000c9
-
-#define REG_A3XX_RBBM_PERFCTR_TP_2_LO                          0x000000ca
-
-#define REG_A3XX_RBBM_PERFCTR_TP_2_HI                          0x000000cb
-
-#define REG_A3XX_RBBM_PERFCTR_TP_3_LO                          0x000000cc
-
-#define REG_A3XX_RBBM_PERFCTR_TP_3_HI                          0x000000cd
-
-#define REG_A3XX_RBBM_PERFCTR_TP_4_LO                          0x000000ce
-
-#define REG_A3XX_RBBM_PERFCTR_TP_4_HI                          0x000000cf
-
-#define REG_A3XX_RBBM_PERFCTR_TP_5_LO                          0x000000d0
-
-#define REG_A3XX_RBBM_PERFCTR_TP_5_HI                          0x000000d1
-
-#define REG_A3XX_RBBM_PERFCTR_SP_0_LO                          0x000000d2
-
-#define REG_A3XX_RBBM_PERFCTR_SP_0_HI                          0x000000d3
-
-#define REG_A3XX_RBBM_PERFCTR_SP_1_LO                          0x000000d4
-
-#define REG_A3XX_RBBM_PERFCTR_SP_1_HI                          0x000000d5
-
-#define REG_A3XX_RBBM_PERFCTR_SP_2_LO                          0x000000d6
-
-#define REG_A3XX_RBBM_PERFCTR_SP_2_HI                          0x000000d7
-
-#define REG_A3XX_RBBM_PERFCTR_SP_3_LO                          0x000000d8
-
-#define REG_A3XX_RBBM_PERFCTR_SP_3_HI                          0x000000d9
-
-#define REG_A3XX_RBBM_PERFCTR_SP_4_LO                          0x000000da
-
-#define REG_A3XX_RBBM_PERFCTR_SP_4_HI                          0x000000db
-
-#define REG_A3XX_RBBM_PERFCTR_SP_5_LO                          0x000000dc
-
-#define REG_A3XX_RBBM_PERFCTR_SP_5_HI                          0x000000dd
-
-#define REG_A3XX_RBBM_PERFCTR_SP_6_LO                          0x000000de
-
-#define REG_A3XX_RBBM_PERFCTR_SP_6_HI                          0x000000df
-
-#define REG_A3XX_RBBM_PERFCTR_SP_7_LO                          0x000000e0
-
-#define REG_A3XX_RBBM_PERFCTR_SP_7_HI                          0x000000e1
-
-#define REG_A3XX_RBBM_PERFCTR_RB_0_LO                          0x000000e2
-
-#define REG_A3XX_RBBM_PERFCTR_RB_0_HI                          0x000000e3
-
-#define REG_A3XX_RBBM_PERFCTR_RB_1_LO                          0x000000e4
-
-#define REG_A3XX_RBBM_PERFCTR_RB_1_HI                          0x000000e5
-
-#define REG_A3XX_RBBM_PERFCTR_PWR_0_LO                         0x000000ea
-
-#define REG_A3XX_RBBM_PERFCTR_PWR_0_HI                         0x000000eb
-
-#define REG_A3XX_RBBM_PERFCTR_PWR_1_LO                         0x000000ec
-
-#define REG_A3XX_RBBM_PERFCTR_PWR_1_HI                         0x000000ed
-
-#define REG_A3XX_RBBM_RBBM_CTL                                 0x00000100
-
-#define REG_A3XX_RBBM_DEBUG_BUS_CTL                            0x00000111
-
-#define REG_A3XX_RBBM_DEBUG_BUS_DATA_STATUS                    0x00000112
-
-#define REG_A3XX_CP_PFP_UCODE_ADDR                             0x000001c9
-
-#define REG_A3XX_CP_PFP_UCODE_DATA                             0x000001ca
-
-#define REG_A3XX_CP_ROQ_ADDR                                   0x000001cc
-
-#define REG_A3XX_CP_ROQ_DATA                                   0x000001cd
-
-#define REG_A3XX_CP_MERCIU_ADDR                                        0x000001d1
-
-#define REG_A3XX_CP_MERCIU_DATA                                        0x000001d2
-
-#define REG_A3XX_CP_MERCIU_DATA2                               0x000001d3
-
-#define REG_A3XX_CP_MEQ_ADDR                                   0x000001da
-
-#define REG_A3XX_CP_MEQ_DATA                                   0x000001db
-
-#define REG_A3XX_CP_WFI_PEND_CTR                               0x000001f5
-
-#define REG_A3XX_RBBM_PM_OVERRIDE2                             0x0000039d
-
-#define REG_A3XX_CP_PERFCOUNTER_SELECT                         0x00000445
-
-#define REG_A3XX_CP_HW_FAULT                                   0x0000045c
-
-#define REG_A3XX_CP_PROTECT_CTRL                               0x0000045e
-
-#define REG_A3XX_CP_PROTECT_STATUS                             0x0000045f
-
-static inline uint32_t REG_A3XX_CP_PROTECT(uint32_t i0) { return 0x00000460 + 0x1*i0; }
-
-static inline uint32_t REG_A3XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000460 + 0x1*i0; }
-
-#define REG_A3XX_CP_AHB_FAULT                                  0x0000054d
-
-#define REG_A3XX_SQ_GPR_MANAGEMENT                             0x00000d00
-
-#define REG_A3XX_SQ_INST_STORE_MANAGMENT                       0x00000d02
-
-#define REG_A3XX_TP0_CHICKEN                                   0x00000e1e
-
-#define REG_A3XX_SP_GLOBAL_MEM_SIZE                            0x00000e22
-
-#define REG_A3XX_SP_GLOBAL_MEM_ADDR                            0x00000e23
-
-#define REG_A3XX_GRAS_CL_CLIP_CNTL                             0x00002040
-#define A3XX_GRAS_CL_CLIP_CNTL_IJ_PERSP_CENTER                 0x00001000
-#define A3XX_GRAS_CL_CLIP_CNTL_CLIP_DISABLE                    0x00010000
-#define A3XX_GRAS_CL_CLIP_CNTL_ZFAR_CLIP_DISABLE               0x00020000
-#define A3XX_GRAS_CL_CLIP_CNTL_VP_CLIP_CODE_IGNORE             0x00080000
-#define A3XX_GRAS_CL_CLIP_CNTL_VP_XFORM_DISABLE                        0x00100000
-#define A3XX_GRAS_CL_CLIP_CNTL_PERSP_DIVISION_DISABLE          0x00200000
-#define A3XX_GRAS_CL_CLIP_CNTL_ZERO_GB_SCALE_Z                 0x00400000
-#define A3XX_GRAS_CL_CLIP_CNTL_ZCOORD                          0x00800000
-#define A3XX_GRAS_CL_CLIP_CNTL_WCOORD                          0x01000000
-#define A3XX_GRAS_CL_CLIP_CNTL_ZCLIP_DISABLE                   0x02000000
-#define A3XX_GRAS_CL_CLIP_CNTL_NUM_USER_CLIP_PLANES__MASK      0x1c000000
-#define A3XX_GRAS_CL_CLIP_CNTL_NUM_USER_CLIP_PLANES__SHIFT     26
-static inline uint32_t A3XX_GRAS_CL_CLIP_CNTL_NUM_USER_CLIP_PLANES(uint32_t val)
-{
-       return ((val) << A3XX_GRAS_CL_CLIP_CNTL_NUM_USER_CLIP_PLANES__SHIFT) & A3XX_GRAS_CL_CLIP_CNTL_NUM_USER_CLIP_PLANES__MASK;
-}
-
-#define REG_A3XX_GRAS_CL_GB_CLIP_ADJ                           0x00002044
-#define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK                    0x000003ff
-#define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT                   0
-static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
-{
-       return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
-}
-#define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK                    0x000ffc00
-#define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT                   10
-static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
-{
-       return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
-}
-
-#define REG_A3XX_GRAS_CL_VPORT_XOFFSET                         0x00002048
-#define A3XX_GRAS_CL_VPORT_XOFFSET__MASK                       0xffffffff
-#define A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT                      0
-static inline uint32_t A3XX_GRAS_CL_VPORT_XOFFSET(float val)
-{
-       return ((fui(val)) << A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_XOFFSET__MASK;
-}
-
-#define REG_A3XX_GRAS_CL_VPORT_XSCALE                          0x00002049
-#define A3XX_GRAS_CL_VPORT_XSCALE__MASK                                0xffffffff
-#define A3XX_GRAS_CL_VPORT_XSCALE__SHIFT                       0
-static inline uint32_t A3XX_GRAS_CL_VPORT_XSCALE(float val)
-{
-       return ((fui(val)) << A3XX_GRAS_CL_VPORT_XSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_XSCALE__MASK;
-}
-
-#define REG_A3XX_GRAS_CL_VPORT_YOFFSET                         0x0000204a
-#define A3XX_GRAS_CL_VPORT_YOFFSET__MASK                       0xffffffff
-#define A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT                      0
-static inline uint32_t A3XX_GRAS_CL_VPORT_YOFFSET(float val)
-{
-       return ((fui(val)) << A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_YOFFSET__MASK;
-}
-
-#define REG_A3XX_GRAS_CL_VPORT_YSCALE                          0x0000204b
-#define A3XX_GRAS_CL_VPORT_YSCALE__MASK                                0xffffffff
-#define A3XX_GRAS_CL_VPORT_YSCALE__SHIFT                       0
-static inline uint32_t A3XX_GRAS_CL_VPORT_YSCALE(float val)
-{
-       return ((fui(val)) << A3XX_GRAS_CL_VPORT_YSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_YSCALE__MASK;
-}
-
-#define REG_A3XX_GRAS_CL_VPORT_ZOFFSET                         0x0000204c
-#define A3XX_GRAS_CL_VPORT_ZOFFSET__MASK                       0xffffffff
-#define A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT                      0
-static inline uint32_t A3XX_GRAS_CL_VPORT_ZOFFSET(float val)
-{
-       return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_ZOFFSET__MASK;
-}
-
-#define REG_A3XX_GRAS_CL_VPORT_ZSCALE                          0x0000204d
-#define A3XX_GRAS_CL_VPORT_ZSCALE__MASK                                0xffffffff
-#define A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT                       0
-static inline uint32_t A3XX_GRAS_CL_VPORT_ZSCALE(float val)
-{
-       return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_ZSCALE__MASK;
-}
-
-#define REG_A3XX_GRAS_SU_POINT_MINMAX                          0x00002068
-#define A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK                    0x0000ffff
-#define A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT                   0
-static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MIN(float val)
-{
-       return ((((uint32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
-}
-#define A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK                    0xffff0000
-#define A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT                   16
-static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MAX(float val)
-{
-       return ((((uint32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
-}
-
-#define REG_A3XX_GRAS_SU_POINT_SIZE                            0x00002069
-#define A3XX_GRAS_SU_POINT_SIZE__MASK                          0xffffffff
-#define A3XX_GRAS_SU_POINT_SIZE__SHIFT                         0
-static inline uint32_t A3XX_GRAS_SU_POINT_SIZE(float val)
-{
-       return ((((int32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_SIZE__SHIFT) & A3XX_GRAS_SU_POINT_SIZE__MASK;
-}
-
-#define REG_A3XX_GRAS_SU_POLY_OFFSET_SCALE                     0x0000206c
-#define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK               0x00ffffff
-#define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT              0
-static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL(float val)
-{
-       return ((((int32_t)(val * 1048576.0))) << A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK;
-}
-
-#define REG_A3XX_GRAS_SU_POLY_OFFSET_OFFSET                    0x0000206d
-#define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK                  0xffffffff
-#define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT                 0
-static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
-{
-       return ((((int32_t)(val * 64.0))) << A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
-}
-
-#define REG_A3XX_GRAS_SU_MODE_CONTROL                          0x00002070
-#define A3XX_GRAS_SU_MODE_CONTROL_CULL_FRONT                   0x00000001
-#define A3XX_GRAS_SU_MODE_CONTROL_CULL_BACK                    0x00000002
-#define A3XX_GRAS_SU_MODE_CONTROL_FRONT_CW                     0x00000004
-#define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK          0x000007f8
-#define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT         3
-static inline uint32_t A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)
-{
-       return ((((int32_t)(val * 4.0))) << A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
-}
-#define A3XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET                  0x00000800
-
-#define REG_A3XX_GRAS_SC_CONTROL                               0x00002072
-#define A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK                 0x000000f0
-#define A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT                        4
-static inline uint32_t A3XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
-{
-       return ((val) << A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
-}
-#define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK                        0x00000f00
-#define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT               8
-static inline uint32_t A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES(enum a3xx_msaa_samples val)
-{
-       return ((val) << A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
-}
-#define A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK                 0x0000f000
-#define A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT                        12
-static inline uint32_t A3XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
-{
-       return ((val) << A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
-}
-
-#define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_TL                     0x00002074
-#define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE   0x80000000
-#define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK                 0x00007fff
-#define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT                        0
-static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
-{
-       return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
-}
-#define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK                 0x7fff0000
-#define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT                        16
-static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
-{
-       return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
-}
-
-#define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_BR                     0x00002075
-#define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE   0x80000000
-#define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK                 0x00007fff
-#define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT                        0
-static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
-{
-       return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
-}
-#define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK                 0x7fff0000
-#define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT                        16
-static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
-{
-       return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
-}
-
-#define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_TL                     0x00002079
-#define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE   0x80000000
-#define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK                 0x00007fff
-#define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT                        0
-static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
-{
-       return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
-}
-#define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK                 0x7fff0000
-#define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT                        16
-static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
-{
-       return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
-}
-
-#define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_BR                     0x0000207a
-#define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE   0x80000000
-#define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK                 0x00007fff
-#define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT                        0
-static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
-{
-       return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
-}
-#define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK                 0x7fff0000
-#define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT                        16
-static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
-{
-       return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
-}
-
-#define REG_A3XX_RB_MODE_CONTROL                               0x000020c0
-#define A3XX_RB_MODE_CONTROL_GMEM_BYPASS                       0x00000080
-#define A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK                 0x00000700
-#define A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT                        8
-static inline uint32_t A3XX_RB_MODE_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
-{
-       return ((val) << A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT) & A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK;
-}
-#define A3XX_RB_MODE_CONTROL_MRT__MASK                         0x00003000
-#define A3XX_RB_MODE_CONTROL_MRT__SHIFT                                12
-static inline uint32_t A3XX_RB_MODE_CONTROL_MRT(uint32_t val)
-{
-       return ((val) << A3XX_RB_MODE_CONTROL_MRT__SHIFT) & A3XX_RB_MODE_CONTROL_MRT__MASK;
-}
-#define A3XX_RB_MODE_CONTROL_MARB_CACHE_SPLIT_MODE             0x00008000
-#define A3XX_RB_MODE_CONTROL_PACKER_TIMER_ENABLE               0x00010000
-
-#define REG_A3XX_RB_RENDER_CONTROL                             0x000020c1
-#define A3XX_RB_RENDER_CONTROL_DUAL_COLOR_IN_ENABLE            0x00000001
-#define A3XX_RB_RENDER_CONTROL_YUV_IN_ENABLE                   0x00000002
-#define A3XX_RB_RENDER_CONTROL_COV_VALUE_INPUT_ENABLE          0x00000004
-#define A3XX_RB_RENDER_CONTROL_FACENESS                                0x00000008
-#define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK                 0x00000ff0
-#define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT                        4
-static inline uint32_t A3XX_RB_RENDER_CONTROL_BIN_WIDTH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT) & A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK;
-}
-#define A3XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE              0x00001000
-#define A3XX_RB_RENDER_CONTROL_ENABLE_GMEM                     0x00002000
-#define A3XX_RB_RENDER_CONTROL_XCOORD                          0x00004000
-#define A3XX_RB_RENDER_CONTROL_YCOORD                          0x00008000
-#define A3XX_RB_RENDER_CONTROL_ZCOORD                          0x00010000
-#define A3XX_RB_RENDER_CONTROL_WCOORD                          0x00020000
-#define A3XX_RB_RENDER_CONTROL_I_CLAMP_ENABLE                  0x00080000
-#define A3XX_RB_RENDER_CONTROL_COV_VALUE_OUTPUT_ENABLE         0x00100000
-#define A3XX_RB_RENDER_CONTROL_ALPHA_TEST                      0x00400000
-#define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK           0x07000000
-#define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT          24
-static inline uint32_t A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
-{
-       return ((val) << A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK;
-}
-#define A3XX_RB_RENDER_CONTROL_ALPHA_TO_COVERAGE               0x40000000
-#define A3XX_RB_RENDER_CONTROL_ALPHA_TO_ONE                    0x80000000
-
-#define REG_A3XX_RB_MSAA_CONTROL                               0x000020c2
-#define A3XX_RB_MSAA_CONTROL_DISABLE                           0x00000400
-#define A3XX_RB_MSAA_CONTROL_SAMPLES__MASK                     0x0000f000
-#define A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT                    12
-static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLES(enum a3xx_msaa_samples val)
-{
-       return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLES__MASK;
-}
-#define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK                 0xffff0000
-#define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT                        16
-static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLE_MASK(uint32_t val)
-{
-       return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK;
-}
-
-#define REG_A3XX_RB_ALPHA_REF                                  0x000020c3
-#define A3XX_RB_ALPHA_REF_UINT__MASK                           0x0000ff00
-#define A3XX_RB_ALPHA_REF_UINT__SHIFT                          8
-static inline uint32_t A3XX_RB_ALPHA_REF_UINT(uint32_t val)
-{
-       return ((val) << A3XX_RB_ALPHA_REF_UINT__SHIFT) & A3XX_RB_ALPHA_REF_UINT__MASK;
-}
-#define A3XX_RB_ALPHA_REF_FLOAT__MASK                          0xffff0000
-#define A3XX_RB_ALPHA_REF_FLOAT__SHIFT                         16
-static inline uint32_t A3XX_RB_ALPHA_REF_FLOAT(float val)
-{
-       return ((util_float_to_half(val)) << A3XX_RB_ALPHA_REF_FLOAT__SHIFT) & A3XX_RB_ALPHA_REF_FLOAT__MASK;
-}
-
-static inline uint32_t REG_A3XX_RB_MRT(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
-
-static inline uint32_t REG_A3XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
-#define A3XX_RB_MRT_CONTROL_READ_DEST_ENABLE                   0x00000008
-#define A3XX_RB_MRT_CONTROL_BLEND                              0x00000010
-#define A3XX_RB_MRT_CONTROL_BLEND2                             0x00000020
-#define A3XX_RB_MRT_CONTROL_ROP_CODE__MASK                     0x00000f00
-#define A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT                    8
-static inline uint32_t A3XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
-{
-       return ((val) << A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A3XX_RB_MRT_CONTROL_ROP_CODE__MASK;
-}
-#define A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK                  0x00003000
-#define A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT                 12
-static inline uint32_t A3XX_RB_MRT_CONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
-{
-       return ((val) << A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT) & A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK;
-}
-#define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK             0x0f000000
-#define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT            24
-static inline uint32_t A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
-{
-       return ((val) << A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
-}
-
-static inline uint32_t REG_A3XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020c5 + 0x4*i0; }
-#define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK                        0x0000003f
-#define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT               0
-static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a3xx_color_fmt val)
-{
-       return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
-}
-#define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK             0x000000c0
-#define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT            6
-static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a3xx_tile_mode val)
-{
-       return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
-}
-#define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK                  0x00000c00
-#define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT                 10
-static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
-}
-#define A3XX_RB_MRT_BUF_INFO_COLOR_SRGB                                0x00004000
-#define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK             0xfffe0000
-#define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT            17
-static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
-}
-
-static inline uint32_t REG_A3XX_RB_MRT_BUF_BASE(uint32_t i0) { return 0x000020c6 + 0x4*i0; }
-#define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK              0xfffffff0
-#define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT             4
-static inline uint32_t A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT) & A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK;
-}
-
-static inline uint32_t REG_A3XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020c7 + 0x4*i0; }
-#define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK         0x0000001f
-#define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT                0
-static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
-}
-#define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK       0x000000e0
-#define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT      5
-static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
-{
-       return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
-}
-#define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK                0x00001f00
-#define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT       8
-static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
-}
-#define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK       0x001f0000
-#define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT      16
-static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
-}
-#define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK     0x00e00000
-#define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT    21
-static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
-{
-       return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
-}
-#define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK      0x1f000000
-#define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT     24
-static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
-}
-#define A3XX_RB_MRT_BLEND_CONTROL_CLAMP_ENABLE                 0x20000000
-
-#define REG_A3XX_RB_BLEND_RED                                  0x000020e4
-#define A3XX_RB_BLEND_RED_UINT__MASK                           0x000000ff
-#define A3XX_RB_BLEND_RED_UINT__SHIFT                          0
-static inline uint32_t A3XX_RB_BLEND_RED_UINT(uint32_t val)
-{
-       return ((val) << A3XX_RB_BLEND_RED_UINT__SHIFT) & A3XX_RB_BLEND_RED_UINT__MASK;
-}
-#define A3XX_RB_BLEND_RED_FLOAT__MASK                          0xffff0000
-#define A3XX_RB_BLEND_RED_FLOAT__SHIFT                         16
-static inline uint32_t A3XX_RB_BLEND_RED_FLOAT(float val)
-{
-       return ((util_float_to_half(val)) << A3XX_RB_BLEND_RED_FLOAT__SHIFT) & A3XX_RB_BLEND_RED_FLOAT__MASK;
-}
-
-#define REG_A3XX_RB_BLEND_GREEN                                        0x000020e5
-#define A3XX_RB_BLEND_GREEN_UINT__MASK                         0x000000ff
-#define A3XX_RB_BLEND_GREEN_UINT__SHIFT                                0
-static inline uint32_t A3XX_RB_BLEND_GREEN_UINT(uint32_t val)
-{
-       return ((val) << A3XX_RB_BLEND_GREEN_UINT__SHIFT) & A3XX_RB_BLEND_GREEN_UINT__MASK;
-}
-#define A3XX_RB_BLEND_GREEN_FLOAT__MASK                                0xffff0000
-#define A3XX_RB_BLEND_GREEN_FLOAT__SHIFT                       16
-static inline uint32_t A3XX_RB_BLEND_GREEN_FLOAT(float val)
-{
-       return ((util_float_to_half(val)) << A3XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A3XX_RB_BLEND_GREEN_FLOAT__MASK;
-}
-
-#define REG_A3XX_RB_BLEND_BLUE                                 0x000020e6
-#define A3XX_RB_BLEND_BLUE_UINT__MASK                          0x000000ff
-#define A3XX_RB_BLEND_BLUE_UINT__SHIFT                         0
-static inline uint32_t A3XX_RB_BLEND_BLUE_UINT(uint32_t val)
-{
-       return ((val) << A3XX_RB_BLEND_BLUE_UINT__SHIFT) & A3XX_RB_BLEND_BLUE_UINT__MASK;
-}
-#define A3XX_RB_BLEND_BLUE_FLOAT__MASK                         0xffff0000
-#define A3XX_RB_BLEND_BLUE_FLOAT__SHIFT                                16
-static inline uint32_t A3XX_RB_BLEND_BLUE_FLOAT(float val)
-{
-       return ((util_float_to_half(val)) << A3XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A3XX_RB_BLEND_BLUE_FLOAT__MASK;
-}
-
-#define REG_A3XX_RB_BLEND_ALPHA                                        0x000020e7
-#define A3XX_RB_BLEND_ALPHA_UINT__MASK                         0x000000ff
-#define A3XX_RB_BLEND_ALPHA_UINT__SHIFT                                0
-static inline uint32_t A3XX_RB_BLEND_ALPHA_UINT(uint32_t val)
-{
-       return ((val) << A3XX_RB_BLEND_ALPHA_UINT__SHIFT) & A3XX_RB_BLEND_ALPHA_UINT__MASK;
-}
-#define A3XX_RB_BLEND_ALPHA_FLOAT__MASK                                0xffff0000
-#define A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT                       16
-static inline uint32_t A3XX_RB_BLEND_ALPHA_FLOAT(float val)
-{
-       return ((util_float_to_half(val)) << A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A3XX_RB_BLEND_ALPHA_FLOAT__MASK;
-}
-
-#define REG_A3XX_RB_CLEAR_COLOR_DW0                            0x000020e8
-
-#define REG_A3XX_RB_CLEAR_COLOR_DW1                            0x000020e9
-
-#define REG_A3XX_RB_CLEAR_COLOR_DW2                            0x000020ea
-
-#define REG_A3XX_RB_CLEAR_COLOR_DW3                            0x000020eb
-
-#define REG_A3XX_RB_COPY_CONTROL                               0x000020ec
-#define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK                        0x00000003
-#define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT               0
-static inline uint32_t A3XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
-{
-       return ((val) << A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
-}
-#define A3XX_RB_COPY_CONTROL_DEPTHCLEAR                                0x00000008
-#define A3XX_RB_COPY_CONTROL_MODE__MASK                                0x00000070
-#define A3XX_RB_COPY_CONTROL_MODE__SHIFT                       4
-static inline uint32_t A3XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
-{
-       return ((val) << A3XX_RB_COPY_CONTROL_MODE__SHIFT) & A3XX_RB_COPY_CONTROL_MODE__MASK;
-}
-#define A3XX_RB_COPY_CONTROL_MSAA_SRGB_DOWNSAMPLE              0x00000080
-#define A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK                   0x00000f00
-#define A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT                  8
-static inline uint32_t A3XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)
-{
-       return ((val) << A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT) & A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK;
-}
-#define A3XX_RB_COPY_CONTROL_DEPTH32_RESOLVE                   0x00001000
-#define A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK                   0xffffc000
-#define A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT                  14
-static inline uint32_t A3XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
-{
-       assert(!(val & 0x3fff));
-       return ((val >> 14) << A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
-}
-
-#define REG_A3XX_RB_COPY_DEST_BASE                             0x000020ed
-#define A3XX_RB_COPY_DEST_BASE_BASE__MASK                      0xfffffff0
-#define A3XX_RB_COPY_DEST_BASE_BASE__SHIFT                     4
-static inline uint32_t A3XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A3XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A3XX_RB_COPY_DEST_BASE_BASE__MASK;
-}
-
-#define REG_A3XX_RB_COPY_DEST_PITCH                            0x000020ee
-#define A3XX_RB_COPY_DEST_PITCH_PITCH__MASK                    0xffffffff
-#define A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT                   0
-static inline uint32_t A3XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A3XX_RB_COPY_DEST_PITCH_PITCH__MASK;
-}
-
-#define REG_A3XX_RB_COPY_DEST_INFO                             0x000020ef
-#define A3XX_RB_COPY_DEST_INFO_TILE__MASK                      0x00000003
-#define A3XX_RB_COPY_DEST_INFO_TILE__SHIFT                     0
-static inline uint32_t A3XX_RB_COPY_DEST_INFO_TILE(enum a3xx_tile_mode val)
-{
-       return ((val) << A3XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A3XX_RB_COPY_DEST_INFO_TILE__MASK;
-}
-#define A3XX_RB_COPY_DEST_INFO_FORMAT__MASK                    0x000000fc
-#define A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT                   2
-static inline uint32_t A3XX_RB_COPY_DEST_INFO_FORMAT(enum a3xx_color_fmt val)
-{
-       return ((val) << A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A3XX_RB_COPY_DEST_INFO_FORMAT__MASK;
-}
-#define A3XX_RB_COPY_DEST_INFO_SWAP__MASK                      0x00000300
-#define A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT                     8
-static inline uint32_t A3XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A3XX_RB_COPY_DEST_INFO_SWAP__MASK;
-}
-#define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK               0x00000c00
-#define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT              10
-static inline uint32_t A3XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
-{
-       return ((val) << A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
-}
-#define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK          0x0003c000
-#define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT         14
-static inline uint32_t A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
-{
-       return ((val) << A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
-}
-#define A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK                    0x001c0000
-#define A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT                   18
-static inline uint32_t A3XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
-{
-       return ((val) << A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
-}
-
-#define REG_A3XX_RB_DEPTH_CONTROL                              0x00002100
-#define A3XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z                    0x00000001
-#define A3XX_RB_DEPTH_CONTROL_Z_ENABLE                         0x00000002
-#define A3XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE                   0x00000004
-#define A3XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE                  0x00000008
-#define A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK                      0x00000070
-#define A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT                     4
-static inline uint32_t A3XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
-{
-       return ((val) << A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
-}
-#define A3XX_RB_DEPTH_CONTROL_Z_CLAMP_ENABLE                   0x00000080
-#define A3XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE                    0x80000000
-
-#define REG_A3XX_RB_DEPTH_CLEAR                                        0x00002101
-
-#define REG_A3XX_RB_DEPTH_INFO                                 0x00002102
-#define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK                  0x00000003
-#define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT                 0
-static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)
-{
-       return ((val) << A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
-}
-#define A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK                    0xfffff800
-#define A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT                   11
-static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
-{
-       assert(!(val & 0xfff));
-       return ((val >> 12) << A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
-}
-
-#define REG_A3XX_RB_DEPTH_PITCH                                        0x00002103
-#define A3XX_RB_DEPTH_PITCH__MASK                              0xffffffff
-#define A3XX_RB_DEPTH_PITCH__SHIFT                             0
-static inline uint32_t A3XX_RB_DEPTH_PITCH(uint32_t val)
-{
-       assert(!(val & 0x7));
-       return ((val >> 3) << A3XX_RB_DEPTH_PITCH__SHIFT) & A3XX_RB_DEPTH_PITCH__MASK;
-}
-
-#define REG_A3XX_RB_STENCIL_CONTROL                            0x00002104
-#define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE                 0x00000001
-#define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF              0x00000002
-#define A3XX_RB_STENCIL_CONTROL_STENCIL_READ                   0x00000004
-#define A3XX_RB_STENCIL_CONTROL_FUNC__MASK                     0x00000700
-#define A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT                    8
-static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
-{
-       return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC__MASK;
-}
-#define A3XX_RB_STENCIL_CONTROL_FAIL__MASK                     0x00003800
-#define A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT                    11
-static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
-{
-       return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL__MASK;
-}
-#define A3XX_RB_STENCIL_CONTROL_ZPASS__MASK                    0x0001c000
-#define A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT                   14
-static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
-{
-       return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS__MASK;
-}
-#define A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK                    0x000e0000
-#define A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT                   17
-static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
-{
-       return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
-}
-#define A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK                  0x00700000
-#define A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT                 20
-static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
-{
-       return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
-}
-#define A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK                  0x03800000
-#define A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT                 23
-static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
-{
-       return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
-}
-#define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK                 0x1c000000
-#define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT                        26
-static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
-{
-       return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
-}
-#define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK                 0xe0000000
-#define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT                        29
-static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
-{
-       return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
-}
-
-#define REG_A3XX_RB_STENCIL_CLEAR                              0x00002105
-
-#define REG_A3XX_RB_STENCIL_INFO                               0x00002106
-#define A3XX_RB_STENCIL_INFO_STENCIL_BASE__MASK                        0xfffff800
-#define A3XX_RB_STENCIL_INFO_STENCIL_BASE__SHIFT               11
-static inline uint32_t A3XX_RB_STENCIL_INFO_STENCIL_BASE(uint32_t val)
-{
-       assert(!(val & 0xfff));
-       return ((val >> 12) << A3XX_RB_STENCIL_INFO_STENCIL_BASE__SHIFT) & A3XX_RB_STENCIL_INFO_STENCIL_BASE__MASK;
-}
-
-#define REG_A3XX_RB_STENCIL_PITCH                              0x00002107
-#define A3XX_RB_STENCIL_PITCH__MASK                            0xffffffff
-#define A3XX_RB_STENCIL_PITCH__SHIFT                           0
-static inline uint32_t A3XX_RB_STENCIL_PITCH(uint32_t val)
-{
-       assert(!(val & 0x7));
-       return ((val >> 3) << A3XX_RB_STENCIL_PITCH__SHIFT) & A3XX_RB_STENCIL_PITCH__MASK;
-}
-
-#define REG_A3XX_RB_STENCILREFMASK                             0x00002108
-#define A3XX_RB_STENCILREFMASK_STENCILREF__MASK                        0x000000ff
-#define A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT               0
-static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
-{
-       return ((val) << A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILREF__MASK;
-}
-#define A3XX_RB_STENCILREFMASK_STENCILMASK__MASK               0x0000ff00
-#define A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT              8
-static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
-{
-       return ((val) << A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILMASK__MASK;
-}
-#define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK          0x00ff0000
-#define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT         16
-static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
-{
-       return ((val) << A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
-}
-
-#define REG_A3XX_RB_STENCILREFMASK_BF                          0x00002109
-#define A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK             0x000000ff
-#define A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT            0
-static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
-{
-       return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
-}
-#define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK            0x0000ff00
-#define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT           8
-static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
-{
-       return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
-}
-#define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK       0x00ff0000
-#define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT      16
-static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
-{
-       return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
-}
-
-#define REG_A3XX_RB_LRZ_VSC_CONTROL                            0x0000210c
-#define A3XX_RB_LRZ_VSC_CONTROL_BINNING_ENABLE                 0x00000002
-
-#define REG_A3XX_RB_WINDOW_OFFSET                              0x0000210e
-#define A3XX_RB_WINDOW_OFFSET_X__MASK                          0x0000ffff
-#define A3XX_RB_WINDOW_OFFSET_X__SHIFT                         0
-static inline uint32_t A3XX_RB_WINDOW_OFFSET_X(uint32_t val)
-{
-       return ((val) << A3XX_RB_WINDOW_OFFSET_X__SHIFT) & A3XX_RB_WINDOW_OFFSET_X__MASK;
-}
-#define A3XX_RB_WINDOW_OFFSET_Y__MASK                          0xffff0000
-#define A3XX_RB_WINDOW_OFFSET_Y__SHIFT                         16
-static inline uint32_t A3XX_RB_WINDOW_OFFSET_Y(uint32_t val)
-{
-       return ((val) << A3XX_RB_WINDOW_OFFSET_Y__SHIFT) & A3XX_RB_WINDOW_OFFSET_Y__MASK;
-}
-
-#define REG_A3XX_RB_SAMPLE_COUNT_CONTROL                       0x00002110
-#define A3XX_RB_SAMPLE_COUNT_CONTROL_RESET                     0x00000001
-#define A3XX_RB_SAMPLE_COUNT_CONTROL_COPY                      0x00000002
-
-#define REG_A3XX_RB_SAMPLE_COUNT_ADDR                          0x00002111
-
-#define REG_A3XX_RB_Z_CLAMP_MIN                                        0x00002114
-
-#define REG_A3XX_RB_Z_CLAMP_MAX                                        0x00002115
-
-#define REG_A3XX_VGT_BIN_BASE                                  0x000021e1
-
-#define REG_A3XX_VGT_BIN_SIZE                                  0x000021e2
-
-#define REG_A3XX_PC_VSTREAM_CONTROL                            0x000021e4
-#define A3XX_PC_VSTREAM_CONTROL_SIZE__MASK                     0x003f0000
-#define A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT                    16
-static inline uint32_t A3XX_PC_VSTREAM_CONTROL_SIZE(uint32_t val)
-{
-       return ((val) << A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT) & A3XX_PC_VSTREAM_CONTROL_SIZE__MASK;
-}
-#define A3XX_PC_VSTREAM_CONTROL_N__MASK                                0x07c00000
-#define A3XX_PC_VSTREAM_CONTROL_N__SHIFT                       22
-static inline uint32_t A3XX_PC_VSTREAM_CONTROL_N(uint32_t val)
-{
-       return ((val) << A3XX_PC_VSTREAM_CONTROL_N__SHIFT) & A3XX_PC_VSTREAM_CONTROL_N__MASK;
-}
-
-#define REG_A3XX_PC_VERTEX_REUSE_BLOCK_CNTL                    0x000021ea
-
-#define REG_A3XX_PC_PRIM_VTX_CNTL                              0x000021ec
-#define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK              0x0000001f
-#define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT             0
-static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC(uint32_t val)
-{
-       return ((val) << A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK;
-}
-#define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK       0x000000e0
-#define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT      5
-static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
-{
-       return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK;
-}
-#define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK                0x00000700
-#define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT       8
-static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
-{
-       return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK;
-}
-#define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_ENABLE                  0x00001000
-#define A3XX_PC_PRIM_VTX_CNTL_PRIMITIVE_RESTART                        0x00100000
-#define A3XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST               0x02000000
-#define A3XX_PC_PRIM_VTX_CNTL_PSIZE                            0x04000000
-
-#define REG_A3XX_PC_RESTART_INDEX                              0x000021ed
-
-#define REG_A3XX_HLSQ_CONTROL_0_REG                            0x00002200
-#define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK             0x00000030
-#define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT            4
-static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
-}
-#define A3XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE            0x00000040
-#define A3XX_HLSQ_CONTROL_0_REG_COMPUTEMODE                    0x00000100
-#define A3XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART                        0x00000200
-#define A3XX_HLSQ_CONTROL_0_REG_RESERVED2                      0x00000400
-#define A3XX_HLSQ_CONTROL_0_REG_CYCLETIMEOUTLIMITVPC__MASK     0x00fff000
-#define A3XX_HLSQ_CONTROL_0_REG_CYCLETIMEOUTLIMITVPC__SHIFT    12
-static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_CYCLETIMEOUTLIMITVPC(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_CONTROL_0_REG_CYCLETIMEOUTLIMITVPC__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_CYCLETIMEOUTLIMITVPC__MASK;
-}
-#define A3XX_HLSQ_CONTROL_0_REG_FSONLYTEX                      0x02000000
-#define A3XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE                   0x04000000
-#define A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK                        0x08000000
-#define A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT               27
-static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_CONSTMODE(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK;
-}
-#define A3XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE              0x10000000
-#define A3XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE              0x20000000
-#define A3XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE                   0x40000000
-#define A3XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT                  0x80000000
-
-#define REG_A3XX_HLSQ_CONTROL_1_REG                            0x00002201
-#define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK             0x000000c0
-#define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT            6
-static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
-}
-#define A3XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE            0x00000100
-#define A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDXYREGID__MASK         0x00ff0000
-#define A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDXYREGID__SHIFT                16
-static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDXYREGID(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDXYREGID__SHIFT) & A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDXYREGID__MASK;
-}
-#define A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDZWREGID__MASK         0xff000000
-#define A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDZWREGID__SHIFT                24
-static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDZWREGID(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDZWREGID__SHIFT) & A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDZWREGID__MASK;
-}
-
-#define REG_A3XX_HLSQ_CONTROL_2_REG                            0x00002202
-#define A3XX_HLSQ_CONTROL_2_REG_FACENESSREGID__MASK            0x000003fc
-#define A3XX_HLSQ_CONTROL_2_REG_FACENESSREGID__SHIFT           2
-static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_FACENESSREGID(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_CONTROL_2_REG_FACENESSREGID__SHIFT) & A3XX_HLSQ_CONTROL_2_REG_FACENESSREGID__MASK;
-}
-#define A3XX_HLSQ_CONTROL_2_REG_COVVALUEREGID__MASK            0x03fc0000
-#define A3XX_HLSQ_CONTROL_2_REG_COVVALUEREGID__SHIFT           18
-static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_COVVALUEREGID(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_CONTROL_2_REG_COVVALUEREGID__SHIFT) & A3XX_HLSQ_CONTROL_2_REG_COVVALUEREGID__MASK;
-}
-#define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK       0xfc000000
-#define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT      26
-static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
-}
-
-#define REG_A3XX_HLSQ_CONTROL_3_REG                            0x00002203
-#define A3XX_HLSQ_CONTROL_3_REG_REGID__MASK                    0x000000ff
-#define A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT                   0
-static inline uint32_t A3XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A3XX_HLSQ_CONTROL_3_REG_REGID__MASK;
-}
-
-#define REG_A3XX_HLSQ_VS_CONTROL_REG                           0x00002204
-#define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK             0x000003ff
-#define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT            0
-static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
-}
-#define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK                0x001ff000
-#define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT       12
-static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
-}
-#define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK             0xff000000
-#define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT            24
-static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
-}
-
-#define REG_A3XX_HLSQ_FS_CONTROL_REG                           0x00002205
-#define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK             0x000003ff
-#define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT            0
-static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
-}
-#define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK                0x001ff000
-#define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT       12
-static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
-}
-#define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK             0xff000000
-#define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT            24
-static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
-}
-
-#define REG_A3XX_HLSQ_CONST_VSPRESV_RANGE_REG                  0x00002206
-#define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK     0x000001ff
-#define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT    0
-static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK;
-}
-#define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK       0x01ff0000
-#define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT      16
-static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK;
-}
-
-#define REG_A3XX_HLSQ_CONST_FSPRESV_RANGE_REG                  0x00002207
-#define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK     0x000001ff
-#define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT    0
-static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK;
-}
-#define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK       0x01ff0000
-#define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT      16
-static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK;
-}
-
-#define REG_A3XX_HLSQ_CL_NDRANGE_0_REG                         0x0000220a
-#define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK               0x00000003
-#define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT              0
-static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK;
-}
-#define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK            0x00000ffc
-#define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT           2
-static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK;
-}
-#define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK            0x003ff000
-#define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT           12
-static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK;
-}
-#define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK            0xffc00000
-#define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT           22
-static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2(uint32_t val)
-{
-       return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK;
-}
-
-static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK(uint32_t i0) { return 0x0000220b + 0x2*i0; }
-
-static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_SIZE(uint32_t i0) { return 0x0000220b + 0x2*i0; }
-
-static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_OFFSET(uint32_t i0) { return 0x0000220c + 0x2*i0; }
-
-#define REG_A3XX_HLSQ_CL_CONTROL_0_REG                         0x00002211
-
-#define REG_A3XX_HLSQ_CL_CONTROL_1_REG                         0x00002212
-
-#define REG_A3XX_HLSQ_CL_KERNEL_CONST_REG                      0x00002214
-
-static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP(uint32_t i0) { return 0x00002215 + 0x1*i0; }
-
-static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP_RATIO(uint32_t i0) { return 0x00002215 + 0x1*i0; }
-
-#define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Y_REG                    0x00002216
-
-#define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Z_REG                    0x00002217
-
-#define REG_A3XX_HLSQ_CL_WG_OFFSET_REG                         0x0000221a
-
-#define REG_A3XX_VFD_CONTROL_0                                 0x00002240
-#define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK                 0x0003ffff
-#define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT                        0
-static inline uint32_t A3XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
-{
-       return ((val) << A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
-}
-#define A3XX_VFD_CONTROL_0_PACKETSIZE__MASK                    0x003c0000
-#define A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT                   18
-static inline uint32_t A3XX_VFD_CONTROL_0_PACKETSIZE(uint32_t val)
-{
-       return ((val) << A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT) & A3XX_VFD_CONTROL_0_PACKETSIZE__MASK;
-}
-#define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK               0x07c00000
-#define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT              22
-static inline uint32_t A3XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
-{
-       return ((val) << A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
-}
-#define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK             0xf8000000
-#define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT            27
-static inline uint32_t A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
-{
-       return ((val) << A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
-}
-
-#define REG_A3XX_VFD_CONTROL_1                                 0x00002241
-#define A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK                    0x0000000f
-#define A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT                   0
-static inline uint32_t A3XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
-{
-       return ((val) << A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
-}
-#define A3XX_VFD_CONTROL_1_MAXTHRESHOLD__MASK                  0x000000f0
-#define A3XX_VFD_CONTROL_1_MAXTHRESHOLD__SHIFT                 4
-static inline uint32_t A3XX_VFD_CONTROL_1_MAXTHRESHOLD(uint32_t val)
-{
-       return ((val) << A3XX_VFD_CONTROL_1_MAXTHRESHOLD__SHIFT) & A3XX_VFD_CONTROL_1_MAXTHRESHOLD__MASK;
-}
-#define A3XX_VFD_CONTROL_1_MINTHRESHOLD__MASK                  0x00000f00
-#define A3XX_VFD_CONTROL_1_MINTHRESHOLD__SHIFT                 8
-static inline uint32_t A3XX_VFD_CONTROL_1_MINTHRESHOLD(uint32_t val)
-{
-       return ((val) << A3XX_VFD_CONTROL_1_MINTHRESHOLD__SHIFT) & A3XX_VFD_CONTROL_1_MINTHRESHOLD__MASK;
-}
-#define A3XX_VFD_CONTROL_1_REGID4VTX__MASK                     0x00ff0000
-#define A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT                    16
-static inline uint32_t A3XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
-{
-       return ((val) << A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A3XX_VFD_CONTROL_1_REGID4VTX__MASK;
-}
-#define A3XX_VFD_CONTROL_1_REGID4INST__MASK                    0xff000000
-#define A3XX_VFD_CONTROL_1_REGID4INST__SHIFT                   24
-static inline uint32_t A3XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
-{
-       return ((val) << A3XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A3XX_VFD_CONTROL_1_REGID4INST__MASK;
-}
-
-#define REG_A3XX_VFD_INDEX_MIN                                 0x00002242
-
-#define REG_A3XX_VFD_INDEX_MAX                                 0x00002243
-
-#define REG_A3XX_VFD_INSTANCEID_OFFSET                         0x00002244
-
-#define REG_A3XX_VFD_INDEX_OFFSET                              0x00002245
-
-#define REG_A3XX_VFD_INDEX_OFFSET                              0x00002245
-
-static inline uint32_t REG_A3XX_VFD_FETCH(uint32_t i0) { return 0x00002246 + 0x2*i0; }
-
-static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x00002246 + 0x2*i0; }
-#define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK                 0x0000007f
-#define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT                        0
-static inline uint32_t A3XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
-{
-       return ((val) << A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
-}
-#define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK                 0x0000ff80
-#define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT                        7
-static inline uint32_t A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
-{
-       return ((val) << A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
-}
-#define A3XX_VFD_FETCH_INSTR_0_INSTANCED                       0x00010000
-#define A3XX_VFD_FETCH_INSTR_0_SWITCHNEXT                      0x00020000
-#define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK                 0x00fc0000
-#define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT                        18
-static inline uint32_t A3XX_VFD_FETCH_INSTR_0_INDEXCODE(uint32_t val)
-{
-       return ((val) << A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK;
-}
-#define A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK                  0xff000000
-#define A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT                 24
-static inline uint32_t A3XX_VFD_FETCH_INSTR_0_STEPRATE(uint32_t val)
-{
-       return ((val) << A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK;
-}
-
-static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x00002247 + 0x2*i0; }
-
-static inline uint32_t REG_A3XX_VFD_DECODE(uint32_t i0) { return 0x00002266 + 0x1*i0; }
-
-static inline uint32_t REG_A3XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x00002266 + 0x1*i0; }
-#define A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK                  0x0000000f
-#define A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT                 0
-static inline uint32_t A3XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
-{
-       return ((val) << A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
-}
-#define A3XX_VFD_DECODE_INSTR_CONSTFILL                                0x00000010
-#define A3XX_VFD_DECODE_INSTR_FORMAT__MASK                     0x00000fc0
-#define A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT                    6
-static inline uint32_t A3XX_VFD_DECODE_INSTR_FORMAT(enum a3xx_vtx_fmt val)
-{
-       return ((val) << A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A3XX_VFD_DECODE_INSTR_FORMAT__MASK;
-}
-#define A3XX_VFD_DECODE_INSTR_REGID__MASK                      0x000ff000
-#define A3XX_VFD_DECODE_INSTR_REGID__SHIFT                     12
-static inline uint32_t A3XX_VFD_DECODE_INSTR_REGID(uint32_t val)
-{
-       return ((val) << A3XX_VFD_DECODE_INSTR_REGID__SHIFT) & A3XX_VFD_DECODE_INSTR_REGID__MASK;
-}
-#define A3XX_VFD_DECODE_INSTR_INT                              0x00100000
-#define A3XX_VFD_DECODE_INSTR_SWAP__MASK                       0x00c00000
-#define A3XX_VFD_DECODE_INSTR_SWAP__SHIFT                      22
-static inline uint32_t A3XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A3XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A3XX_VFD_DECODE_INSTR_SWAP__MASK;
-}
-#define A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK                   0x1f000000
-#define A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT                  24
-static inline uint32_t A3XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
-{
-       return ((val) << A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
-}
-#define A3XX_VFD_DECODE_INSTR_LASTCOMPVALID                    0x20000000
-#define A3XX_VFD_DECODE_INSTR_SWITCHNEXT                       0x40000000
-
-#define REG_A3XX_VFD_VS_THREADING_THRESHOLD                    0x0000227e
-#define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK  0x0000000f
-#define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT 0
-static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD(uint32_t val)
-{
-       return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK;
-}
-#define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK     0x0000ff00
-#define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT    8
-static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT(uint32_t val)
-{
-       return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK;
-}
-
-#define REG_A3XX_VPC_ATTR                                      0x00002280
-#define A3XX_VPC_ATTR_TOTALATTR__MASK                          0x000001ff
-#define A3XX_VPC_ATTR_TOTALATTR__SHIFT                         0
-static inline uint32_t A3XX_VPC_ATTR_TOTALATTR(uint32_t val)
-{
-       return ((val) << A3XX_VPC_ATTR_TOTALATTR__SHIFT) & A3XX_VPC_ATTR_TOTALATTR__MASK;
-}
-#define A3XX_VPC_ATTR_PSIZE                                    0x00000200
-#define A3XX_VPC_ATTR_THRDASSIGN__MASK                         0x0ffff000
-#define A3XX_VPC_ATTR_THRDASSIGN__SHIFT                                12
-static inline uint32_t A3XX_VPC_ATTR_THRDASSIGN(uint32_t val)
-{
-       return ((val) << A3XX_VPC_ATTR_THRDASSIGN__SHIFT) & A3XX_VPC_ATTR_THRDASSIGN__MASK;
-}
-#define A3XX_VPC_ATTR_LMSIZE__MASK                             0xf0000000
-#define A3XX_VPC_ATTR_LMSIZE__SHIFT                            28
-static inline uint32_t A3XX_VPC_ATTR_LMSIZE(uint32_t val)
-{
-       return ((val) << A3XX_VPC_ATTR_LMSIZE__SHIFT) & A3XX_VPC_ATTR_LMSIZE__MASK;
-}
-
-#define REG_A3XX_VPC_PACK                                      0x00002281
-#define A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK                     0x0000ff00
-#define A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT                    8
-static inline uint32_t A3XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
-{
-       return ((val) << A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
-}
-#define A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK                     0x00ff0000
-#define A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT                    16
-static inline uint32_t A3XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
-{
-       return ((val) << A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
-}
-
-static inline uint32_t REG_A3XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002282 + 0x1*i0; }
-
-static inline uint32_t REG_A3XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002282 + 0x1*i0; }
-#define A3XX_VPC_VARYING_INTERP_MODE_C0__MASK                  0x00000003
-#define A3XX_VPC_VARYING_INTERP_MODE_C0__SHIFT                 0
-static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C0(enum a3xx_intp_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C0__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C0__MASK;
-}
-#define A3XX_VPC_VARYING_INTERP_MODE_C1__MASK                  0x0000000c
-#define A3XX_VPC_VARYING_INTERP_MODE_C1__SHIFT                 2
-static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C1(enum a3xx_intp_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C1__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C1__MASK;
-}
-#define A3XX_VPC_VARYING_INTERP_MODE_C2__MASK                  0x00000030
-#define A3XX_VPC_VARYING_INTERP_MODE_C2__SHIFT                 4
-static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C2(enum a3xx_intp_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C2__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C2__MASK;
-}
-#define A3XX_VPC_VARYING_INTERP_MODE_C3__MASK                  0x000000c0
-#define A3XX_VPC_VARYING_INTERP_MODE_C3__SHIFT                 6
-static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C3(enum a3xx_intp_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C3__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C3__MASK;
-}
-#define A3XX_VPC_VARYING_INTERP_MODE_C4__MASK                  0x00000300
-#define A3XX_VPC_VARYING_INTERP_MODE_C4__SHIFT                 8
-static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C4(enum a3xx_intp_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C4__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C4__MASK;
-}
-#define A3XX_VPC_VARYING_INTERP_MODE_C5__MASK                  0x00000c00
-#define A3XX_VPC_VARYING_INTERP_MODE_C5__SHIFT                 10
-static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C5(enum a3xx_intp_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C5__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C5__MASK;
-}
-#define A3XX_VPC_VARYING_INTERP_MODE_C6__MASK                  0x00003000
-#define A3XX_VPC_VARYING_INTERP_MODE_C6__SHIFT                 12
-static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C6(enum a3xx_intp_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C6__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C6__MASK;
-}
-#define A3XX_VPC_VARYING_INTERP_MODE_C7__MASK                  0x0000c000
-#define A3XX_VPC_VARYING_INTERP_MODE_C7__SHIFT                 14
-static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C7(enum a3xx_intp_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C7__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C7__MASK;
-}
-#define A3XX_VPC_VARYING_INTERP_MODE_C8__MASK                  0x00030000
-#define A3XX_VPC_VARYING_INTERP_MODE_C8__SHIFT                 16
-static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C8(enum a3xx_intp_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C8__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C8__MASK;
-}
-#define A3XX_VPC_VARYING_INTERP_MODE_C9__MASK                  0x000c0000
-#define A3XX_VPC_VARYING_INTERP_MODE_C9__SHIFT                 18
-static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C9(enum a3xx_intp_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C9__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C9__MASK;
-}
-#define A3XX_VPC_VARYING_INTERP_MODE_CA__MASK                  0x00300000
-#define A3XX_VPC_VARYING_INTERP_MODE_CA__SHIFT                 20
-static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CA(enum a3xx_intp_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CA__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CA__MASK;
-}
-#define A3XX_VPC_VARYING_INTERP_MODE_CB__MASK                  0x00c00000
-#define A3XX_VPC_VARYING_INTERP_MODE_CB__SHIFT                 22
-static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CB(enum a3xx_intp_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CB__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CB__MASK;
-}
-#define A3XX_VPC_VARYING_INTERP_MODE_CC__MASK                  0x03000000
-#define A3XX_VPC_VARYING_INTERP_MODE_CC__SHIFT                 24
-static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CC(enum a3xx_intp_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CC__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CC__MASK;
-}
-#define A3XX_VPC_VARYING_INTERP_MODE_CD__MASK                  0x0c000000
-#define A3XX_VPC_VARYING_INTERP_MODE_CD__SHIFT                 26
-static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CD(enum a3xx_intp_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CD__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CD__MASK;
-}
-#define A3XX_VPC_VARYING_INTERP_MODE_CE__MASK                  0x30000000
-#define A3XX_VPC_VARYING_INTERP_MODE_CE__SHIFT                 28
-static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CE(enum a3xx_intp_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CE__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CE__MASK;
-}
-#define A3XX_VPC_VARYING_INTERP_MODE_CF__MASK                  0xc0000000
-#define A3XX_VPC_VARYING_INTERP_MODE_CF__SHIFT                 30
-static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CF(enum a3xx_intp_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CF__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CF__MASK;
-}
-
-static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00002286 + 0x1*i0; }
-
-static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00002286 + 0x1*i0; }
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C0__MASK                 0x00000003
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C0__SHIFT                        0
-static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C0(enum a3xx_repl_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C0__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C0__MASK;
-}
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C1__MASK                 0x0000000c
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C1__SHIFT                        2
-static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C1(enum a3xx_repl_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C1__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C1__MASK;
-}
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C2__MASK                 0x00000030
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C2__SHIFT                        4
-static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C2(enum a3xx_repl_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C2__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C2__MASK;
-}
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C3__MASK                 0x000000c0
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C3__SHIFT                        6
-static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C3(enum a3xx_repl_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C3__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C3__MASK;
-}
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C4__MASK                 0x00000300
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C4__SHIFT                        8
-static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C4(enum a3xx_repl_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C4__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C4__MASK;
-}
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C5__MASK                 0x00000c00
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C5__SHIFT                        10
-static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C5(enum a3xx_repl_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C5__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C5__MASK;
-}
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C6__MASK                 0x00003000
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C6__SHIFT                        12
-static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C6(enum a3xx_repl_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C6__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C6__MASK;
-}
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C7__MASK                 0x0000c000
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C7__SHIFT                        14
-static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C7(enum a3xx_repl_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C7__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C7__MASK;
-}
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C8__MASK                 0x00030000
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C8__SHIFT                        16
-static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C8(enum a3xx_repl_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C8__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C8__MASK;
-}
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C9__MASK                 0x000c0000
-#define A3XX_VPC_VARYING_PS_REPL_MODE_C9__SHIFT                        18
-static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C9(enum a3xx_repl_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C9__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C9__MASK;
-}
-#define A3XX_VPC_VARYING_PS_REPL_MODE_CA__MASK                 0x00300000
-#define A3XX_VPC_VARYING_PS_REPL_MODE_CA__SHIFT                        20
-static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_CA(enum a3xx_repl_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_CA__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_CA__MASK;
-}
-#define A3XX_VPC_VARYING_PS_REPL_MODE_CB__MASK                 0x00c00000
-#define A3XX_VPC_VARYING_PS_REPL_MODE_CB__SHIFT                        22
-static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_CB(enum a3xx_repl_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_CB__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_CB__MASK;
-}
-#define A3XX_VPC_VARYING_PS_REPL_MODE_CC__MASK                 0x03000000
-#define A3XX_VPC_VARYING_PS_REPL_MODE_CC__SHIFT                        24
-static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_CC(enum a3xx_repl_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_CC__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_CC__MASK;
-}
-#define A3XX_VPC_VARYING_PS_REPL_MODE_CD__MASK                 0x0c000000
-#define A3XX_VPC_VARYING_PS_REPL_MODE_CD__SHIFT                        26
-static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_CD(enum a3xx_repl_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_CD__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_CD__MASK;
-}
-#define A3XX_VPC_VARYING_PS_REPL_MODE_CE__MASK                 0x30000000
-#define A3XX_VPC_VARYING_PS_REPL_MODE_CE__SHIFT                        28
-static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_CE(enum a3xx_repl_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_CE__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_CE__MASK;
-}
-#define A3XX_VPC_VARYING_PS_REPL_MODE_CF__MASK                 0xc0000000
-#define A3XX_VPC_VARYING_PS_REPL_MODE_CF__SHIFT                        30
-static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_CF(enum a3xx_repl_mode val)
-{
-       return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_CF__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_CF__MASK;
-}
-
-#define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_0                     0x0000228a
-
-#define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_1                     0x0000228b
-
-#define REG_A3XX_SP_SP_CTRL_REG                                        0x000022c0
-#define A3XX_SP_SP_CTRL_REG_RESOLVE                            0x00010000
-#define A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK                    0x00040000
-#define A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT                   18
-static inline uint32_t A3XX_SP_SP_CTRL_REG_CONSTMODE(uint32_t val)
-{
-       return ((val) << A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK;
-}
-#define A3XX_SP_SP_CTRL_REG_BINNING                            0x00080000
-#define A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK                    0x00300000
-#define A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT                   20
-static inline uint32_t A3XX_SP_SP_CTRL_REG_SLEEPMODE(uint32_t val)
-{
-       return ((val) << A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK;
-}
-#define A3XX_SP_SP_CTRL_REG_L0MODE__MASK                       0x00c00000
-#define A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT                      22
-static inline uint32_t A3XX_SP_SP_CTRL_REG_L0MODE(uint32_t val)
-{
-       return ((val) << A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT) & A3XX_SP_SP_CTRL_REG_L0MODE__MASK;
-}
-
-#define REG_A3XX_SP_VS_CTRL_REG0                               0x000022c4
-#define A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK                  0x00000001
-#define A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT                 0
-static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
-{
-       return ((val) << A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
-}
-#define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK             0x00000002
-#define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT            1
-static inline uint32_t A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
-{
-       return ((val) << A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK;
-}
-#define A3XX_SP_VS_CTRL_REG0_CACHEINVALID                      0x00000004
-#define A3XX_SP_VS_CTRL_REG0_ALUSCHMODE                                0x00000008
-#define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
-#define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
-static inline uint32_t A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
-}
-#define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
-#define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
-static inline uint32_t A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
-}
-#define A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
-#define A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT                 20
-static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
-}
-#define A3XX_SP_VS_CTRL_REG0_SUPERTHREADMODE                   0x00200000
-#define A3XX_SP_VS_CTRL_REG0_LENGTH__MASK                      0xff000000
-#define A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT                     24
-static inline uint32_t A3XX_SP_VS_CTRL_REG0_LENGTH(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG0_LENGTH__MASK;
-}
-
-#define REG_A3XX_SP_VS_CTRL_REG1                               0x000022c5
-#define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK                 0x000003ff
-#define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT                        0
-static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
-}
-#define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK              0x000ffc00
-#define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT             10
-static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK;
-}
-#define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK          0x7f000000
-#define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT         24
-static inline uint32_t A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
-}
-
-#define REG_A3XX_SP_VS_PARAM_REG                               0x000022c6
-#define A3XX_SP_VS_PARAM_REG_POSREGID__MASK                    0x000000ff
-#define A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT                   0
-static inline uint32_t A3XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_POSREGID__MASK;
-}
-#define A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK                  0x0000ff00
-#define A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT                 8
-static inline uint32_t A3XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
-}
-#define A3XX_SP_VS_PARAM_REG_POS2DMODE                         0x00010000
-#define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK               0x01f00000
-#define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT              20
-static inline uint32_t A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
-}
-
-static inline uint32_t REG_A3XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
-
-static inline uint32_t REG_A3XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
-#define A3XX_SP_VS_OUT_REG_A_REGID__MASK                       0x000000ff
-#define A3XX_SP_VS_OUT_REG_A_REGID__SHIFT                      0
-static inline uint32_t A3XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_A_REGID__MASK;
-}
-#define A3XX_SP_VS_OUT_REG_A_HALF                              0x00000100
-#define A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK                    0x00001e00
-#define A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT                   9
-static inline uint32_t A3XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
-}
-#define A3XX_SP_VS_OUT_REG_B_REGID__MASK                       0x00ff0000
-#define A3XX_SP_VS_OUT_REG_B_REGID__SHIFT                      16
-static inline uint32_t A3XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_B_REGID__MASK;
-}
-#define A3XX_SP_VS_OUT_REG_B_HALF                              0x01000000
-#define A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK                    0x1e000000
-#define A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT                   25
-static inline uint32_t A3XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
-}
-
-static inline uint32_t REG_A3XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
-
-static inline uint32_t REG_A3XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
-#define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK                   0x0000007f
-#define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT                  0
-static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
-}
-#define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK                   0x00007f00
-#define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT                  8
-static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
-}
-#define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK                   0x007f0000
-#define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT                  16
-static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
-}
-#define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK                   0x7f000000
-#define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT                  24
-static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
-}
-
-#define REG_A3XX_SP_VS_OBJ_OFFSET_REG                          0x000022d4
-#define A3XX_SP_VS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__MASK   0x0000ffff
-#define A3XX_SP_VS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__SHIFT  0
-static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__MASK;
-}
-#define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK      0x01ff0000
-#define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT     16
-static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
-}
-#define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK                0xfe000000
-#define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT       25
-static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A3XX_SP_VS_OBJ_START_REG                           0x000022d5
-
-#define REG_A3XX_SP_VS_PVT_MEM_PARAM_REG                       0x000022d6
-#define A3XX_SP_VS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__MASK      0x000000ff
-#define A3XX_SP_VS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__SHIFT     0
-static inline uint32_t A3XX_SP_VS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__SHIFT) & A3XX_SP_VS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__MASK;
-}
-#define A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__MASK       0x00ffff00
-#define A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__SHIFT      8
-static inline uint32_t A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKOFFSET(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__SHIFT) & A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__MASK;
-}
-#define A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__MASK        0xff000000
-#define A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__SHIFT       24
-static inline uint32_t A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__SHIFT) & A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__MASK;
-}
-
-#define REG_A3XX_SP_VS_PVT_MEM_ADDR_REG                                0x000022d7
-#define A3XX_SP_VS_PVT_MEM_ADDR_REG_BURSTLEN__MASK             0x0000001f
-#define A3XX_SP_VS_PVT_MEM_ADDR_REG_BURSTLEN__SHIFT            0
-static inline uint32_t A3XX_SP_VS_PVT_MEM_ADDR_REG_BURSTLEN(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_PVT_MEM_ADDR_REG_BURSTLEN__SHIFT) & A3XX_SP_VS_PVT_MEM_ADDR_REG_BURSTLEN__MASK;
-}
-#define A3XX_SP_VS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__MASK   0xffffffe0
-#define A3XX_SP_VS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__SHIFT  5
-static inline uint32_t A3XX_SP_VS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A3XX_SP_VS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__SHIFT) & A3XX_SP_VS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__MASK;
-}
-
-#define REG_A3XX_SP_VS_PVT_MEM_SIZE_REG                                0x000022d8
-
-#define REG_A3XX_SP_VS_LENGTH_REG                              0x000022df
-#define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK               0xffffffff
-#define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT              0
-static inline uint32_t A3XX_SP_VS_LENGTH_REG_SHADERLENGTH(uint32_t val)
-{
-       return ((val) << A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK;
-}
-
-#define REG_A3XX_SP_FS_CTRL_REG0                               0x000022e0
-#define A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK                  0x00000001
-#define A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT                 0
-static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
-{
-       return ((val) << A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
-}
-#define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK             0x00000002
-#define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT            1
-static inline uint32_t A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
-{
-       return ((val) << A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK;
-}
-#define A3XX_SP_FS_CTRL_REG0_CACHEINVALID                      0x00000004
-#define A3XX_SP_FS_CTRL_REG0_ALUSCHMODE                                0x00000008
-#define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
-#define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
-static inline uint32_t A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
-}
-#define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
-#define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
-static inline uint32_t A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
-}
-#define A3XX_SP_FS_CTRL_REG0_FSBYPASSENABLE                    0x00020000
-#define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP                   0x00040000
-#define A3XX_SP_FS_CTRL_REG0_OUTORDERED                                0x00080000
-#define A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
-#define A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT                 20
-static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
-}
-#define A3XX_SP_FS_CTRL_REG0_SUPERTHREADMODE                   0x00200000
-#define A3XX_SP_FS_CTRL_REG0_PIXLODENABLE                      0x00400000
-#define A3XX_SP_FS_CTRL_REG0_COMPUTEMODE                       0x00800000
-#define A3XX_SP_FS_CTRL_REG0_LENGTH__MASK                      0xff000000
-#define A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT                     24
-static inline uint32_t A3XX_SP_FS_CTRL_REG0_LENGTH(uint32_t val)
-{
-       return ((val) << A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG0_LENGTH__MASK;
-}
-
-#define REG_A3XX_SP_FS_CTRL_REG1                               0x000022e1
-#define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK                 0x000003ff
-#define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT                        0
-static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
-{
-       return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
-}
-#define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK              0x000ffc00
-#define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT             10
-static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
-{
-       return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK;
-}
-#define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK          0x00f00000
-#define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT         20
-static inline uint32_t A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
-{
-       return ((val) << A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK;
-}
-#define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK           0x7f000000
-#define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT          24
-static inline uint32_t A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET(uint32_t val)
-{
-       return ((val) << A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT) & A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK;
-}
-
-#define REG_A3XX_SP_FS_OBJ_OFFSET_REG                          0x000022e2
-#define A3XX_SP_FS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__MASK   0x0000ffff
-#define A3XX_SP_FS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__SHIFT  0
-static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET(uint32_t val)
-{
-       return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__MASK;
-}
-#define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK      0x01ff0000
-#define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT     16
-static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
-}
-#define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK                0xfe000000
-#define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT       25
-static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A3XX_SP_FS_OBJ_START_REG                           0x000022e3
-
-#define REG_A3XX_SP_FS_PVT_MEM_PARAM_REG                       0x000022e4
-#define A3XX_SP_FS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__MASK      0x000000ff
-#define A3XX_SP_FS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__SHIFT     0
-static inline uint32_t A3XX_SP_FS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM(uint32_t val)
-{
-       return ((val) << A3XX_SP_FS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__SHIFT) & A3XX_SP_FS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__MASK;
-}
-#define A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__MASK       0x00ffff00
-#define A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__SHIFT      8
-static inline uint32_t A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKOFFSET(uint32_t val)
-{
-       return ((val) << A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__SHIFT) & A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__MASK;
-}
-#define A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__MASK        0xff000000
-#define A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__SHIFT       24
-static inline uint32_t A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD(uint32_t val)
-{
-       return ((val) << A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__SHIFT) & A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__MASK;
-}
-
-#define REG_A3XX_SP_FS_PVT_MEM_ADDR_REG                                0x000022e5
-#define A3XX_SP_FS_PVT_MEM_ADDR_REG_BURSTLEN__MASK             0x0000001f
-#define A3XX_SP_FS_PVT_MEM_ADDR_REG_BURSTLEN__SHIFT            0
-static inline uint32_t A3XX_SP_FS_PVT_MEM_ADDR_REG_BURSTLEN(uint32_t val)
-{
-       return ((val) << A3XX_SP_FS_PVT_MEM_ADDR_REG_BURSTLEN__SHIFT) & A3XX_SP_FS_PVT_MEM_ADDR_REG_BURSTLEN__MASK;
-}
-#define A3XX_SP_FS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__MASK   0xffffffe0
-#define A3XX_SP_FS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__SHIFT  5
-static inline uint32_t A3XX_SP_FS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A3XX_SP_FS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__SHIFT) & A3XX_SP_FS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__MASK;
-}
-
-#define REG_A3XX_SP_FS_PVT_MEM_SIZE_REG                                0x000022e6
-
-#define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_0                    0x000022e8
-
-#define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_1                    0x000022e9
-
-#define REG_A3XX_SP_FS_OUTPUT_REG                              0x000022ec
-#define A3XX_SP_FS_OUTPUT_REG_MRT__MASK                                0x00000003
-#define A3XX_SP_FS_OUTPUT_REG_MRT__SHIFT                       0
-static inline uint32_t A3XX_SP_FS_OUTPUT_REG_MRT(uint32_t val)
-{
-       return ((val) << A3XX_SP_FS_OUTPUT_REG_MRT__SHIFT) & A3XX_SP_FS_OUTPUT_REG_MRT__MASK;
-}
-#define A3XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE                     0x00000080
-#define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK                        0x0000ff00
-#define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT               8
-static inline uint32_t A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
-{
-       return ((val) << A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
-}
-
-static inline uint32_t REG_A3XX_SP_FS_MRT(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
-
-static inline uint32_t REG_A3XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
-#define A3XX_SP_FS_MRT_REG_REGID__MASK                         0x000000ff
-#define A3XX_SP_FS_MRT_REG_REGID__SHIFT                                0
-static inline uint32_t A3XX_SP_FS_MRT_REG_REGID(uint32_t val)
-{
-       return ((val) << A3XX_SP_FS_MRT_REG_REGID__SHIFT) & A3XX_SP_FS_MRT_REG_REGID__MASK;
-}
-#define A3XX_SP_FS_MRT_REG_HALF_PRECISION                      0x00000100
-#define A3XX_SP_FS_MRT_REG_SINT                                        0x00000400
-#define A3XX_SP_FS_MRT_REG_UINT                                        0x00000800
-
-static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
-
-static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT_REG(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
-#define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK            0x0000003f
-#define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT           0
-static inline uint32_t A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT(enum a3xx_color_fmt val)
-{
-       return ((val) << A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT) & A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK;
-}
-
-#define REG_A3XX_SP_FS_LENGTH_REG                              0x000022ff
-#define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK               0xffffffff
-#define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT              0
-static inline uint32_t A3XX_SP_FS_LENGTH_REG_SHADERLENGTH(uint32_t val)
-{
-       return ((val) << A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK;
-}
-
-#define REG_A3XX_PA_SC_AA_CONFIG                               0x00002301
-
-#define REG_A3XX_TPL1_TP_VS_TEX_OFFSET                         0x00002340
-#define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK         0x000000ff
-#define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT                0
-static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
-{
-       return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK;
-}
-#define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK          0x0000ff00
-#define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT         8
-static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
-{
-       return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK;
-}
-#define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK          0xffff0000
-#define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT         16
-static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
-{
-       return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK;
-}
-
-#define REG_A3XX_TPL1_TP_VS_BORDER_COLOR_BASE_ADDR             0x00002341
-
-#define REG_A3XX_TPL1_TP_FS_TEX_OFFSET                         0x00002342
-#define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK         0x000000ff
-#define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT                0
-static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
-{
-       return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK;
-}
-#define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK          0x0000ff00
-#define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT         8
-static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
-{
-       return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK;
-}
-#define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK          0xffff0000
-#define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT         16
-static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
-{
-       return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK;
-}
-
-#define REG_A3XX_TPL1_TP_FS_BORDER_COLOR_BASE_ADDR             0x00002343
-
-#define REG_A3XX_VBIF_CLKON                                    0x00003001
-
-#define REG_A3XX_VBIF_FIXED_SORT_EN                            0x0000300c
-
-#define REG_A3XX_VBIF_FIXED_SORT_SEL0                          0x0000300d
-
-#define REG_A3XX_VBIF_FIXED_SORT_SEL1                          0x0000300e
-
-#define REG_A3XX_VBIF_ABIT_SORT                                        0x0000301c
-
-#define REG_A3XX_VBIF_ABIT_SORT_CONF                           0x0000301d
-
-#define REG_A3XX_VBIF_GATE_OFF_WRREQ_EN                                0x0000302a
-
-#define REG_A3XX_VBIF_IN_RD_LIM_CONF0                          0x0000302c
-
-#define REG_A3XX_VBIF_IN_RD_LIM_CONF1                          0x0000302d
-
-#define REG_A3XX_VBIF_IN_WR_LIM_CONF0                          0x00003030
-
-#define REG_A3XX_VBIF_IN_WR_LIM_CONF1                          0x00003031
-
-#define REG_A3XX_VBIF_OUT_RD_LIM_CONF0                         0x00003034
-
-#define REG_A3XX_VBIF_OUT_WR_LIM_CONF0                         0x00003035
-
-#define REG_A3XX_VBIF_DDR_OUT_MAX_BURST                                0x00003036
-
-#define REG_A3XX_VBIF_ARB_CTL                                  0x0000303c
-
-#define REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB                      0x00003049
-
-#define REG_A3XX_VBIF_OUT_AXI_AMEMTYPE_CONF0                   0x00003058
-
-#define REG_A3XX_VBIF_OUT_AXI_AOOO_EN                          0x0000305e
-
-#define REG_A3XX_VBIF_OUT_AXI_AOOO                             0x0000305f
-
-#define REG_A3XX_VBIF_PERF_CNT_EN                              0x00003070
-#define A3XX_VBIF_PERF_CNT_EN_CNT0                             0x00000001
-#define A3XX_VBIF_PERF_CNT_EN_CNT1                             0x00000002
-#define A3XX_VBIF_PERF_CNT_EN_PWRCNT0                          0x00000004
-#define A3XX_VBIF_PERF_CNT_EN_PWRCNT1                          0x00000008
-#define A3XX_VBIF_PERF_CNT_EN_PWRCNT2                          0x00000010
-
-#define REG_A3XX_VBIF_PERF_CNT_CLR                             0x00003071
-#define A3XX_VBIF_PERF_CNT_CLR_CNT0                            0x00000001
-#define A3XX_VBIF_PERF_CNT_CLR_CNT1                            0x00000002
-#define A3XX_VBIF_PERF_CNT_CLR_PWRCNT0                         0x00000004
-#define A3XX_VBIF_PERF_CNT_CLR_PWRCNT1                         0x00000008
-#define A3XX_VBIF_PERF_CNT_CLR_PWRCNT2                         0x00000010
-
-#define REG_A3XX_VBIF_PERF_CNT_SEL                             0x00003072
-
-#define REG_A3XX_VBIF_PERF_CNT0_LO                             0x00003073
-
-#define REG_A3XX_VBIF_PERF_CNT0_HI                             0x00003074
-
-#define REG_A3XX_VBIF_PERF_CNT1_LO                             0x00003075
-
-#define REG_A3XX_VBIF_PERF_CNT1_HI                             0x00003076
-
-#define REG_A3XX_VBIF_PERF_PWR_CNT0_LO                         0x00003077
-
-#define REG_A3XX_VBIF_PERF_PWR_CNT0_HI                         0x00003078
-
-#define REG_A3XX_VBIF_PERF_PWR_CNT1_LO                         0x00003079
-
-#define REG_A3XX_VBIF_PERF_PWR_CNT1_HI                         0x0000307a
-
-#define REG_A3XX_VBIF_PERF_PWR_CNT2_LO                         0x0000307b
-
-#define REG_A3XX_VBIF_PERF_PWR_CNT2_HI                         0x0000307c
-
-#define REG_A3XX_VSC_BIN_SIZE                                  0x00000c01
-#define A3XX_VSC_BIN_SIZE_WIDTH__MASK                          0x0000001f
-#define A3XX_VSC_BIN_SIZE_WIDTH__SHIFT                         0
-static inline uint32_t A3XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A3XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A3XX_VSC_BIN_SIZE_WIDTH__MASK;
-}
-#define A3XX_VSC_BIN_SIZE_HEIGHT__MASK                         0x000003e0
-#define A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT                                5
-static inline uint32_t A3XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A3XX_VSC_BIN_SIZE_HEIGHT__MASK;
-}
-
-#define REG_A3XX_VSC_SIZE_ADDRESS                              0x00000c02
-
-static inline uint32_t REG_A3XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
-
-static inline uint32_t REG_A3XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
-#define A3XX_VSC_PIPE_CONFIG_X__MASK                           0x000003ff
-#define A3XX_VSC_PIPE_CONFIG_X__SHIFT                          0
-static inline uint32_t A3XX_VSC_PIPE_CONFIG_X(uint32_t val)
-{
-       return ((val) << A3XX_VSC_PIPE_CONFIG_X__SHIFT) & A3XX_VSC_PIPE_CONFIG_X__MASK;
-}
-#define A3XX_VSC_PIPE_CONFIG_Y__MASK                           0x000ffc00
-#define A3XX_VSC_PIPE_CONFIG_Y__SHIFT                          10
-static inline uint32_t A3XX_VSC_PIPE_CONFIG_Y(uint32_t val)
-{
-       return ((val) << A3XX_VSC_PIPE_CONFIG_Y__SHIFT) & A3XX_VSC_PIPE_CONFIG_Y__MASK;
-}
-#define A3XX_VSC_PIPE_CONFIG_W__MASK                           0x00f00000
-#define A3XX_VSC_PIPE_CONFIG_W__SHIFT                          20
-static inline uint32_t A3XX_VSC_PIPE_CONFIG_W(uint32_t val)
-{
-       return ((val) << A3XX_VSC_PIPE_CONFIG_W__SHIFT) & A3XX_VSC_PIPE_CONFIG_W__MASK;
-}
-#define A3XX_VSC_PIPE_CONFIG_H__MASK                           0x0f000000
-#define A3XX_VSC_PIPE_CONFIG_H__SHIFT                          24
-static inline uint32_t A3XX_VSC_PIPE_CONFIG_H(uint32_t val)
-{
-       return ((val) << A3XX_VSC_PIPE_CONFIG_H__SHIFT) & A3XX_VSC_PIPE_CONFIG_H__MASK;
-}
-
-static inline uint32_t REG_A3XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; }
-
-static inline uint32_t REG_A3XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; }
-
-#define REG_A3XX_VSC_BIN_CONTROL                               0x00000c3c
-#define A3XX_VSC_BIN_CONTROL_BINNING_ENABLE                    0x00000001
-
-#define REG_A3XX_UNKNOWN_0C3D                                  0x00000c3d
-
-#define REG_A3XX_PC_PERFCOUNTER0_SELECT                                0x00000c48
-
-#define REG_A3XX_PC_PERFCOUNTER1_SELECT                                0x00000c49
-
-#define REG_A3XX_PC_PERFCOUNTER2_SELECT                                0x00000c4a
-
-#define REG_A3XX_PC_PERFCOUNTER3_SELECT                                0x00000c4b
-
-#define REG_A3XX_GRAS_TSE_DEBUG_ECO                            0x00000c81
-
-#define REG_A3XX_GRAS_PERFCOUNTER0_SELECT                      0x00000c88
-
-#define REG_A3XX_GRAS_PERFCOUNTER1_SELECT                      0x00000c89
-
-#define REG_A3XX_GRAS_PERFCOUNTER2_SELECT                      0x00000c8a
-
-#define REG_A3XX_GRAS_PERFCOUNTER3_SELECT                      0x00000c8b
-
-static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
-
-static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_X(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
-
-static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Y(uint32_t i0) { return 0x00000ca1 + 0x4*i0; }
-
-static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Z(uint32_t i0) { return 0x00000ca2 + 0x4*i0; }
-
-static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_W(uint32_t i0) { return 0x00000ca3 + 0x4*i0; }
-
-#define REG_A3XX_RB_GMEM_BASE_ADDR                             0x00000cc0
-
-#define REG_A3XX_RB_DEBUG_ECO_CONTROLS_ADDR                    0x00000cc1
-
-#define REG_A3XX_RB_PERFCOUNTER0_SELECT                                0x00000cc6
-
-#define REG_A3XX_RB_PERFCOUNTER1_SELECT                                0x00000cc7
-
-#define REG_A3XX_RB_FRAME_BUFFER_DIMENSION                     0x00000ce0
-#define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK             0x00003fff
-#define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT            0
-static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)
-{
-       return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK;
-}
-#define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK            0x0fffc000
-#define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT           14
-static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)
-{
-       return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK;
-}
-
-#define REG_A3XX_HLSQ_PERFCOUNTER0_SELECT                      0x00000e00
-
-#define REG_A3XX_HLSQ_PERFCOUNTER1_SELECT                      0x00000e01
-
-#define REG_A3XX_HLSQ_PERFCOUNTER2_SELECT                      0x00000e02
-
-#define REG_A3XX_HLSQ_PERFCOUNTER3_SELECT                      0x00000e03
-
-#define REG_A3XX_HLSQ_PERFCOUNTER4_SELECT                      0x00000e04
-
-#define REG_A3XX_HLSQ_PERFCOUNTER5_SELECT                      0x00000e05
-
-#define REG_A3XX_UNKNOWN_0E43                                  0x00000e43
-
-#define REG_A3XX_VFD_PERFCOUNTER0_SELECT                       0x00000e44
-
-#define REG_A3XX_VFD_PERFCOUNTER1_SELECT                       0x00000e45
-
-#define REG_A3XX_VPC_VPC_DEBUG_RAM_SEL                         0x00000e61
-
-#define REG_A3XX_VPC_VPC_DEBUG_RAM_READ                                0x00000e62
-
-#define REG_A3XX_VPC_PERFCOUNTER0_SELECT                       0x00000e64
-
-#define REG_A3XX_VPC_PERFCOUNTER1_SELECT                       0x00000e65
-
-#define REG_A3XX_UCHE_CACHE_MODE_CONTROL_REG                   0x00000e82
-
-#define REG_A3XX_UCHE_PERFCOUNTER0_SELECT                      0x00000e84
-
-#define REG_A3XX_UCHE_PERFCOUNTER1_SELECT                      0x00000e85
-
-#define REG_A3XX_UCHE_PERFCOUNTER2_SELECT                      0x00000e86
-
-#define REG_A3XX_UCHE_PERFCOUNTER3_SELECT                      0x00000e87
-
-#define REG_A3XX_UCHE_PERFCOUNTER4_SELECT                      0x00000e88
-
-#define REG_A3XX_UCHE_PERFCOUNTER5_SELECT                      0x00000e89
-
-#define REG_A3XX_UCHE_CACHE_INVALIDATE0_REG                    0x00000ea0
-#define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK             0x0fffffff
-#define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT            0
-static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR(uint32_t val)
-{
-       return ((val) << A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK;
-}
-
-#define REG_A3XX_UCHE_CACHE_INVALIDATE1_REG                    0x00000ea1
-#define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK             0x0fffffff
-#define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT            0
-static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR(uint32_t val)
-{
-       return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK;
-}
-#define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK           0x30000000
-#define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT          28
-static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE(enum a3xx_cache_opcode val)
-{
-       return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK;
-}
-#define A3XX_UCHE_CACHE_INVALIDATE1_REG_ENTIRE_CACHE           0x80000000
-
-#define REG_A3XX_UNKNOWN_0EA6                                  0x00000ea6
-
-#define REG_A3XX_SP_PERFCOUNTER0_SELECT                                0x00000ec4
-
-#define REG_A3XX_SP_PERFCOUNTER1_SELECT                                0x00000ec5
-
-#define REG_A3XX_SP_PERFCOUNTER2_SELECT                                0x00000ec6
-
-#define REG_A3XX_SP_PERFCOUNTER3_SELECT                                0x00000ec7
-
-#define REG_A3XX_SP_PERFCOUNTER4_SELECT                                0x00000ec8
-
-#define REG_A3XX_SP_PERFCOUNTER5_SELECT                                0x00000ec9
-
-#define REG_A3XX_SP_PERFCOUNTER6_SELECT                                0x00000eca
-
-#define REG_A3XX_SP_PERFCOUNTER7_SELECT                                0x00000ecb
-
-#define REG_A3XX_UNKNOWN_0EE0                                  0x00000ee0
-
-#define REG_A3XX_UNKNOWN_0F03                                  0x00000f03
-
-#define REG_A3XX_TP_PERFCOUNTER0_SELECT                                0x00000f04
-
-#define REG_A3XX_TP_PERFCOUNTER1_SELECT                                0x00000f05
-
-#define REG_A3XX_TP_PERFCOUNTER2_SELECT                                0x00000f06
-
-#define REG_A3XX_TP_PERFCOUNTER3_SELECT                                0x00000f07
-
-#define REG_A3XX_TP_PERFCOUNTER4_SELECT                                0x00000f08
-
-#define REG_A3XX_TP_PERFCOUNTER5_SELECT                                0x00000f09
-
-#define REG_A3XX_VGT_CL_INITIATOR                              0x000021f0
-
-#define REG_A3XX_VGT_EVENT_INITIATOR                           0x000021f9
-
-#define REG_A3XX_VGT_DRAW_INITIATOR                            0x000021fc
-#define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK                        0x0000003f
-#define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT               0
-static inline uint32_t A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)
-{
-       return ((val) << A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK;
-}
-#define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK            0x000000c0
-#define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT           6
-static inline uint32_t A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)
-{
-       return ((val) << A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK;
-}
-#define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK                 0x00000600
-#define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT                        9
-static inline uint32_t A3XX_VGT_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)
-{
-       return ((val) << A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT) & A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK;
-}
-#define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK               0x00000800
-#define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT              11
-static inline uint32_t A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE(enum pc_di_index_size val)
-{
-       return ((val) << A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK;
-}
-#define A3XX_VGT_DRAW_INITIATOR_NOT_EOP                                0x00001000
-#define A3XX_VGT_DRAW_INITIATOR_SMALL_INDEX                    0x00002000
-#define A3XX_VGT_DRAW_INITIATOR_PRE_DRAW_INITIATOR_ENABLE      0x00004000
-#define A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK            0xff000000
-#define A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT           24
-static inline uint32_t A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES(uint32_t val)
-{
-       return ((val) << A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT) & A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK;
-}
-
-#define REG_A3XX_VGT_IMMED_DATA                                        0x000021fd
-
-#define REG_A3XX_TEX_SAMP_0                                    0x00000000
-#define A3XX_TEX_SAMP_0_CLAMPENABLE                            0x00000001
-#define A3XX_TEX_SAMP_0_MIPFILTER_LINEAR                       0x00000002
-#define A3XX_TEX_SAMP_0_XY_MAG__MASK                           0x0000000c
-#define A3XX_TEX_SAMP_0_XY_MAG__SHIFT                          2
-static inline uint32_t A3XX_TEX_SAMP_0_XY_MAG(enum a3xx_tex_filter val)
-{
-       return ((val) << A3XX_TEX_SAMP_0_XY_MAG__SHIFT) & A3XX_TEX_SAMP_0_XY_MAG__MASK;
-}
-#define A3XX_TEX_SAMP_0_XY_MIN__MASK                           0x00000030
-#define A3XX_TEX_SAMP_0_XY_MIN__SHIFT                          4
-static inline uint32_t A3XX_TEX_SAMP_0_XY_MIN(enum a3xx_tex_filter val)
-{
-       return ((val) << A3XX_TEX_SAMP_0_XY_MIN__SHIFT) & A3XX_TEX_SAMP_0_XY_MIN__MASK;
-}
-#define A3XX_TEX_SAMP_0_WRAP_S__MASK                           0x000001c0
-#define A3XX_TEX_SAMP_0_WRAP_S__SHIFT                          6
-static inline uint32_t A3XX_TEX_SAMP_0_WRAP_S(enum a3xx_tex_clamp val)
-{
-       return ((val) << A3XX_TEX_SAMP_0_WRAP_S__SHIFT) & A3XX_TEX_SAMP_0_WRAP_S__MASK;
-}
-#define A3XX_TEX_SAMP_0_WRAP_T__MASK                           0x00000e00
-#define A3XX_TEX_SAMP_0_WRAP_T__SHIFT                          9
-static inline uint32_t A3XX_TEX_SAMP_0_WRAP_T(enum a3xx_tex_clamp val)
-{
-       return ((val) << A3XX_TEX_SAMP_0_WRAP_T__SHIFT) & A3XX_TEX_SAMP_0_WRAP_T__MASK;
-}
-#define A3XX_TEX_SAMP_0_WRAP_R__MASK                           0x00007000
-#define A3XX_TEX_SAMP_0_WRAP_R__SHIFT                          12
-static inline uint32_t A3XX_TEX_SAMP_0_WRAP_R(enum a3xx_tex_clamp val)
-{
-       return ((val) << A3XX_TEX_SAMP_0_WRAP_R__SHIFT) & A3XX_TEX_SAMP_0_WRAP_R__MASK;
-}
-#define A3XX_TEX_SAMP_0_ANISO__MASK                            0x00038000
-#define A3XX_TEX_SAMP_0_ANISO__SHIFT                           15
-static inline uint32_t A3XX_TEX_SAMP_0_ANISO(enum a3xx_tex_aniso val)
-{
-       return ((val) << A3XX_TEX_SAMP_0_ANISO__SHIFT) & A3XX_TEX_SAMP_0_ANISO__MASK;
-}
-#define A3XX_TEX_SAMP_0_COMPARE_FUNC__MASK                     0x00700000
-#define A3XX_TEX_SAMP_0_COMPARE_FUNC__SHIFT                    20
-static inline uint32_t A3XX_TEX_SAMP_0_COMPARE_FUNC(enum adreno_compare_func val)
-{
-       return ((val) << A3XX_TEX_SAMP_0_COMPARE_FUNC__SHIFT) & A3XX_TEX_SAMP_0_COMPARE_FUNC__MASK;
-}
-#define A3XX_TEX_SAMP_0_CUBEMAPSEAMLESSFILTOFF                 0x01000000
-#define A3XX_TEX_SAMP_0_UNNORM_COORDS                          0x80000000
-
-#define REG_A3XX_TEX_SAMP_1                                    0x00000001
-#define A3XX_TEX_SAMP_1_LOD_BIAS__MASK                         0x000007ff
-#define A3XX_TEX_SAMP_1_LOD_BIAS__SHIFT                                0
-static inline uint32_t A3XX_TEX_SAMP_1_LOD_BIAS(float val)
-{
-       return ((((int32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_LOD_BIAS__SHIFT) & A3XX_TEX_SAMP_1_LOD_BIAS__MASK;
-}
-#define A3XX_TEX_SAMP_1_MAX_LOD__MASK                          0x003ff000
-#define A3XX_TEX_SAMP_1_MAX_LOD__SHIFT                         12
-static inline uint32_t A3XX_TEX_SAMP_1_MAX_LOD(float val)
-{
-       return ((((uint32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A3XX_TEX_SAMP_1_MAX_LOD__MASK;
-}
-#define A3XX_TEX_SAMP_1_MIN_LOD__MASK                          0xffc00000
-#define A3XX_TEX_SAMP_1_MIN_LOD__SHIFT                         22
-static inline uint32_t A3XX_TEX_SAMP_1_MIN_LOD(float val)
-{
-       return ((((uint32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A3XX_TEX_SAMP_1_MIN_LOD__MASK;
-}
-
-#define REG_A3XX_TEX_CONST_0                                   0x00000000
-#define A3XX_TEX_CONST_0_TILED                                 0x00000001
-#define A3XX_TEX_CONST_0_SRGB                                  0x00000004
-#define A3XX_TEX_CONST_0_SWIZ_X__MASK                          0x00000070
-#define A3XX_TEX_CONST_0_SWIZ_X__SHIFT                         4
-static inline uint32_t A3XX_TEX_CONST_0_SWIZ_X(enum a3xx_tex_swiz val)
-{
-       return ((val) << A3XX_TEX_CONST_0_SWIZ_X__SHIFT) & A3XX_TEX_CONST_0_SWIZ_X__MASK;
-}
-#define A3XX_TEX_CONST_0_SWIZ_Y__MASK                          0x00000380
-#define A3XX_TEX_CONST_0_SWIZ_Y__SHIFT                         7
-static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Y(enum a3xx_tex_swiz val)
-{
-       return ((val) << A3XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Y__MASK;
-}
-#define A3XX_TEX_CONST_0_SWIZ_Z__MASK                          0x00001c00
-#define A3XX_TEX_CONST_0_SWIZ_Z__SHIFT                         10
-static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Z(enum a3xx_tex_swiz val)
-{
-       return ((val) << A3XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Z__MASK;
-}
-#define A3XX_TEX_CONST_0_SWIZ_W__MASK                          0x0000e000
-#define A3XX_TEX_CONST_0_SWIZ_W__SHIFT                         13
-static inline uint32_t A3XX_TEX_CONST_0_SWIZ_W(enum a3xx_tex_swiz val)
-{
-       return ((val) << A3XX_TEX_CONST_0_SWIZ_W__SHIFT) & A3XX_TEX_CONST_0_SWIZ_W__MASK;
-}
-#define A3XX_TEX_CONST_0_MIPLVLS__MASK                         0x000f0000
-#define A3XX_TEX_CONST_0_MIPLVLS__SHIFT                                16
-static inline uint32_t A3XX_TEX_CONST_0_MIPLVLS(uint32_t val)
-{
-       return ((val) << A3XX_TEX_CONST_0_MIPLVLS__SHIFT) & A3XX_TEX_CONST_0_MIPLVLS__MASK;
-}
-#define A3XX_TEX_CONST_0_MSAATEX__MASK                         0x00300000
-#define A3XX_TEX_CONST_0_MSAATEX__SHIFT                                20
-static inline uint32_t A3XX_TEX_CONST_0_MSAATEX(enum a3xx_tex_msaa val)
-{
-       return ((val) << A3XX_TEX_CONST_0_MSAATEX__SHIFT) & A3XX_TEX_CONST_0_MSAATEX__MASK;
-}
-#define A3XX_TEX_CONST_0_FMT__MASK                             0x1fc00000
-#define A3XX_TEX_CONST_0_FMT__SHIFT                            22
-static inline uint32_t A3XX_TEX_CONST_0_FMT(enum a3xx_tex_fmt val)
-{
-       return ((val) << A3XX_TEX_CONST_0_FMT__SHIFT) & A3XX_TEX_CONST_0_FMT__MASK;
-}
-#define A3XX_TEX_CONST_0_NOCONVERT                             0x20000000
-#define A3XX_TEX_CONST_0_TYPE__MASK                            0xc0000000
-#define A3XX_TEX_CONST_0_TYPE__SHIFT                           30
-static inline uint32_t A3XX_TEX_CONST_0_TYPE(enum a3xx_tex_type val)
-{
-       return ((val) << A3XX_TEX_CONST_0_TYPE__SHIFT) & A3XX_TEX_CONST_0_TYPE__MASK;
-}
-
-#define REG_A3XX_TEX_CONST_1                                   0x00000001
-#define A3XX_TEX_CONST_1_HEIGHT__MASK                          0x00003fff
-#define A3XX_TEX_CONST_1_HEIGHT__SHIFT                         0
-static inline uint32_t A3XX_TEX_CONST_1_HEIGHT(uint32_t val)
-{
-       return ((val) << A3XX_TEX_CONST_1_HEIGHT__SHIFT) & A3XX_TEX_CONST_1_HEIGHT__MASK;
-}
-#define A3XX_TEX_CONST_1_WIDTH__MASK                           0x0fffc000
-#define A3XX_TEX_CONST_1_WIDTH__SHIFT                          14
-static inline uint32_t A3XX_TEX_CONST_1_WIDTH(uint32_t val)
-{
-       return ((val) << A3XX_TEX_CONST_1_WIDTH__SHIFT) & A3XX_TEX_CONST_1_WIDTH__MASK;
-}
-#define A3XX_TEX_CONST_1_FETCHSIZE__MASK                       0xf0000000
-#define A3XX_TEX_CONST_1_FETCHSIZE__SHIFT                      28
-static inline uint32_t A3XX_TEX_CONST_1_FETCHSIZE(enum a3xx_tex_fetchsize val)
-{
-       return ((val) << A3XX_TEX_CONST_1_FETCHSIZE__SHIFT) & A3XX_TEX_CONST_1_FETCHSIZE__MASK;
-}
-
-#define REG_A3XX_TEX_CONST_2                                   0x00000002
-#define A3XX_TEX_CONST_2_INDX__MASK                            0x000001ff
-#define A3XX_TEX_CONST_2_INDX__SHIFT                           0
-static inline uint32_t A3XX_TEX_CONST_2_INDX(uint32_t val)
-{
-       return ((val) << A3XX_TEX_CONST_2_INDX__SHIFT) & A3XX_TEX_CONST_2_INDX__MASK;
-}
-#define A3XX_TEX_CONST_2_PITCH__MASK                           0x3ffff000
-#define A3XX_TEX_CONST_2_PITCH__SHIFT                          12
-static inline uint32_t A3XX_TEX_CONST_2_PITCH(uint32_t val)
-{
-       return ((val) << A3XX_TEX_CONST_2_PITCH__SHIFT) & A3XX_TEX_CONST_2_PITCH__MASK;
-}
-#define A3XX_TEX_CONST_2_SWAP__MASK                            0xc0000000
-#define A3XX_TEX_CONST_2_SWAP__SHIFT                           30
-static inline uint32_t A3XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A3XX_TEX_CONST_2_SWAP__SHIFT) & A3XX_TEX_CONST_2_SWAP__MASK;
-}
-
-#define REG_A3XX_TEX_CONST_3                                   0x00000003
-#define A3XX_TEX_CONST_3_LAYERSZ1__MASK                                0x0001ffff
-#define A3XX_TEX_CONST_3_LAYERSZ1__SHIFT                       0
-static inline uint32_t A3XX_TEX_CONST_3_LAYERSZ1(uint32_t val)
-{
-       assert(!(val & 0xfff));
-       return ((val >> 12) << A3XX_TEX_CONST_3_LAYERSZ1__SHIFT) & A3XX_TEX_CONST_3_LAYERSZ1__MASK;
-}
-#define A3XX_TEX_CONST_3_DEPTH__MASK                           0x0ffe0000
-#define A3XX_TEX_CONST_3_DEPTH__SHIFT                          17
-static inline uint32_t A3XX_TEX_CONST_3_DEPTH(uint32_t val)
-{
-       return ((val) << A3XX_TEX_CONST_3_DEPTH__SHIFT) & A3XX_TEX_CONST_3_DEPTH__MASK;
-}
-#define A3XX_TEX_CONST_3_LAYERSZ2__MASK                                0xf0000000
-#define A3XX_TEX_CONST_3_LAYERSZ2__SHIFT                       28
-static inline uint32_t A3XX_TEX_CONST_3_LAYERSZ2(uint32_t val)
-{
-       assert(!(val & 0xfff));
-       return ((val >> 12) << A3XX_TEX_CONST_3_LAYERSZ2__SHIFT) & A3XX_TEX_CONST_3_LAYERSZ2__MASK;
-}
-
-
-#endif /* A3XX_XML */
diff --git a/src/gallium/drivers/freedreno/a4xx/a4xx.xml.h b/src/gallium/drivers/freedreno/a4xx/a4xx.xml.h
deleted file mode 100644 (file)
index 3dfc03c..0000000
+++ /dev/null
@@ -1,4257 +0,0 @@
-#ifndef A4XX_XML
-#define A4XX_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/envytools/rnndb/adreno.xml               (    501 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/freedreno_copyright.xml  (   1572 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a2xx.xml          (  42463 bytes, from 2018-11-19 13:44:03)
-- /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml (  14239 bytes, from 2018-12-05 15:25:53)
-- /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml    (  43052 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a3xx.xml          (  83840 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a4xx.xml          ( 112086 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a5xx.xml          ( 147240 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a6xx.xml          ( 141895 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml      (  10431 bytes, from 2018-09-14 13:03:07)
-- /home/robclark/src/envytools/rnndb/adreno/ocmem.xml         (   1773 bytes, from 2018-07-03 19:37:13)
-
-Copyright (C) 2013-2018 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-enum a4xx_color_fmt {
-       RB4_A8_UNORM = 1,
-       RB4_R8_UNORM = 2,
-       RB4_R8_SNORM = 3,
-       RB4_R8_UINT = 4,
-       RB4_R8_SINT = 5,
-       RB4_R4G4B4A4_UNORM = 8,
-       RB4_R5G5B5A1_UNORM = 10,
-       RB4_R5G6B5_UNORM = 14,
-       RB4_R8G8_UNORM = 15,
-       RB4_R8G8_SNORM = 16,
-       RB4_R8G8_UINT = 17,
-       RB4_R8G8_SINT = 18,
-       RB4_R16_UNORM = 19,
-       RB4_R16_SNORM = 20,
-       RB4_R16_FLOAT = 21,
-       RB4_R16_UINT = 22,
-       RB4_R16_SINT = 23,
-       RB4_R8G8B8_UNORM = 25,
-       RB4_R8G8B8A8_UNORM = 26,
-       RB4_R8G8B8A8_SNORM = 28,
-       RB4_R8G8B8A8_UINT = 29,
-       RB4_R8G8B8A8_SINT = 30,
-       RB4_R10G10B10A2_UNORM = 31,
-       RB4_R10G10B10A2_UINT = 34,
-       RB4_R11G11B10_FLOAT = 39,
-       RB4_R16G16_UNORM = 40,
-       RB4_R16G16_SNORM = 41,
-       RB4_R16G16_FLOAT = 42,
-       RB4_R16G16_UINT = 43,
-       RB4_R16G16_SINT = 44,
-       RB4_R32_FLOAT = 45,
-       RB4_R32_UINT = 46,
-       RB4_R32_SINT = 47,
-       RB4_R16G16B16A16_UNORM = 52,
-       RB4_R16G16B16A16_SNORM = 53,
-       RB4_R16G16B16A16_FLOAT = 54,
-       RB4_R16G16B16A16_UINT = 55,
-       RB4_R16G16B16A16_SINT = 56,
-       RB4_R32G32_FLOAT = 57,
-       RB4_R32G32_UINT = 58,
-       RB4_R32G32_SINT = 59,
-       RB4_R32G32B32A32_FLOAT = 60,
-       RB4_R32G32B32A32_UINT = 61,
-       RB4_R32G32B32A32_SINT = 62,
-};
-
-enum a4xx_tile_mode {
-       TILE4_LINEAR = 0,
-       TILE4_2 = 2,
-       TILE4_3 = 3,
-};
-
-enum a4xx_vtx_fmt {
-       VFMT4_32_FLOAT = 1,
-       VFMT4_32_32_FLOAT = 2,
-       VFMT4_32_32_32_FLOAT = 3,
-       VFMT4_32_32_32_32_FLOAT = 4,
-       VFMT4_16_FLOAT = 5,
-       VFMT4_16_16_FLOAT = 6,
-       VFMT4_16_16_16_FLOAT = 7,
-       VFMT4_16_16_16_16_FLOAT = 8,
-       VFMT4_32_FIXED = 9,
-       VFMT4_32_32_FIXED = 10,
-       VFMT4_32_32_32_FIXED = 11,
-       VFMT4_32_32_32_32_FIXED = 12,
-       VFMT4_11_11_10_FLOAT = 13,
-       VFMT4_16_SINT = 16,
-       VFMT4_16_16_SINT = 17,
-       VFMT4_16_16_16_SINT = 18,
-       VFMT4_16_16_16_16_SINT = 19,
-       VFMT4_16_UINT = 20,
-       VFMT4_16_16_UINT = 21,
-       VFMT4_16_16_16_UINT = 22,
-       VFMT4_16_16_16_16_UINT = 23,
-       VFMT4_16_SNORM = 24,
-       VFMT4_16_16_SNORM = 25,
-       VFMT4_16_16_16_SNORM = 26,
-       VFMT4_16_16_16_16_SNORM = 27,
-       VFMT4_16_UNORM = 28,
-       VFMT4_16_16_UNORM = 29,
-       VFMT4_16_16_16_UNORM = 30,
-       VFMT4_16_16_16_16_UNORM = 31,
-       VFMT4_32_UINT = 32,
-       VFMT4_32_32_UINT = 33,
-       VFMT4_32_32_32_UINT = 34,
-       VFMT4_32_32_32_32_UINT = 35,
-       VFMT4_32_SINT = 36,
-       VFMT4_32_32_SINT = 37,
-       VFMT4_32_32_32_SINT = 38,
-       VFMT4_32_32_32_32_SINT = 39,
-       VFMT4_8_UINT = 40,
-       VFMT4_8_8_UINT = 41,
-       VFMT4_8_8_8_UINT = 42,
-       VFMT4_8_8_8_8_UINT = 43,
-       VFMT4_8_UNORM = 44,
-       VFMT4_8_8_UNORM = 45,
-       VFMT4_8_8_8_UNORM = 46,
-       VFMT4_8_8_8_8_UNORM = 47,
-       VFMT4_8_SINT = 48,
-       VFMT4_8_8_SINT = 49,
-       VFMT4_8_8_8_SINT = 50,
-       VFMT4_8_8_8_8_SINT = 51,
-       VFMT4_8_SNORM = 52,
-       VFMT4_8_8_SNORM = 53,
-       VFMT4_8_8_8_SNORM = 54,
-       VFMT4_8_8_8_8_SNORM = 55,
-       VFMT4_10_10_10_2_UINT = 56,
-       VFMT4_10_10_10_2_UNORM = 57,
-       VFMT4_10_10_10_2_SINT = 58,
-       VFMT4_10_10_10_2_SNORM = 59,
-       VFMT4_2_10_10_10_UINT = 60,
-       VFMT4_2_10_10_10_UNORM = 61,
-       VFMT4_2_10_10_10_SINT = 62,
-       VFMT4_2_10_10_10_SNORM = 63,
-};
-
-enum a4xx_tex_fmt {
-       TFMT4_A8_UNORM = 3,
-       TFMT4_8_UNORM = 4,
-       TFMT4_8_SNORM = 5,
-       TFMT4_8_UINT = 6,
-       TFMT4_8_SINT = 7,
-       TFMT4_4_4_4_4_UNORM = 8,
-       TFMT4_5_5_5_1_UNORM = 9,
-       TFMT4_5_6_5_UNORM = 11,
-       TFMT4_L8_A8_UNORM = 13,
-       TFMT4_8_8_UNORM = 14,
-       TFMT4_8_8_SNORM = 15,
-       TFMT4_8_8_UINT = 16,
-       TFMT4_8_8_SINT = 17,
-       TFMT4_16_UNORM = 18,
-       TFMT4_16_SNORM = 19,
-       TFMT4_16_FLOAT = 20,
-       TFMT4_16_UINT = 21,
-       TFMT4_16_SINT = 22,
-       TFMT4_8_8_8_8_UNORM = 28,
-       TFMT4_8_8_8_8_SNORM = 29,
-       TFMT4_8_8_8_8_UINT = 30,
-       TFMT4_8_8_8_8_SINT = 31,
-       TFMT4_9_9_9_E5_FLOAT = 32,
-       TFMT4_10_10_10_2_UNORM = 33,
-       TFMT4_10_10_10_2_UINT = 34,
-       TFMT4_11_11_10_FLOAT = 37,
-       TFMT4_16_16_UNORM = 38,
-       TFMT4_16_16_SNORM = 39,
-       TFMT4_16_16_FLOAT = 40,
-       TFMT4_16_16_UINT = 41,
-       TFMT4_16_16_SINT = 42,
-       TFMT4_32_FLOAT = 43,
-       TFMT4_32_UINT = 44,
-       TFMT4_32_SINT = 45,
-       TFMT4_16_16_16_16_UNORM = 51,
-       TFMT4_16_16_16_16_SNORM = 52,
-       TFMT4_16_16_16_16_FLOAT = 53,
-       TFMT4_16_16_16_16_UINT = 54,
-       TFMT4_16_16_16_16_SINT = 55,
-       TFMT4_32_32_FLOAT = 56,
-       TFMT4_32_32_UINT = 57,
-       TFMT4_32_32_SINT = 58,
-       TFMT4_32_32_32_FLOAT = 59,
-       TFMT4_32_32_32_UINT = 60,
-       TFMT4_32_32_32_SINT = 61,
-       TFMT4_32_32_32_32_FLOAT = 63,
-       TFMT4_32_32_32_32_UINT = 64,
-       TFMT4_32_32_32_32_SINT = 65,
-       TFMT4_X8Z24_UNORM = 71,
-       TFMT4_DXT1 = 86,
-       TFMT4_DXT3 = 87,
-       TFMT4_DXT5 = 88,
-       TFMT4_RGTC1_UNORM = 90,
-       TFMT4_RGTC1_SNORM = 91,
-       TFMT4_RGTC2_UNORM = 94,
-       TFMT4_RGTC2_SNORM = 95,
-       TFMT4_BPTC_UFLOAT = 97,
-       TFMT4_BPTC_FLOAT = 98,
-       TFMT4_BPTC = 99,
-       TFMT4_ATC_RGB = 100,
-       TFMT4_ATC_RGBA_EXPLICIT = 101,
-       TFMT4_ATC_RGBA_INTERPOLATED = 102,
-       TFMT4_ETC2_RG11_UNORM = 103,
-       TFMT4_ETC2_RG11_SNORM = 104,
-       TFMT4_ETC2_R11_UNORM = 105,
-       TFMT4_ETC2_R11_SNORM = 106,
-       TFMT4_ETC1 = 107,
-       TFMT4_ETC2_RGB8 = 108,
-       TFMT4_ETC2_RGBA8 = 109,
-       TFMT4_ETC2_RGB8A1 = 110,
-       TFMT4_ASTC_4x4 = 111,
-       TFMT4_ASTC_5x4 = 112,
-       TFMT4_ASTC_5x5 = 113,
-       TFMT4_ASTC_6x5 = 114,
-       TFMT4_ASTC_6x6 = 115,
-       TFMT4_ASTC_8x5 = 116,
-       TFMT4_ASTC_8x6 = 117,
-       TFMT4_ASTC_8x8 = 118,
-       TFMT4_ASTC_10x5 = 119,
-       TFMT4_ASTC_10x6 = 120,
-       TFMT4_ASTC_10x8 = 121,
-       TFMT4_ASTC_10x10 = 122,
-       TFMT4_ASTC_12x10 = 123,
-       TFMT4_ASTC_12x12 = 124,
-};
-
-enum a4xx_tex_fetchsize {
-       TFETCH4_1_BYTE = 0,
-       TFETCH4_2_BYTE = 1,
-       TFETCH4_4_BYTE = 2,
-       TFETCH4_8_BYTE = 3,
-       TFETCH4_16_BYTE = 4,
-};
-
-enum a4xx_depth_format {
-       DEPTH4_NONE = 0,
-       DEPTH4_16 = 1,
-       DEPTH4_24_8 = 2,
-       DEPTH4_32 = 3,
-};
-
-enum a4xx_ccu_perfcounter_select {
-       CCU_BUSY_CYCLES = 0,
-       CCU_RB_DEPTH_RETURN_STALL = 2,
-       CCU_RB_COLOR_RETURN_STALL = 3,
-       CCU_DEPTH_BLOCKS = 6,
-       CCU_COLOR_BLOCKS = 7,
-       CCU_DEPTH_BLOCK_HIT = 8,
-       CCU_COLOR_BLOCK_HIT = 9,
-       CCU_DEPTH_FLAG1_COUNT = 10,
-       CCU_DEPTH_FLAG2_COUNT = 11,
-       CCU_DEPTH_FLAG3_COUNT = 12,
-       CCU_DEPTH_FLAG4_COUNT = 13,
-       CCU_COLOR_FLAG1_COUNT = 14,
-       CCU_COLOR_FLAG2_COUNT = 15,
-       CCU_COLOR_FLAG3_COUNT = 16,
-       CCU_COLOR_FLAG4_COUNT = 17,
-       CCU_PARTIAL_BLOCK_READ = 18,
-};
-
-enum a4xx_cp_perfcounter_select {
-       CP_ALWAYS_COUNT = 0,
-       CP_BUSY = 1,
-       CP_PFP_IDLE = 2,
-       CP_PFP_BUSY_WORKING = 3,
-       CP_PFP_STALL_CYCLES_ANY = 4,
-       CP_PFP_STARVE_CYCLES_ANY = 5,
-       CP_PFP_STARVED_PER_LOAD_ADDR = 6,
-       CP_PFP_STALLED_PER_STORE_ADDR = 7,
-       CP_PFP_PC_PROFILE = 8,
-       CP_PFP_MATCH_PM4_PKT_PROFILE = 9,
-       CP_PFP_COND_INDIRECT_DISCARDED = 10,
-       CP_LONG_RESUMPTIONS = 11,
-       CP_RESUME_CYCLES = 12,
-       CP_RESUME_TO_BOUNDARY_CYCLES = 13,
-       CP_LONG_PREEMPTIONS = 14,
-       CP_PREEMPT_CYCLES = 15,
-       CP_PREEMPT_TO_BOUNDARY_CYCLES = 16,
-       CP_ME_FIFO_EMPTY_PFP_IDLE = 17,
-       CP_ME_FIFO_EMPTY_PFP_BUSY = 18,
-       CP_ME_FIFO_NOT_EMPTY_NOT_FULL = 19,
-       CP_ME_FIFO_FULL_ME_BUSY = 20,
-       CP_ME_FIFO_FULL_ME_NON_WORKING = 21,
-       CP_ME_WAITING_FOR_PACKETS = 22,
-       CP_ME_BUSY_WORKING = 23,
-       CP_ME_STARVE_CYCLES_ANY = 24,
-       CP_ME_STARVE_CYCLES_PER_PROFILE = 25,
-       CP_ME_STALL_CYCLES_PER_PROFILE = 26,
-       CP_ME_PC_PROFILE = 27,
-       CP_RCIU_FIFO_EMPTY = 28,
-       CP_RCIU_FIFO_NOT_EMPTY_NOT_FULL = 29,
-       CP_RCIU_FIFO_FULL = 30,
-       CP_RCIU_FIFO_FULL_NO_CONTEXT = 31,
-       CP_RCIU_FIFO_FULL_AHB_MASTER = 32,
-       CP_RCIU_FIFO_FULL_OTHER = 33,
-       CP_AHB_IDLE = 34,
-       CP_AHB_STALL_ON_GRANT_NO_SPLIT = 35,
-       CP_AHB_STALL_ON_GRANT_SPLIT = 36,
-       CP_AHB_STALL_ON_GRANT_SPLIT_PROFILE = 37,
-       CP_AHB_BUSY_WORKING = 38,
-       CP_AHB_BUSY_STALL_ON_HRDY = 39,
-       CP_AHB_BUSY_STALL_ON_HRDY_PROFILE = 40,
-};
-
-enum a4xx_gras_ras_perfcounter_select {
-       RAS_SUPER_TILES = 0,
-       RAS_8X8_TILES = 1,
-       RAS_4X4_TILES = 2,
-       RAS_BUSY_CYCLES = 3,
-       RAS_STALL_CYCLES_BY_RB = 4,
-       RAS_STALL_CYCLES_BY_VSC = 5,
-       RAS_STARVE_CYCLES_BY_TSE = 6,
-       RAS_SUPERTILE_CYCLES = 7,
-       RAS_TILE_CYCLES = 8,
-       RAS_FULLY_COVERED_SUPER_TILES = 9,
-       RAS_FULLY_COVERED_8X8_TILES = 10,
-       RAS_4X4_PRIM = 11,
-       RAS_8X4_4X8_PRIM = 12,
-       RAS_8X8_PRIM = 13,
-};
-
-enum a4xx_gras_tse_perfcounter_select {
-       TSE_INPUT_PRIM = 0,
-       TSE_INPUT_NULL_PRIM = 1,
-       TSE_TRIVAL_REJ_PRIM = 2,
-       TSE_CLIPPED_PRIM = 3,
-       TSE_NEW_PRIM = 4,
-       TSE_ZERO_AREA_PRIM = 5,
-       TSE_FACENESS_CULLED_PRIM = 6,
-       TSE_ZERO_PIXEL_PRIM = 7,
-       TSE_OUTPUT_NULL_PRIM = 8,
-       TSE_OUTPUT_VISIBLE_PRIM = 9,
-       TSE_PRE_CLIP_PRIM = 10,
-       TSE_POST_CLIP_PRIM = 11,
-       TSE_BUSY_CYCLES = 12,
-       TSE_PC_STARVE = 13,
-       TSE_RAS_STALL = 14,
-       TSE_STALL_BARYPLANE_FIFO_FULL = 15,
-       TSE_STALL_ZPLANE_FIFO_FULL = 16,
-};
-
-enum a4xx_hlsq_perfcounter_select {
-       HLSQ_SP_VS_STAGE_CONSTANT = 0,
-       HLSQ_SP_VS_STAGE_INSTRUCTIONS = 1,
-       HLSQ_SP_FS_STAGE_CONSTANT = 2,
-       HLSQ_SP_FS_STAGE_INSTRUCTIONS = 3,
-       HLSQ_TP_STATE = 4,
-       HLSQ_QUADS = 5,
-       HLSQ_PIXELS = 6,
-       HLSQ_VERTICES = 7,
-       HLSQ_SP_VS_STAGE_DATA_BYTES = 13,
-       HLSQ_SP_FS_STAGE_DATA_BYTES = 14,
-       HLSQ_BUSY_CYCLES = 15,
-       HLSQ_STALL_CYCLES_SP_STATE = 16,
-       HLSQ_STALL_CYCLES_SP_VS_STAGE = 17,
-       HLSQ_STALL_CYCLES_SP_FS_STAGE = 18,
-       HLSQ_STALL_CYCLES_UCHE = 19,
-       HLSQ_RBBM_LOAD_CYCLES = 20,
-       HLSQ_DI_TO_VS_START_SP = 21,
-       HLSQ_DI_TO_FS_START_SP = 22,
-       HLSQ_VS_STAGE_START_TO_DONE_SP = 23,
-       HLSQ_FS_STAGE_START_TO_DONE_SP = 24,
-       HLSQ_SP_STATE_COPY_CYCLES_VS_STAGE = 25,
-       HLSQ_SP_STATE_COPY_CYCLES_FS_STAGE = 26,
-       HLSQ_UCHE_LATENCY_CYCLES = 27,
-       HLSQ_UCHE_LATENCY_COUNT = 28,
-       HLSQ_STARVE_CYCLES_VFD = 29,
-};
-
-enum a4xx_pc_perfcounter_select {
-       PC_VIS_STREAMS_LOADED = 0,
-       PC_VPC_PRIMITIVES = 2,
-       PC_DEAD_PRIM = 3,
-       PC_LIVE_PRIM = 4,
-       PC_DEAD_DRAWCALLS = 5,
-       PC_LIVE_DRAWCALLS = 6,
-       PC_VERTEX_MISSES = 7,
-       PC_STALL_CYCLES_VFD = 9,
-       PC_STALL_CYCLES_TSE = 10,
-       PC_STALL_CYCLES_UCHE = 11,
-       PC_WORKING_CYCLES = 12,
-       PC_IA_VERTICES = 13,
-       PC_GS_PRIMITIVES = 14,
-       PC_HS_INVOCATIONS = 15,
-       PC_DS_INVOCATIONS = 16,
-       PC_DS_PRIMITIVES = 17,
-       PC_STARVE_CYCLES_FOR_INDEX = 20,
-       PC_STARVE_CYCLES_FOR_TESS_FACTOR = 21,
-       PC_STARVE_CYCLES_FOR_VIZ_STREAM = 22,
-       PC_STALL_CYCLES_TESS = 23,
-       PC_STARVE_CYCLES_FOR_POSITION = 24,
-       PC_MODE0_DRAWCALL = 25,
-       PC_MODE1_DRAWCALL = 26,
-       PC_MODE2_DRAWCALL = 27,
-       PC_MODE3_DRAWCALL = 28,
-       PC_MODE4_DRAWCALL = 29,
-       PC_PREDICATED_DEAD_DRAWCALL = 30,
-       PC_STALL_CYCLES_BY_TSE_ONLY = 31,
-       PC_STALL_CYCLES_BY_VPC_ONLY = 32,
-       PC_VPC_POS_DATA_TRANSACTION = 33,
-       PC_BUSY_CYCLES = 34,
-       PC_STARVE_CYCLES_DI = 35,
-       PC_STALL_CYCLES_VPC = 36,
-       TESS_WORKING_CYCLES = 37,
-       TESS_NUM_CYCLES_SETUP_WORKING = 38,
-       TESS_NUM_CYCLES_PTGEN_WORKING = 39,
-       TESS_NUM_CYCLES_CONNGEN_WORKING = 40,
-       TESS_BUSY_CYCLES = 41,
-       TESS_STARVE_CYCLES_PC = 42,
-       TESS_STALL_CYCLES_PC = 43,
-};
-
-enum a4xx_pwr_perfcounter_select {
-       PWR_CORE_CLOCK_CYCLES = 0,
-       PWR_BUSY_CLOCK_CYCLES = 1,
-};
-
-enum a4xx_rb_perfcounter_select {
-       RB_BUSY_CYCLES = 0,
-       RB_BUSY_CYCLES_BINNING = 1,
-       RB_BUSY_CYCLES_RENDERING = 2,
-       RB_BUSY_CYCLES_RESOLVE = 3,
-       RB_STARVE_CYCLES_BY_SP = 4,
-       RB_STARVE_CYCLES_BY_RAS = 5,
-       RB_STARVE_CYCLES_BY_MARB = 6,
-       RB_STALL_CYCLES_BY_MARB = 7,
-       RB_STALL_CYCLES_BY_HLSQ = 8,
-       RB_RB_RB_MARB_DATA = 9,
-       RB_SP_RB_QUAD = 10,
-       RB_RAS_RB_Z_QUADS = 11,
-       RB_GMEM_CH0_READ = 12,
-       RB_GMEM_CH1_READ = 13,
-       RB_GMEM_CH0_WRITE = 14,
-       RB_GMEM_CH1_WRITE = 15,
-       RB_CP_CONTEXT_DONE = 16,
-       RB_CP_CACHE_FLUSH = 17,
-       RB_CP_ZPASS_DONE = 18,
-       RB_STALL_FIFO0_FULL = 19,
-       RB_STALL_FIFO1_FULL = 20,
-       RB_STALL_FIFO2_FULL = 21,
-       RB_STALL_FIFO3_FULL = 22,
-       RB_RB_HLSQ_TRANSACTIONS = 23,
-       RB_Z_READ = 24,
-       RB_Z_WRITE = 25,
-       RB_C_READ = 26,
-       RB_C_WRITE = 27,
-       RB_C_READ_LATENCY = 28,
-       RB_Z_READ_LATENCY = 29,
-       RB_STALL_BY_UCHE = 30,
-       RB_MARB_UCHE_TRANSACTIONS = 31,
-       RB_CACHE_STALL_MISS = 32,
-       RB_CACHE_STALL_FIFO_FULL = 33,
-       RB_8BIT_BLENDER_UNITS_ACTIVE = 34,
-       RB_16BIT_BLENDER_UNITS_ACTIVE = 35,
-       RB_SAMPLER_UNITS_ACTIVE = 36,
-       RB_TOTAL_PASS = 38,
-       RB_Z_PASS = 39,
-       RB_Z_FAIL = 40,
-       RB_S_FAIL = 41,
-       RB_POWER0 = 42,
-       RB_POWER1 = 43,
-       RB_POWER2 = 44,
-       RB_POWER3 = 45,
-       RB_POWER4 = 46,
-       RB_POWER5 = 47,
-       RB_POWER6 = 48,
-       RB_POWER7 = 49,
-};
-
-enum a4xx_rbbm_perfcounter_select {
-       RBBM_ALWAYS_ON = 0,
-       RBBM_VBIF_BUSY = 1,
-       RBBM_TSE_BUSY = 2,
-       RBBM_RAS_BUSY = 3,
-       RBBM_PC_DCALL_BUSY = 4,
-       RBBM_PC_VSD_BUSY = 5,
-       RBBM_VFD_BUSY = 6,
-       RBBM_VPC_BUSY = 7,
-       RBBM_UCHE_BUSY = 8,
-       RBBM_VSC_BUSY = 9,
-       RBBM_HLSQ_BUSY = 10,
-       RBBM_ANY_RB_BUSY = 11,
-       RBBM_ANY_TPL1_BUSY = 12,
-       RBBM_ANY_SP_BUSY = 13,
-       RBBM_ANY_MARB_BUSY = 14,
-       RBBM_ANY_ARB_BUSY = 15,
-       RBBM_AHB_STATUS_BUSY = 16,
-       RBBM_AHB_STATUS_STALLED = 17,
-       RBBM_AHB_STATUS_TXFR = 18,
-       RBBM_AHB_STATUS_TXFR_SPLIT = 19,
-       RBBM_AHB_STATUS_TXFR_ERROR = 20,
-       RBBM_AHB_STATUS_LONG_STALL = 21,
-       RBBM_STATUS_MASKED = 22,
-       RBBM_CP_BUSY_GFX_CORE_IDLE = 23,
-       RBBM_TESS_BUSY = 24,
-       RBBM_COM_BUSY = 25,
-       RBBM_DCOM_BUSY = 32,
-       RBBM_ANY_CCU_BUSY = 33,
-       RBBM_DPM_BUSY = 34,
-};
-
-enum a4xx_sp_perfcounter_select {
-       SP_LM_LOAD_INSTRUCTIONS = 0,
-       SP_LM_STORE_INSTRUCTIONS = 1,
-       SP_LM_ATOMICS = 2,
-       SP_GM_LOAD_INSTRUCTIONS = 3,
-       SP_GM_STORE_INSTRUCTIONS = 4,
-       SP_GM_ATOMICS = 5,
-       SP_VS_STAGE_TEX_INSTRUCTIONS = 6,
-       SP_VS_STAGE_CFLOW_INSTRUCTIONS = 7,
-       SP_VS_STAGE_EFU_INSTRUCTIONS = 8,
-       SP_VS_STAGE_FULL_ALU_INSTRUCTIONS = 9,
-       SP_VS_STAGE_HALF_ALU_INSTRUCTIONS = 10,
-       SP_FS_STAGE_TEX_INSTRUCTIONS = 11,
-       SP_FS_STAGE_CFLOW_INSTRUCTIONS = 12,
-       SP_FS_STAGE_EFU_INSTRUCTIONS = 13,
-       SP_FS_STAGE_FULL_ALU_INSTRUCTIONS = 14,
-       SP_FS_STAGE_HALF_ALU_INSTRUCTIONS = 15,
-       SP_VS_INSTRUCTIONS = 17,
-       SP_FS_INSTRUCTIONS = 18,
-       SP_ADDR_LOCK_COUNT = 19,
-       SP_UCHE_READ_TRANS = 20,
-       SP_UCHE_WRITE_TRANS = 21,
-       SP_EXPORT_VPC_TRANS = 22,
-       SP_EXPORT_RB_TRANS = 23,
-       SP_PIXELS_KILLED = 24,
-       SP_ICL1_REQUESTS = 25,
-       SP_ICL1_MISSES = 26,
-       SP_ICL0_REQUESTS = 27,
-       SP_ICL0_MISSES = 28,
-       SP_ALU_WORKING_CYCLES = 29,
-       SP_EFU_WORKING_CYCLES = 30,
-       SP_STALL_CYCLES_BY_VPC = 31,
-       SP_STALL_CYCLES_BY_TP = 32,
-       SP_STALL_CYCLES_BY_UCHE = 33,
-       SP_STALL_CYCLES_BY_RB = 34,
-       SP_BUSY_CYCLES = 35,
-       SP_HS_INSTRUCTIONS = 36,
-       SP_DS_INSTRUCTIONS = 37,
-       SP_GS_INSTRUCTIONS = 38,
-       SP_CS_INSTRUCTIONS = 39,
-       SP_SCHEDULER_NON_WORKING = 40,
-       SP_WAVE_CONTEXTS = 41,
-       SP_WAVE_CONTEXT_CYCLES = 42,
-       SP_POWER0 = 43,
-       SP_POWER1 = 44,
-       SP_POWER2 = 45,
-       SP_POWER3 = 46,
-       SP_POWER4 = 47,
-       SP_POWER5 = 48,
-       SP_POWER6 = 49,
-       SP_POWER7 = 50,
-       SP_POWER8 = 51,
-       SP_POWER9 = 52,
-       SP_POWER10 = 53,
-       SP_POWER11 = 54,
-       SP_POWER12 = 55,
-       SP_POWER13 = 56,
-       SP_POWER14 = 57,
-       SP_POWER15 = 58,
-};
-
-enum a4xx_tp_perfcounter_select {
-       TP_L1_REQUESTS = 0,
-       TP_L1_MISSES = 1,
-       TP_QUADS_OFFSET = 8,
-       TP_QUAD_SHADOW = 9,
-       TP_QUADS_ARRAY = 10,
-       TP_QUADS_GRADIENT = 11,
-       TP_QUADS_1D2D = 12,
-       TP_QUADS_3DCUBE = 13,
-       TP_BUSY_CYCLES = 16,
-       TP_STALL_CYCLES_BY_ARB = 17,
-       TP_STATE_CACHE_REQUESTS = 20,
-       TP_STATE_CACHE_MISSES = 21,
-       TP_POWER0 = 22,
-       TP_POWER1 = 23,
-       TP_POWER2 = 24,
-       TP_POWER3 = 25,
-       TP_POWER4 = 26,
-       TP_POWER5 = 27,
-       TP_POWER6 = 28,
-       TP_POWER7 = 29,
-};
-
-enum a4xx_uche_perfcounter_select {
-       UCHE_VBIF_READ_BEATS_TP = 0,
-       UCHE_VBIF_READ_BEATS_VFD = 1,
-       UCHE_VBIF_READ_BEATS_HLSQ = 2,
-       UCHE_VBIF_READ_BEATS_MARB = 3,
-       UCHE_VBIF_READ_BEATS_SP = 4,
-       UCHE_READ_REQUESTS_TP = 5,
-       UCHE_READ_REQUESTS_VFD = 6,
-       UCHE_READ_REQUESTS_HLSQ = 7,
-       UCHE_READ_REQUESTS_MARB = 8,
-       UCHE_READ_REQUESTS_SP = 9,
-       UCHE_WRITE_REQUESTS_MARB = 10,
-       UCHE_WRITE_REQUESTS_SP = 11,
-       UCHE_TAG_CHECK_FAILS = 12,
-       UCHE_EVICTS = 13,
-       UCHE_FLUSHES = 14,
-       UCHE_VBIF_LATENCY_CYCLES = 15,
-       UCHE_VBIF_LATENCY_SAMPLES = 16,
-       UCHE_BUSY_CYCLES = 17,
-       UCHE_VBIF_READ_BEATS_PC = 18,
-       UCHE_READ_REQUESTS_PC = 19,
-       UCHE_WRITE_REQUESTS_VPC = 20,
-       UCHE_STALL_BY_VBIF = 21,
-       UCHE_WRITE_REQUESTS_VSC = 22,
-       UCHE_POWER0 = 23,
-       UCHE_POWER1 = 24,
-       UCHE_POWER2 = 25,
-       UCHE_POWER3 = 26,
-       UCHE_POWER4 = 27,
-       UCHE_POWER5 = 28,
-       UCHE_POWER6 = 29,
-       UCHE_POWER7 = 30,
-};
-
-enum a4xx_vbif_perfcounter_select {
-       AXI_READ_REQUESTS_ID_0 = 0,
-       AXI_READ_REQUESTS_ID_1 = 1,
-       AXI_READ_REQUESTS_ID_2 = 2,
-       AXI_READ_REQUESTS_ID_3 = 3,
-       AXI_READ_REQUESTS_ID_4 = 4,
-       AXI_READ_REQUESTS_ID_5 = 5,
-       AXI_READ_REQUESTS_ID_6 = 6,
-       AXI_READ_REQUESTS_ID_7 = 7,
-       AXI_READ_REQUESTS_ID_8 = 8,
-       AXI_READ_REQUESTS_ID_9 = 9,
-       AXI_READ_REQUESTS_ID_10 = 10,
-       AXI_READ_REQUESTS_ID_11 = 11,
-       AXI_READ_REQUESTS_ID_12 = 12,
-       AXI_READ_REQUESTS_ID_13 = 13,
-       AXI_READ_REQUESTS_ID_14 = 14,
-       AXI_READ_REQUESTS_ID_15 = 15,
-       AXI0_READ_REQUESTS_TOTAL = 16,
-       AXI1_READ_REQUESTS_TOTAL = 17,
-       AXI2_READ_REQUESTS_TOTAL = 18,
-       AXI3_READ_REQUESTS_TOTAL = 19,
-       AXI_READ_REQUESTS_TOTAL = 20,
-       AXI_WRITE_REQUESTS_ID_0 = 21,
-       AXI_WRITE_REQUESTS_ID_1 = 22,
-       AXI_WRITE_REQUESTS_ID_2 = 23,
-       AXI_WRITE_REQUESTS_ID_3 = 24,
-       AXI_WRITE_REQUESTS_ID_4 = 25,
-       AXI_WRITE_REQUESTS_ID_5 = 26,
-       AXI_WRITE_REQUESTS_ID_6 = 27,
-       AXI_WRITE_REQUESTS_ID_7 = 28,
-       AXI_WRITE_REQUESTS_ID_8 = 29,
-       AXI_WRITE_REQUESTS_ID_9 = 30,
-       AXI_WRITE_REQUESTS_ID_10 = 31,
-       AXI_WRITE_REQUESTS_ID_11 = 32,
-       AXI_WRITE_REQUESTS_ID_12 = 33,
-       AXI_WRITE_REQUESTS_ID_13 = 34,
-       AXI_WRITE_REQUESTS_ID_14 = 35,
-       AXI_WRITE_REQUESTS_ID_15 = 36,
-       AXI0_WRITE_REQUESTS_TOTAL = 37,
-       AXI1_WRITE_REQUESTS_TOTAL = 38,
-       AXI2_WRITE_REQUESTS_TOTAL = 39,
-       AXI3_WRITE_REQUESTS_TOTAL = 40,
-       AXI_WRITE_REQUESTS_TOTAL = 41,
-       AXI_TOTAL_REQUESTS = 42,
-       AXI_READ_DATA_BEATS_ID_0 = 43,
-       AXI_READ_DATA_BEATS_ID_1 = 44,
-       AXI_READ_DATA_BEATS_ID_2 = 45,
-       AXI_READ_DATA_BEATS_ID_3 = 46,
-       AXI_READ_DATA_BEATS_ID_4 = 47,
-       AXI_READ_DATA_BEATS_ID_5 = 48,
-       AXI_READ_DATA_BEATS_ID_6 = 49,
-       AXI_READ_DATA_BEATS_ID_7 = 50,
-       AXI_READ_DATA_BEATS_ID_8 = 51,
-       AXI_READ_DATA_BEATS_ID_9 = 52,
-       AXI_READ_DATA_BEATS_ID_10 = 53,
-       AXI_READ_DATA_BEATS_ID_11 = 54,
-       AXI_READ_DATA_BEATS_ID_12 = 55,
-       AXI_READ_DATA_BEATS_ID_13 = 56,
-       AXI_READ_DATA_BEATS_ID_14 = 57,
-       AXI_READ_DATA_BEATS_ID_15 = 58,
-       AXI0_READ_DATA_BEATS_TOTAL = 59,
-       AXI1_READ_DATA_BEATS_TOTAL = 60,
-       AXI2_READ_DATA_BEATS_TOTAL = 61,
-       AXI3_READ_DATA_BEATS_TOTAL = 62,
-       AXI_READ_DATA_BEATS_TOTAL = 63,
-       AXI_WRITE_DATA_BEATS_ID_0 = 64,
-       AXI_WRITE_DATA_BEATS_ID_1 = 65,
-       AXI_WRITE_DATA_BEATS_ID_2 = 66,
-       AXI_WRITE_DATA_BEATS_ID_3 = 67,
-       AXI_WRITE_DATA_BEATS_ID_4 = 68,
-       AXI_WRITE_DATA_BEATS_ID_5 = 69,
-       AXI_WRITE_DATA_BEATS_ID_6 = 70,
-       AXI_WRITE_DATA_BEATS_ID_7 = 71,
-       AXI_WRITE_DATA_BEATS_ID_8 = 72,
-       AXI_WRITE_DATA_BEATS_ID_9 = 73,
-       AXI_WRITE_DATA_BEATS_ID_10 = 74,
-       AXI_WRITE_DATA_BEATS_ID_11 = 75,
-       AXI_WRITE_DATA_BEATS_ID_12 = 76,
-       AXI_WRITE_DATA_BEATS_ID_13 = 77,
-       AXI_WRITE_DATA_BEATS_ID_14 = 78,
-       AXI_WRITE_DATA_BEATS_ID_15 = 79,
-       AXI0_WRITE_DATA_BEATS_TOTAL = 80,
-       AXI1_WRITE_DATA_BEATS_TOTAL = 81,
-       AXI2_WRITE_DATA_BEATS_TOTAL = 82,
-       AXI3_WRITE_DATA_BEATS_TOTAL = 83,
-       AXI_WRITE_DATA_BEATS_TOTAL = 84,
-       AXI_DATA_BEATS_TOTAL = 85,
-       CYCLES_HELD_OFF_ID_0 = 86,
-       CYCLES_HELD_OFF_ID_1 = 87,
-       CYCLES_HELD_OFF_ID_2 = 88,
-       CYCLES_HELD_OFF_ID_3 = 89,
-       CYCLES_HELD_OFF_ID_4 = 90,
-       CYCLES_HELD_OFF_ID_5 = 91,
-       CYCLES_HELD_OFF_ID_6 = 92,
-       CYCLES_HELD_OFF_ID_7 = 93,
-       CYCLES_HELD_OFF_ID_8 = 94,
-       CYCLES_HELD_OFF_ID_9 = 95,
-       CYCLES_HELD_OFF_ID_10 = 96,
-       CYCLES_HELD_OFF_ID_11 = 97,
-       CYCLES_HELD_OFF_ID_12 = 98,
-       CYCLES_HELD_OFF_ID_13 = 99,
-       CYCLES_HELD_OFF_ID_14 = 100,
-       CYCLES_HELD_OFF_ID_15 = 101,
-       AXI_READ_REQUEST_HELD_OFF = 102,
-       AXI_WRITE_REQUEST_HELD_OFF = 103,
-       AXI_REQUEST_HELD_OFF = 104,
-       AXI_WRITE_DATA_HELD_OFF = 105,
-       OCMEM_AXI_READ_REQUEST_HELD_OFF = 106,
-       OCMEM_AXI_WRITE_REQUEST_HELD_OFF = 107,
-       OCMEM_AXI_REQUEST_HELD_OFF = 108,
-       OCMEM_AXI_WRITE_DATA_HELD_OFF = 109,
-       ELAPSED_CYCLES_DDR = 110,
-       ELAPSED_CYCLES_OCMEM = 111,
-};
-
-enum a4xx_vfd_perfcounter_select {
-       VFD_UCHE_BYTE_FETCHED = 0,
-       VFD_UCHE_TRANS = 1,
-       VFD_FETCH_INSTRUCTIONS = 3,
-       VFD_BUSY_CYCLES = 5,
-       VFD_STALL_CYCLES_UCHE = 6,
-       VFD_STALL_CYCLES_HLSQ = 7,
-       VFD_STALL_CYCLES_VPC_BYPASS = 8,
-       VFD_STALL_CYCLES_VPC_ALLOC = 9,
-       VFD_MODE_0_FIBERS = 13,
-       VFD_MODE_1_FIBERS = 14,
-       VFD_MODE_2_FIBERS = 15,
-       VFD_MODE_3_FIBERS = 16,
-       VFD_MODE_4_FIBERS = 17,
-       VFD_BFIFO_STALL = 18,
-       VFD_NUM_VERTICES_TOTAL = 19,
-       VFD_PACKER_FULL = 20,
-       VFD_UCHE_REQUEST_FIFO_FULL = 21,
-       VFD_STARVE_CYCLES_PC = 22,
-       VFD_STARVE_CYCLES_UCHE = 23,
-};
-
-enum a4xx_vpc_perfcounter_select {
-       VPC_SP_LM_COMPONENTS = 2,
-       VPC_SP0_LM_BYTES = 3,
-       VPC_SP1_LM_BYTES = 4,
-       VPC_SP2_LM_BYTES = 5,
-       VPC_SP3_LM_BYTES = 6,
-       VPC_WORKING_CYCLES = 7,
-       VPC_STALL_CYCLES_LM = 8,
-       VPC_STARVE_CYCLES_RAS = 9,
-       VPC_STREAMOUT_CYCLES = 10,
-       VPC_UCHE_TRANSACTIONS = 12,
-       VPC_STALL_CYCLES_UCHE = 13,
-       VPC_BUSY_CYCLES = 14,
-       VPC_STARVE_CYCLES_SP = 15,
-};
-
-enum a4xx_vsc_perfcounter_select {
-       VSC_BUSY_CYCLES = 0,
-       VSC_WORKING_CYCLES = 1,
-       VSC_STALL_CYCLES_UCHE = 2,
-       VSC_STARVE_CYCLES_RAS = 3,
-       VSC_EOT_NUM = 4,
-};
-
-enum a4xx_tex_filter {
-       A4XX_TEX_NEAREST = 0,
-       A4XX_TEX_LINEAR = 1,
-       A4XX_TEX_ANISO = 2,
-};
-
-enum a4xx_tex_clamp {
-       A4XX_TEX_REPEAT = 0,
-       A4XX_TEX_CLAMP_TO_EDGE = 1,
-       A4XX_TEX_MIRROR_REPEAT = 2,
-       A4XX_TEX_CLAMP_TO_BORDER = 3,
-       A4XX_TEX_MIRROR_CLAMP = 4,
-};
-
-enum a4xx_tex_aniso {
-       A4XX_TEX_ANISO_1 = 0,
-       A4XX_TEX_ANISO_2 = 1,
-       A4XX_TEX_ANISO_4 = 2,
-       A4XX_TEX_ANISO_8 = 3,
-       A4XX_TEX_ANISO_16 = 4,
-};
-
-enum a4xx_tex_swiz {
-       A4XX_TEX_X = 0,
-       A4XX_TEX_Y = 1,
-       A4XX_TEX_Z = 2,
-       A4XX_TEX_W = 3,
-       A4XX_TEX_ZERO = 4,
-       A4XX_TEX_ONE = 5,
-};
-
-enum a4xx_tex_type {
-       A4XX_TEX_1D = 0,
-       A4XX_TEX_2D = 1,
-       A4XX_TEX_CUBE = 2,
-       A4XX_TEX_3D = 3,
-};
-
-#define A4XX_CGC_HLSQ_EARLY_CYC__MASK                          0x00700000
-#define A4XX_CGC_HLSQ_EARLY_CYC__SHIFT                         20
-static inline uint32_t A4XX_CGC_HLSQ_EARLY_CYC(uint32_t val)
-{
-       return ((val) << A4XX_CGC_HLSQ_EARLY_CYC__SHIFT) & A4XX_CGC_HLSQ_EARLY_CYC__MASK;
-}
-#define A4XX_INT0_RBBM_GPU_IDLE                                        0x00000001
-#define A4XX_INT0_RBBM_AHB_ERROR                               0x00000002
-#define A4XX_INT0_RBBM_REG_TIMEOUT                             0x00000004
-#define A4XX_INT0_RBBM_ME_MS_TIMEOUT                           0x00000008
-#define A4XX_INT0_RBBM_PFP_MS_TIMEOUT                          0x00000010
-#define A4XX_INT0_RBBM_ATB_BUS_OVERFLOW                                0x00000020
-#define A4XX_INT0_VFD_ERROR                                    0x00000040
-#define A4XX_INT0_CP_SW_INT                                    0x00000080
-#define A4XX_INT0_CP_T0_PACKET_IN_IB                           0x00000100
-#define A4XX_INT0_CP_OPCODE_ERROR                              0x00000200
-#define A4XX_INT0_CP_RESERVED_BIT_ERROR                                0x00000400
-#define A4XX_INT0_CP_HW_FAULT                                  0x00000800
-#define A4XX_INT0_CP_DMA                                       0x00001000
-#define A4XX_INT0_CP_IB2_INT                                   0x00002000
-#define A4XX_INT0_CP_IB1_INT                                   0x00004000
-#define A4XX_INT0_CP_RB_INT                                    0x00008000
-#define A4XX_INT0_CP_REG_PROTECT_FAULT                         0x00010000
-#define A4XX_INT0_CP_RB_DONE_TS                                        0x00020000
-#define A4XX_INT0_CP_VS_DONE_TS                                        0x00040000
-#define A4XX_INT0_CP_PS_DONE_TS                                        0x00080000
-#define A4XX_INT0_CACHE_FLUSH_TS                               0x00100000
-#define A4XX_INT0_CP_AHB_ERROR_HALT                            0x00200000
-#define A4XX_INT0_MISC_HANG_DETECT                             0x01000000
-#define A4XX_INT0_UCHE_OOB_ACCESS                              0x02000000
-#define REG_A4XX_RB_GMEM_BASE_ADDR                             0x00000cc0
-
-#define REG_A4XX_RB_PERFCTR_RB_SEL_0                           0x00000cc7
-
-#define REG_A4XX_RB_PERFCTR_RB_SEL_1                           0x00000cc8
-
-#define REG_A4XX_RB_PERFCTR_RB_SEL_2                           0x00000cc9
-
-#define REG_A4XX_RB_PERFCTR_RB_SEL_3                           0x00000cca
-
-#define REG_A4XX_RB_PERFCTR_RB_SEL_4                           0x00000ccb
-
-#define REG_A4XX_RB_PERFCTR_RB_SEL_5                           0x00000ccc
-
-#define REG_A4XX_RB_PERFCTR_RB_SEL_6                           0x00000ccd
-
-#define REG_A4XX_RB_PERFCTR_RB_SEL_7                           0x00000cce
-
-#define REG_A4XX_RB_PERFCTR_CCU_SEL_0                          0x00000ccf
-
-#define REG_A4XX_RB_PERFCTR_CCU_SEL_1                          0x00000cd0
-
-#define REG_A4XX_RB_PERFCTR_CCU_SEL_2                          0x00000cd1
-
-#define REG_A4XX_RB_PERFCTR_CCU_SEL_3                          0x00000cd2
-
-#define REG_A4XX_RB_FRAME_BUFFER_DIMENSION                     0x00000ce0
-#define A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK             0x00003fff
-#define A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT            0
-static inline uint32_t A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)
-{
-       return ((val) << A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT) & A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK;
-}
-#define A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK            0x3fff0000
-#define A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT           16
-static inline uint32_t A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)
-{
-       return ((val) << A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT) & A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK;
-}
-
-#define REG_A4XX_RB_CLEAR_COLOR_DW0                            0x000020cc
-
-#define REG_A4XX_RB_CLEAR_COLOR_DW1                            0x000020cd
-
-#define REG_A4XX_RB_CLEAR_COLOR_DW2                            0x000020ce
-
-#define REG_A4XX_RB_CLEAR_COLOR_DW3                            0x000020cf
-
-#define REG_A4XX_RB_MODE_CONTROL                               0x000020a0
-#define A4XX_RB_MODE_CONTROL_WIDTH__MASK                       0x0000003f
-#define A4XX_RB_MODE_CONTROL_WIDTH__SHIFT                      0
-static inline uint32_t A4XX_RB_MODE_CONTROL_WIDTH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A4XX_RB_MODE_CONTROL_WIDTH__SHIFT) & A4XX_RB_MODE_CONTROL_WIDTH__MASK;
-}
-#define A4XX_RB_MODE_CONTROL_HEIGHT__MASK                      0x00003f00
-#define A4XX_RB_MODE_CONTROL_HEIGHT__SHIFT                     8
-static inline uint32_t A4XX_RB_MODE_CONTROL_HEIGHT(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A4XX_RB_MODE_CONTROL_HEIGHT__SHIFT) & A4XX_RB_MODE_CONTROL_HEIGHT__MASK;
-}
-#define A4XX_RB_MODE_CONTROL_ENABLE_GMEM                       0x00010000
-
-#define REG_A4XX_RB_RENDER_CONTROL                             0x000020a1
-#define A4XX_RB_RENDER_CONTROL_BINNING_PASS                    0x00000001
-#define A4XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE              0x00000020
-
-#define REG_A4XX_RB_MSAA_CONTROL                               0x000020a2
-#define A4XX_RB_MSAA_CONTROL_DISABLE                           0x00001000
-#define A4XX_RB_MSAA_CONTROL_SAMPLES__MASK                     0x0000e000
-#define A4XX_RB_MSAA_CONTROL_SAMPLES__SHIFT                    13
-static inline uint32_t A4XX_RB_MSAA_CONTROL_SAMPLES(uint32_t val)
-{
-       return ((val) << A4XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A4XX_RB_MSAA_CONTROL_SAMPLES__MASK;
-}
-
-#define REG_A4XX_RB_RENDER_CONTROL2                            0x000020a3
-#define A4XX_RB_RENDER_CONTROL2_XCOORD                         0x00000001
-#define A4XX_RB_RENDER_CONTROL2_YCOORD                         0x00000002
-#define A4XX_RB_RENDER_CONTROL2_ZCOORD                         0x00000004
-#define A4XX_RB_RENDER_CONTROL2_WCOORD                         0x00000008
-#define A4XX_RB_RENDER_CONTROL2_SAMPLEMASK                     0x00000010
-#define A4XX_RB_RENDER_CONTROL2_FACENESS                       0x00000020
-#define A4XX_RB_RENDER_CONTROL2_SAMPLEID                       0x00000040
-#define A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__MASK             0x00000380
-#define A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__SHIFT            7
-static inline uint32_t A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES(uint32_t val)
-{
-       return ((val) << A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__SHIFT) & A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__MASK;
-}
-#define A4XX_RB_RENDER_CONTROL2_SAMPLEID_HR                    0x00000800
-#define A4XX_RB_RENDER_CONTROL2_VARYING                                0x00001000
-
-static inline uint32_t REG_A4XX_RB_MRT(uint32_t i0) { return 0x000020a4 + 0x5*i0; }
-
-static inline uint32_t REG_A4XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020a4 + 0x5*i0; }
-#define A4XX_RB_MRT_CONTROL_READ_DEST_ENABLE                   0x00000008
-#define A4XX_RB_MRT_CONTROL_BLEND                              0x00000010
-#define A4XX_RB_MRT_CONTROL_BLEND2                             0x00000020
-#define A4XX_RB_MRT_CONTROL_ROP_ENABLE                         0x00000040
-#define A4XX_RB_MRT_CONTROL_ROP_CODE__MASK                     0x00000f00
-#define A4XX_RB_MRT_CONTROL_ROP_CODE__SHIFT                    8
-static inline uint32_t A4XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
-{
-       return ((val) << A4XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A4XX_RB_MRT_CONTROL_ROP_CODE__MASK;
-}
-#define A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK             0x0f000000
-#define A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT            24
-static inline uint32_t A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
-{
-       return ((val) << A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
-}
-
-static inline uint32_t REG_A4XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020a5 + 0x5*i0; }
-#define A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK                        0x0000003f
-#define A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT               0
-static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a4xx_color_fmt val)
-{
-       return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
-}
-#define A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK             0x000000c0
-#define A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT            6
-static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a4xx_tile_mode val)
-{
-       return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
-}
-#define A4XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK                 0x00000600
-#define A4XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT                        9
-static inline uint32_t A4XX_RB_MRT_BUF_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
-{
-       return ((val) << A4XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT) & A4XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK;
-}
-#define A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK                  0x00001800
-#define A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT                 11
-static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
-}
-#define A4XX_RB_MRT_BUF_INFO_COLOR_SRGB                                0x00002000
-#define A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK             0xffffc000
-#define A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT            14
-static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
-{
-       assert(!(val & 0xf));
-       return ((val >> 4) << A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
-}
-
-static inline uint32_t REG_A4XX_RB_MRT_BASE(uint32_t i0) { return 0x000020a6 + 0x5*i0; }
-
-static inline uint32_t REG_A4XX_RB_MRT_CONTROL3(uint32_t i0) { return 0x000020a7 + 0x5*i0; }
-#define A4XX_RB_MRT_CONTROL3_STRIDE__MASK                      0x03fffff8
-#define A4XX_RB_MRT_CONTROL3_STRIDE__SHIFT                     3
-static inline uint32_t A4XX_RB_MRT_CONTROL3_STRIDE(uint32_t val)
-{
-       return ((val) << A4XX_RB_MRT_CONTROL3_STRIDE__SHIFT) & A4XX_RB_MRT_CONTROL3_STRIDE__MASK;
-}
-
-static inline uint32_t REG_A4XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020a8 + 0x5*i0; }
-#define A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK         0x0000001f
-#define A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT                0
-static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
-}
-#define A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK       0x000000e0
-#define A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT      5
-static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
-{
-       return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
-}
-#define A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK                0x00001f00
-#define A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT       8
-static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
-}
-#define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK       0x001f0000
-#define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT      16
-static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
-}
-#define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK     0x00e00000
-#define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT    21
-static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
-{
-       return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
-}
-#define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK      0x1f000000
-#define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT     24
-static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
-}
-
-#define REG_A4XX_RB_BLEND_RED                                  0x000020f0
-#define A4XX_RB_BLEND_RED_UINT__MASK                           0x000000ff
-#define A4XX_RB_BLEND_RED_UINT__SHIFT                          0
-static inline uint32_t A4XX_RB_BLEND_RED_UINT(uint32_t val)
-{
-       return ((val) << A4XX_RB_BLEND_RED_UINT__SHIFT) & A4XX_RB_BLEND_RED_UINT__MASK;
-}
-#define A4XX_RB_BLEND_RED_SINT__MASK                           0x0000ff00
-#define A4XX_RB_BLEND_RED_SINT__SHIFT                          8
-static inline uint32_t A4XX_RB_BLEND_RED_SINT(uint32_t val)
-{
-       return ((val) << A4XX_RB_BLEND_RED_SINT__SHIFT) & A4XX_RB_BLEND_RED_SINT__MASK;
-}
-#define A4XX_RB_BLEND_RED_FLOAT__MASK                          0xffff0000
-#define A4XX_RB_BLEND_RED_FLOAT__SHIFT                         16
-static inline uint32_t A4XX_RB_BLEND_RED_FLOAT(float val)
-{
-       return ((util_float_to_half(val)) << A4XX_RB_BLEND_RED_FLOAT__SHIFT) & A4XX_RB_BLEND_RED_FLOAT__MASK;
-}
-
-#define REG_A4XX_RB_BLEND_RED_F32                              0x000020f1
-#define A4XX_RB_BLEND_RED_F32__MASK                            0xffffffff
-#define A4XX_RB_BLEND_RED_F32__SHIFT                           0
-static inline uint32_t A4XX_RB_BLEND_RED_F32(float val)
-{
-       return ((fui(val)) << A4XX_RB_BLEND_RED_F32__SHIFT) & A4XX_RB_BLEND_RED_F32__MASK;
-}
-
-#define REG_A4XX_RB_BLEND_GREEN                                        0x000020f2
-#define A4XX_RB_BLEND_GREEN_UINT__MASK                         0x000000ff
-#define A4XX_RB_BLEND_GREEN_UINT__SHIFT                                0
-static inline uint32_t A4XX_RB_BLEND_GREEN_UINT(uint32_t val)
-{
-       return ((val) << A4XX_RB_BLEND_GREEN_UINT__SHIFT) & A4XX_RB_BLEND_GREEN_UINT__MASK;
-}
-#define A4XX_RB_BLEND_GREEN_SINT__MASK                         0x0000ff00
-#define A4XX_RB_BLEND_GREEN_SINT__SHIFT                                8
-static inline uint32_t A4XX_RB_BLEND_GREEN_SINT(uint32_t val)
-{
-       return ((val) << A4XX_RB_BLEND_GREEN_SINT__SHIFT) & A4XX_RB_BLEND_GREEN_SINT__MASK;
-}
-#define A4XX_RB_BLEND_GREEN_FLOAT__MASK                                0xffff0000
-#define A4XX_RB_BLEND_GREEN_FLOAT__SHIFT                       16
-static inline uint32_t A4XX_RB_BLEND_GREEN_FLOAT(float val)
-{
-       return ((util_float_to_half(val)) << A4XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A4XX_RB_BLEND_GREEN_FLOAT__MASK;
-}
-
-#define REG_A4XX_RB_BLEND_GREEN_F32                            0x000020f3
-#define A4XX_RB_BLEND_GREEN_F32__MASK                          0xffffffff
-#define A4XX_RB_BLEND_GREEN_F32__SHIFT                         0
-static inline uint32_t A4XX_RB_BLEND_GREEN_F32(float val)
-{
-       return ((fui(val)) << A4XX_RB_BLEND_GREEN_F32__SHIFT) & A4XX_RB_BLEND_GREEN_F32__MASK;
-}
-
-#define REG_A4XX_RB_BLEND_BLUE                                 0x000020f4
-#define A4XX_RB_BLEND_BLUE_UINT__MASK                          0x000000ff
-#define A4XX_RB_BLEND_BLUE_UINT__SHIFT                         0
-static inline uint32_t A4XX_RB_BLEND_BLUE_UINT(uint32_t val)
-{
-       return ((val) << A4XX_RB_BLEND_BLUE_UINT__SHIFT) & A4XX_RB_BLEND_BLUE_UINT__MASK;
-}
-#define A4XX_RB_BLEND_BLUE_SINT__MASK                          0x0000ff00
-#define A4XX_RB_BLEND_BLUE_SINT__SHIFT                         8
-static inline uint32_t A4XX_RB_BLEND_BLUE_SINT(uint32_t val)
-{
-       return ((val) << A4XX_RB_BLEND_BLUE_SINT__SHIFT) & A4XX_RB_BLEND_BLUE_SINT__MASK;
-}
-#define A4XX_RB_BLEND_BLUE_FLOAT__MASK                         0xffff0000
-#define A4XX_RB_BLEND_BLUE_FLOAT__SHIFT                                16
-static inline uint32_t A4XX_RB_BLEND_BLUE_FLOAT(float val)
-{
-       return ((util_float_to_half(val)) << A4XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A4XX_RB_BLEND_BLUE_FLOAT__MASK;
-}
-
-#define REG_A4XX_RB_BLEND_BLUE_F32                             0x000020f5
-#define A4XX_RB_BLEND_BLUE_F32__MASK                           0xffffffff
-#define A4XX_RB_BLEND_BLUE_F32__SHIFT                          0
-static inline uint32_t A4XX_RB_BLEND_BLUE_F32(float val)
-{
-       return ((fui(val)) << A4XX_RB_BLEND_BLUE_F32__SHIFT) & A4XX_RB_BLEND_BLUE_F32__MASK;
-}
-
-#define REG_A4XX_RB_BLEND_ALPHA                                        0x000020f6
-#define A4XX_RB_BLEND_ALPHA_UINT__MASK                         0x000000ff
-#define A4XX_RB_BLEND_ALPHA_UINT__SHIFT                                0
-static inline uint32_t A4XX_RB_BLEND_ALPHA_UINT(uint32_t val)
-{
-       return ((val) << A4XX_RB_BLEND_ALPHA_UINT__SHIFT) & A4XX_RB_BLEND_ALPHA_UINT__MASK;
-}
-#define A4XX_RB_BLEND_ALPHA_SINT__MASK                         0x0000ff00
-#define A4XX_RB_BLEND_ALPHA_SINT__SHIFT                                8
-static inline uint32_t A4XX_RB_BLEND_ALPHA_SINT(uint32_t val)
-{
-       return ((val) << A4XX_RB_BLEND_ALPHA_SINT__SHIFT) & A4XX_RB_BLEND_ALPHA_SINT__MASK;
-}
-#define A4XX_RB_BLEND_ALPHA_FLOAT__MASK                                0xffff0000
-#define A4XX_RB_BLEND_ALPHA_FLOAT__SHIFT                       16
-static inline uint32_t A4XX_RB_BLEND_ALPHA_FLOAT(float val)
-{
-       return ((util_float_to_half(val)) << A4XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A4XX_RB_BLEND_ALPHA_FLOAT__MASK;
-}
-
-#define REG_A4XX_RB_BLEND_ALPHA_F32                            0x000020f7
-#define A4XX_RB_BLEND_ALPHA_F32__MASK                          0xffffffff
-#define A4XX_RB_BLEND_ALPHA_F32__SHIFT                         0
-static inline uint32_t A4XX_RB_BLEND_ALPHA_F32(float val)
-{
-       return ((fui(val)) << A4XX_RB_BLEND_ALPHA_F32__SHIFT) & A4XX_RB_BLEND_ALPHA_F32__MASK;
-}
-
-#define REG_A4XX_RB_ALPHA_CONTROL                              0x000020f8
-#define A4XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK                  0x000000ff
-#define A4XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT                 0
-static inline uint32_t A4XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
-{
-       return ((val) << A4XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A4XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
-}
-#define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST                       0x00000100
-#define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK            0x00000e00
-#define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT           9
-static inline uint32_t A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
-{
-       return ((val) << A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
-}
-
-#define REG_A4XX_RB_FS_OUTPUT                                  0x000020f9
-#define A4XX_RB_FS_OUTPUT_ENABLE_BLEND__MASK                   0x000000ff
-#define A4XX_RB_FS_OUTPUT_ENABLE_BLEND__SHIFT                  0
-static inline uint32_t A4XX_RB_FS_OUTPUT_ENABLE_BLEND(uint32_t val)
-{
-       return ((val) << A4XX_RB_FS_OUTPUT_ENABLE_BLEND__SHIFT) & A4XX_RB_FS_OUTPUT_ENABLE_BLEND__MASK;
-}
-#define A4XX_RB_FS_OUTPUT_INDEPENDENT_BLEND                    0x00000100
-#define A4XX_RB_FS_OUTPUT_SAMPLE_MASK__MASK                    0xffff0000
-#define A4XX_RB_FS_OUTPUT_SAMPLE_MASK__SHIFT                   16
-static inline uint32_t A4XX_RB_FS_OUTPUT_SAMPLE_MASK(uint32_t val)
-{
-       return ((val) << A4XX_RB_FS_OUTPUT_SAMPLE_MASK__SHIFT) & A4XX_RB_FS_OUTPUT_SAMPLE_MASK__MASK;
-}
-
-#define REG_A4XX_RB_SAMPLE_COUNT_CONTROL                       0x000020fa
-#define A4XX_RB_SAMPLE_COUNT_CONTROL_COPY                      0x00000002
-#define A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR__MASK                        0xfffffffc
-#define A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR__SHIFT               2
-static inline uint32_t A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR(uint32_t val)
-{
-       assert(!(val & 0x3));
-       return ((val >> 2) << A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR__SHIFT) & A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR__MASK;
-}
-
-#define REG_A4XX_RB_RENDER_COMPONENTS                          0x000020fb
-#define A4XX_RB_RENDER_COMPONENTS_RT0__MASK                    0x0000000f
-#define A4XX_RB_RENDER_COMPONENTS_RT0__SHIFT                   0
-static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)
-{
-       return ((val) << A4XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT0__MASK;
-}
-#define A4XX_RB_RENDER_COMPONENTS_RT1__MASK                    0x000000f0
-#define A4XX_RB_RENDER_COMPONENTS_RT1__SHIFT                   4
-static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)
-{
-       return ((val) << A4XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT1__MASK;
-}
-#define A4XX_RB_RENDER_COMPONENTS_RT2__MASK                    0x00000f00
-#define A4XX_RB_RENDER_COMPONENTS_RT2__SHIFT                   8
-static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)
-{
-       return ((val) << A4XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT2__MASK;
-}
-#define A4XX_RB_RENDER_COMPONENTS_RT3__MASK                    0x0000f000
-#define A4XX_RB_RENDER_COMPONENTS_RT3__SHIFT                   12
-static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)
-{
-       return ((val) << A4XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT3__MASK;
-}
-#define A4XX_RB_RENDER_COMPONENTS_RT4__MASK                    0x000f0000
-#define A4XX_RB_RENDER_COMPONENTS_RT4__SHIFT                   16
-static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)
-{
-       return ((val) << A4XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT4__MASK;
-}
-#define A4XX_RB_RENDER_COMPONENTS_RT5__MASK                    0x00f00000
-#define A4XX_RB_RENDER_COMPONENTS_RT5__SHIFT                   20
-static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)
-{
-       return ((val) << A4XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT5__MASK;
-}
-#define A4XX_RB_RENDER_COMPONENTS_RT6__MASK                    0x0f000000
-#define A4XX_RB_RENDER_COMPONENTS_RT6__SHIFT                   24
-static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)
-{
-       return ((val) << A4XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT6__MASK;
-}
-#define A4XX_RB_RENDER_COMPONENTS_RT7__MASK                    0xf0000000
-#define A4XX_RB_RENDER_COMPONENTS_RT7__SHIFT                   28
-static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)
-{
-       return ((val) << A4XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT7__MASK;
-}
-
-#define REG_A4XX_RB_COPY_CONTROL                               0x000020fc
-#define A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK                        0x00000003
-#define A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT               0
-static inline uint32_t A4XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
-{
-       return ((val) << A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
-}
-#define A4XX_RB_COPY_CONTROL_MODE__MASK                                0x00000070
-#define A4XX_RB_COPY_CONTROL_MODE__SHIFT                       4
-static inline uint32_t A4XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
-{
-       return ((val) << A4XX_RB_COPY_CONTROL_MODE__SHIFT) & A4XX_RB_COPY_CONTROL_MODE__MASK;
-}
-#define A4XX_RB_COPY_CONTROL_FASTCLEAR__MASK                   0x00000f00
-#define A4XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT                  8
-static inline uint32_t A4XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)
-{
-       return ((val) << A4XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT) & A4XX_RB_COPY_CONTROL_FASTCLEAR__MASK;
-}
-#define A4XX_RB_COPY_CONTROL_GMEM_BASE__MASK                   0xffffc000
-#define A4XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT                  14
-static inline uint32_t A4XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
-{
-       assert(!(val & 0x3fff));
-       return ((val >> 14) << A4XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A4XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
-}
-
-#define REG_A4XX_RB_COPY_DEST_BASE                             0x000020fd
-#define A4XX_RB_COPY_DEST_BASE_BASE__MASK                      0xffffffe0
-#define A4XX_RB_COPY_DEST_BASE_BASE__SHIFT                     5
-static inline uint32_t A4XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A4XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A4XX_RB_COPY_DEST_BASE_BASE__MASK;
-}
-
-#define REG_A4XX_RB_COPY_DEST_PITCH                            0x000020fe
-#define A4XX_RB_COPY_DEST_PITCH_PITCH__MASK                    0xffffffff
-#define A4XX_RB_COPY_DEST_PITCH_PITCH__SHIFT                   0
-static inline uint32_t A4XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A4XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A4XX_RB_COPY_DEST_PITCH_PITCH__MASK;
-}
-
-#define REG_A4XX_RB_COPY_DEST_INFO                             0x000020ff
-#define A4XX_RB_COPY_DEST_INFO_FORMAT__MASK                    0x000000fc
-#define A4XX_RB_COPY_DEST_INFO_FORMAT__SHIFT                   2
-static inline uint32_t A4XX_RB_COPY_DEST_INFO_FORMAT(enum a4xx_color_fmt val)
-{
-       return ((val) << A4XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A4XX_RB_COPY_DEST_INFO_FORMAT__MASK;
-}
-#define A4XX_RB_COPY_DEST_INFO_SWAP__MASK                      0x00000300
-#define A4XX_RB_COPY_DEST_INFO_SWAP__SHIFT                     8
-static inline uint32_t A4XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A4XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A4XX_RB_COPY_DEST_INFO_SWAP__MASK;
-}
-#define A4XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK               0x00000c00
-#define A4XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT              10
-static inline uint32_t A4XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
-{
-       return ((val) << A4XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A4XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
-}
-#define A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK          0x0003c000
-#define A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT         14
-static inline uint32_t A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
-{
-       return ((val) << A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
-}
-#define A4XX_RB_COPY_DEST_INFO_ENDIAN__MASK                    0x001c0000
-#define A4XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT                   18
-static inline uint32_t A4XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
-{
-       return ((val) << A4XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A4XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
-}
-#define A4XX_RB_COPY_DEST_INFO_TILE__MASK                      0x03000000
-#define A4XX_RB_COPY_DEST_INFO_TILE__SHIFT                     24
-static inline uint32_t A4XX_RB_COPY_DEST_INFO_TILE(enum a4xx_tile_mode val)
-{
-       return ((val) << A4XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A4XX_RB_COPY_DEST_INFO_TILE__MASK;
-}
-
-#define REG_A4XX_RB_FS_OUTPUT_REG                              0x00002100
-#define A4XX_RB_FS_OUTPUT_REG_MRT__MASK                                0x0000000f
-#define A4XX_RB_FS_OUTPUT_REG_MRT__SHIFT                       0
-static inline uint32_t A4XX_RB_FS_OUTPUT_REG_MRT(uint32_t val)
-{
-       return ((val) << A4XX_RB_FS_OUTPUT_REG_MRT__SHIFT) & A4XX_RB_FS_OUTPUT_REG_MRT__MASK;
-}
-#define A4XX_RB_FS_OUTPUT_REG_FRAG_WRITES_Z                    0x00000020
-
-#define REG_A4XX_RB_DEPTH_CONTROL                              0x00002101
-#define A4XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z                    0x00000001
-#define A4XX_RB_DEPTH_CONTROL_Z_ENABLE                         0x00000002
-#define A4XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE                   0x00000004
-#define A4XX_RB_DEPTH_CONTROL_ZFUNC__MASK                      0x00000070
-#define A4XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT                     4
-static inline uint32_t A4XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
-{
-       return ((val) << A4XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A4XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
-}
-#define A4XX_RB_DEPTH_CONTROL_Z_CLAMP_ENABLE                   0x00000080
-#define A4XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE                  0x00010000
-#define A4XX_RB_DEPTH_CONTROL_FORCE_FRAGZ_TO_FS                        0x00020000
-#define A4XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE                    0x80000000
-
-#define REG_A4XX_RB_DEPTH_CLEAR                                        0x00002102
-
-#define REG_A4XX_RB_DEPTH_INFO                                 0x00002103
-#define A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK                  0x00000003
-#define A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT                 0
-static inline uint32_t A4XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum a4xx_depth_format val)
-{
-       return ((val) << A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
-}
-#define A4XX_RB_DEPTH_INFO_DEPTH_BASE__MASK                    0xfffff000
-#define A4XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT                   12
-static inline uint32_t A4XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
-{
-       assert(!(val & 0xfff));
-       return ((val >> 12) << A4XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A4XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
-}
-
-#define REG_A4XX_RB_DEPTH_PITCH                                        0x00002104
-#define A4XX_RB_DEPTH_PITCH__MASK                              0xffffffff
-#define A4XX_RB_DEPTH_PITCH__SHIFT                             0
-static inline uint32_t A4XX_RB_DEPTH_PITCH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A4XX_RB_DEPTH_PITCH__SHIFT) & A4XX_RB_DEPTH_PITCH__MASK;
-}
-
-#define REG_A4XX_RB_DEPTH_PITCH2                               0x00002105
-#define A4XX_RB_DEPTH_PITCH2__MASK                             0xffffffff
-#define A4XX_RB_DEPTH_PITCH2__SHIFT                            0
-static inline uint32_t A4XX_RB_DEPTH_PITCH2(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A4XX_RB_DEPTH_PITCH2__SHIFT) & A4XX_RB_DEPTH_PITCH2__MASK;
-}
-
-#define REG_A4XX_RB_STENCIL_CONTROL                            0x00002106
-#define A4XX_RB_STENCIL_CONTROL_STENCIL_ENABLE                 0x00000001
-#define A4XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF              0x00000002
-#define A4XX_RB_STENCIL_CONTROL_STENCIL_READ                   0x00000004
-#define A4XX_RB_STENCIL_CONTROL_FUNC__MASK                     0x00000700
-#define A4XX_RB_STENCIL_CONTROL_FUNC__SHIFT                    8
-static inline uint32_t A4XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
-{
-       return ((val) << A4XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A4XX_RB_STENCIL_CONTROL_FUNC__MASK;
-}
-#define A4XX_RB_STENCIL_CONTROL_FAIL__MASK                     0x00003800
-#define A4XX_RB_STENCIL_CONTROL_FAIL__SHIFT                    11
-static inline uint32_t A4XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
-{
-       return ((val) << A4XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A4XX_RB_STENCIL_CONTROL_FAIL__MASK;
-}
-#define A4XX_RB_STENCIL_CONTROL_ZPASS__MASK                    0x0001c000
-#define A4XX_RB_STENCIL_CONTROL_ZPASS__SHIFT                   14
-static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
-{
-       return ((val) << A4XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZPASS__MASK;
-}
-#define A4XX_RB_STENCIL_CONTROL_ZFAIL__MASK                    0x000e0000
-#define A4XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT                   17
-static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
-{
-       return ((val) << A4XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
-}
-#define A4XX_RB_STENCIL_CONTROL_FUNC_BF__MASK                  0x00700000
-#define A4XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT                 20
-static inline uint32_t A4XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
-{
-       return ((val) << A4XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
-}
-#define A4XX_RB_STENCIL_CONTROL_FAIL_BF__MASK                  0x03800000
-#define A4XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT                 23
-static inline uint32_t A4XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
-{
-       return ((val) << A4XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
-}
-#define A4XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK                 0x1c000000
-#define A4XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT                        26
-static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
-{
-       return ((val) << A4XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
-}
-#define A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK                 0xe0000000
-#define A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT                        29
-static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
-{
-       return ((val) << A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
-}
-
-#define REG_A4XX_RB_STENCIL_CONTROL2                           0x00002107
-#define A4XX_RB_STENCIL_CONTROL2_STENCIL_BUFFER                        0x00000001
-
-#define REG_A4XX_RB_STENCIL_INFO                               0x00002108
-#define A4XX_RB_STENCIL_INFO_SEPARATE_STENCIL                  0x00000001
-#define A4XX_RB_STENCIL_INFO_STENCIL_BASE__MASK                        0xfffff000
-#define A4XX_RB_STENCIL_INFO_STENCIL_BASE__SHIFT               12
-static inline uint32_t A4XX_RB_STENCIL_INFO_STENCIL_BASE(uint32_t val)
-{
-       assert(!(val & 0xfff));
-       return ((val >> 12) << A4XX_RB_STENCIL_INFO_STENCIL_BASE__SHIFT) & A4XX_RB_STENCIL_INFO_STENCIL_BASE__MASK;
-}
-
-#define REG_A4XX_RB_STENCIL_PITCH                              0x00002109
-#define A4XX_RB_STENCIL_PITCH__MASK                            0xffffffff
-#define A4XX_RB_STENCIL_PITCH__SHIFT                           0
-static inline uint32_t A4XX_RB_STENCIL_PITCH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A4XX_RB_STENCIL_PITCH__SHIFT) & A4XX_RB_STENCIL_PITCH__MASK;
-}
-
-#define REG_A4XX_RB_STENCILREFMASK                             0x0000210b
-#define A4XX_RB_STENCILREFMASK_STENCILREF__MASK                        0x000000ff
-#define A4XX_RB_STENCILREFMASK_STENCILREF__SHIFT               0
-static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
-{
-       return ((val) << A4XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILREF__MASK;
-}
-#define A4XX_RB_STENCILREFMASK_STENCILMASK__MASK               0x0000ff00
-#define A4XX_RB_STENCILREFMASK_STENCILMASK__SHIFT              8
-static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
-{
-       return ((val) << A4XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILMASK__MASK;
-}
-#define A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK          0x00ff0000
-#define A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT         16
-static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
-{
-       return ((val) << A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
-}
-
-#define REG_A4XX_RB_STENCILREFMASK_BF                          0x0000210c
-#define A4XX_RB_STENCILREFMASK_BF_STENCILREF__MASK             0x000000ff
-#define A4XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT            0
-static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
-{
-       return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
-}
-#define A4XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK            0x0000ff00
-#define A4XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT           8
-static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
-{
-       return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
-}
-#define A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK       0x00ff0000
-#define A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT      16
-static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
-{
-       return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
-}
-
-#define REG_A4XX_RB_BIN_OFFSET                                 0x0000210d
-#define A4XX_RB_BIN_OFFSET_WINDOW_OFFSET_DISABLE               0x80000000
-#define A4XX_RB_BIN_OFFSET_X__MASK                             0x00007fff
-#define A4XX_RB_BIN_OFFSET_X__SHIFT                            0
-static inline uint32_t A4XX_RB_BIN_OFFSET_X(uint32_t val)
-{
-       return ((val) << A4XX_RB_BIN_OFFSET_X__SHIFT) & A4XX_RB_BIN_OFFSET_X__MASK;
-}
-#define A4XX_RB_BIN_OFFSET_Y__MASK                             0x7fff0000
-#define A4XX_RB_BIN_OFFSET_Y__SHIFT                            16
-static inline uint32_t A4XX_RB_BIN_OFFSET_Y(uint32_t val)
-{
-       return ((val) << A4XX_RB_BIN_OFFSET_Y__SHIFT) & A4XX_RB_BIN_OFFSET_Y__MASK;
-}
-
-static inline uint32_t REG_A4XX_RB_VPORT_Z_CLAMP(uint32_t i0) { return 0x00002120 + 0x2*i0; }
-
-static inline uint32_t REG_A4XX_RB_VPORT_Z_CLAMP_MIN(uint32_t i0) { return 0x00002120 + 0x2*i0; }
-
-static inline uint32_t REG_A4XX_RB_VPORT_Z_CLAMP_MAX(uint32_t i0) { return 0x00002121 + 0x2*i0; }
-
-#define REG_A4XX_RBBM_HW_VERSION                               0x00000000
-
-#define REG_A4XX_RBBM_HW_CONFIGURATION                         0x00000002
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_TP(uint32_t i0) { return 0x00000004 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_TP_REG(uint32_t i0) { return 0x00000004 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_TP(uint32_t i0) { return 0x00000008 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_TP_REG(uint32_t i0) { return 0x00000008 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_TP(uint32_t i0) { return 0x0000000c + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_TP_REG(uint32_t i0) { return 0x0000000c + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_TP(uint32_t i0) { return 0x00000010 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_TP_REG(uint32_t i0) { return 0x00000010 + 0x1*i0; }
-
-#define REG_A4XX_RBBM_CLOCK_CTL_UCHE                           0x00000014
-
-#define REG_A4XX_RBBM_CLOCK_CTL2_UCHE                          0x00000015
-
-#define REG_A4XX_RBBM_CLOCK_CTL3_UCHE                          0x00000016
-
-#define REG_A4XX_RBBM_CLOCK_CTL4_UCHE                          0x00000017
-
-#define REG_A4XX_RBBM_CLOCK_HYST_UCHE                          0x00000018
-
-#define REG_A4XX_RBBM_CLOCK_DELAY_UCHE                         0x00000019
-
-#define REG_A4XX_RBBM_CLOCK_MODE_GPC                           0x0000001a
-
-#define REG_A4XX_RBBM_CLOCK_DELAY_GPC                          0x0000001b
-
-#define REG_A4XX_RBBM_CLOCK_HYST_GPC                           0x0000001c
-
-#define REG_A4XX_RBBM_CLOCK_CTL_TSE_RAS_RBBM                   0x0000001d
-
-#define REG_A4XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM                  0x0000001e
-
-#define REG_A4XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM                 0x0000001f
-
-#define REG_A4XX_RBBM_CLOCK_CTL                                        0x00000020
-
-#define REG_A4XX_RBBM_SP_HYST_CNT                              0x00000021
-
-#define REG_A4XX_RBBM_SW_RESET_CMD                             0x00000022
-
-#define REG_A4XX_RBBM_AHB_CTL0                                 0x00000023
-
-#define REG_A4XX_RBBM_AHB_CTL1                                 0x00000024
-
-#define REG_A4XX_RBBM_AHB_CMD                                  0x00000025
-
-#define REG_A4XX_RBBM_RB_SUB_BLOCK_SEL_CTL                     0x00000026
-
-#define REG_A4XX_RBBM_RAM_ACC_63_32                            0x00000028
-
-#define REG_A4XX_RBBM_WAIT_IDLE_CLOCKS_CTL                     0x0000002b
-
-#define REG_A4XX_RBBM_INTERFACE_HANG_INT_CTL                   0x0000002f
-
-#define REG_A4XX_RBBM_INTERFACE_HANG_MASK_CTL4                 0x00000034
-
-#define REG_A4XX_RBBM_INT_CLEAR_CMD                            0x00000036
-
-#define REG_A4XX_RBBM_INT_0_MASK                               0x00000037
-
-#define REG_A4XX_RBBM_RBBM_CTL                                 0x0000003e
-
-#define REG_A4XX_RBBM_AHB_DEBUG_CTL                            0x0000003f
-
-#define REG_A4XX_RBBM_VBIF_DEBUG_CTL                           0x00000041
-
-#define REG_A4XX_RBBM_CLOCK_CTL2                               0x00000042
-
-#define REG_A4XX_RBBM_BLOCK_SW_RESET_CMD                       0x00000045
-
-#define REG_A4XX_RBBM_RESET_CYCLES                             0x00000047
-
-#define REG_A4XX_RBBM_EXT_TRACE_BUS_CTL                                0x00000049
-
-#define REG_A4XX_RBBM_CFG_DEBBUS_SEL_A                         0x0000004a
-
-#define REG_A4XX_RBBM_CFG_DEBBUS_SEL_B                         0x0000004b
-
-#define REG_A4XX_RBBM_CFG_DEBBUS_SEL_C                         0x0000004c
-
-#define REG_A4XX_RBBM_CFG_DEBBUS_SEL_D                         0x0000004d
-
-#define REG_A4XX_RBBM_POWER_CNTL_IP                            0x00000098
-#define A4XX_RBBM_POWER_CNTL_IP_SW_COLLAPSE                    0x00000001
-#define A4XX_RBBM_POWER_CNTL_IP_SP_TP_PWR_ON                   0x00100000
-
-#define REG_A4XX_RBBM_PERFCTR_CP_0_LO                          0x0000009c
-
-#define REG_A4XX_RBBM_PERFCTR_CP_0_HI                          0x0000009d
-
-#define REG_A4XX_RBBM_PERFCTR_CP_1_LO                          0x0000009e
-
-#define REG_A4XX_RBBM_PERFCTR_CP_1_HI                          0x0000009f
-
-#define REG_A4XX_RBBM_PERFCTR_CP_2_LO                          0x000000a0
-
-#define REG_A4XX_RBBM_PERFCTR_CP_2_HI                          0x000000a1
-
-#define REG_A4XX_RBBM_PERFCTR_CP_3_LO                          0x000000a2
-
-#define REG_A4XX_RBBM_PERFCTR_CP_3_HI                          0x000000a3
-
-#define REG_A4XX_RBBM_PERFCTR_CP_4_LO                          0x000000a4
-
-#define REG_A4XX_RBBM_PERFCTR_CP_4_HI                          0x000000a5
-
-#define REG_A4XX_RBBM_PERFCTR_CP_5_LO                          0x000000a6
-
-#define REG_A4XX_RBBM_PERFCTR_CP_5_HI                          0x000000a7
-
-#define REG_A4XX_RBBM_PERFCTR_CP_6_LO                          0x000000a8
-
-#define REG_A4XX_RBBM_PERFCTR_CP_6_HI                          0x000000a9
-
-#define REG_A4XX_RBBM_PERFCTR_CP_7_LO                          0x000000aa
-
-#define REG_A4XX_RBBM_PERFCTR_CP_7_HI                          0x000000ab
-
-#define REG_A4XX_RBBM_PERFCTR_RBBM_0_LO                                0x000000ac
-
-#define REG_A4XX_RBBM_PERFCTR_RBBM_0_HI                                0x000000ad
-
-#define REG_A4XX_RBBM_PERFCTR_RBBM_1_LO                                0x000000ae
-
-#define REG_A4XX_RBBM_PERFCTR_RBBM_1_HI                                0x000000af
-
-#define REG_A4XX_RBBM_PERFCTR_RBBM_2_LO                                0x000000b0
-
-#define REG_A4XX_RBBM_PERFCTR_RBBM_2_HI                                0x000000b1
-
-#define REG_A4XX_RBBM_PERFCTR_RBBM_3_LO                                0x000000b2
-
-#define REG_A4XX_RBBM_PERFCTR_RBBM_3_HI                                0x000000b3
-
-#define REG_A4XX_RBBM_PERFCTR_PC_0_LO                          0x000000b4
-
-#define REG_A4XX_RBBM_PERFCTR_PC_0_HI                          0x000000b5
-
-#define REG_A4XX_RBBM_PERFCTR_PC_1_LO                          0x000000b6
-
-#define REG_A4XX_RBBM_PERFCTR_PC_1_HI                          0x000000b7
-
-#define REG_A4XX_RBBM_PERFCTR_PC_2_LO                          0x000000b8
-
-#define REG_A4XX_RBBM_PERFCTR_PC_2_HI                          0x000000b9
-
-#define REG_A4XX_RBBM_PERFCTR_PC_3_LO                          0x000000ba
-
-#define REG_A4XX_RBBM_PERFCTR_PC_3_HI                          0x000000bb
-
-#define REG_A4XX_RBBM_PERFCTR_PC_4_LO                          0x000000bc
-
-#define REG_A4XX_RBBM_PERFCTR_PC_4_HI                          0x000000bd
-
-#define REG_A4XX_RBBM_PERFCTR_PC_5_LO                          0x000000be
-
-#define REG_A4XX_RBBM_PERFCTR_PC_5_HI                          0x000000bf
-
-#define REG_A4XX_RBBM_PERFCTR_PC_6_LO                          0x000000c0
-
-#define REG_A4XX_RBBM_PERFCTR_PC_6_HI                          0x000000c1
-
-#define REG_A4XX_RBBM_PERFCTR_PC_7_LO                          0x000000c2
-
-#define REG_A4XX_RBBM_PERFCTR_PC_7_HI                          0x000000c3
-
-#define REG_A4XX_RBBM_PERFCTR_VFD_0_LO                         0x000000c4
-
-#define REG_A4XX_RBBM_PERFCTR_VFD_0_HI                         0x000000c5
-
-#define REG_A4XX_RBBM_PERFCTR_VFD_1_LO                         0x000000c6
-
-#define REG_A4XX_RBBM_PERFCTR_VFD_1_HI                         0x000000c7
-
-#define REG_A4XX_RBBM_PERFCTR_VFD_2_LO                         0x000000c8
-
-#define REG_A4XX_RBBM_PERFCTR_VFD_2_HI                         0x000000c9
-
-#define REG_A4XX_RBBM_PERFCTR_VFD_3_LO                         0x000000ca
-
-#define REG_A4XX_RBBM_PERFCTR_VFD_3_HI                         0x000000cb
-
-#define REG_A4XX_RBBM_PERFCTR_VFD_4_LO                         0x000000cc
-
-#define REG_A4XX_RBBM_PERFCTR_VFD_4_HI                         0x000000cd
-
-#define REG_A4XX_RBBM_PERFCTR_VFD_5_LO                         0x000000ce
-
-#define REG_A4XX_RBBM_PERFCTR_VFD_5_HI                         0x000000cf
-
-#define REG_A4XX_RBBM_PERFCTR_VFD_6_LO                         0x000000d0
-
-#define REG_A4XX_RBBM_PERFCTR_VFD_6_HI                         0x000000d1
-
-#define REG_A4XX_RBBM_PERFCTR_VFD_7_LO                         0x000000d2
-
-#define REG_A4XX_RBBM_PERFCTR_VFD_7_HI                         0x000000d3
-
-#define REG_A4XX_RBBM_PERFCTR_HLSQ_0_LO                                0x000000d4
-
-#define REG_A4XX_RBBM_PERFCTR_HLSQ_0_HI                                0x000000d5
-
-#define REG_A4XX_RBBM_PERFCTR_HLSQ_1_LO                                0x000000d6
-
-#define REG_A4XX_RBBM_PERFCTR_HLSQ_1_HI                                0x000000d7
-
-#define REG_A4XX_RBBM_PERFCTR_HLSQ_2_LO                                0x000000d8
-
-#define REG_A4XX_RBBM_PERFCTR_HLSQ_2_HI                                0x000000d9
-
-#define REG_A4XX_RBBM_PERFCTR_HLSQ_3_LO                                0x000000da
-
-#define REG_A4XX_RBBM_PERFCTR_HLSQ_3_HI                                0x000000db
-
-#define REG_A4XX_RBBM_PERFCTR_HLSQ_4_LO                                0x000000dc
-
-#define REG_A4XX_RBBM_PERFCTR_HLSQ_4_HI                                0x000000dd
-
-#define REG_A4XX_RBBM_PERFCTR_HLSQ_5_LO                                0x000000de
-
-#define REG_A4XX_RBBM_PERFCTR_HLSQ_5_HI                                0x000000df
-
-#define REG_A4XX_RBBM_PERFCTR_HLSQ_6_LO                                0x000000e0
-
-#define REG_A4XX_RBBM_PERFCTR_HLSQ_6_HI                                0x000000e1
-
-#define REG_A4XX_RBBM_PERFCTR_HLSQ_7_LO                                0x000000e2
-
-#define REG_A4XX_RBBM_PERFCTR_HLSQ_7_HI                                0x000000e3
-
-#define REG_A4XX_RBBM_PERFCTR_VPC_0_LO                         0x000000e4
-
-#define REG_A4XX_RBBM_PERFCTR_VPC_0_HI                         0x000000e5
-
-#define REG_A4XX_RBBM_PERFCTR_VPC_1_LO                         0x000000e6
-
-#define REG_A4XX_RBBM_PERFCTR_VPC_1_HI                         0x000000e7
-
-#define REG_A4XX_RBBM_PERFCTR_VPC_2_LO                         0x000000e8
-
-#define REG_A4XX_RBBM_PERFCTR_VPC_2_HI                         0x000000e9
-
-#define REG_A4XX_RBBM_PERFCTR_VPC_3_LO                         0x000000ea
-
-#define REG_A4XX_RBBM_PERFCTR_VPC_3_HI                         0x000000eb
-
-#define REG_A4XX_RBBM_PERFCTR_CCU_0_LO                         0x000000ec
-
-#define REG_A4XX_RBBM_PERFCTR_CCU_0_HI                         0x000000ed
-
-#define REG_A4XX_RBBM_PERFCTR_CCU_1_LO                         0x000000ee
-
-#define REG_A4XX_RBBM_PERFCTR_CCU_1_HI                         0x000000ef
-
-#define REG_A4XX_RBBM_PERFCTR_CCU_2_LO                         0x000000f0
-
-#define REG_A4XX_RBBM_PERFCTR_CCU_2_HI                         0x000000f1
-
-#define REG_A4XX_RBBM_PERFCTR_CCU_3_LO                         0x000000f2
-
-#define REG_A4XX_RBBM_PERFCTR_CCU_3_HI                         0x000000f3
-
-#define REG_A4XX_RBBM_PERFCTR_TSE_0_LO                         0x000000f4
-
-#define REG_A4XX_RBBM_PERFCTR_TSE_0_HI                         0x000000f5
-
-#define REG_A4XX_RBBM_PERFCTR_TSE_1_LO                         0x000000f6
-
-#define REG_A4XX_RBBM_PERFCTR_TSE_1_HI                         0x000000f7
-
-#define REG_A4XX_RBBM_PERFCTR_TSE_2_LO                         0x000000f8
-
-#define REG_A4XX_RBBM_PERFCTR_TSE_2_HI                         0x000000f9
-
-#define REG_A4XX_RBBM_PERFCTR_TSE_3_LO                         0x000000fa
-
-#define REG_A4XX_RBBM_PERFCTR_TSE_3_HI                         0x000000fb
-
-#define REG_A4XX_RBBM_PERFCTR_RAS_0_LO                         0x000000fc
-
-#define REG_A4XX_RBBM_PERFCTR_RAS_0_HI                         0x000000fd
-
-#define REG_A4XX_RBBM_PERFCTR_RAS_1_LO                         0x000000fe
-
-#define REG_A4XX_RBBM_PERFCTR_RAS_1_HI                         0x000000ff
-
-#define REG_A4XX_RBBM_PERFCTR_RAS_2_LO                         0x00000100
-
-#define REG_A4XX_RBBM_PERFCTR_RAS_2_HI                         0x00000101
-
-#define REG_A4XX_RBBM_PERFCTR_RAS_3_LO                         0x00000102
-
-#define REG_A4XX_RBBM_PERFCTR_RAS_3_HI                         0x00000103
-
-#define REG_A4XX_RBBM_PERFCTR_UCHE_0_LO                                0x00000104
-
-#define REG_A4XX_RBBM_PERFCTR_UCHE_0_HI                                0x00000105
-
-#define REG_A4XX_RBBM_PERFCTR_UCHE_1_LO                                0x00000106
-
-#define REG_A4XX_RBBM_PERFCTR_UCHE_1_HI                                0x00000107
-
-#define REG_A4XX_RBBM_PERFCTR_UCHE_2_LO                                0x00000108
-
-#define REG_A4XX_RBBM_PERFCTR_UCHE_2_HI                                0x00000109
-
-#define REG_A4XX_RBBM_PERFCTR_UCHE_3_LO                                0x0000010a
-
-#define REG_A4XX_RBBM_PERFCTR_UCHE_3_HI                                0x0000010b
-
-#define REG_A4XX_RBBM_PERFCTR_UCHE_4_LO                                0x0000010c
-
-#define REG_A4XX_RBBM_PERFCTR_UCHE_4_HI                                0x0000010d
-
-#define REG_A4XX_RBBM_PERFCTR_UCHE_5_LO                                0x0000010e
-
-#define REG_A4XX_RBBM_PERFCTR_UCHE_5_HI                                0x0000010f
-
-#define REG_A4XX_RBBM_PERFCTR_UCHE_6_LO                                0x00000110
-
-#define REG_A4XX_RBBM_PERFCTR_UCHE_6_HI                                0x00000111
-
-#define REG_A4XX_RBBM_PERFCTR_UCHE_7_LO                                0x00000112
-
-#define REG_A4XX_RBBM_PERFCTR_UCHE_7_HI                                0x00000113
-
-#define REG_A4XX_RBBM_PERFCTR_TP_0_LO                          0x00000114
-
-#define REG_A4XX_RBBM_PERFCTR_TP_0_HI                          0x00000115
-
-#define REG_A4XX_RBBM_PERFCTR_TP_0_LO                          0x00000114
-
-#define REG_A4XX_RBBM_PERFCTR_TP_0_HI                          0x00000115
-
-#define REG_A4XX_RBBM_PERFCTR_TP_1_LO                          0x00000116
-
-#define REG_A4XX_RBBM_PERFCTR_TP_1_HI                          0x00000117
-
-#define REG_A4XX_RBBM_PERFCTR_TP_2_LO                          0x00000118
-
-#define REG_A4XX_RBBM_PERFCTR_TP_2_HI                          0x00000119
-
-#define REG_A4XX_RBBM_PERFCTR_TP_3_LO                          0x0000011a
-
-#define REG_A4XX_RBBM_PERFCTR_TP_3_HI                          0x0000011b
-
-#define REG_A4XX_RBBM_PERFCTR_TP_4_LO                          0x0000011c
-
-#define REG_A4XX_RBBM_PERFCTR_TP_4_HI                          0x0000011d
-
-#define REG_A4XX_RBBM_PERFCTR_TP_5_LO                          0x0000011e
-
-#define REG_A4XX_RBBM_PERFCTR_TP_5_HI                          0x0000011f
-
-#define REG_A4XX_RBBM_PERFCTR_TP_6_LO                          0x00000120
-
-#define REG_A4XX_RBBM_PERFCTR_TP_6_HI                          0x00000121
-
-#define REG_A4XX_RBBM_PERFCTR_TP_7_LO                          0x00000122
-
-#define REG_A4XX_RBBM_PERFCTR_TP_7_HI                          0x00000123
-
-#define REG_A4XX_RBBM_PERFCTR_SP_0_LO                          0x00000124
-
-#define REG_A4XX_RBBM_PERFCTR_SP_0_HI                          0x00000125
-
-#define REG_A4XX_RBBM_PERFCTR_SP_1_LO                          0x00000126
-
-#define REG_A4XX_RBBM_PERFCTR_SP_1_HI                          0x00000127
-
-#define REG_A4XX_RBBM_PERFCTR_SP_2_LO                          0x00000128
-
-#define REG_A4XX_RBBM_PERFCTR_SP_2_HI                          0x00000129
-
-#define REG_A4XX_RBBM_PERFCTR_SP_3_LO                          0x0000012a
-
-#define REG_A4XX_RBBM_PERFCTR_SP_3_HI                          0x0000012b
-
-#define REG_A4XX_RBBM_PERFCTR_SP_4_LO                          0x0000012c
-
-#define REG_A4XX_RBBM_PERFCTR_SP_4_HI                          0x0000012d
-
-#define REG_A4XX_RBBM_PERFCTR_SP_5_LO                          0x0000012e
-
-#define REG_A4XX_RBBM_PERFCTR_SP_5_HI                          0x0000012f
-
-#define REG_A4XX_RBBM_PERFCTR_SP_6_LO                          0x00000130
-
-#define REG_A4XX_RBBM_PERFCTR_SP_6_HI                          0x00000131
-
-#define REG_A4XX_RBBM_PERFCTR_SP_7_LO                          0x00000132
-
-#define REG_A4XX_RBBM_PERFCTR_SP_7_HI                          0x00000133
-
-#define REG_A4XX_RBBM_PERFCTR_SP_8_LO                          0x00000134
-
-#define REG_A4XX_RBBM_PERFCTR_SP_8_HI                          0x00000135
-
-#define REG_A4XX_RBBM_PERFCTR_SP_9_LO                          0x00000136
-
-#define REG_A4XX_RBBM_PERFCTR_SP_9_HI                          0x00000137
-
-#define REG_A4XX_RBBM_PERFCTR_SP_10_LO                         0x00000138
-
-#define REG_A4XX_RBBM_PERFCTR_SP_10_HI                         0x00000139
-
-#define REG_A4XX_RBBM_PERFCTR_SP_11_LO                         0x0000013a
-
-#define REG_A4XX_RBBM_PERFCTR_SP_11_HI                         0x0000013b
-
-#define REG_A4XX_RBBM_PERFCTR_RB_0_LO                          0x0000013c
-
-#define REG_A4XX_RBBM_PERFCTR_RB_0_HI                          0x0000013d
-
-#define REG_A4XX_RBBM_PERFCTR_RB_1_LO                          0x0000013e
-
-#define REG_A4XX_RBBM_PERFCTR_RB_1_HI                          0x0000013f
-
-#define REG_A4XX_RBBM_PERFCTR_RB_2_LO                          0x00000140
-
-#define REG_A4XX_RBBM_PERFCTR_RB_2_HI                          0x00000141
-
-#define REG_A4XX_RBBM_PERFCTR_RB_3_LO                          0x00000142
-
-#define REG_A4XX_RBBM_PERFCTR_RB_3_HI                          0x00000143
-
-#define REG_A4XX_RBBM_PERFCTR_RB_4_LO                          0x00000144
-
-#define REG_A4XX_RBBM_PERFCTR_RB_4_HI                          0x00000145
-
-#define REG_A4XX_RBBM_PERFCTR_RB_5_LO                          0x00000146
-
-#define REG_A4XX_RBBM_PERFCTR_RB_5_HI                          0x00000147
-
-#define REG_A4XX_RBBM_PERFCTR_RB_6_LO                          0x00000148
-
-#define REG_A4XX_RBBM_PERFCTR_RB_6_HI                          0x00000149
-
-#define REG_A4XX_RBBM_PERFCTR_RB_7_LO                          0x0000014a
-
-#define REG_A4XX_RBBM_PERFCTR_RB_7_HI                          0x0000014b
-
-#define REG_A4XX_RBBM_PERFCTR_VSC_0_LO                         0x0000014c
-
-#define REG_A4XX_RBBM_PERFCTR_VSC_0_HI                         0x0000014d
-
-#define REG_A4XX_RBBM_PERFCTR_VSC_1_LO                         0x0000014e
-
-#define REG_A4XX_RBBM_PERFCTR_VSC_1_HI                         0x0000014f
-
-#define REG_A4XX_RBBM_PERFCTR_PWR_0_LO                         0x00000166
-
-#define REG_A4XX_RBBM_PERFCTR_PWR_0_HI                         0x00000167
-
-#define REG_A4XX_RBBM_PERFCTR_PWR_1_LO                         0x00000168
-
-#define REG_A4XX_RBBM_PERFCTR_PWR_1_HI                         0x00000169
-
-#define REG_A4XX_RBBM_ALWAYSON_COUNTER_LO                      0x0000016e
-
-#define REG_A4XX_RBBM_ALWAYSON_COUNTER_HI                      0x0000016f
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_SP(uint32_t i0) { return 0x00000068 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_SP_REG(uint32_t i0) { return 0x00000068 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_SP(uint32_t i0) { return 0x0000006c + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_SP_REG(uint32_t i0) { return 0x0000006c + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_SP(uint32_t i0) { return 0x00000070 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_SP_REG(uint32_t i0) { return 0x00000070 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_SP(uint32_t i0) { return 0x00000074 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_SP_REG(uint32_t i0) { return 0x00000074 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_RB(uint32_t i0) { return 0x00000078 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_RB_REG(uint32_t i0) { return 0x00000078 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_RB(uint32_t i0) { return 0x0000007c + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_RB_REG(uint32_t i0) { return 0x0000007c + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_MARB_CCU(uint32_t i0) { return 0x00000082 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_MARB_CCU_REG(uint32_t i0) { return 0x00000082 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_RB_MARB_CCU(uint32_t i0) { return 0x00000086 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_RB_MARB_CCU_REG(uint32_t i0) { return 0x00000086 + 0x1*i0; }
-
-#define REG_A4XX_RBBM_CLOCK_HYST_COM_DCOM                      0x00000080
-
-#define REG_A4XX_RBBM_CLOCK_CTL_COM_DCOM                       0x00000081
-
-#define REG_A4XX_RBBM_CLOCK_CTL_HLSQ                           0x0000008a
-
-#define REG_A4XX_RBBM_CLOCK_HYST_HLSQ                          0x0000008b
-
-#define REG_A4XX_RBBM_CLOCK_DELAY_HLSQ                         0x0000008c
-
-#define REG_A4XX_RBBM_CLOCK_DELAY_COM_DCOM                     0x0000008d
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_RB_MARB_CCU_L1(uint32_t i0) { return 0x0000008e + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_RB_MARB_CCU_L1_REG(uint32_t i0) { return 0x0000008e + 0x1*i0; }
-
-#define REG_A4XX_RBBM_SP_REGFILE_SLEEP_CNTL_0                  0x00000099
-
-#define REG_A4XX_RBBM_SP_REGFILE_SLEEP_CNTL_1                  0x0000009a
-
-#define REG_A4XX_RBBM_PERFCTR_PWR_1_LO                         0x00000168
-
-#define REG_A4XX_RBBM_PERFCTR_CTL                              0x00000170
-
-#define REG_A4XX_RBBM_PERFCTR_LOAD_CMD0                                0x00000171
-
-#define REG_A4XX_RBBM_PERFCTR_LOAD_CMD1                                0x00000172
-
-#define REG_A4XX_RBBM_PERFCTR_LOAD_CMD2                                0x00000173
-
-#define REG_A4XX_RBBM_PERFCTR_LOAD_VALUE_LO                    0x00000174
-
-#define REG_A4XX_RBBM_PERFCTR_LOAD_VALUE_HI                    0x00000175
-
-#define REG_A4XX_RBBM_PERFCTR_RBBM_SEL_0                       0x00000176
-
-#define REG_A4XX_RBBM_PERFCTR_RBBM_SEL_1                       0x00000177
-
-#define REG_A4XX_RBBM_PERFCTR_RBBM_SEL_2                       0x00000178
-
-#define REG_A4XX_RBBM_PERFCTR_RBBM_SEL_3                       0x00000179
-
-#define REG_A4XX_RBBM_GPU_BUSY_MASKED                          0x0000017a
-
-#define REG_A4XX_RBBM_INT_0_STATUS                             0x0000017d
-
-#define REG_A4XX_RBBM_CLOCK_STATUS                             0x00000182
-
-#define REG_A4XX_RBBM_AHB_STATUS                               0x00000189
-
-#define REG_A4XX_RBBM_AHB_ME_SPLIT_STATUS                      0x0000018c
-
-#define REG_A4XX_RBBM_AHB_PFP_SPLIT_STATUS                     0x0000018d
-
-#define REG_A4XX_RBBM_AHB_ERROR_STATUS                         0x0000018f
-
-#define REG_A4XX_RBBM_STATUS                                   0x00000191
-#define A4XX_RBBM_STATUS_HI_BUSY                               0x00000001
-#define A4XX_RBBM_STATUS_CP_ME_BUSY                            0x00000002
-#define A4XX_RBBM_STATUS_CP_PFP_BUSY                           0x00000004
-#define A4XX_RBBM_STATUS_CP_NRT_BUSY                           0x00004000
-#define A4XX_RBBM_STATUS_VBIF_BUSY                             0x00008000
-#define A4XX_RBBM_STATUS_TSE_BUSY                              0x00010000
-#define A4XX_RBBM_STATUS_RAS_BUSY                              0x00020000
-#define A4XX_RBBM_STATUS_RB_BUSY                               0x00040000
-#define A4XX_RBBM_STATUS_PC_DCALL_BUSY                         0x00080000
-#define A4XX_RBBM_STATUS_PC_VSD_BUSY                           0x00100000
-#define A4XX_RBBM_STATUS_VFD_BUSY                              0x00200000
-#define A4XX_RBBM_STATUS_VPC_BUSY                              0x00400000
-#define A4XX_RBBM_STATUS_UCHE_BUSY                             0x00800000
-#define A4XX_RBBM_STATUS_SP_BUSY                               0x01000000
-#define A4XX_RBBM_STATUS_TPL1_BUSY                             0x02000000
-#define A4XX_RBBM_STATUS_MARB_BUSY                             0x04000000
-#define A4XX_RBBM_STATUS_VSC_BUSY                              0x08000000
-#define A4XX_RBBM_STATUS_ARB_BUSY                              0x10000000
-#define A4XX_RBBM_STATUS_HLSQ_BUSY                             0x20000000
-#define A4XX_RBBM_STATUS_GPU_BUSY_NOHC                         0x40000000
-#define A4XX_RBBM_STATUS_GPU_BUSY                              0x80000000
-
-#define REG_A4XX_RBBM_INTERFACE_RRDY_STATUS5                   0x0000019f
-
-#define REG_A4XX_RBBM_POWER_STATUS                             0x000001b0
-#define A4XX_RBBM_POWER_STATUS_SP_TP_PWR_ON                    0x00100000
-
-#define REG_A4XX_RBBM_WAIT_IDLE_CLOCKS_CTL2                    0x000001b8
-
-#define REG_A4XX_CP_SCRATCH_UMASK                              0x00000228
-
-#define REG_A4XX_CP_SCRATCH_ADDR                               0x00000229
-
-#define REG_A4XX_CP_RB_BASE                                    0x00000200
-
-#define REG_A4XX_CP_RB_CNTL                                    0x00000201
-
-#define REG_A4XX_CP_RB_WPTR                                    0x00000205
-
-#define REG_A4XX_CP_RB_RPTR_ADDR                               0x00000203
-
-#define REG_A4XX_CP_RB_RPTR                                    0x00000204
-
-#define REG_A4XX_CP_IB1_BASE                                   0x00000206
-
-#define REG_A4XX_CP_IB1_BUFSZ                                  0x00000207
-
-#define REG_A4XX_CP_IB2_BASE                                   0x00000208
-
-#define REG_A4XX_CP_IB2_BUFSZ                                  0x00000209
-
-#define REG_A4XX_CP_ME_NRT_ADDR                                        0x0000020c
-
-#define REG_A4XX_CP_ME_NRT_DATA                                        0x0000020d
-
-#define REG_A4XX_CP_ME_RB_DONE_DATA                            0x00000217
-
-#define REG_A4XX_CP_QUEUE_THRESH2                              0x00000219
-
-#define REG_A4XX_CP_MERCIU_SIZE                                        0x0000021b
-
-#define REG_A4XX_CP_ROQ_ADDR                                   0x0000021c
-
-#define REG_A4XX_CP_ROQ_DATA                                   0x0000021d
-
-#define REG_A4XX_CP_MEQ_ADDR                                   0x0000021e
-
-#define REG_A4XX_CP_MEQ_DATA                                   0x0000021f
-
-#define REG_A4XX_CP_MERCIU_ADDR                                        0x00000220
-
-#define REG_A4XX_CP_MERCIU_DATA                                        0x00000221
-
-#define REG_A4XX_CP_MERCIU_DATA2                               0x00000222
-
-#define REG_A4XX_CP_PFP_UCODE_ADDR                             0x00000223
-
-#define REG_A4XX_CP_PFP_UCODE_DATA                             0x00000224
-
-#define REG_A4XX_CP_ME_RAM_WADDR                               0x00000225
-
-#define REG_A4XX_CP_ME_RAM_RADDR                               0x00000226
-
-#define REG_A4XX_CP_ME_RAM_DATA                                        0x00000227
-
-#define REG_A4XX_CP_PREEMPT                                    0x0000022a
-
-#define REG_A4XX_CP_CNTL                                       0x0000022c
-
-#define REG_A4XX_CP_ME_CNTL                                    0x0000022d
-
-#define REG_A4XX_CP_DEBUG                                      0x0000022e
-
-#define REG_A4XX_CP_DEBUG_ECO_CONTROL                          0x00000231
-
-#define REG_A4XX_CP_DRAW_STATE_ADDR                            0x00000232
-
-static inline uint32_t REG_A4XX_CP_PROTECT(uint32_t i0) { return 0x00000240 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000240 + 0x1*i0; }
-#define A4XX_CP_PROTECT_REG_BASE_ADDR__MASK                    0x0001ffff
-#define A4XX_CP_PROTECT_REG_BASE_ADDR__SHIFT                   0
-static inline uint32_t A4XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)
-{
-       return ((val) << A4XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A4XX_CP_PROTECT_REG_BASE_ADDR__MASK;
-}
-#define A4XX_CP_PROTECT_REG_MASK_LEN__MASK                     0x1f000000
-#define A4XX_CP_PROTECT_REG_MASK_LEN__SHIFT                    24
-static inline uint32_t A4XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)
-{
-       return ((val) << A4XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A4XX_CP_PROTECT_REG_MASK_LEN__MASK;
-}
-#define A4XX_CP_PROTECT_REG_TRAP_WRITE                         0x20000000
-#define A4XX_CP_PROTECT_REG_TRAP_READ                          0x40000000
-
-#define REG_A4XX_CP_PROTECT_CTRL                               0x00000250
-
-#define REG_A4XX_CP_ST_BASE                                    0x000004c0
-
-#define REG_A4XX_CP_STQ_AVAIL                                  0x000004ce
-
-#define REG_A4XX_CP_MERCIU_STAT                                        0x000004d0
-
-#define REG_A4XX_CP_WFI_PEND_CTR                               0x000004d2
-
-#define REG_A4XX_CP_HW_FAULT                                   0x000004d8
-
-#define REG_A4XX_CP_PROTECT_STATUS                             0x000004da
-
-#define REG_A4XX_CP_EVENTS_IN_FLIGHT                           0x000004dd
-
-#define REG_A4XX_CP_PERFCTR_CP_SEL_0                           0x00000500
-
-#define REG_A4XX_CP_PERFCTR_CP_SEL_1                           0x00000501
-
-#define REG_A4XX_CP_PERFCTR_CP_SEL_2                           0x00000502
-
-#define REG_A4XX_CP_PERFCTR_CP_SEL_3                           0x00000503
-
-#define REG_A4XX_CP_PERFCTR_CP_SEL_4                           0x00000504
-
-#define REG_A4XX_CP_PERFCTR_CP_SEL_5                           0x00000505
-
-#define REG_A4XX_CP_PERFCTR_CP_SEL_6                           0x00000506
-
-#define REG_A4XX_CP_PERFCTR_CP_SEL_7                           0x00000507
-
-#define REG_A4XX_CP_PERFCOMBINER_SELECT                                0x0000050b
-
-static inline uint32_t REG_A4XX_CP_SCRATCH(uint32_t i0) { return 0x00000578 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000578 + 0x1*i0; }
-
-#define REG_A4XX_SP_VS_STATUS                                  0x00000ec0
-
-#define REG_A4XX_SP_MODE_CONTROL                               0x00000ec3
-
-#define REG_A4XX_SP_PERFCTR_SP_SEL_0                           0x00000ec4
-
-#define REG_A4XX_SP_PERFCTR_SP_SEL_1                           0x00000ec5
-
-#define REG_A4XX_SP_PERFCTR_SP_SEL_2                           0x00000ec6
-
-#define REG_A4XX_SP_PERFCTR_SP_SEL_3                           0x00000ec7
-
-#define REG_A4XX_SP_PERFCTR_SP_SEL_4                           0x00000ec8
-
-#define REG_A4XX_SP_PERFCTR_SP_SEL_5                           0x00000ec9
-
-#define REG_A4XX_SP_PERFCTR_SP_SEL_6                           0x00000eca
-
-#define REG_A4XX_SP_PERFCTR_SP_SEL_7                           0x00000ecb
-
-#define REG_A4XX_SP_PERFCTR_SP_SEL_8                           0x00000ecc
-
-#define REG_A4XX_SP_PERFCTR_SP_SEL_9                           0x00000ecd
-
-#define REG_A4XX_SP_PERFCTR_SP_SEL_10                          0x00000ece
-
-#define REG_A4XX_SP_PERFCTR_SP_SEL_11                          0x00000ecf
-
-#define REG_A4XX_SP_SP_CTRL_REG                                        0x000022c0
-#define A4XX_SP_SP_CTRL_REG_BINNING_PASS                       0x00080000
-
-#define REG_A4XX_SP_INSTR_CACHE_CTRL                           0x000022c1
-#define A4XX_SP_INSTR_CACHE_CTRL_VS_BUFFER                     0x00000080
-#define A4XX_SP_INSTR_CACHE_CTRL_FS_BUFFER                     0x00000100
-#define A4XX_SP_INSTR_CACHE_CTRL_INSTR_BUFFER                  0x00000400
-
-#define REG_A4XX_SP_VS_CTRL_REG0                               0x000022c4
-#define A4XX_SP_VS_CTRL_REG0_THREADMODE__MASK                  0x00000001
-#define A4XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT                 0
-static inline uint32_t A4XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
-{
-       return ((val) << A4XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A4XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
-}
-#define A4XX_SP_VS_CTRL_REG0_VARYING                           0x00000002
-#define A4XX_SP_VS_CTRL_REG0_CACHEINVALID                      0x00000004
-#define A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
-#define A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
-static inline uint32_t A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
-}
-#define A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
-#define A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
-static inline uint32_t A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
-}
-#define A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK             0x000c0000
-#define A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT            18
-static inline uint32_t A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
-{
-       return ((val) << A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK;
-}
-#define A4XX_SP_VS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
-#define A4XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT                 20
-static inline uint32_t A4XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A4XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A4XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
-}
-#define A4XX_SP_VS_CTRL_REG0_SUPERTHREADMODE                   0x00200000
-#define A4XX_SP_VS_CTRL_REG0_PIXLODENABLE                      0x00400000
-
-#define REG_A4XX_SP_VS_CTRL_REG1                               0x000022c5
-#define A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK                 0x000000ff
-#define A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT                        0
-static inline uint32_t A4XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
-{
-       return ((val) << A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
-}
-#define A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK          0x7f000000
-#define A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT         24
-static inline uint32_t A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
-{
-       return ((val) << A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
-}
-
-#define REG_A4XX_SP_VS_PARAM_REG                               0x000022c6
-#define A4XX_SP_VS_PARAM_REG_POSREGID__MASK                    0x000000ff
-#define A4XX_SP_VS_PARAM_REG_POSREGID__SHIFT                   0
-static inline uint32_t A4XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
-{
-       return ((val) << A4XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A4XX_SP_VS_PARAM_REG_POSREGID__MASK;
-}
-#define A4XX_SP_VS_PARAM_REG_PSIZEREGID__MASK                  0x0000ff00
-#define A4XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT                 8
-static inline uint32_t A4XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
-{
-       return ((val) << A4XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A4XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
-}
-#define A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK               0xfff00000
-#define A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT              20
-static inline uint32_t A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
-{
-       return ((val) << A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
-}
-
-static inline uint32_t REG_A4XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
-#define A4XX_SP_VS_OUT_REG_A_REGID__MASK                       0x000001ff
-#define A4XX_SP_VS_OUT_REG_A_REGID__SHIFT                      0
-static inline uint32_t A4XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
-{
-       return ((val) << A4XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A4XX_SP_VS_OUT_REG_A_REGID__MASK;
-}
-#define A4XX_SP_VS_OUT_REG_A_COMPMASK__MASK                    0x00001e00
-#define A4XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT                   9
-static inline uint32_t A4XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
-{
-       return ((val) << A4XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A4XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
-}
-#define A4XX_SP_VS_OUT_REG_B_REGID__MASK                       0x01ff0000
-#define A4XX_SP_VS_OUT_REG_B_REGID__SHIFT                      16
-static inline uint32_t A4XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
-{
-       return ((val) << A4XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A4XX_SP_VS_OUT_REG_B_REGID__MASK;
-}
-#define A4XX_SP_VS_OUT_REG_B_COMPMASK__MASK                    0x1e000000
-#define A4XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT                   25
-static inline uint32_t A4XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
-{
-       return ((val) << A4XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A4XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
-}
-
-static inline uint32_t REG_A4XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d8 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d8 + 0x1*i0; }
-#define A4XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK                   0x000000ff
-#define A4XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT                  0
-static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
-{
-       return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
-}
-#define A4XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK                   0x0000ff00
-#define A4XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT                  8
-static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
-{
-       return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
-}
-#define A4XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK                   0x00ff0000
-#define A4XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT                  16
-static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
-{
-       return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
-}
-#define A4XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK                   0xff000000
-#define A4XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT                  24
-static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
-{
-       return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
-}
-
-#define REG_A4XX_SP_VS_OBJ_OFFSET_REG                          0x000022e0
-#define A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK      0x01ff0000
-#define A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT     16
-static inline uint32_t A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
-}
-#define A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK                0xfe000000
-#define A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT       25
-static inline uint32_t A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A4XX_SP_VS_OBJ_START                               0x000022e1
-
-#define REG_A4XX_SP_VS_PVT_MEM_PARAM                           0x000022e2
-
-#define REG_A4XX_SP_VS_PVT_MEM_ADDR                            0x000022e3
-
-#define REG_A4XX_SP_VS_LENGTH_REG                              0x000022e5
-
-#define REG_A4XX_SP_FS_CTRL_REG0                               0x000022e8
-#define A4XX_SP_FS_CTRL_REG0_THREADMODE__MASK                  0x00000001
-#define A4XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT                 0
-static inline uint32_t A4XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
-{
-       return ((val) << A4XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A4XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
-}
-#define A4XX_SP_FS_CTRL_REG0_VARYING                           0x00000002
-#define A4XX_SP_FS_CTRL_REG0_CACHEINVALID                      0x00000004
-#define A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
-#define A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
-static inline uint32_t A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
-}
-#define A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
-#define A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
-static inline uint32_t A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
-}
-#define A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK             0x000c0000
-#define A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT            18
-static inline uint32_t A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
-{
-       return ((val) << A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK;
-}
-#define A4XX_SP_FS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
-#define A4XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT                 20
-static inline uint32_t A4XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A4XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A4XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
-}
-#define A4XX_SP_FS_CTRL_REG0_SUPERTHREADMODE                   0x00200000
-#define A4XX_SP_FS_CTRL_REG0_PIXLODENABLE                      0x00400000
-
-#define REG_A4XX_SP_FS_CTRL_REG1                               0x000022e9
-#define A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK                 0x000000ff
-#define A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT                        0
-static inline uint32_t A4XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
-{
-       return ((val) << A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
-}
-#define A4XX_SP_FS_CTRL_REG1_FACENESS                          0x00080000
-#define A4XX_SP_FS_CTRL_REG1_VARYING                           0x00100000
-#define A4XX_SP_FS_CTRL_REG1_FRAGCOORD                         0x00200000
-
-#define REG_A4XX_SP_FS_OBJ_OFFSET_REG                          0x000022ea
-#define A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK      0x01ff0000
-#define A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT     16
-static inline uint32_t A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
-}
-#define A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK                0xfe000000
-#define A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT       25
-static inline uint32_t A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A4XX_SP_FS_OBJ_START                               0x000022eb
-
-#define REG_A4XX_SP_FS_PVT_MEM_PARAM                           0x000022ec
-
-#define REG_A4XX_SP_FS_PVT_MEM_ADDR                            0x000022ed
-
-#define REG_A4XX_SP_FS_LENGTH_REG                              0x000022ef
-
-#define REG_A4XX_SP_FS_OUTPUT_REG                              0x000022f0
-#define A4XX_SP_FS_OUTPUT_REG_MRT__MASK                                0x0000000f
-#define A4XX_SP_FS_OUTPUT_REG_MRT__SHIFT                       0
-static inline uint32_t A4XX_SP_FS_OUTPUT_REG_MRT(uint32_t val)
-{
-       return ((val) << A4XX_SP_FS_OUTPUT_REG_MRT__SHIFT) & A4XX_SP_FS_OUTPUT_REG_MRT__MASK;
-}
-#define A4XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE                     0x00000080
-#define A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK                        0x0000ff00
-#define A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT               8
-static inline uint32_t A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
-{
-       return ((val) << A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
-}
-#define A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID__MASK           0xff000000
-#define A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID__SHIFT          24
-static inline uint32_t A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID(uint32_t val)
-{
-       return ((val) << A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID__SHIFT) & A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID__MASK;
-}
-
-static inline uint32_t REG_A4XX_SP_FS_MRT(uint32_t i0) { return 0x000022f1 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f1 + 0x1*i0; }
-#define A4XX_SP_FS_MRT_REG_REGID__MASK                         0x000000ff
-#define A4XX_SP_FS_MRT_REG_REGID__SHIFT                                0
-static inline uint32_t A4XX_SP_FS_MRT_REG_REGID(uint32_t val)
-{
-       return ((val) << A4XX_SP_FS_MRT_REG_REGID__SHIFT) & A4XX_SP_FS_MRT_REG_REGID__MASK;
-}
-#define A4XX_SP_FS_MRT_REG_HALF_PRECISION                      0x00000100
-#define A4XX_SP_FS_MRT_REG_MRTFORMAT__MASK                     0x0003f000
-#define A4XX_SP_FS_MRT_REG_MRTFORMAT__SHIFT                    12
-static inline uint32_t A4XX_SP_FS_MRT_REG_MRTFORMAT(enum a4xx_color_fmt val)
-{
-       return ((val) << A4XX_SP_FS_MRT_REG_MRTFORMAT__SHIFT) & A4XX_SP_FS_MRT_REG_MRTFORMAT__MASK;
-}
-#define A4XX_SP_FS_MRT_REG_COLOR_SRGB                          0x00040000
-
-#define REG_A4XX_SP_CS_CTRL_REG0                               0x00002300
-
-#define REG_A4XX_SP_CS_OBJ_OFFSET_REG                          0x00002301
-
-#define REG_A4XX_SP_CS_OBJ_START                               0x00002302
-
-#define REG_A4XX_SP_CS_PVT_MEM_PARAM                           0x00002303
-
-#define REG_A4XX_SP_CS_PVT_MEM_ADDR                            0x00002304
-
-#define REG_A4XX_SP_CS_PVT_MEM_SIZE                            0x00002305
-
-#define REG_A4XX_SP_CS_LENGTH_REG                              0x00002306
-
-#define REG_A4XX_SP_HS_OBJ_OFFSET_REG                          0x0000230d
-#define A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK      0x01ff0000
-#define A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT     16
-static inline uint32_t A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
-}
-#define A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK                0xfe000000
-#define A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT       25
-static inline uint32_t A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A4XX_SP_HS_OBJ_START                               0x0000230e
-
-#define REG_A4XX_SP_HS_PVT_MEM_PARAM                           0x0000230f
-
-#define REG_A4XX_SP_HS_PVT_MEM_ADDR                            0x00002310
-
-#define REG_A4XX_SP_HS_LENGTH_REG                              0x00002312
-
-#define REG_A4XX_SP_DS_PARAM_REG                               0x0000231a
-#define A4XX_SP_DS_PARAM_REG_POSREGID__MASK                    0x000000ff
-#define A4XX_SP_DS_PARAM_REG_POSREGID__SHIFT                   0
-static inline uint32_t A4XX_SP_DS_PARAM_REG_POSREGID(uint32_t val)
-{
-       return ((val) << A4XX_SP_DS_PARAM_REG_POSREGID__SHIFT) & A4XX_SP_DS_PARAM_REG_POSREGID__MASK;
-}
-#define A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR__MASK               0xfff00000
-#define A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR__SHIFT              20
-static inline uint32_t A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR(uint32_t val)
-{
-       return ((val) << A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR__SHIFT) & A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR__MASK;
-}
-
-static inline uint32_t REG_A4XX_SP_DS_OUT(uint32_t i0) { return 0x0000231b + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_SP_DS_OUT_REG(uint32_t i0) { return 0x0000231b + 0x1*i0; }
-#define A4XX_SP_DS_OUT_REG_A_REGID__MASK                       0x000001ff
-#define A4XX_SP_DS_OUT_REG_A_REGID__SHIFT                      0
-static inline uint32_t A4XX_SP_DS_OUT_REG_A_REGID(uint32_t val)
-{
-       return ((val) << A4XX_SP_DS_OUT_REG_A_REGID__SHIFT) & A4XX_SP_DS_OUT_REG_A_REGID__MASK;
-}
-#define A4XX_SP_DS_OUT_REG_A_COMPMASK__MASK                    0x00001e00
-#define A4XX_SP_DS_OUT_REG_A_COMPMASK__SHIFT                   9
-static inline uint32_t A4XX_SP_DS_OUT_REG_A_COMPMASK(uint32_t val)
-{
-       return ((val) << A4XX_SP_DS_OUT_REG_A_COMPMASK__SHIFT) & A4XX_SP_DS_OUT_REG_A_COMPMASK__MASK;
-}
-#define A4XX_SP_DS_OUT_REG_B_REGID__MASK                       0x01ff0000
-#define A4XX_SP_DS_OUT_REG_B_REGID__SHIFT                      16
-static inline uint32_t A4XX_SP_DS_OUT_REG_B_REGID(uint32_t val)
-{
-       return ((val) << A4XX_SP_DS_OUT_REG_B_REGID__SHIFT) & A4XX_SP_DS_OUT_REG_B_REGID__MASK;
-}
-#define A4XX_SP_DS_OUT_REG_B_COMPMASK__MASK                    0x1e000000
-#define A4XX_SP_DS_OUT_REG_B_COMPMASK__SHIFT                   25
-static inline uint32_t A4XX_SP_DS_OUT_REG_B_COMPMASK(uint32_t val)
-{
-       return ((val) << A4XX_SP_DS_OUT_REG_B_COMPMASK__SHIFT) & A4XX_SP_DS_OUT_REG_B_COMPMASK__MASK;
-}
-
-static inline uint32_t REG_A4XX_SP_DS_VPC_DST(uint32_t i0) { return 0x0000232c + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_SP_DS_VPC_DST_REG(uint32_t i0) { return 0x0000232c + 0x1*i0; }
-#define A4XX_SP_DS_VPC_DST_REG_OUTLOC0__MASK                   0x000000ff
-#define A4XX_SP_DS_VPC_DST_REG_OUTLOC0__SHIFT                  0
-static inline uint32_t A4XX_SP_DS_VPC_DST_REG_OUTLOC0(uint32_t val)
-{
-       return ((val) << A4XX_SP_DS_VPC_DST_REG_OUTLOC0__SHIFT) & A4XX_SP_DS_VPC_DST_REG_OUTLOC0__MASK;
-}
-#define A4XX_SP_DS_VPC_DST_REG_OUTLOC1__MASK                   0x0000ff00
-#define A4XX_SP_DS_VPC_DST_REG_OUTLOC1__SHIFT                  8
-static inline uint32_t A4XX_SP_DS_VPC_DST_REG_OUTLOC1(uint32_t val)
-{
-       return ((val) << A4XX_SP_DS_VPC_DST_REG_OUTLOC1__SHIFT) & A4XX_SP_DS_VPC_DST_REG_OUTLOC1__MASK;
-}
-#define A4XX_SP_DS_VPC_DST_REG_OUTLOC2__MASK                   0x00ff0000
-#define A4XX_SP_DS_VPC_DST_REG_OUTLOC2__SHIFT                  16
-static inline uint32_t A4XX_SP_DS_VPC_DST_REG_OUTLOC2(uint32_t val)
-{
-       return ((val) << A4XX_SP_DS_VPC_DST_REG_OUTLOC2__SHIFT) & A4XX_SP_DS_VPC_DST_REG_OUTLOC2__MASK;
-}
-#define A4XX_SP_DS_VPC_DST_REG_OUTLOC3__MASK                   0xff000000
-#define A4XX_SP_DS_VPC_DST_REG_OUTLOC3__SHIFT                  24
-static inline uint32_t A4XX_SP_DS_VPC_DST_REG_OUTLOC3(uint32_t val)
-{
-       return ((val) << A4XX_SP_DS_VPC_DST_REG_OUTLOC3__SHIFT) & A4XX_SP_DS_VPC_DST_REG_OUTLOC3__MASK;
-}
-
-#define REG_A4XX_SP_DS_OBJ_OFFSET_REG                          0x00002334
-#define A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK      0x01ff0000
-#define A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT     16
-static inline uint32_t A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
-}
-#define A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK                0xfe000000
-#define A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT       25
-static inline uint32_t A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A4XX_SP_DS_OBJ_START                               0x00002335
-
-#define REG_A4XX_SP_DS_PVT_MEM_PARAM                           0x00002336
-
-#define REG_A4XX_SP_DS_PVT_MEM_ADDR                            0x00002337
-
-#define REG_A4XX_SP_DS_LENGTH_REG                              0x00002339
-
-#define REG_A4XX_SP_GS_PARAM_REG                               0x00002341
-#define A4XX_SP_GS_PARAM_REG_POSREGID__MASK                    0x000000ff
-#define A4XX_SP_GS_PARAM_REG_POSREGID__SHIFT                   0
-static inline uint32_t A4XX_SP_GS_PARAM_REG_POSREGID(uint32_t val)
-{
-       return ((val) << A4XX_SP_GS_PARAM_REG_POSREGID__SHIFT) & A4XX_SP_GS_PARAM_REG_POSREGID__MASK;
-}
-#define A4XX_SP_GS_PARAM_REG_PRIMREGID__MASK                   0x0000ff00
-#define A4XX_SP_GS_PARAM_REG_PRIMREGID__SHIFT                  8
-static inline uint32_t A4XX_SP_GS_PARAM_REG_PRIMREGID(uint32_t val)
-{
-       return ((val) << A4XX_SP_GS_PARAM_REG_PRIMREGID__SHIFT) & A4XX_SP_GS_PARAM_REG_PRIMREGID__MASK;
-}
-#define A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR__MASK               0xfff00000
-#define A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR__SHIFT              20
-static inline uint32_t A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR(uint32_t val)
-{
-       return ((val) << A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR__SHIFT) & A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR__MASK;
-}
-
-static inline uint32_t REG_A4XX_SP_GS_OUT(uint32_t i0) { return 0x00002342 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_SP_GS_OUT_REG(uint32_t i0) { return 0x00002342 + 0x1*i0; }
-#define A4XX_SP_GS_OUT_REG_A_REGID__MASK                       0x000001ff
-#define A4XX_SP_GS_OUT_REG_A_REGID__SHIFT                      0
-static inline uint32_t A4XX_SP_GS_OUT_REG_A_REGID(uint32_t val)
-{
-       return ((val) << A4XX_SP_GS_OUT_REG_A_REGID__SHIFT) & A4XX_SP_GS_OUT_REG_A_REGID__MASK;
-}
-#define A4XX_SP_GS_OUT_REG_A_COMPMASK__MASK                    0x00001e00
-#define A4XX_SP_GS_OUT_REG_A_COMPMASK__SHIFT                   9
-static inline uint32_t A4XX_SP_GS_OUT_REG_A_COMPMASK(uint32_t val)
-{
-       return ((val) << A4XX_SP_GS_OUT_REG_A_COMPMASK__SHIFT) & A4XX_SP_GS_OUT_REG_A_COMPMASK__MASK;
-}
-#define A4XX_SP_GS_OUT_REG_B_REGID__MASK                       0x01ff0000
-#define A4XX_SP_GS_OUT_REG_B_REGID__SHIFT                      16
-static inline uint32_t A4XX_SP_GS_OUT_REG_B_REGID(uint32_t val)
-{
-       return ((val) << A4XX_SP_GS_OUT_REG_B_REGID__SHIFT) & A4XX_SP_GS_OUT_REG_B_REGID__MASK;
-}
-#define A4XX_SP_GS_OUT_REG_B_COMPMASK__MASK                    0x1e000000
-#define A4XX_SP_GS_OUT_REG_B_COMPMASK__SHIFT                   25
-static inline uint32_t A4XX_SP_GS_OUT_REG_B_COMPMASK(uint32_t val)
-{
-       return ((val) << A4XX_SP_GS_OUT_REG_B_COMPMASK__SHIFT) & A4XX_SP_GS_OUT_REG_B_COMPMASK__MASK;
-}
-
-static inline uint32_t REG_A4XX_SP_GS_VPC_DST(uint32_t i0) { return 0x00002353 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_SP_GS_VPC_DST_REG(uint32_t i0) { return 0x00002353 + 0x1*i0; }
-#define A4XX_SP_GS_VPC_DST_REG_OUTLOC0__MASK                   0x000000ff
-#define A4XX_SP_GS_VPC_DST_REG_OUTLOC0__SHIFT                  0
-static inline uint32_t A4XX_SP_GS_VPC_DST_REG_OUTLOC0(uint32_t val)
-{
-       return ((val) << A4XX_SP_GS_VPC_DST_REG_OUTLOC0__SHIFT) & A4XX_SP_GS_VPC_DST_REG_OUTLOC0__MASK;
-}
-#define A4XX_SP_GS_VPC_DST_REG_OUTLOC1__MASK                   0x0000ff00
-#define A4XX_SP_GS_VPC_DST_REG_OUTLOC1__SHIFT                  8
-static inline uint32_t A4XX_SP_GS_VPC_DST_REG_OUTLOC1(uint32_t val)
-{
-       return ((val) << A4XX_SP_GS_VPC_DST_REG_OUTLOC1__SHIFT) & A4XX_SP_GS_VPC_DST_REG_OUTLOC1__MASK;
-}
-#define A4XX_SP_GS_VPC_DST_REG_OUTLOC2__MASK                   0x00ff0000
-#define A4XX_SP_GS_VPC_DST_REG_OUTLOC2__SHIFT                  16
-static inline uint32_t A4XX_SP_GS_VPC_DST_REG_OUTLOC2(uint32_t val)
-{
-       return ((val) << A4XX_SP_GS_VPC_DST_REG_OUTLOC2__SHIFT) & A4XX_SP_GS_VPC_DST_REG_OUTLOC2__MASK;
-}
-#define A4XX_SP_GS_VPC_DST_REG_OUTLOC3__MASK                   0xff000000
-#define A4XX_SP_GS_VPC_DST_REG_OUTLOC3__SHIFT                  24
-static inline uint32_t A4XX_SP_GS_VPC_DST_REG_OUTLOC3(uint32_t val)
-{
-       return ((val) << A4XX_SP_GS_VPC_DST_REG_OUTLOC3__SHIFT) & A4XX_SP_GS_VPC_DST_REG_OUTLOC3__MASK;
-}
-
-#define REG_A4XX_SP_GS_OBJ_OFFSET_REG                          0x0000235b
-#define A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK      0x01ff0000
-#define A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT     16
-static inline uint32_t A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
-}
-#define A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK                0xfe000000
-#define A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT       25
-static inline uint32_t A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A4XX_SP_GS_OBJ_START                               0x0000235c
-
-#define REG_A4XX_SP_GS_PVT_MEM_PARAM                           0x0000235d
-
-#define REG_A4XX_SP_GS_PVT_MEM_ADDR                            0x0000235e
-
-#define REG_A4XX_SP_GS_LENGTH_REG                              0x00002360
-
-#define REG_A4XX_VPC_DEBUG_RAM_SEL                             0x00000e60
-
-#define REG_A4XX_VPC_DEBUG_RAM_READ                            0x00000e61
-
-#define REG_A4XX_VPC_DEBUG_ECO_CONTROL                         0x00000e64
-
-#define REG_A4XX_VPC_PERFCTR_VPC_SEL_0                         0x00000e65
-
-#define REG_A4XX_VPC_PERFCTR_VPC_SEL_1                         0x00000e66
-
-#define REG_A4XX_VPC_PERFCTR_VPC_SEL_2                         0x00000e67
-
-#define REG_A4XX_VPC_PERFCTR_VPC_SEL_3                         0x00000e68
-
-#define REG_A4XX_VPC_ATTR                                      0x00002140
-#define A4XX_VPC_ATTR_TOTALATTR__MASK                          0x000001ff
-#define A4XX_VPC_ATTR_TOTALATTR__SHIFT                         0
-static inline uint32_t A4XX_VPC_ATTR_TOTALATTR(uint32_t val)
-{
-       return ((val) << A4XX_VPC_ATTR_TOTALATTR__SHIFT) & A4XX_VPC_ATTR_TOTALATTR__MASK;
-}
-#define A4XX_VPC_ATTR_PSIZE                                    0x00000200
-#define A4XX_VPC_ATTR_THRDASSIGN__MASK                         0x00003000
-#define A4XX_VPC_ATTR_THRDASSIGN__SHIFT                                12
-static inline uint32_t A4XX_VPC_ATTR_THRDASSIGN(uint32_t val)
-{
-       return ((val) << A4XX_VPC_ATTR_THRDASSIGN__SHIFT) & A4XX_VPC_ATTR_THRDASSIGN__MASK;
-}
-#define A4XX_VPC_ATTR_ENABLE                                   0x02000000
-
-#define REG_A4XX_VPC_PACK                                      0x00002141
-#define A4XX_VPC_PACK_NUMBYPASSVAR__MASK                       0x000000ff
-#define A4XX_VPC_PACK_NUMBYPASSVAR__SHIFT                      0
-static inline uint32_t A4XX_VPC_PACK_NUMBYPASSVAR(uint32_t val)
-{
-       return ((val) << A4XX_VPC_PACK_NUMBYPASSVAR__SHIFT) & A4XX_VPC_PACK_NUMBYPASSVAR__MASK;
-}
-#define A4XX_VPC_PACK_NUMFPNONPOSVAR__MASK                     0x0000ff00
-#define A4XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT                    8
-static inline uint32_t A4XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
-{
-       return ((val) << A4XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A4XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
-}
-#define A4XX_VPC_PACK_NUMNONPOSVSVAR__MASK                     0x00ff0000
-#define A4XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT                    16
-static inline uint32_t A4XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
-{
-       return ((val) << A4XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A4XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
-}
-
-static inline uint32_t REG_A4XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002142 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002142 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x0000214a + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x0000214a + 0x1*i0; }
-
-#define REG_A4XX_VPC_SO_FLUSH_WADDR_3                          0x0000216e
-
-#define REG_A4XX_VSC_BIN_SIZE                                  0x00000c00
-#define A4XX_VSC_BIN_SIZE_WIDTH__MASK                          0x0000001f
-#define A4XX_VSC_BIN_SIZE_WIDTH__SHIFT                         0
-static inline uint32_t A4XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A4XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A4XX_VSC_BIN_SIZE_WIDTH__MASK;
-}
-#define A4XX_VSC_BIN_SIZE_HEIGHT__MASK                         0x000003e0
-#define A4XX_VSC_BIN_SIZE_HEIGHT__SHIFT                                5
-static inline uint32_t A4XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A4XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A4XX_VSC_BIN_SIZE_HEIGHT__MASK;
-}
-
-#define REG_A4XX_VSC_SIZE_ADDRESS                              0x00000c01
-
-#define REG_A4XX_VSC_SIZE_ADDRESS2                             0x00000c02
-
-#define REG_A4XX_VSC_DEBUG_ECO_CONTROL                         0x00000c03
-
-static inline uint32_t REG_A4XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c08 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000c08 + 0x1*i0; }
-#define A4XX_VSC_PIPE_CONFIG_REG_X__MASK                       0x000003ff
-#define A4XX_VSC_PIPE_CONFIG_REG_X__SHIFT                      0
-static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
-{
-       return ((val) << A4XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_X__MASK;
-}
-#define A4XX_VSC_PIPE_CONFIG_REG_Y__MASK                       0x000ffc00
-#define A4XX_VSC_PIPE_CONFIG_REG_Y__SHIFT                      10
-static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
-{
-       return ((val) << A4XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_Y__MASK;
-}
-#define A4XX_VSC_PIPE_CONFIG_REG_W__MASK                       0x00f00000
-#define A4XX_VSC_PIPE_CONFIG_REG_W__SHIFT                      20
-static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
-{
-       return ((val) << A4XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_W__MASK;
-}
-#define A4XX_VSC_PIPE_CONFIG_REG_H__MASK                       0x0f000000
-#define A4XX_VSC_PIPE_CONFIG_REG_H__SHIFT                      24
-static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
-{
-       return ((val) << A4XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_H__MASK;
-}
-
-static inline uint32_t REG_A4XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_VSC_PIPE_DATA_ADDRESS_REG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c18 + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_VSC_PIPE_DATA_LENGTH_REG(uint32_t i0) { return 0x00000c18 + 0x1*i0; }
-
-#define REG_A4XX_VSC_PIPE_PARTIAL_POSN_1                       0x00000c41
-
-#define REG_A4XX_VSC_PERFCTR_VSC_SEL_0                         0x00000c50
-
-#define REG_A4XX_VSC_PERFCTR_VSC_SEL_1                         0x00000c51
-
-#define REG_A4XX_VFD_DEBUG_CONTROL                             0x00000e40
-
-#define REG_A4XX_VFD_PERFCTR_VFD_SEL_0                         0x00000e43
-
-#define REG_A4XX_VFD_PERFCTR_VFD_SEL_1                         0x00000e44
-
-#define REG_A4XX_VFD_PERFCTR_VFD_SEL_2                         0x00000e45
-
-#define REG_A4XX_VFD_PERFCTR_VFD_SEL_3                         0x00000e46
-
-#define REG_A4XX_VFD_PERFCTR_VFD_SEL_4                         0x00000e47
-
-#define REG_A4XX_VFD_PERFCTR_VFD_SEL_5                         0x00000e48
-
-#define REG_A4XX_VFD_PERFCTR_VFD_SEL_6                         0x00000e49
-
-#define REG_A4XX_VFD_PERFCTR_VFD_SEL_7                         0x00000e4a
-
-#define REG_A4XX_VGT_CL_INITIATOR                              0x000021d0
-
-#define REG_A4XX_VGT_EVENT_INITIATOR                           0x000021d9
-
-#define REG_A4XX_VFD_CONTROL_0                                 0x00002200
-#define A4XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK                 0x000000ff
-#define A4XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT                        0
-static inline uint32_t A4XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
-{
-       return ((val) << A4XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A4XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
-}
-#define A4XX_VFD_CONTROL_0_BYPASSATTROVS__MASK                 0x0001fe00
-#define A4XX_VFD_CONTROL_0_BYPASSATTROVS__SHIFT                        9
-static inline uint32_t A4XX_VFD_CONTROL_0_BYPASSATTROVS(uint32_t val)
-{
-       return ((val) << A4XX_VFD_CONTROL_0_BYPASSATTROVS__SHIFT) & A4XX_VFD_CONTROL_0_BYPASSATTROVS__MASK;
-}
-#define A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK               0x03f00000
-#define A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT              20
-static inline uint32_t A4XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
-{
-       return ((val) << A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
-}
-#define A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK             0xfc000000
-#define A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT            26
-static inline uint32_t A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
-{
-       return ((val) << A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
-}
-
-#define REG_A4XX_VFD_CONTROL_1                                 0x00002201
-#define A4XX_VFD_CONTROL_1_MAXSTORAGE__MASK                    0x0000ffff
-#define A4XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT                   0
-static inline uint32_t A4XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
-{
-       return ((val) << A4XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A4XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
-}
-#define A4XX_VFD_CONTROL_1_REGID4VTX__MASK                     0x00ff0000
-#define A4XX_VFD_CONTROL_1_REGID4VTX__SHIFT                    16
-static inline uint32_t A4XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
-{
-       return ((val) << A4XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A4XX_VFD_CONTROL_1_REGID4VTX__MASK;
-}
-#define A4XX_VFD_CONTROL_1_REGID4INST__MASK                    0xff000000
-#define A4XX_VFD_CONTROL_1_REGID4INST__SHIFT                   24
-static inline uint32_t A4XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
-{
-       return ((val) << A4XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A4XX_VFD_CONTROL_1_REGID4INST__MASK;
-}
-
-#define REG_A4XX_VFD_CONTROL_2                                 0x00002202
-
-#define REG_A4XX_VFD_CONTROL_3                                 0x00002203
-#define A4XX_VFD_CONTROL_3_REGID_VTXCNT__MASK                  0x0000ff00
-#define A4XX_VFD_CONTROL_3_REGID_VTXCNT__SHIFT                 8
-static inline uint32_t A4XX_VFD_CONTROL_3_REGID_VTXCNT(uint32_t val)
-{
-       return ((val) << A4XX_VFD_CONTROL_3_REGID_VTXCNT__SHIFT) & A4XX_VFD_CONTROL_3_REGID_VTXCNT__MASK;
-}
-#define A4XX_VFD_CONTROL_3_REGID_TESSX__MASK                   0x00ff0000
-#define A4XX_VFD_CONTROL_3_REGID_TESSX__SHIFT                  16
-static inline uint32_t A4XX_VFD_CONTROL_3_REGID_TESSX(uint32_t val)
-{
-       return ((val) << A4XX_VFD_CONTROL_3_REGID_TESSX__SHIFT) & A4XX_VFD_CONTROL_3_REGID_TESSX__MASK;
-}
-#define A4XX_VFD_CONTROL_3_REGID_TESSY__MASK                   0xff000000
-#define A4XX_VFD_CONTROL_3_REGID_TESSY__SHIFT                  24
-static inline uint32_t A4XX_VFD_CONTROL_3_REGID_TESSY(uint32_t val)
-{
-       return ((val) << A4XX_VFD_CONTROL_3_REGID_TESSY__SHIFT) & A4XX_VFD_CONTROL_3_REGID_TESSY__MASK;
-}
-
-#define REG_A4XX_VFD_CONTROL_4                                 0x00002204
-
-#define REG_A4XX_VFD_INDEX_OFFSET                              0x00002208
-
-static inline uint32_t REG_A4XX_VFD_FETCH(uint32_t i0) { return 0x0000220a + 0x4*i0; }
-
-static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x0000220a + 0x4*i0; }
-#define A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK                 0x0000007f
-#define A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT                        0
-static inline uint32_t A4XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
-{
-       return ((val) << A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
-}
-#define A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK                 0x0001ff80
-#define A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT                        7
-static inline uint32_t A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
-{
-       return ((val) << A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
-}
-#define A4XX_VFD_FETCH_INSTR_0_SWITCHNEXT                      0x00080000
-#define A4XX_VFD_FETCH_INSTR_0_INSTANCED                       0x00100000
-
-static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x0000220b + 0x4*i0; }
-
-static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_2(uint32_t i0) { return 0x0000220c + 0x4*i0; }
-#define A4XX_VFD_FETCH_INSTR_2_SIZE__MASK                      0xffffffff
-#define A4XX_VFD_FETCH_INSTR_2_SIZE__SHIFT                     0
-static inline uint32_t A4XX_VFD_FETCH_INSTR_2_SIZE(uint32_t val)
-{
-       return ((val) << A4XX_VFD_FETCH_INSTR_2_SIZE__SHIFT) & A4XX_VFD_FETCH_INSTR_2_SIZE__MASK;
-}
-
-static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_3(uint32_t i0) { return 0x0000220d + 0x4*i0; }
-#define A4XX_VFD_FETCH_INSTR_3_STEPRATE__MASK                  0x000001ff
-#define A4XX_VFD_FETCH_INSTR_3_STEPRATE__SHIFT                 0
-static inline uint32_t A4XX_VFD_FETCH_INSTR_3_STEPRATE(uint32_t val)
-{
-       return ((val) << A4XX_VFD_FETCH_INSTR_3_STEPRATE__SHIFT) & A4XX_VFD_FETCH_INSTR_3_STEPRATE__MASK;
-}
-
-static inline uint32_t REG_A4XX_VFD_DECODE(uint32_t i0) { return 0x0000228a + 0x1*i0; }
-
-static inline uint32_t REG_A4XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000228a + 0x1*i0; }
-#define A4XX_VFD_DECODE_INSTR_WRITEMASK__MASK                  0x0000000f
-#define A4XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT                 0
-static inline uint32_t A4XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
-{
-       return ((val) << A4XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A4XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
-}
-#define A4XX_VFD_DECODE_INSTR_CONSTFILL                                0x00000010
-#define A4XX_VFD_DECODE_INSTR_FORMAT__MASK                     0x00000fc0
-#define A4XX_VFD_DECODE_INSTR_FORMAT__SHIFT                    6
-static inline uint32_t A4XX_VFD_DECODE_INSTR_FORMAT(enum a4xx_vtx_fmt val)
-{
-       return ((val) << A4XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A4XX_VFD_DECODE_INSTR_FORMAT__MASK;
-}
-#define A4XX_VFD_DECODE_INSTR_REGID__MASK                      0x000ff000
-#define A4XX_VFD_DECODE_INSTR_REGID__SHIFT                     12
-static inline uint32_t A4XX_VFD_DECODE_INSTR_REGID(uint32_t val)
-{
-       return ((val) << A4XX_VFD_DECODE_INSTR_REGID__SHIFT) & A4XX_VFD_DECODE_INSTR_REGID__MASK;
-}
-#define A4XX_VFD_DECODE_INSTR_INT                              0x00100000
-#define A4XX_VFD_DECODE_INSTR_SWAP__MASK                       0x00c00000
-#define A4XX_VFD_DECODE_INSTR_SWAP__SHIFT                      22
-static inline uint32_t A4XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A4XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A4XX_VFD_DECODE_INSTR_SWAP__MASK;
-}
-#define A4XX_VFD_DECODE_INSTR_SHIFTCNT__MASK                   0x1f000000
-#define A4XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT                  24
-static inline uint32_t A4XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
-{
-       return ((val) << A4XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A4XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
-}
-#define A4XX_VFD_DECODE_INSTR_LASTCOMPVALID                    0x20000000
-#define A4XX_VFD_DECODE_INSTR_SWITCHNEXT                       0x40000000
-
-#define REG_A4XX_TPL1_DEBUG_ECO_CONTROL                                0x00000f00
-
-#define REG_A4XX_TPL1_TP_MODE_CONTROL                          0x00000f03
-
-#define REG_A4XX_TPL1_PERFCTR_TP_SEL_0                         0x00000f04
-
-#define REG_A4XX_TPL1_PERFCTR_TP_SEL_1                         0x00000f05
-
-#define REG_A4XX_TPL1_PERFCTR_TP_SEL_2                         0x00000f06
-
-#define REG_A4XX_TPL1_PERFCTR_TP_SEL_3                         0x00000f07
-
-#define REG_A4XX_TPL1_PERFCTR_TP_SEL_4                         0x00000f08
-
-#define REG_A4XX_TPL1_PERFCTR_TP_SEL_5                         0x00000f09
-
-#define REG_A4XX_TPL1_PERFCTR_TP_SEL_6                         0x00000f0a
-
-#define REG_A4XX_TPL1_PERFCTR_TP_SEL_7                         0x00000f0b
-
-#define REG_A4XX_TPL1_TP_TEX_OFFSET                            0x00002380
-
-#define REG_A4XX_TPL1_TP_TEX_COUNT                             0x00002381
-#define A4XX_TPL1_TP_TEX_COUNT_VS__MASK                                0x000000ff
-#define A4XX_TPL1_TP_TEX_COUNT_VS__SHIFT                       0
-static inline uint32_t A4XX_TPL1_TP_TEX_COUNT_VS(uint32_t val)
-{
-       return ((val) << A4XX_TPL1_TP_TEX_COUNT_VS__SHIFT) & A4XX_TPL1_TP_TEX_COUNT_VS__MASK;
-}
-#define A4XX_TPL1_TP_TEX_COUNT_HS__MASK                                0x0000ff00
-#define A4XX_TPL1_TP_TEX_COUNT_HS__SHIFT                       8
-static inline uint32_t A4XX_TPL1_TP_TEX_COUNT_HS(uint32_t val)
-{
-       return ((val) << A4XX_TPL1_TP_TEX_COUNT_HS__SHIFT) & A4XX_TPL1_TP_TEX_COUNT_HS__MASK;
-}
-#define A4XX_TPL1_TP_TEX_COUNT_DS__MASK                                0x00ff0000
-#define A4XX_TPL1_TP_TEX_COUNT_DS__SHIFT                       16
-static inline uint32_t A4XX_TPL1_TP_TEX_COUNT_DS(uint32_t val)
-{
-       return ((val) << A4XX_TPL1_TP_TEX_COUNT_DS__SHIFT) & A4XX_TPL1_TP_TEX_COUNT_DS__MASK;
-}
-#define A4XX_TPL1_TP_TEX_COUNT_GS__MASK                                0xff000000
-#define A4XX_TPL1_TP_TEX_COUNT_GS__SHIFT                       24
-static inline uint32_t A4XX_TPL1_TP_TEX_COUNT_GS(uint32_t val)
-{
-       return ((val) << A4XX_TPL1_TP_TEX_COUNT_GS__SHIFT) & A4XX_TPL1_TP_TEX_COUNT_GS__MASK;
-}
-
-#define REG_A4XX_TPL1_TP_VS_BORDER_COLOR_BASE_ADDR             0x00002384
-
-#define REG_A4XX_TPL1_TP_HS_BORDER_COLOR_BASE_ADDR             0x00002387
-
-#define REG_A4XX_TPL1_TP_DS_BORDER_COLOR_BASE_ADDR             0x0000238a
-
-#define REG_A4XX_TPL1_TP_GS_BORDER_COLOR_BASE_ADDR             0x0000238d
-
-#define REG_A4XX_TPL1_TP_FS_TEX_COUNT                          0x000023a0
-
-#define REG_A4XX_TPL1_TP_FS_BORDER_COLOR_BASE_ADDR             0x000023a1
-
-#define REG_A4XX_TPL1_TP_CS_BORDER_COLOR_BASE_ADDR             0x000023a4
-
-#define REG_A4XX_TPL1_TP_CS_SAMPLER_BASE_ADDR                  0x000023a5
-
-#define REG_A4XX_TPL1_TP_CS_TEXMEMOBJ_BASE_ADDR                        0x000023a6
-
-#define REG_A4XX_GRAS_TSE_STATUS                               0x00000c80
-
-#define REG_A4XX_GRAS_DEBUG_ECO_CONTROL                                0x00000c81
-
-#define REG_A4XX_GRAS_PERFCTR_TSE_SEL_0                                0x00000c88
-
-#define REG_A4XX_GRAS_PERFCTR_TSE_SEL_1                                0x00000c89
-
-#define REG_A4XX_GRAS_PERFCTR_TSE_SEL_2                                0x00000c8a
-
-#define REG_A4XX_GRAS_PERFCTR_TSE_SEL_3                                0x00000c8b
-
-#define REG_A4XX_GRAS_PERFCTR_RAS_SEL_0                                0x00000c8c
-
-#define REG_A4XX_GRAS_PERFCTR_RAS_SEL_1                                0x00000c8d
-
-#define REG_A4XX_GRAS_PERFCTR_RAS_SEL_2                                0x00000c8e
-
-#define REG_A4XX_GRAS_PERFCTR_RAS_SEL_3                                0x00000c8f
-
-#define REG_A4XX_GRAS_CL_CLIP_CNTL                             0x00002000
-#define A4XX_GRAS_CL_CLIP_CNTL_CLIP_DISABLE                    0x00008000
-#define A4XX_GRAS_CL_CLIP_CNTL_ZNEAR_CLIP_DISABLE              0x00010000
-#define A4XX_GRAS_CL_CLIP_CNTL_ZFAR_CLIP_DISABLE               0x00020000
-#define A4XX_GRAS_CL_CLIP_CNTL_ZERO_GB_SCALE_Z                 0x00400000
-
-#define REG_A4XX_GRAS_CLEAR_CNTL                               0x00002003
-#define A4XX_GRAS_CLEAR_CNTL_NOT_FASTCLEAR                     0x00000001
-
-#define REG_A4XX_GRAS_CL_GB_CLIP_ADJ                           0x00002004
-#define A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK                    0x000003ff
-#define A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT                   0
-static inline uint32_t A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
-{
-       return ((val) << A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
-}
-#define A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK                    0x000ffc00
-#define A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT                   10
-static inline uint32_t A4XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
-{
-       return ((val) << A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
-}
-
-#define REG_A4XX_GRAS_CL_VPORT_XOFFSET_0                       0x00002008
-#define A4XX_GRAS_CL_VPORT_XOFFSET_0__MASK                     0xffffffff
-#define A4XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT                    0
-static inline uint32_t A4XX_GRAS_CL_VPORT_XOFFSET_0(float val)
-{
-       return ((fui(val)) << A4XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
-}
-
-#define REG_A4XX_GRAS_CL_VPORT_XSCALE_0                                0x00002009
-#define A4XX_GRAS_CL_VPORT_XSCALE_0__MASK                      0xffffffff
-#define A4XX_GRAS_CL_VPORT_XSCALE_0__SHIFT                     0
-static inline uint32_t A4XX_GRAS_CL_VPORT_XSCALE_0(float val)
-{
-       return ((fui(val)) << A4XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_XSCALE_0__MASK;
-}
-
-#define REG_A4XX_GRAS_CL_VPORT_YOFFSET_0                       0x0000200a
-#define A4XX_GRAS_CL_VPORT_YOFFSET_0__MASK                     0xffffffff
-#define A4XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT                    0
-static inline uint32_t A4XX_GRAS_CL_VPORT_YOFFSET_0(float val)
-{
-       return ((fui(val)) << A4XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
-}
-
-#define REG_A4XX_GRAS_CL_VPORT_YSCALE_0                                0x0000200b
-#define A4XX_GRAS_CL_VPORT_YSCALE_0__MASK                      0xffffffff
-#define A4XX_GRAS_CL_VPORT_YSCALE_0__SHIFT                     0
-static inline uint32_t A4XX_GRAS_CL_VPORT_YSCALE_0(float val)
-{
-       return ((fui(val)) << A4XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_YSCALE_0__MASK;
-}
-
-#define REG_A4XX_GRAS_CL_VPORT_ZOFFSET_0                       0x0000200c
-#define A4XX_GRAS_CL_VPORT_ZOFFSET_0__MASK                     0xffffffff
-#define A4XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT                    0
-static inline uint32_t A4XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
-{
-       return ((fui(val)) << A4XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
-}
-
-#define REG_A4XX_GRAS_CL_VPORT_ZSCALE_0                                0x0000200d
-#define A4XX_GRAS_CL_VPORT_ZSCALE_0__MASK                      0xffffffff
-#define A4XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT                     0
-static inline uint32_t A4XX_GRAS_CL_VPORT_ZSCALE_0(float val)
-{
-       return ((fui(val)) << A4XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
-}
-
-#define REG_A4XX_GRAS_SU_POINT_MINMAX                          0x00002070
-#define A4XX_GRAS_SU_POINT_MINMAX_MIN__MASK                    0x0000ffff
-#define A4XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT                   0
-static inline uint32_t A4XX_GRAS_SU_POINT_MINMAX_MIN(float val)
-{
-       return ((((uint32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A4XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
-}
-#define A4XX_GRAS_SU_POINT_MINMAX_MAX__MASK                    0xffff0000
-#define A4XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT                   16
-static inline uint32_t A4XX_GRAS_SU_POINT_MINMAX_MAX(float val)
-{
-       return ((((uint32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A4XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
-}
-
-#define REG_A4XX_GRAS_SU_POINT_SIZE                            0x00002071
-#define A4XX_GRAS_SU_POINT_SIZE__MASK                          0xffffffff
-#define A4XX_GRAS_SU_POINT_SIZE__SHIFT                         0
-static inline uint32_t A4XX_GRAS_SU_POINT_SIZE(float val)
-{
-       return ((((int32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_SIZE__SHIFT) & A4XX_GRAS_SU_POINT_SIZE__MASK;
-}
-
-#define REG_A4XX_GRAS_ALPHA_CONTROL                            0x00002073
-#define A4XX_GRAS_ALPHA_CONTROL_ALPHA_TEST_ENABLE              0x00000004
-#define A4XX_GRAS_ALPHA_CONTROL_FORCE_FRAGZ_TO_FS              0x00000008
-
-#define REG_A4XX_GRAS_SU_POLY_OFFSET_SCALE                     0x00002074
-#define A4XX_GRAS_SU_POLY_OFFSET_SCALE__MASK                   0xffffffff
-#define A4XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT                  0
-static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
-{
-       return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
-}
-
-#define REG_A4XX_GRAS_SU_POLY_OFFSET_OFFSET                    0x00002075
-#define A4XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK                  0xffffffff
-#define A4XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT                 0
-static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
-{
-       return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
-}
-
-#define REG_A4XX_GRAS_SU_POLY_OFFSET_CLAMP                     0x00002076
-#define A4XX_GRAS_SU_POLY_OFFSET_CLAMP__MASK                   0xffffffff
-#define A4XX_GRAS_SU_POLY_OFFSET_CLAMP__SHIFT                  0
-static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_CLAMP(float val)
-{
-       return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_CLAMP__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_CLAMP__MASK;
-}
-
-#define REG_A4XX_GRAS_DEPTH_CONTROL                            0x00002077
-#define A4XX_GRAS_DEPTH_CONTROL_FORMAT__MASK                   0x00000003
-#define A4XX_GRAS_DEPTH_CONTROL_FORMAT__SHIFT                  0
-static inline uint32_t A4XX_GRAS_DEPTH_CONTROL_FORMAT(enum a4xx_depth_format val)
-{
-       return ((val) << A4XX_GRAS_DEPTH_CONTROL_FORMAT__SHIFT) & A4XX_GRAS_DEPTH_CONTROL_FORMAT__MASK;
-}
-
-#define REG_A4XX_GRAS_SU_MODE_CONTROL                          0x00002078
-#define A4XX_GRAS_SU_MODE_CONTROL_CULL_FRONT                   0x00000001
-#define A4XX_GRAS_SU_MODE_CONTROL_CULL_BACK                    0x00000002
-#define A4XX_GRAS_SU_MODE_CONTROL_FRONT_CW                     0x00000004
-#define A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK          0x000007f8
-#define A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT         3
-static inline uint32_t A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)
-{
-       return ((((int32_t)(val * 4.0))) << A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
-}
-#define A4XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET                  0x00000800
-#define A4XX_GRAS_SU_MODE_CONTROL_MSAA_ENABLE                  0x00002000
-#define A4XX_GRAS_SU_MODE_CONTROL_RENDERING_PASS               0x00100000
-
-#define REG_A4XX_GRAS_SC_CONTROL                               0x0000207b
-#define A4XX_GRAS_SC_CONTROL_RENDER_MODE__MASK                 0x0000000c
-#define A4XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT                        2
-static inline uint32_t A4XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
-{
-       return ((val) << A4XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A4XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
-}
-#define A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK                        0x00000380
-#define A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT               7
-static inline uint32_t A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES(uint32_t val)
-{
-       return ((val) << A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
-}
-#define A4XX_GRAS_SC_CONTROL_MSAA_DISABLE                      0x00000800
-#define A4XX_GRAS_SC_CONTROL_RASTER_MODE__MASK                 0x0000f000
-#define A4XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT                        12
-static inline uint32_t A4XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
-{
-       return ((val) << A4XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A4XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
-}
-
-#define REG_A4XX_GRAS_SC_SCREEN_SCISSOR_TL                     0x0000207c
-#define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE   0x80000000
-#define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK                 0x00007fff
-#define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT                        0
-static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
-{
-       return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
-}
-#define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK                 0x7fff0000
-#define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT                        16
-static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
-{
-       return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
-}
-
-#define REG_A4XX_GRAS_SC_SCREEN_SCISSOR_BR                     0x0000207d
-#define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE   0x80000000
-#define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK                 0x00007fff
-#define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT                        0
-static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
-{
-       return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
-}
-#define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK                 0x7fff0000
-#define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT                        16
-static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
-{
-       return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
-}
-
-#define REG_A4XX_GRAS_SC_WINDOW_SCISSOR_BR                     0x0000209c
-#define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE   0x80000000
-#define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK                 0x00007fff
-#define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT                        0
-static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
-{
-       return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
-}
-#define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK                 0x7fff0000
-#define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT                        16
-static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
-{
-       return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
-}
-
-#define REG_A4XX_GRAS_SC_WINDOW_SCISSOR_TL                     0x0000209d
-#define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE   0x80000000
-#define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK                 0x00007fff
-#define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT                        0
-static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
-{
-       return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
-}
-#define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK                 0x7fff0000
-#define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT                        16
-static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
-{
-       return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
-}
-
-#define REG_A4XX_GRAS_SC_EXTENT_WINDOW_BR                      0x0000209e
-#define A4XX_GRAS_SC_EXTENT_WINDOW_BR_WINDOW_OFFSET_DISABLE    0x80000000
-#define A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__MASK                  0x00007fff
-#define A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__SHIFT                 0
-static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_BR_X(uint32_t val)
-{
-       return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__MASK;
-}
-#define A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__MASK                  0x7fff0000
-#define A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__SHIFT                 16
-static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y(uint32_t val)
-{
-       return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__MASK;
-}
-
-#define REG_A4XX_GRAS_SC_EXTENT_WINDOW_TL                      0x0000209f
-#define A4XX_GRAS_SC_EXTENT_WINDOW_TL_WINDOW_OFFSET_DISABLE    0x80000000
-#define A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__MASK                  0x00007fff
-#define A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__SHIFT                 0
-static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_TL_X(uint32_t val)
-{
-       return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__MASK;
-}
-#define A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__MASK                  0x7fff0000
-#define A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__SHIFT                 16
-static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y(uint32_t val)
-{
-       return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__MASK;
-}
-
-#define REG_A4XX_UCHE_CACHE_MODE_CONTROL                       0x00000e80
-
-#define REG_A4XX_UCHE_TRAP_BASE_LO                             0x00000e83
-
-#define REG_A4XX_UCHE_TRAP_BASE_HI                             0x00000e84
-
-#define REG_A4XX_UCHE_CACHE_STATUS                             0x00000e88
-
-#define REG_A4XX_UCHE_INVALIDATE0                              0x00000e8a
-
-#define REG_A4XX_UCHE_INVALIDATE1                              0x00000e8b
-
-#define REG_A4XX_UCHE_CACHE_WAYS_VFD                           0x00000e8c
-
-#define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_0                       0x00000e8e
-
-#define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_1                       0x00000e8f
-
-#define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_2                       0x00000e90
-
-#define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_3                       0x00000e91
-
-#define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_4                       0x00000e92
-
-#define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_5                       0x00000e93
-
-#define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_6                       0x00000e94
-
-#define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_7                       0x00000e95
-
-#define REG_A4XX_HLSQ_TIMEOUT_THRESHOLD                                0x00000e00
-
-#define REG_A4XX_HLSQ_DEBUG_ECO_CONTROL                                0x00000e04
-
-#define REG_A4XX_HLSQ_MODE_CONTROL                             0x00000e05
-
-#define REG_A4XX_HLSQ_PERF_PIPE_MASK                           0x00000e0e
-
-#define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_0                       0x00000e06
-
-#define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_1                       0x00000e07
-
-#define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_2                       0x00000e08
-
-#define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_3                       0x00000e09
-
-#define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_4                       0x00000e0a
-
-#define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_5                       0x00000e0b
-
-#define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_6                       0x00000e0c
-
-#define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_7                       0x00000e0d
-
-#define REG_A4XX_HLSQ_CONTROL_0_REG                            0x000023c0
-#define A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK             0x00000010
-#define A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT            4
-static inline uint32_t A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
-}
-#define A4XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE            0x00000040
-#define A4XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART                        0x00000200
-#define A4XX_HLSQ_CONTROL_0_REG_RESERVED2                      0x00000400
-#define A4XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE                   0x04000000
-#define A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK                        0x08000000
-#define A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT               27
-static inline uint32_t A4XX_HLSQ_CONTROL_0_REG_CONSTMODE(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT) & A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK;
-}
-#define A4XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE              0x10000000
-#define A4XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE              0x20000000
-#define A4XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE                   0x40000000
-#define A4XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT                  0x80000000
-
-#define REG_A4XX_HLSQ_CONTROL_1_REG                            0x000023c1
-#define A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK             0x00000040
-#define A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT            6
-static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
-}
-#define A4XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE            0x00000100
-#define A4XX_HLSQ_CONTROL_1_REG_RESERVED1                      0x00000200
-#define A4XX_HLSQ_CONTROL_1_REG_COORDREGID__MASK               0x00ff0000
-#define A4XX_HLSQ_CONTROL_1_REG_COORDREGID__SHIFT              16
-static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_COORDREGID(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CONTROL_1_REG_COORDREGID__SHIFT) & A4XX_HLSQ_CONTROL_1_REG_COORDREGID__MASK;
-}
-#define A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID__MASK             0xff000000
-#define A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID__SHIFT            24
-static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID__SHIFT) & A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID__MASK;
-}
-
-#define REG_A4XX_HLSQ_CONTROL_2_REG                            0x000023c2
-#define A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK       0xfc000000
-#define A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT      26
-static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
-}
-#define A4XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK                        0x000003fc
-#define A4XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT               2
-static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
-}
-#define A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID__MASK           0x0003fc00
-#define A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID__SHIFT          10
-static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID__MASK;
-}
-#define A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID__MASK         0x03fc0000
-#define A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID__SHIFT                18
-static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID__MASK;
-}
-
-#define REG_A4XX_HLSQ_CONTROL_3_REG                            0x000023c3
-#define A4XX_HLSQ_CONTROL_3_REG_REGID__MASK                    0x000000ff
-#define A4XX_HLSQ_CONTROL_3_REG_REGID__SHIFT                   0
-static inline uint32_t A4XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A4XX_HLSQ_CONTROL_3_REG_REGID__MASK;
-}
-
-#define REG_A4XX_HLSQ_CONTROL_4_REG                            0x000023c4
-
-#define REG_A4XX_HLSQ_VS_CONTROL_REG                           0x000023c5
-#define A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK             0x000000ff
-#define A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT            0
-static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
-}
-#define A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK       0x00007f00
-#define A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT      8
-static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
-}
-#define A4XX_HLSQ_VS_CONTROL_REG_SSBO_ENABLE                   0x00008000
-#define A4XX_HLSQ_VS_CONTROL_REG_ENABLED                       0x00010000
-#define A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK         0x00fe0000
-#define A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT                17
-static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK;
-}
-#define A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK             0xff000000
-#define A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT            24
-static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
-}
-
-#define REG_A4XX_HLSQ_FS_CONTROL_REG                           0x000023c6
-#define A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK             0x000000ff
-#define A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT            0
-static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
-}
-#define A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK       0x00007f00
-#define A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT      8
-static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
-}
-#define A4XX_HLSQ_FS_CONTROL_REG_SSBO_ENABLE                   0x00008000
-#define A4XX_HLSQ_FS_CONTROL_REG_ENABLED                       0x00010000
-#define A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK         0x00fe0000
-#define A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT                17
-static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK;
-}
-#define A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK             0xff000000
-#define A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT            24
-static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
-}
-
-#define REG_A4XX_HLSQ_HS_CONTROL_REG                           0x000023c7
-#define A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__MASK             0x000000ff
-#define A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__SHIFT            0
-static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__MASK;
-}
-#define A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK       0x00007f00
-#define A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT      8
-static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
-}
-#define A4XX_HLSQ_HS_CONTROL_REG_SSBO_ENABLE                   0x00008000
-#define A4XX_HLSQ_HS_CONTROL_REG_ENABLED                       0x00010000
-#define A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK         0x00fe0000
-#define A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT                17
-static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK;
-}
-#define A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__MASK             0xff000000
-#define A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__SHIFT            24
-static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__MASK;
-}
-
-#define REG_A4XX_HLSQ_DS_CONTROL_REG                           0x000023c8
-#define A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__MASK             0x000000ff
-#define A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__SHIFT            0
-static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__MASK;
-}
-#define A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK       0x00007f00
-#define A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT      8
-static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
-}
-#define A4XX_HLSQ_DS_CONTROL_REG_SSBO_ENABLE                   0x00008000
-#define A4XX_HLSQ_DS_CONTROL_REG_ENABLED                       0x00010000
-#define A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK         0x00fe0000
-#define A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT                17
-static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK;
-}
-#define A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__MASK             0xff000000
-#define A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__SHIFT            24
-static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__MASK;
-}
-
-#define REG_A4XX_HLSQ_GS_CONTROL_REG                           0x000023c9
-#define A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__MASK             0x000000ff
-#define A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__SHIFT            0
-static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__MASK;
-}
-#define A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK       0x00007f00
-#define A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT      8
-static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
-}
-#define A4XX_HLSQ_GS_CONTROL_REG_SSBO_ENABLE                   0x00008000
-#define A4XX_HLSQ_GS_CONTROL_REG_ENABLED                       0x00010000
-#define A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK         0x00fe0000
-#define A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT                17
-static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK;
-}
-#define A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__MASK             0xff000000
-#define A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__SHIFT            24
-static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__MASK;
-}
-
-#define REG_A4XX_HLSQ_CS_CONTROL_REG                           0x000023ca
-#define A4XX_HLSQ_CS_CONTROL_REG_CONSTLENGTH__MASK             0x000000ff
-#define A4XX_HLSQ_CS_CONTROL_REG_CONSTLENGTH__SHIFT            0
-static inline uint32_t A4XX_HLSQ_CS_CONTROL_REG_CONSTLENGTH(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_CS_CONTROL_REG_CONSTLENGTH__MASK;
-}
-#define A4XX_HLSQ_CS_CONTROL_REG_CONSTOBJECTOFFSET__MASK       0x00007f00
-#define A4XX_HLSQ_CS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT      8
-static inline uint32_t A4XX_HLSQ_CS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_CS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
-}
-#define A4XX_HLSQ_CS_CONTROL_REG_SSBO_ENABLE                   0x00008000
-#define A4XX_HLSQ_CS_CONTROL_REG_ENABLED                       0x00010000
-#define A4XX_HLSQ_CS_CONTROL_REG_SHADEROBJOFFSET__MASK         0x00fe0000
-#define A4XX_HLSQ_CS_CONTROL_REG_SHADEROBJOFFSET__SHIFT                17
-static inline uint32_t A4XX_HLSQ_CS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_CS_CONTROL_REG_SHADEROBJOFFSET__MASK;
-}
-#define A4XX_HLSQ_CS_CONTROL_REG_INSTRLENGTH__MASK             0xff000000
-#define A4XX_HLSQ_CS_CONTROL_REG_INSTRLENGTH__SHIFT            24
-static inline uint32_t A4XX_HLSQ_CS_CONTROL_REG_INSTRLENGTH(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_CS_CONTROL_REG_INSTRLENGTH__MASK;
-}
-
-#define REG_A4XX_HLSQ_CL_NDRANGE_0                             0x000023cd
-#define A4XX_HLSQ_CL_NDRANGE_0_KERNELDIM__MASK                 0x00000003
-#define A4XX_HLSQ_CL_NDRANGE_0_KERNELDIM__SHIFT                        0
-static inline uint32_t A4XX_HLSQ_CL_NDRANGE_0_KERNELDIM(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CL_NDRANGE_0_KERNELDIM__SHIFT) & A4XX_HLSQ_CL_NDRANGE_0_KERNELDIM__MASK;
-}
-#define A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEX__MASK                        0x00000ffc
-#define A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEX__SHIFT               2
-static inline uint32_t A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEX(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEX__SHIFT) & A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEX__MASK;
-}
-#define A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEY__MASK                        0x003ff000
-#define A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEY__SHIFT               12
-static inline uint32_t A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEY(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEY__SHIFT) & A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEY__MASK;
-}
-#define A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEZ__MASK                        0xffc00000
-#define A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEZ__SHIFT               22
-static inline uint32_t A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEZ(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEZ__SHIFT) & A4XX_HLSQ_CL_NDRANGE_0_LOCALSIZEZ__MASK;
-}
-
-#define REG_A4XX_HLSQ_CL_NDRANGE_1                             0x000023ce
-#define A4XX_HLSQ_CL_NDRANGE_1_SIZE_X__MASK                    0xffffffff
-#define A4XX_HLSQ_CL_NDRANGE_1_SIZE_X__SHIFT                   0
-static inline uint32_t A4XX_HLSQ_CL_NDRANGE_1_SIZE_X(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CL_NDRANGE_1_SIZE_X__SHIFT) & A4XX_HLSQ_CL_NDRANGE_1_SIZE_X__MASK;
-}
-
-#define REG_A4XX_HLSQ_CL_NDRANGE_2                             0x000023cf
-
-#define REG_A4XX_HLSQ_CL_NDRANGE_3                             0x000023d0
-#define A4XX_HLSQ_CL_NDRANGE_3_SIZE_Y__MASK                    0xffffffff
-#define A4XX_HLSQ_CL_NDRANGE_3_SIZE_Y__SHIFT                   0
-static inline uint32_t A4XX_HLSQ_CL_NDRANGE_3_SIZE_Y(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CL_NDRANGE_3_SIZE_Y__SHIFT) & A4XX_HLSQ_CL_NDRANGE_3_SIZE_Y__MASK;
-}
-
-#define REG_A4XX_HLSQ_CL_NDRANGE_4                             0x000023d1
-
-#define REG_A4XX_HLSQ_CL_NDRANGE_5                             0x000023d2
-#define A4XX_HLSQ_CL_NDRANGE_5_SIZE_Z__MASK                    0xffffffff
-#define A4XX_HLSQ_CL_NDRANGE_5_SIZE_Z__SHIFT                   0
-static inline uint32_t A4XX_HLSQ_CL_NDRANGE_5_SIZE_Z(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CL_NDRANGE_5_SIZE_Z__SHIFT) & A4XX_HLSQ_CL_NDRANGE_5_SIZE_Z__MASK;
-}
-
-#define REG_A4XX_HLSQ_CL_NDRANGE_6                             0x000023d3
-
-#define REG_A4XX_HLSQ_CL_CONTROL_0                             0x000023d4
-#define A4XX_HLSQ_CL_CONTROL_0_WGIDCONSTID__MASK               0x000000ff
-#define A4XX_HLSQ_CL_CONTROL_0_WGIDCONSTID__SHIFT              0
-static inline uint32_t A4XX_HLSQ_CL_CONTROL_0_WGIDCONSTID(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CL_CONTROL_0_WGIDCONSTID__SHIFT) & A4XX_HLSQ_CL_CONTROL_0_WGIDCONSTID__MASK;
-}
-#define A4XX_HLSQ_CL_CONTROL_0_LOCALIDREGID__MASK              0xff000000
-#define A4XX_HLSQ_CL_CONTROL_0_LOCALIDREGID__SHIFT             24
-static inline uint32_t A4XX_HLSQ_CL_CONTROL_0_LOCALIDREGID(uint32_t val)
-{
-       return ((val) << A4XX_HLSQ_CL_CONTROL_0_LOCALIDREGID__SHIFT) & A4XX_HLSQ_CL_CONTROL_0_LOCALIDREGID__MASK;
-}
-
-#define REG_A4XX_HLSQ_CL_CONTROL_1                             0x000023d5
-
-#define REG_A4XX_HLSQ_CL_KERNEL_CONST                          0x000023d6
-
-#define REG_A4XX_HLSQ_CL_KERNEL_GROUP_X                                0x000023d7
-
-#define REG_A4XX_HLSQ_CL_KERNEL_GROUP_Y                                0x000023d8
-
-#define REG_A4XX_HLSQ_CL_KERNEL_GROUP_Z                                0x000023d9
-
-#define REG_A4XX_HLSQ_CL_WG_OFFSET                             0x000023da
-
-#define REG_A4XX_HLSQ_UPDATE_CONTROL                           0x000023db
-
-#define REG_A4XX_PC_BINNING_COMMAND                            0x00000d00
-#define A4XX_PC_BINNING_COMMAND_BINNING_ENABLE                 0x00000001
-
-#define REG_A4XX_PC_TESSFACTOR_ADDR                            0x00000d08
-
-#define REG_A4XX_PC_DRAWCALL_SETUP_OVERRIDE                    0x00000d0c
-
-#define REG_A4XX_PC_PERFCTR_PC_SEL_0                           0x00000d10
-
-#define REG_A4XX_PC_PERFCTR_PC_SEL_1                           0x00000d11
-
-#define REG_A4XX_PC_PERFCTR_PC_SEL_2                           0x00000d12
-
-#define REG_A4XX_PC_PERFCTR_PC_SEL_3                           0x00000d13
-
-#define REG_A4XX_PC_PERFCTR_PC_SEL_4                           0x00000d14
-
-#define REG_A4XX_PC_PERFCTR_PC_SEL_5                           0x00000d15
-
-#define REG_A4XX_PC_PERFCTR_PC_SEL_6                           0x00000d16
-
-#define REG_A4XX_PC_PERFCTR_PC_SEL_7                           0x00000d17
-
-#define REG_A4XX_PC_BIN_BASE                                   0x000021c0
-
-#define REG_A4XX_PC_VSTREAM_CONTROL                            0x000021c2
-#define A4XX_PC_VSTREAM_CONTROL_SIZE__MASK                     0x003f0000
-#define A4XX_PC_VSTREAM_CONTROL_SIZE__SHIFT                    16
-static inline uint32_t A4XX_PC_VSTREAM_CONTROL_SIZE(uint32_t val)
-{
-       return ((val) << A4XX_PC_VSTREAM_CONTROL_SIZE__SHIFT) & A4XX_PC_VSTREAM_CONTROL_SIZE__MASK;
-}
-#define A4XX_PC_VSTREAM_CONTROL_N__MASK                                0x07c00000
-#define A4XX_PC_VSTREAM_CONTROL_N__SHIFT                       22
-static inline uint32_t A4XX_PC_VSTREAM_CONTROL_N(uint32_t val)
-{
-       return ((val) << A4XX_PC_VSTREAM_CONTROL_N__SHIFT) & A4XX_PC_VSTREAM_CONTROL_N__MASK;
-}
-
-#define REG_A4XX_PC_PRIM_VTX_CNTL                              0x000021c4
-#define A4XX_PC_PRIM_VTX_CNTL_VAROUT__MASK                     0x0000000f
-#define A4XX_PC_PRIM_VTX_CNTL_VAROUT__SHIFT                    0
-static inline uint32_t A4XX_PC_PRIM_VTX_CNTL_VAROUT(uint32_t val)
-{
-       return ((val) << A4XX_PC_PRIM_VTX_CNTL_VAROUT__SHIFT) & A4XX_PC_PRIM_VTX_CNTL_VAROUT__MASK;
-}
-#define A4XX_PC_PRIM_VTX_CNTL_PRIMITIVE_RESTART                        0x00100000
-#define A4XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST               0x02000000
-#define A4XX_PC_PRIM_VTX_CNTL_PSIZE                            0x04000000
-
-#define REG_A4XX_PC_PRIM_VTX_CNTL2                             0x000021c5
-#define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE__MASK      0x00000007
-#define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE__SHIFT     0
-static inline uint32_t A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
-{
-       return ((val) << A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE__SHIFT) & A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE__MASK;
-}
-#define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE__MASK       0x00000038
-#define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE__SHIFT      3
-static inline uint32_t A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
-{
-       return ((val) << A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE__SHIFT) & A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE__MASK;
-}
-#define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_ENABLE                 0x00000040
-
-#define REG_A4XX_PC_RESTART_INDEX                              0x000021c6
-
-#define REG_A4XX_PC_GS_PARAM                                   0x000021e5
-#define A4XX_PC_GS_PARAM_MAX_VERTICES__MASK                    0x000003ff
-#define A4XX_PC_GS_PARAM_MAX_VERTICES__SHIFT                   0
-static inline uint32_t A4XX_PC_GS_PARAM_MAX_VERTICES(uint32_t val)
-{
-       return ((val) << A4XX_PC_GS_PARAM_MAX_VERTICES__SHIFT) & A4XX_PC_GS_PARAM_MAX_VERTICES__MASK;
-}
-#define A4XX_PC_GS_PARAM_INVOCATIONS__MASK                     0x0000f800
-#define A4XX_PC_GS_PARAM_INVOCATIONS__SHIFT                    11
-static inline uint32_t A4XX_PC_GS_PARAM_INVOCATIONS(uint32_t val)
-{
-       return ((val) << A4XX_PC_GS_PARAM_INVOCATIONS__SHIFT) & A4XX_PC_GS_PARAM_INVOCATIONS__MASK;
-}
-#define A4XX_PC_GS_PARAM_PRIMTYPE__MASK                                0x01800000
-#define A4XX_PC_GS_PARAM_PRIMTYPE__SHIFT                       23
-static inline uint32_t A4XX_PC_GS_PARAM_PRIMTYPE(enum adreno_pa_su_sc_draw val)
-{
-       return ((val) << A4XX_PC_GS_PARAM_PRIMTYPE__SHIFT) & A4XX_PC_GS_PARAM_PRIMTYPE__MASK;
-}
-#define A4XX_PC_GS_PARAM_LAYER                                 0x80000000
-
-#define REG_A4XX_PC_HS_PARAM                                   0x000021e7
-#define A4XX_PC_HS_PARAM_VERTICES_OUT__MASK                    0x0000003f
-#define A4XX_PC_HS_PARAM_VERTICES_OUT__SHIFT                   0
-static inline uint32_t A4XX_PC_HS_PARAM_VERTICES_OUT(uint32_t val)
-{
-       return ((val) << A4XX_PC_HS_PARAM_VERTICES_OUT__SHIFT) & A4XX_PC_HS_PARAM_VERTICES_OUT__MASK;
-}
-#define A4XX_PC_HS_PARAM_SPACING__MASK                         0x00600000
-#define A4XX_PC_HS_PARAM_SPACING__SHIFT                                21
-static inline uint32_t A4XX_PC_HS_PARAM_SPACING(enum a4xx_tess_spacing val)
-{
-       return ((val) << A4XX_PC_HS_PARAM_SPACING__SHIFT) & A4XX_PC_HS_PARAM_SPACING__MASK;
-}
-#define A4XX_PC_HS_PARAM_CW                                    0x00800000
-#define A4XX_PC_HS_PARAM_CONNECTED                             0x01000000
-
-#define REG_A4XX_VBIF_VERSION                                  0x00003000
-
-#define REG_A4XX_VBIF_CLKON                                    0x00003001
-#define A4XX_VBIF_CLKON_FORCE_ON_TESTBUS                       0x00000001
-
-#define REG_A4XX_VBIF_ABIT_SORT                                        0x0000301c
-
-#define REG_A4XX_VBIF_ABIT_SORT_CONF                           0x0000301d
-
-#define REG_A4XX_VBIF_GATE_OFF_WRREQ_EN                                0x0000302a
-
-#define REG_A4XX_VBIF_IN_RD_LIM_CONF0                          0x0000302c
-
-#define REG_A4XX_VBIF_IN_RD_LIM_CONF1                          0x0000302d
-
-#define REG_A4XX_VBIF_IN_WR_LIM_CONF0                          0x00003030
-
-#define REG_A4XX_VBIF_IN_WR_LIM_CONF1                          0x00003031
-
-#define REG_A4XX_VBIF_ROUND_ROBIN_QOS_ARB                      0x00003049
-
-#define REG_A4XX_VBIF_PERF_CNT_EN0                             0x000030c0
-
-#define REG_A4XX_VBIF_PERF_CNT_EN1                             0x000030c1
-
-#define REG_A4XX_VBIF_PERF_CNT_EN2                             0x000030c2
-
-#define REG_A4XX_VBIF_PERF_CNT_EN3                             0x000030c3
-
-#define REG_A4XX_VBIF_PERF_CNT_SEL0                            0x000030d0
-
-#define REG_A4XX_VBIF_PERF_CNT_SEL1                            0x000030d1
-
-#define REG_A4XX_VBIF_PERF_CNT_SEL2                            0x000030d2
-
-#define REG_A4XX_VBIF_PERF_CNT_SEL3                            0x000030d3
-
-#define REG_A4XX_VBIF_PERF_CNT_LOW0                            0x000030d8
-
-#define REG_A4XX_VBIF_PERF_CNT_LOW1                            0x000030d9
-
-#define REG_A4XX_VBIF_PERF_CNT_LOW2                            0x000030da
-
-#define REG_A4XX_VBIF_PERF_CNT_LOW3                            0x000030db
-
-#define REG_A4XX_VBIF_PERF_CNT_HIGH0                           0x000030e0
-
-#define REG_A4XX_VBIF_PERF_CNT_HIGH1                           0x000030e1
-
-#define REG_A4XX_VBIF_PERF_CNT_HIGH2                           0x000030e2
-
-#define REG_A4XX_VBIF_PERF_CNT_HIGH3                           0x000030e3
-
-#define REG_A4XX_VBIF_PERF_PWR_CNT_EN0                         0x00003100
-
-#define REG_A4XX_VBIF_PERF_PWR_CNT_EN1                         0x00003101
-
-#define REG_A4XX_VBIF_PERF_PWR_CNT_EN2                         0x00003102
-
-#define REG_A4XX_UNKNOWN_0CC5                                  0x00000cc5
-
-#define REG_A4XX_UNKNOWN_0CC6                                  0x00000cc6
-
-#define REG_A4XX_UNKNOWN_0D01                                  0x00000d01
-
-#define REG_A4XX_UNKNOWN_0E42                                  0x00000e42
-
-#define REG_A4XX_UNKNOWN_0EC2                                  0x00000ec2
-
-#define REG_A4XX_UNKNOWN_2001                                  0x00002001
-
-#define REG_A4XX_UNKNOWN_209B                                  0x0000209b
-
-#define REG_A4XX_UNKNOWN_20EF                                  0x000020ef
-
-#define REG_A4XX_UNKNOWN_2152                                  0x00002152
-
-#define REG_A4XX_UNKNOWN_2153                                  0x00002153
-
-#define REG_A4XX_UNKNOWN_2154                                  0x00002154
-
-#define REG_A4XX_UNKNOWN_2155                                  0x00002155
-
-#define REG_A4XX_UNKNOWN_2156                                  0x00002156
-
-#define REG_A4XX_UNKNOWN_2157                                  0x00002157
-
-#define REG_A4XX_UNKNOWN_21C3                                  0x000021c3
-
-#define REG_A4XX_UNKNOWN_21E6                                  0x000021e6
-
-#define REG_A4XX_UNKNOWN_2209                                  0x00002209
-
-#define REG_A4XX_UNKNOWN_22D7                                  0x000022d7
-
-#define REG_A4XX_UNKNOWN_2352                                  0x00002352
-
-#define REG_A4XX_TEX_SAMP_0                                    0x00000000
-#define A4XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR                  0x00000001
-#define A4XX_TEX_SAMP_0_XY_MAG__MASK                           0x00000006
-#define A4XX_TEX_SAMP_0_XY_MAG__SHIFT                          1
-static inline uint32_t A4XX_TEX_SAMP_0_XY_MAG(enum a4xx_tex_filter val)
-{
-       return ((val) << A4XX_TEX_SAMP_0_XY_MAG__SHIFT) & A4XX_TEX_SAMP_0_XY_MAG__MASK;
-}
-#define A4XX_TEX_SAMP_0_XY_MIN__MASK                           0x00000018
-#define A4XX_TEX_SAMP_0_XY_MIN__SHIFT                          3
-static inline uint32_t A4XX_TEX_SAMP_0_XY_MIN(enum a4xx_tex_filter val)
-{
-       return ((val) << A4XX_TEX_SAMP_0_XY_MIN__SHIFT) & A4XX_TEX_SAMP_0_XY_MIN__MASK;
-}
-#define A4XX_TEX_SAMP_0_WRAP_S__MASK                           0x000000e0
-#define A4XX_TEX_SAMP_0_WRAP_S__SHIFT                          5
-static inline uint32_t A4XX_TEX_SAMP_0_WRAP_S(enum a4xx_tex_clamp val)
-{
-       return ((val) << A4XX_TEX_SAMP_0_WRAP_S__SHIFT) & A4XX_TEX_SAMP_0_WRAP_S__MASK;
-}
-#define A4XX_TEX_SAMP_0_WRAP_T__MASK                           0x00000700
-#define A4XX_TEX_SAMP_0_WRAP_T__SHIFT                          8
-static inline uint32_t A4XX_TEX_SAMP_0_WRAP_T(enum a4xx_tex_clamp val)
-{
-       return ((val) << A4XX_TEX_SAMP_0_WRAP_T__SHIFT) & A4XX_TEX_SAMP_0_WRAP_T__MASK;
-}
-#define A4XX_TEX_SAMP_0_WRAP_R__MASK                           0x00003800
-#define A4XX_TEX_SAMP_0_WRAP_R__SHIFT                          11
-static inline uint32_t A4XX_TEX_SAMP_0_WRAP_R(enum a4xx_tex_clamp val)
-{
-       return ((val) << A4XX_TEX_SAMP_0_WRAP_R__SHIFT) & A4XX_TEX_SAMP_0_WRAP_R__MASK;
-}
-#define A4XX_TEX_SAMP_0_ANISO__MASK                            0x0001c000
-#define A4XX_TEX_SAMP_0_ANISO__SHIFT                           14
-static inline uint32_t A4XX_TEX_SAMP_0_ANISO(enum a4xx_tex_aniso val)
-{
-       return ((val) << A4XX_TEX_SAMP_0_ANISO__SHIFT) & A4XX_TEX_SAMP_0_ANISO__MASK;
-}
-#define A4XX_TEX_SAMP_0_LOD_BIAS__MASK                         0xfff80000
-#define A4XX_TEX_SAMP_0_LOD_BIAS__SHIFT                                19
-static inline uint32_t A4XX_TEX_SAMP_0_LOD_BIAS(float val)
-{
-       return ((((int32_t)(val * 256.0))) << A4XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A4XX_TEX_SAMP_0_LOD_BIAS__MASK;
-}
-
-#define REG_A4XX_TEX_SAMP_1                                    0x00000001
-#define A4XX_TEX_SAMP_1_COMPARE_FUNC__MASK                     0x0000000e
-#define A4XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT                    1
-static inline uint32_t A4XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
-{
-       return ((val) << A4XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A4XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
-}
-#define A4XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF                 0x00000010
-#define A4XX_TEX_SAMP_1_UNNORM_COORDS                          0x00000020
-#define A4XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR                   0x00000040
-#define A4XX_TEX_SAMP_1_MAX_LOD__MASK                          0x000fff00
-#define A4XX_TEX_SAMP_1_MAX_LOD__SHIFT                         8
-static inline uint32_t A4XX_TEX_SAMP_1_MAX_LOD(float val)
-{
-       return ((((uint32_t)(val * 256.0))) << A4XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A4XX_TEX_SAMP_1_MAX_LOD__MASK;
-}
-#define A4XX_TEX_SAMP_1_MIN_LOD__MASK                          0xfff00000
-#define A4XX_TEX_SAMP_1_MIN_LOD__SHIFT                         20
-static inline uint32_t A4XX_TEX_SAMP_1_MIN_LOD(float val)
-{
-       return ((((uint32_t)(val * 256.0))) << A4XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A4XX_TEX_SAMP_1_MIN_LOD__MASK;
-}
-
-#define REG_A4XX_TEX_CONST_0                                   0x00000000
-#define A4XX_TEX_CONST_0_TILED                                 0x00000001
-#define A4XX_TEX_CONST_0_SRGB                                  0x00000004
-#define A4XX_TEX_CONST_0_SWIZ_X__MASK                          0x00000070
-#define A4XX_TEX_CONST_0_SWIZ_X__SHIFT                         4
-static inline uint32_t A4XX_TEX_CONST_0_SWIZ_X(enum a4xx_tex_swiz val)
-{
-       return ((val) << A4XX_TEX_CONST_0_SWIZ_X__SHIFT) & A4XX_TEX_CONST_0_SWIZ_X__MASK;
-}
-#define A4XX_TEX_CONST_0_SWIZ_Y__MASK                          0x00000380
-#define A4XX_TEX_CONST_0_SWIZ_Y__SHIFT                         7
-static inline uint32_t A4XX_TEX_CONST_0_SWIZ_Y(enum a4xx_tex_swiz val)
-{
-       return ((val) << A4XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A4XX_TEX_CONST_0_SWIZ_Y__MASK;
-}
-#define A4XX_TEX_CONST_0_SWIZ_Z__MASK                          0x00001c00
-#define A4XX_TEX_CONST_0_SWIZ_Z__SHIFT                         10
-static inline uint32_t A4XX_TEX_CONST_0_SWIZ_Z(enum a4xx_tex_swiz val)
-{
-       return ((val) << A4XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A4XX_TEX_CONST_0_SWIZ_Z__MASK;
-}
-#define A4XX_TEX_CONST_0_SWIZ_W__MASK                          0x0000e000
-#define A4XX_TEX_CONST_0_SWIZ_W__SHIFT                         13
-static inline uint32_t A4XX_TEX_CONST_0_SWIZ_W(enum a4xx_tex_swiz val)
-{
-       return ((val) << A4XX_TEX_CONST_0_SWIZ_W__SHIFT) & A4XX_TEX_CONST_0_SWIZ_W__MASK;
-}
-#define A4XX_TEX_CONST_0_MIPLVLS__MASK                         0x000f0000
-#define A4XX_TEX_CONST_0_MIPLVLS__SHIFT                                16
-static inline uint32_t A4XX_TEX_CONST_0_MIPLVLS(uint32_t val)
-{
-       return ((val) << A4XX_TEX_CONST_0_MIPLVLS__SHIFT) & A4XX_TEX_CONST_0_MIPLVLS__MASK;
-}
-#define A4XX_TEX_CONST_0_FMT__MASK                             0x1fc00000
-#define A4XX_TEX_CONST_0_FMT__SHIFT                            22
-static inline uint32_t A4XX_TEX_CONST_0_FMT(enum a4xx_tex_fmt val)
-{
-       return ((val) << A4XX_TEX_CONST_0_FMT__SHIFT) & A4XX_TEX_CONST_0_FMT__MASK;
-}
-#define A4XX_TEX_CONST_0_TYPE__MASK                            0x60000000
-#define A4XX_TEX_CONST_0_TYPE__SHIFT                           29
-static inline uint32_t A4XX_TEX_CONST_0_TYPE(enum a4xx_tex_type val)
-{
-       return ((val) << A4XX_TEX_CONST_0_TYPE__SHIFT) & A4XX_TEX_CONST_0_TYPE__MASK;
-}
-
-#define REG_A4XX_TEX_CONST_1                                   0x00000001
-#define A4XX_TEX_CONST_1_HEIGHT__MASK                          0x00007fff
-#define A4XX_TEX_CONST_1_HEIGHT__SHIFT                         0
-static inline uint32_t A4XX_TEX_CONST_1_HEIGHT(uint32_t val)
-{
-       return ((val) << A4XX_TEX_CONST_1_HEIGHT__SHIFT) & A4XX_TEX_CONST_1_HEIGHT__MASK;
-}
-#define A4XX_TEX_CONST_1_WIDTH__MASK                           0x3fff8000
-#define A4XX_TEX_CONST_1_WIDTH__SHIFT                          15
-static inline uint32_t A4XX_TEX_CONST_1_WIDTH(uint32_t val)
-{
-       return ((val) << A4XX_TEX_CONST_1_WIDTH__SHIFT) & A4XX_TEX_CONST_1_WIDTH__MASK;
-}
-
-#define REG_A4XX_TEX_CONST_2                                   0x00000002
-#define A4XX_TEX_CONST_2_FETCHSIZE__MASK                       0x0000000f
-#define A4XX_TEX_CONST_2_FETCHSIZE__SHIFT                      0
-static inline uint32_t A4XX_TEX_CONST_2_FETCHSIZE(enum a4xx_tex_fetchsize val)
-{
-       return ((val) << A4XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A4XX_TEX_CONST_2_FETCHSIZE__MASK;
-}
-#define A4XX_TEX_CONST_2_PITCH__MASK                           0x3ffffe00
-#define A4XX_TEX_CONST_2_PITCH__SHIFT                          9
-static inline uint32_t A4XX_TEX_CONST_2_PITCH(uint32_t val)
-{
-       return ((val) << A4XX_TEX_CONST_2_PITCH__SHIFT) & A4XX_TEX_CONST_2_PITCH__MASK;
-}
-#define A4XX_TEX_CONST_2_SWAP__MASK                            0xc0000000
-#define A4XX_TEX_CONST_2_SWAP__SHIFT                           30
-static inline uint32_t A4XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A4XX_TEX_CONST_2_SWAP__SHIFT) & A4XX_TEX_CONST_2_SWAP__MASK;
-}
-
-#define REG_A4XX_TEX_CONST_3                                   0x00000003
-#define A4XX_TEX_CONST_3_LAYERSZ__MASK                         0x00003fff
-#define A4XX_TEX_CONST_3_LAYERSZ__SHIFT                                0
-static inline uint32_t A4XX_TEX_CONST_3_LAYERSZ(uint32_t val)
-{
-       assert(!(val & 0xfff));
-       return ((val >> 12) << A4XX_TEX_CONST_3_LAYERSZ__SHIFT) & A4XX_TEX_CONST_3_LAYERSZ__MASK;
-}
-#define A4XX_TEX_CONST_3_DEPTH__MASK                           0x7ffc0000
-#define A4XX_TEX_CONST_3_DEPTH__SHIFT                          18
-static inline uint32_t A4XX_TEX_CONST_3_DEPTH(uint32_t val)
-{
-       return ((val) << A4XX_TEX_CONST_3_DEPTH__SHIFT) & A4XX_TEX_CONST_3_DEPTH__MASK;
-}
-
-#define REG_A4XX_TEX_CONST_4                                   0x00000004
-#define A4XX_TEX_CONST_4_LAYERSZ__MASK                         0x0000000f
-#define A4XX_TEX_CONST_4_LAYERSZ__SHIFT                                0
-static inline uint32_t A4XX_TEX_CONST_4_LAYERSZ(uint32_t val)
-{
-       assert(!(val & 0xfff));
-       return ((val >> 12) << A4XX_TEX_CONST_4_LAYERSZ__SHIFT) & A4XX_TEX_CONST_4_LAYERSZ__MASK;
-}
-#define A4XX_TEX_CONST_4_BASE__MASK                            0xffffffe0
-#define A4XX_TEX_CONST_4_BASE__SHIFT                           5
-static inline uint32_t A4XX_TEX_CONST_4_BASE(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A4XX_TEX_CONST_4_BASE__SHIFT) & A4XX_TEX_CONST_4_BASE__MASK;
-}
-
-#define REG_A4XX_TEX_CONST_5                                   0x00000005
-
-#define REG_A4XX_TEX_CONST_6                                   0x00000006
-
-#define REG_A4XX_TEX_CONST_7                                   0x00000007
-
-#define REG_A4XX_SSBO_0_0                                      0x00000000
-#define A4XX_SSBO_0_0_BASE__MASK                               0xffffffe0
-#define A4XX_SSBO_0_0_BASE__SHIFT                              5
-static inline uint32_t A4XX_SSBO_0_0_BASE(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A4XX_SSBO_0_0_BASE__SHIFT) & A4XX_SSBO_0_0_BASE__MASK;
-}
-
-#define REG_A4XX_SSBO_0_1                                      0x00000001
-#define A4XX_SSBO_0_1_PITCH__MASK                              0x003fffff
-#define A4XX_SSBO_0_1_PITCH__SHIFT                             0
-static inline uint32_t A4XX_SSBO_0_1_PITCH(uint32_t val)
-{
-       return ((val) << A4XX_SSBO_0_1_PITCH__SHIFT) & A4XX_SSBO_0_1_PITCH__MASK;
-}
-
-#define REG_A4XX_SSBO_0_2                                      0x00000002
-#define A4XX_SSBO_0_2_ARRAY_PITCH__MASK                                0x03fff000
-#define A4XX_SSBO_0_2_ARRAY_PITCH__SHIFT                       12
-static inline uint32_t A4XX_SSBO_0_2_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0xfff));
-       return ((val >> 12) << A4XX_SSBO_0_2_ARRAY_PITCH__SHIFT) & A4XX_SSBO_0_2_ARRAY_PITCH__MASK;
-}
-
-#define REG_A4XX_SSBO_0_3                                      0x00000003
-#define A4XX_SSBO_0_3_CPP__MASK                                        0x0000003f
-#define A4XX_SSBO_0_3_CPP__SHIFT                               0
-static inline uint32_t A4XX_SSBO_0_3_CPP(uint32_t val)
-{
-       return ((val) << A4XX_SSBO_0_3_CPP__SHIFT) & A4XX_SSBO_0_3_CPP__MASK;
-}
-
-#define REG_A4XX_SSBO_1_0                                      0x00000000
-#define A4XX_SSBO_1_0_CPP__MASK                                        0x0000001f
-#define A4XX_SSBO_1_0_CPP__SHIFT                               0
-static inline uint32_t A4XX_SSBO_1_0_CPP(uint32_t val)
-{
-       return ((val) << A4XX_SSBO_1_0_CPP__SHIFT) & A4XX_SSBO_1_0_CPP__MASK;
-}
-#define A4XX_SSBO_1_0_FMT__MASK                                        0x0000ff00
-#define A4XX_SSBO_1_0_FMT__SHIFT                               8
-static inline uint32_t A4XX_SSBO_1_0_FMT(enum a4xx_color_fmt val)
-{
-       return ((val) << A4XX_SSBO_1_0_FMT__SHIFT) & A4XX_SSBO_1_0_FMT__MASK;
-}
-#define A4XX_SSBO_1_0_WIDTH__MASK                              0xffff0000
-#define A4XX_SSBO_1_0_WIDTH__SHIFT                             16
-static inline uint32_t A4XX_SSBO_1_0_WIDTH(uint32_t val)
-{
-       return ((val) << A4XX_SSBO_1_0_WIDTH__SHIFT) & A4XX_SSBO_1_0_WIDTH__MASK;
-}
-
-#define REG_A4XX_SSBO_1_1                                      0x00000001
-#define A4XX_SSBO_1_1_HEIGHT__MASK                             0x0000ffff
-#define A4XX_SSBO_1_1_HEIGHT__SHIFT                            0
-static inline uint32_t A4XX_SSBO_1_1_HEIGHT(uint32_t val)
-{
-       return ((val) << A4XX_SSBO_1_1_HEIGHT__SHIFT) & A4XX_SSBO_1_1_HEIGHT__MASK;
-}
-#define A4XX_SSBO_1_1_DEPTH__MASK                              0xffff0000
-#define A4XX_SSBO_1_1_DEPTH__SHIFT                             16
-static inline uint32_t A4XX_SSBO_1_1_DEPTH(uint32_t val)
-{
-       return ((val) << A4XX_SSBO_1_1_DEPTH__SHIFT) & A4XX_SSBO_1_1_DEPTH__MASK;
-}
-
-
-#endif /* A4XX_XML */
diff --git a/src/gallium/drivers/freedreno/a5xx/a5xx.xml.h b/src/gallium/drivers/freedreno/a5xx/a5xx.xml.h
deleted file mode 100644 (file)
index 89e8f23..0000000
+++ /dev/null
@@ -1,5226 +0,0 @@
-#ifndef A5XX_XML
-#define A5XX_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/envytools/rnndb/adreno.xml               (    501 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/freedreno_copyright.xml  (   1572 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a2xx.xml          (  42463 bytes, from 2018-11-19 13:44:03)
-- /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml (  14239 bytes, from 2018-12-05 15:25:53)
-- /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml    (  43052 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a3xx.xml          (  83840 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a4xx.xml          ( 112086 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a5xx.xml          ( 147240 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a6xx.xml          ( 141895 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml      (  10431 bytes, from 2018-09-14 13:03:07)
-- /home/robclark/src/envytools/rnndb/adreno/ocmem.xml         (   1773 bytes, from 2018-07-03 19:37:13)
-
-Copyright (C) 2013-2018 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-enum a5xx_color_fmt {
-       RB5_A8_UNORM = 2,
-       RB5_R8_UNORM = 3,
-       RB5_R8_SNORM = 4,
-       RB5_R8_UINT = 5,
-       RB5_R8_SINT = 6,
-       RB5_R4G4B4A4_UNORM = 8,
-       RB5_R5G5B5A1_UNORM = 10,
-       RB5_R5G6B5_UNORM = 14,
-       RB5_R8G8_UNORM = 15,
-       RB5_R8G8_SNORM = 16,
-       RB5_R8G8_UINT = 17,
-       RB5_R8G8_SINT = 18,
-       RB5_R16_UNORM = 21,
-       RB5_R16_SNORM = 22,
-       RB5_R16_FLOAT = 23,
-       RB5_R16_UINT = 24,
-       RB5_R16_SINT = 25,
-       RB5_R8G8B8A8_UNORM = 48,
-       RB5_R8G8B8_UNORM = 49,
-       RB5_R8G8B8A8_SNORM = 50,
-       RB5_R8G8B8A8_UINT = 51,
-       RB5_R8G8B8A8_SINT = 52,
-       RB5_R10G10B10A2_UNORM = 55,
-       RB5_R10G10B10A2_UINT = 58,
-       RB5_R11G11B10_FLOAT = 66,
-       RB5_R16G16_UNORM = 67,
-       RB5_R16G16_SNORM = 68,
-       RB5_R16G16_FLOAT = 69,
-       RB5_R16G16_UINT = 70,
-       RB5_R16G16_SINT = 71,
-       RB5_R32_FLOAT = 74,
-       RB5_R32_UINT = 75,
-       RB5_R32_SINT = 76,
-       RB5_R16G16B16A16_UNORM = 96,
-       RB5_R16G16B16A16_SNORM = 97,
-       RB5_R16G16B16A16_FLOAT = 98,
-       RB5_R16G16B16A16_UINT = 99,
-       RB5_R16G16B16A16_SINT = 100,
-       RB5_R32G32_FLOAT = 103,
-       RB5_R32G32_UINT = 104,
-       RB5_R32G32_SINT = 105,
-       RB5_R32G32B32A32_FLOAT = 130,
-       RB5_R32G32B32A32_UINT = 131,
-       RB5_R32G32B32A32_SINT = 132,
-};
-
-enum a5xx_tile_mode {
-       TILE5_LINEAR = 0,
-       TILE5_2 = 2,
-       TILE5_3 = 3,
-};
-
-enum a5xx_vtx_fmt {
-       VFMT5_8_UNORM = 3,
-       VFMT5_8_SNORM = 4,
-       VFMT5_8_UINT = 5,
-       VFMT5_8_SINT = 6,
-       VFMT5_8_8_UNORM = 15,
-       VFMT5_8_8_SNORM = 16,
-       VFMT5_8_8_UINT = 17,
-       VFMT5_8_8_SINT = 18,
-       VFMT5_16_UNORM = 21,
-       VFMT5_16_SNORM = 22,
-       VFMT5_16_FLOAT = 23,
-       VFMT5_16_UINT = 24,
-       VFMT5_16_SINT = 25,
-       VFMT5_8_8_8_UNORM = 33,
-       VFMT5_8_8_8_SNORM = 34,
-       VFMT5_8_8_8_UINT = 35,
-       VFMT5_8_8_8_SINT = 36,
-       VFMT5_8_8_8_8_UNORM = 48,
-       VFMT5_8_8_8_8_SNORM = 50,
-       VFMT5_8_8_8_8_UINT = 51,
-       VFMT5_8_8_8_8_SINT = 52,
-       VFMT5_10_10_10_2_UNORM = 54,
-       VFMT5_10_10_10_2_SNORM = 57,
-       VFMT5_10_10_10_2_UINT = 58,
-       VFMT5_10_10_10_2_SINT = 59,
-       VFMT5_11_11_10_FLOAT = 66,
-       VFMT5_16_16_UNORM = 67,
-       VFMT5_16_16_SNORM = 68,
-       VFMT5_16_16_FLOAT = 69,
-       VFMT5_16_16_UINT = 70,
-       VFMT5_16_16_SINT = 71,
-       VFMT5_32_UNORM = 72,
-       VFMT5_32_SNORM = 73,
-       VFMT5_32_FLOAT = 74,
-       VFMT5_32_UINT = 75,
-       VFMT5_32_SINT = 76,
-       VFMT5_32_FIXED = 77,
-       VFMT5_16_16_16_UNORM = 88,
-       VFMT5_16_16_16_SNORM = 89,
-       VFMT5_16_16_16_FLOAT = 90,
-       VFMT5_16_16_16_UINT = 91,
-       VFMT5_16_16_16_SINT = 92,
-       VFMT5_16_16_16_16_UNORM = 96,
-       VFMT5_16_16_16_16_SNORM = 97,
-       VFMT5_16_16_16_16_FLOAT = 98,
-       VFMT5_16_16_16_16_UINT = 99,
-       VFMT5_16_16_16_16_SINT = 100,
-       VFMT5_32_32_UNORM = 101,
-       VFMT5_32_32_SNORM = 102,
-       VFMT5_32_32_FLOAT = 103,
-       VFMT5_32_32_UINT = 104,
-       VFMT5_32_32_SINT = 105,
-       VFMT5_32_32_FIXED = 106,
-       VFMT5_32_32_32_UNORM = 112,
-       VFMT5_32_32_32_SNORM = 113,
-       VFMT5_32_32_32_UINT = 114,
-       VFMT5_32_32_32_SINT = 115,
-       VFMT5_32_32_32_FLOAT = 116,
-       VFMT5_32_32_32_FIXED = 117,
-       VFMT5_32_32_32_32_UNORM = 128,
-       VFMT5_32_32_32_32_SNORM = 129,
-       VFMT5_32_32_32_32_FLOAT = 130,
-       VFMT5_32_32_32_32_UINT = 131,
-       VFMT5_32_32_32_32_SINT = 132,
-       VFMT5_32_32_32_32_FIXED = 133,
-};
-
-enum a5xx_tex_fmt {
-       TFMT5_A8_UNORM = 2,
-       TFMT5_8_UNORM = 3,
-       TFMT5_8_SNORM = 4,
-       TFMT5_8_UINT = 5,
-       TFMT5_8_SINT = 6,
-       TFMT5_4_4_4_4_UNORM = 8,
-       TFMT5_5_5_5_1_UNORM = 10,
-       TFMT5_5_6_5_UNORM = 14,
-       TFMT5_8_8_UNORM = 15,
-       TFMT5_8_8_SNORM = 16,
-       TFMT5_8_8_UINT = 17,
-       TFMT5_8_8_SINT = 18,
-       TFMT5_L8_A8_UNORM = 19,
-       TFMT5_16_UNORM = 21,
-       TFMT5_16_SNORM = 22,
-       TFMT5_16_FLOAT = 23,
-       TFMT5_16_UINT = 24,
-       TFMT5_16_SINT = 25,
-       TFMT5_8_8_8_8_UNORM = 48,
-       TFMT5_8_8_8_UNORM = 49,
-       TFMT5_8_8_8_8_SNORM = 50,
-       TFMT5_8_8_8_8_UINT = 51,
-       TFMT5_8_8_8_8_SINT = 52,
-       TFMT5_9_9_9_E5_FLOAT = 53,
-       TFMT5_10_10_10_2_UNORM = 54,
-       TFMT5_10_10_10_2_UINT = 58,
-       TFMT5_11_11_10_FLOAT = 66,
-       TFMT5_16_16_UNORM = 67,
-       TFMT5_16_16_SNORM = 68,
-       TFMT5_16_16_FLOAT = 69,
-       TFMT5_16_16_UINT = 70,
-       TFMT5_16_16_SINT = 71,
-       TFMT5_32_FLOAT = 74,
-       TFMT5_32_UINT = 75,
-       TFMT5_32_SINT = 76,
-       TFMT5_16_16_16_16_UNORM = 96,
-       TFMT5_16_16_16_16_SNORM = 97,
-       TFMT5_16_16_16_16_FLOAT = 98,
-       TFMT5_16_16_16_16_UINT = 99,
-       TFMT5_16_16_16_16_SINT = 100,
-       TFMT5_32_32_FLOAT = 103,
-       TFMT5_32_32_UINT = 104,
-       TFMT5_32_32_SINT = 105,
-       TFMT5_32_32_32_UINT = 114,
-       TFMT5_32_32_32_SINT = 115,
-       TFMT5_32_32_32_FLOAT = 116,
-       TFMT5_32_32_32_32_FLOAT = 130,
-       TFMT5_32_32_32_32_UINT = 131,
-       TFMT5_32_32_32_32_SINT = 132,
-       TFMT5_X8Z24_UNORM = 160,
-       TFMT5_ETC2_RG11_UNORM = 171,
-       TFMT5_ETC2_RG11_SNORM = 172,
-       TFMT5_ETC2_R11_UNORM = 173,
-       TFMT5_ETC2_R11_SNORM = 174,
-       TFMT5_ETC1 = 175,
-       TFMT5_ETC2_RGB8 = 176,
-       TFMT5_ETC2_RGBA8 = 177,
-       TFMT5_ETC2_RGB8A1 = 178,
-       TFMT5_DXT1 = 179,
-       TFMT5_DXT3 = 180,
-       TFMT5_DXT5 = 181,
-       TFMT5_RGTC1_UNORM = 183,
-       TFMT5_RGTC1_SNORM = 184,
-       TFMT5_RGTC2_UNORM = 187,
-       TFMT5_RGTC2_SNORM = 188,
-       TFMT5_BPTC_UFLOAT = 190,
-       TFMT5_BPTC_FLOAT = 191,
-       TFMT5_BPTC = 192,
-       TFMT5_ASTC_4x4 = 193,
-       TFMT5_ASTC_5x4 = 194,
-       TFMT5_ASTC_5x5 = 195,
-       TFMT5_ASTC_6x5 = 196,
-       TFMT5_ASTC_6x6 = 197,
-       TFMT5_ASTC_8x5 = 198,
-       TFMT5_ASTC_8x6 = 199,
-       TFMT5_ASTC_8x8 = 200,
-       TFMT5_ASTC_10x5 = 201,
-       TFMT5_ASTC_10x6 = 202,
-       TFMT5_ASTC_10x8 = 203,
-       TFMT5_ASTC_10x10 = 204,
-       TFMT5_ASTC_12x10 = 205,
-       TFMT5_ASTC_12x12 = 206,
-};
-
-enum a5xx_tex_fetchsize {
-       TFETCH5_1_BYTE = 0,
-       TFETCH5_2_BYTE = 1,
-       TFETCH5_4_BYTE = 2,
-       TFETCH5_8_BYTE = 3,
-       TFETCH5_16_BYTE = 4,
-};
-
-enum a5xx_depth_format {
-       DEPTH5_NONE = 0,
-       DEPTH5_16 = 1,
-       DEPTH5_24_8 = 2,
-       DEPTH5_32 = 4,
-};
-
-enum a5xx_blit_buf {
-       BLIT_MRT0 = 0,
-       BLIT_MRT1 = 1,
-       BLIT_MRT2 = 2,
-       BLIT_MRT3 = 3,
-       BLIT_MRT4 = 4,
-       BLIT_MRT5 = 5,
-       BLIT_MRT6 = 6,
-       BLIT_MRT7 = 7,
-       BLIT_ZS = 8,
-       BLIT_S = 9,
-};
-
-enum a5xx_cp_perfcounter_select {
-       PERF_CP_ALWAYS_COUNT = 0,
-       PERF_CP_BUSY_GFX_CORE_IDLE = 1,
-       PERF_CP_BUSY_CYCLES = 2,
-       PERF_CP_PFP_IDLE = 3,
-       PERF_CP_PFP_BUSY_WORKING = 4,
-       PERF_CP_PFP_STALL_CYCLES_ANY = 5,
-       PERF_CP_PFP_STARVE_CYCLES_ANY = 6,
-       PERF_CP_PFP_ICACHE_MISS = 7,
-       PERF_CP_PFP_ICACHE_HIT = 8,
-       PERF_CP_PFP_MATCH_PM4_PKT_PROFILE = 9,
-       PERF_CP_ME_BUSY_WORKING = 10,
-       PERF_CP_ME_IDLE = 11,
-       PERF_CP_ME_STARVE_CYCLES_ANY = 12,
-       PERF_CP_ME_FIFO_EMPTY_PFP_IDLE = 13,
-       PERF_CP_ME_FIFO_EMPTY_PFP_BUSY = 14,
-       PERF_CP_ME_FIFO_FULL_ME_BUSY = 15,
-       PERF_CP_ME_FIFO_FULL_ME_NON_WORKING = 16,
-       PERF_CP_ME_STALL_CYCLES_ANY = 17,
-       PERF_CP_ME_ICACHE_MISS = 18,
-       PERF_CP_ME_ICACHE_HIT = 19,
-       PERF_CP_NUM_PREEMPTIONS = 20,
-       PERF_CP_PREEMPTION_REACTION_DELAY = 21,
-       PERF_CP_PREEMPTION_SWITCH_OUT_TIME = 22,
-       PERF_CP_PREEMPTION_SWITCH_IN_TIME = 23,
-       PERF_CP_DEAD_DRAWS_IN_BIN_RENDER = 24,
-       PERF_CP_PREDICATED_DRAWS_KILLED = 25,
-       PERF_CP_MODE_SWITCH = 26,
-       PERF_CP_ZPASS_DONE = 27,
-       PERF_CP_CONTEXT_DONE = 28,
-       PERF_CP_CACHE_FLUSH = 29,
-       PERF_CP_LONG_PREEMPTIONS = 30,
-};
-
-enum a5xx_rbbm_perfcounter_select {
-       PERF_RBBM_ALWAYS_COUNT = 0,
-       PERF_RBBM_ALWAYS_ON = 1,
-       PERF_RBBM_TSE_BUSY = 2,
-       PERF_RBBM_RAS_BUSY = 3,
-       PERF_RBBM_PC_DCALL_BUSY = 4,
-       PERF_RBBM_PC_VSD_BUSY = 5,
-       PERF_RBBM_STATUS_MASKED = 6,
-       PERF_RBBM_COM_BUSY = 7,
-       PERF_RBBM_DCOM_BUSY = 8,
-       PERF_RBBM_VBIF_BUSY = 9,
-       PERF_RBBM_VSC_BUSY = 10,
-       PERF_RBBM_TESS_BUSY = 11,
-       PERF_RBBM_UCHE_BUSY = 12,
-       PERF_RBBM_HLSQ_BUSY = 13,
-};
-
-enum a5xx_pc_perfcounter_select {
-       PERF_PC_BUSY_CYCLES = 0,
-       PERF_PC_WORKING_CYCLES = 1,
-       PERF_PC_STALL_CYCLES_VFD = 2,
-       PERF_PC_STALL_CYCLES_TSE = 3,
-       PERF_PC_STALL_CYCLES_VPC = 4,
-       PERF_PC_STALL_CYCLES_UCHE = 5,
-       PERF_PC_STALL_CYCLES_TESS = 6,
-       PERF_PC_STALL_CYCLES_TSE_ONLY = 7,
-       PERF_PC_STALL_CYCLES_VPC_ONLY = 8,
-       PERF_PC_PASS1_TF_STALL_CYCLES = 9,
-       PERF_PC_STARVE_CYCLES_FOR_INDEX = 10,
-       PERF_PC_STARVE_CYCLES_FOR_TESS_FACTOR = 11,
-       PERF_PC_STARVE_CYCLES_FOR_VIZ_STREAM = 12,
-       PERF_PC_STARVE_CYCLES_FOR_POSITION = 13,
-       PERF_PC_STARVE_CYCLES_DI = 14,
-       PERF_PC_VIS_STREAMS_LOADED = 15,
-       PERF_PC_INSTANCES = 16,
-       PERF_PC_VPC_PRIMITIVES = 17,
-       PERF_PC_DEAD_PRIM = 18,
-       PERF_PC_LIVE_PRIM = 19,
-       PERF_PC_VERTEX_HITS = 20,
-       PERF_PC_IA_VERTICES = 21,
-       PERF_PC_IA_PRIMITIVES = 22,
-       PERF_PC_GS_PRIMITIVES = 23,
-       PERF_PC_HS_INVOCATIONS = 24,
-       PERF_PC_DS_INVOCATIONS = 25,
-       PERF_PC_VS_INVOCATIONS = 26,
-       PERF_PC_GS_INVOCATIONS = 27,
-       PERF_PC_DS_PRIMITIVES = 28,
-       PERF_PC_VPC_POS_DATA_TRANSACTION = 29,
-       PERF_PC_3D_DRAWCALLS = 30,
-       PERF_PC_2D_DRAWCALLS = 31,
-       PERF_PC_NON_DRAWCALL_GLOBAL_EVENTS = 32,
-       PERF_TESS_BUSY_CYCLES = 33,
-       PERF_TESS_WORKING_CYCLES = 34,
-       PERF_TESS_STALL_CYCLES_PC = 35,
-       PERF_TESS_STARVE_CYCLES_PC = 36,
-};
-
-enum a5xx_vfd_perfcounter_select {
-       PERF_VFD_BUSY_CYCLES = 0,
-       PERF_VFD_STALL_CYCLES_UCHE = 1,
-       PERF_VFD_STALL_CYCLES_VPC_ALLOC = 2,
-       PERF_VFD_STALL_CYCLES_MISS_VB = 3,
-       PERF_VFD_STALL_CYCLES_MISS_Q = 4,
-       PERF_VFD_STALL_CYCLES_SP_INFO = 5,
-       PERF_VFD_STALL_CYCLES_SP_ATTR = 6,
-       PERF_VFD_STALL_CYCLES_VFDP_VB = 7,
-       PERF_VFD_STALL_CYCLES_VFDP_Q = 8,
-       PERF_VFD_DECODER_PACKER_STALL = 9,
-       PERF_VFD_STARVE_CYCLES_UCHE = 10,
-       PERF_VFD_RBUFFER_FULL = 11,
-       PERF_VFD_ATTR_INFO_FIFO_FULL = 12,
-       PERF_VFD_DECODED_ATTRIBUTE_BYTES = 13,
-       PERF_VFD_NUM_ATTRIBUTES = 14,
-       PERF_VFD_INSTRUCTIONS = 15,
-       PERF_VFD_UPPER_SHADER_FIBERS = 16,
-       PERF_VFD_LOWER_SHADER_FIBERS = 17,
-       PERF_VFD_MODE_0_FIBERS = 18,
-       PERF_VFD_MODE_1_FIBERS = 19,
-       PERF_VFD_MODE_2_FIBERS = 20,
-       PERF_VFD_MODE_3_FIBERS = 21,
-       PERF_VFD_MODE_4_FIBERS = 22,
-       PERF_VFD_TOTAL_VERTICES = 23,
-       PERF_VFD_NUM_ATTR_MISS = 24,
-       PERF_VFD_1_BURST_REQ = 25,
-       PERF_VFDP_STALL_CYCLES_VFD = 26,
-       PERF_VFDP_STALL_CYCLES_VFD_INDEX = 27,
-       PERF_VFDP_STALL_CYCLES_VFD_PROG = 28,
-       PERF_VFDP_STARVE_CYCLES_PC = 29,
-       PERF_VFDP_VS_STAGE_32_WAVES = 30,
-};
-
-enum a5xx_hlsq_perfcounter_select {
-       PERF_HLSQ_BUSY_CYCLES = 0,
-       PERF_HLSQ_STALL_CYCLES_UCHE = 1,
-       PERF_HLSQ_STALL_CYCLES_SP_STATE = 2,
-       PERF_HLSQ_STALL_CYCLES_SP_FS_STAGE = 3,
-       PERF_HLSQ_UCHE_LATENCY_CYCLES = 4,
-       PERF_HLSQ_UCHE_LATENCY_COUNT = 5,
-       PERF_HLSQ_FS_STAGE_32_WAVES = 6,
-       PERF_HLSQ_FS_STAGE_64_WAVES = 7,
-       PERF_HLSQ_QUADS = 8,
-       PERF_HLSQ_SP_STATE_COPY_TRANS_FS_STAGE = 9,
-       PERF_HLSQ_SP_STATE_COPY_TRANS_VS_STAGE = 10,
-       PERF_HLSQ_TP_STATE_COPY_TRANS_FS_STAGE = 11,
-       PERF_HLSQ_TP_STATE_COPY_TRANS_VS_STAGE = 12,
-       PERF_HLSQ_CS_INVOCATIONS = 13,
-       PERF_HLSQ_COMPUTE_DRAWCALLS = 14,
-};
-
-enum a5xx_vpc_perfcounter_select {
-       PERF_VPC_BUSY_CYCLES = 0,
-       PERF_VPC_WORKING_CYCLES = 1,
-       PERF_VPC_STALL_CYCLES_UCHE = 2,
-       PERF_VPC_STALL_CYCLES_VFD_WACK = 3,
-       PERF_VPC_STALL_CYCLES_HLSQ_PRIM_ALLOC = 4,
-       PERF_VPC_STALL_CYCLES_PC = 5,
-       PERF_VPC_STALL_CYCLES_SP_LM = 6,
-       PERF_VPC_POS_EXPORT_STALL_CYCLES = 7,
-       PERF_VPC_STARVE_CYCLES_SP = 8,
-       PERF_VPC_STARVE_CYCLES_LRZ = 9,
-       PERF_VPC_PC_PRIMITIVES = 10,
-       PERF_VPC_SP_COMPONENTS = 11,
-       PERF_VPC_SP_LM_PRIMITIVES = 12,
-       PERF_VPC_SP_LM_COMPONENTS = 13,
-       PERF_VPC_SP_LM_DWORDS = 14,
-       PERF_VPC_STREAMOUT_COMPONENTS = 15,
-       PERF_VPC_GRANT_PHASES = 16,
-};
-
-enum a5xx_tse_perfcounter_select {
-       PERF_TSE_BUSY_CYCLES = 0,
-       PERF_TSE_CLIPPING_CYCLES = 1,
-       PERF_TSE_STALL_CYCLES_RAS = 2,
-       PERF_TSE_STALL_CYCLES_LRZ_BARYPLANE = 3,
-       PERF_TSE_STALL_CYCLES_LRZ_ZPLANE = 4,
-       PERF_TSE_STARVE_CYCLES_PC = 5,
-       PERF_TSE_INPUT_PRIM = 6,
-       PERF_TSE_INPUT_NULL_PRIM = 7,
-       PERF_TSE_TRIVAL_REJ_PRIM = 8,
-       PERF_TSE_CLIPPED_PRIM = 9,
-       PERF_TSE_ZERO_AREA_PRIM = 10,
-       PERF_TSE_FACENESS_CULLED_PRIM = 11,
-       PERF_TSE_ZERO_PIXEL_PRIM = 12,
-       PERF_TSE_OUTPUT_NULL_PRIM = 13,
-       PERF_TSE_OUTPUT_VISIBLE_PRIM = 14,
-       PERF_TSE_CINVOCATION = 15,
-       PERF_TSE_CPRIMITIVES = 16,
-       PERF_TSE_2D_INPUT_PRIM = 17,
-       PERF_TSE_2D_ALIVE_CLCLES = 18,
-};
-
-enum a5xx_ras_perfcounter_select {
-       PERF_RAS_BUSY_CYCLES = 0,
-       PERF_RAS_SUPERTILE_ACTIVE_CYCLES = 1,
-       PERF_RAS_STALL_CYCLES_LRZ = 2,
-       PERF_RAS_STARVE_CYCLES_TSE = 3,
-       PERF_RAS_SUPER_TILES = 4,
-       PERF_RAS_8X4_TILES = 5,
-       PERF_RAS_MASKGEN_ACTIVE = 6,
-       PERF_RAS_FULLY_COVERED_SUPER_TILES = 7,
-       PERF_RAS_FULLY_COVERED_8X4_TILES = 8,
-       PERF_RAS_PRIM_KILLED_INVISILBE = 9,
-};
-
-enum a5xx_lrz_perfcounter_select {
-       PERF_LRZ_BUSY_CYCLES = 0,
-       PERF_LRZ_STARVE_CYCLES_RAS = 1,
-       PERF_LRZ_STALL_CYCLES_RB = 2,
-       PERF_LRZ_STALL_CYCLES_VSC = 3,
-       PERF_LRZ_STALL_CYCLES_VPC = 4,
-       PERF_LRZ_STALL_CYCLES_FLAG_PREFETCH = 5,
-       PERF_LRZ_STALL_CYCLES_UCHE = 6,
-       PERF_LRZ_LRZ_READ = 7,
-       PERF_LRZ_LRZ_WRITE = 8,
-       PERF_LRZ_READ_LATENCY = 9,
-       PERF_LRZ_MERGE_CACHE_UPDATING = 10,
-       PERF_LRZ_PRIM_KILLED_BY_MASKGEN = 11,
-       PERF_LRZ_PRIM_KILLED_BY_LRZ = 12,
-       PERF_LRZ_VISIBLE_PRIM_AFTER_LRZ = 13,
-       PERF_LRZ_FULL_8X8_TILES = 14,
-       PERF_LRZ_PARTIAL_8X8_TILES = 15,
-       PERF_LRZ_TILE_KILLED = 16,
-       PERF_LRZ_TOTAL_PIXEL = 17,
-       PERF_LRZ_VISIBLE_PIXEL_AFTER_LRZ = 18,
-};
-
-enum a5xx_uche_perfcounter_select {
-       PERF_UCHE_BUSY_CYCLES = 0,
-       PERF_UCHE_STALL_CYCLES_VBIF = 1,
-       PERF_UCHE_VBIF_LATENCY_CYCLES = 2,
-       PERF_UCHE_VBIF_LATENCY_SAMPLES = 3,
-       PERF_UCHE_VBIF_READ_BEATS_TP = 4,
-       PERF_UCHE_VBIF_READ_BEATS_VFD = 5,
-       PERF_UCHE_VBIF_READ_BEATS_HLSQ = 6,
-       PERF_UCHE_VBIF_READ_BEATS_LRZ = 7,
-       PERF_UCHE_VBIF_READ_BEATS_SP = 8,
-       PERF_UCHE_READ_REQUESTS_TP = 9,
-       PERF_UCHE_READ_REQUESTS_VFD = 10,
-       PERF_UCHE_READ_REQUESTS_HLSQ = 11,
-       PERF_UCHE_READ_REQUESTS_LRZ = 12,
-       PERF_UCHE_READ_REQUESTS_SP = 13,
-       PERF_UCHE_WRITE_REQUESTS_LRZ = 14,
-       PERF_UCHE_WRITE_REQUESTS_SP = 15,
-       PERF_UCHE_WRITE_REQUESTS_VPC = 16,
-       PERF_UCHE_WRITE_REQUESTS_VSC = 17,
-       PERF_UCHE_EVICTS = 18,
-       PERF_UCHE_BANK_REQ0 = 19,
-       PERF_UCHE_BANK_REQ1 = 20,
-       PERF_UCHE_BANK_REQ2 = 21,
-       PERF_UCHE_BANK_REQ3 = 22,
-       PERF_UCHE_BANK_REQ4 = 23,
-       PERF_UCHE_BANK_REQ5 = 24,
-       PERF_UCHE_BANK_REQ6 = 25,
-       PERF_UCHE_BANK_REQ7 = 26,
-       PERF_UCHE_VBIF_READ_BEATS_CH0 = 27,
-       PERF_UCHE_VBIF_READ_BEATS_CH1 = 28,
-       PERF_UCHE_GMEM_READ_BEATS = 29,
-       PERF_UCHE_FLAG_COUNT = 30,
-};
-
-enum a5xx_tp_perfcounter_select {
-       PERF_TP_BUSY_CYCLES = 0,
-       PERF_TP_STALL_CYCLES_UCHE = 1,
-       PERF_TP_LATENCY_CYCLES = 2,
-       PERF_TP_LATENCY_TRANS = 3,
-       PERF_TP_FLAG_CACHE_REQUEST_SAMPLES = 4,
-       PERF_TP_FLAG_CACHE_REQUEST_LATENCY = 5,
-       PERF_TP_L1_CACHELINE_REQUESTS = 6,
-       PERF_TP_L1_CACHELINE_MISSES = 7,
-       PERF_TP_SP_TP_TRANS = 8,
-       PERF_TP_TP_SP_TRANS = 9,
-       PERF_TP_OUTPUT_PIXELS = 10,
-       PERF_TP_FILTER_WORKLOAD_16BIT = 11,
-       PERF_TP_FILTER_WORKLOAD_32BIT = 12,
-       PERF_TP_QUADS_RECEIVED = 13,
-       PERF_TP_QUADS_OFFSET = 14,
-       PERF_TP_QUADS_SHADOW = 15,
-       PERF_TP_QUADS_ARRAY = 16,
-       PERF_TP_QUADS_GRADIENT = 17,
-       PERF_TP_QUADS_1D = 18,
-       PERF_TP_QUADS_2D = 19,
-       PERF_TP_QUADS_BUFFER = 20,
-       PERF_TP_QUADS_3D = 21,
-       PERF_TP_QUADS_CUBE = 22,
-       PERF_TP_STATE_CACHE_REQUESTS = 23,
-       PERF_TP_STATE_CACHE_MISSES = 24,
-       PERF_TP_DIVERGENT_QUADS_RECEIVED = 25,
-       PERF_TP_BINDLESS_STATE_CACHE_REQUESTS = 26,
-       PERF_TP_BINDLESS_STATE_CACHE_MISSES = 27,
-       PERF_TP_PRT_NON_RESIDENT_EVENTS = 28,
-       PERF_TP_OUTPUT_PIXELS_POINT = 29,
-       PERF_TP_OUTPUT_PIXELS_BILINEAR = 30,
-       PERF_TP_OUTPUT_PIXELS_MIP = 31,
-       PERF_TP_OUTPUT_PIXELS_ANISO = 32,
-       PERF_TP_OUTPUT_PIXELS_ZERO_LOD = 33,
-       PERF_TP_FLAG_CACHE_REQUESTS = 34,
-       PERF_TP_FLAG_CACHE_MISSES = 35,
-       PERF_TP_L1_5_L2_REQUESTS = 36,
-       PERF_TP_2D_OUTPUT_PIXELS = 37,
-       PERF_TP_2D_OUTPUT_PIXELS_POINT = 38,
-       PERF_TP_2D_OUTPUT_PIXELS_BILINEAR = 39,
-       PERF_TP_2D_FILTER_WORKLOAD_16BIT = 40,
-       PERF_TP_2D_FILTER_WORKLOAD_32BIT = 41,
-};
-
-enum a5xx_sp_perfcounter_select {
-       PERF_SP_BUSY_CYCLES = 0,
-       PERF_SP_ALU_WORKING_CYCLES = 1,
-       PERF_SP_EFU_WORKING_CYCLES = 2,
-       PERF_SP_STALL_CYCLES_VPC = 3,
-       PERF_SP_STALL_CYCLES_TP = 4,
-       PERF_SP_STALL_CYCLES_UCHE = 5,
-       PERF_SP_STALL_CYCLES_RB = 6,
-       PERF_SP_SCHEDULER_NON_WORKING = 7,
-       PERF_SP_WAVE_CONTEXTS = 8,
-       PERF_SP_WAVE_CONTEXT_CYCLES = 9,
-       PERF_SP_FS_STAGE_WAVE_CYCLES = 10,
-       PERF_SP_FS_STAGE_WAVE_SAMPLES = 11,
-       PERF_SP_VS_STAGE_WAVE_CYCLES = 12,
-       PERF_SP_VS_STAGE_WAVE_SAMPLES = 13,
-       PERF_SP_FS_STAGE_DURATION_CYCLES = 14,
-       PERF_SP_VS_STAGE_DURATION_CYCLES = 15,
-       PERF_SP_WAVE_CTRL_CYCLES = 16,
-       PERF_SP_WAVE_LOAD_CYCLES = 17,
-       PERF_SP_WAVE_EMIT_CYCLES = 18,
-       PERF_SP_WAVE_NOP_CYCLES = 19,
-       PERF_SP_WAVE_WAIT_CYCLES = 20,
-       PERF_SP_WAVE_FETCH_CYCLES = 21,
-       PERF_SP_WAVE_IDLE_CYCLES = 22,
-       PERF_SP_WAVE_END_CYCLES = 23,
-       PERF_SP_WAVE_LONG_SYNC_CYCLES = 24,
-       PERF_SP_WAVE_SHORT_SYNC_CYCLES = 25,
-       PERF_SP_WAVE_JOIN_CYCLES = 26,
-       PERF_SP_LM_LOAD_INSTRUCTIONS = 27,
-       PERF_SP_LM_STORE_INSTRUCTIONS = 28,
-       PERF_SP_LM_ATOMICS = 29,
-       PERF_SP_GM_LOAD_INSTRUCTIONS = 30,
-       PERF_SP_GM_STORE_INSTRUCTIONS = 31,
-       PERF_SP_GM_ATOMICS = 32,
-       PERF_SP_VS_STAGE_TEX_INSTRUCTIONS = 33,
-       PERF_SP_VS_STAGE_CFLOW_INSTRUCTIONS = 34,
-       PERF_SP_VS_STAGE_EFU_INSTRUCTIONS = 35,
-       PERF_SP_VS_STAGE_FULL_ALU_INSTRUCTIONS = 36,
-       PERF_SP_VS_STAGE_HALF_ALU_INSTRUCTIONS = 37,
-       PERF_SP_FS_STAGE_TEX_INSTRUCTIONS = 38,
-       PERF_SP_FS_STAGE_CFLOW_INSTRUCTIONS = 39,
-       PERF_SP_FS_STAGE_EFU_INSTRUCTIONS = 40,
-       PERF_SP_FS_STAGE_FULL_ALU_INSTRUCTIONS = 41,
-       PERF_SP_FS_STAGE_HALF_ALU_INSTRUCTIONS = 42,
-       PERF_SP_FS_STAGE_BARY_INSTRUCTIONS = 43,
-       PERF_SP_VS_INSTRUCTIONS = 44,
-       PERF_SP_FS_INSTRUCTIONS = 45,
-       PERF_SP_ADDR_LOCK_COUNT = 46,
-       PERF_SP_UCHE_READ_TRANS = 47,
-       PERF_SP_UCHE_WRITE_TRANS = 48,
-       PERF_SP_EXPORT_VPC_TRANS = 49,
-       PERF_SP_EXPORT_RB_TRANS = 50,
-       PERF_SP_PIXELS_KILLED = 51,
-       PERF_SP_ICL1_REQUESTS = 52,
-       PERF_SP_ICL1_MISSES = 53,
-       PERF_SP_ICL0_REQUESTS = 54,
-       PERF_SP_ICL0_MISSES = 55,
-       PERF_SP_HS_INSTRUCTIONS = 56,
-       PERF_SP_DS_INSTRUCTIONS = 57,
-       PERF_SP_GS_INSTRUCTIONS = 58,
-       PERF_SP_CS_INSTRUCTIONS = 59,
-       PERF_SP_GPR_READ = 60,
-       PERF_SP_GPR_WRITE = 61,
-       PERF_SP_LM_CH0_REQUESTS = 62,
-       PERF_SP_LM_CH1_REQUESTS = 63,
-       PERF_SP_LM_BANK_CONFLICTS = 64,
-};
-
-enum a5xx_rb_perfcounter_select {
-       PERF_RB_BUSY_CYCLES = 0,
-       PERF_RB_STALL_CYCLES_CCU = 1,
-       PERF_RB_STALL_CYCLES_HLSQ = 2,
-       PERF_RB_STALL_CYCLES_FIFO0_FULL = 3,
-       PERF_RB_STALL_CYCLES_FIFO1_FULL = 4,
-       PERF_RB_STALL_CYCLES_FIFO2_FULL = 5,
-       PERF_RB_STARVE_CYCLES_SP = 6,
-       PERF_RB_STARVE_CYCLES_LRZ_TILE = 7,
-       PERF_RB_STARVE_CYCLES_CCU = 8,
-       PERF_RB_STARVE_CYCLES_Z_PLANE = 9,
-       PERF_RB_STARVE_CYCLES_BARY_PLANE = 10,
-       PERF_RB_Z_WORKLOAD = 11,
-       PERF_RB_HLSQ_ACTIVE = 12,
-       PERF_RB_Z_READ = 13,
-       PERF_RB_Z_WRITE = 14,
-       PERF_RB_C_READ = 15,
-       PERF_RB_C_WRITE = 16,
-       PERF_RB_TOTAL_PASS = 17,
-       PERF_RB_Z_PASS = 18,
-       PERF_RB_Z_FAIL = 19,
-       PERF_RB_S_FAIL = 20,
-       PERF_RB_BLENDED_FXP_COMPONENTS = 21,
-       PERF_RB_BLENDED_FP16_COMPONENTS = 22,
-       RB_RESERVED = 23,
-       PERF_RB_2D_ALIVE_CYCLES = 24,
-       PERF_RB_2D_STALL_CYCLES_A2D = 25,
-       PERF_RB_2D_STARVE_CYCLES_SRC = 26,
-       PERF_RB_2D_STARVE_CYCLES_SP = 27,
-       PERF_RB_2D_STARVE_CYCLES_DST = 28,
-       PERF_RB_2D_VALID_PIXELS = 29,
-};
-
-enum a5xx_rb_samples_perfcounter_select {
-       TOTAL_SAMPLES = 0,
-       ZPASS_SAMPLES = 1,
-       ZFAIL_SAMPLES = 2,
-       SFAIL_SAMPLES = 3,
-};
-
-enum a5xx_vsc_perfcounter_select {
-       PERF_VSC_BUSY_CYCLES = 0,
-       PERF_VSC_WORKING_CYCLES = 1,
-       PERF_VSC_STALL_CYCLES_UCHE = 2,
-       PERF_VSC_EOT_NUM = 3,
-};
-
-enum a5xx_ccu_perfcounter_select {
-       PERF_CCU_BUSY_CYCLES = 0,
-       PERF_CCU_STALL_CYCLES_RB_DEPTH_RETURN = 1,
-       PERF_CCU_STALL_CYCLES_RB_COLOR_RETURN = 2,
-       PERF_CCU_STARVE_CYCLES_FLAG_RETURN = 3,
-       PERF_CCU_DEPTH_BLOCKS = 4,
-       PERF_CCU_COLOR_BLOCKS = 5,
-       PERF_CCU_DEPTH_BLOCK_HIT = 6,
-       PERF_CCU_COLOR_BLOCK_HIT = 7,
-       PERF_CCU_PARTIAL_BLOCK_READ = 8,
-       PERF_CCU_GMEM_READ = 9,
-       PERF_CCU_GMEM_WRITE = 10,
-       PERF_CCU_DEPTH_READ_FLAG0_COUNT = 11,
-       PERF_CCU_DEPTH_READ_FLAG1_COUNT = 12,
-       PERF_CCU_DEPTH_READ_FLAG2_COUNT = 13,
-       PERF_CCU_DEPTH_READ_FLAG3_COUNT = 14,
-       PERF_CCU_DEPTH_READ_FLAG4_COUNT = 15,
-       PERF_CCU_COLOR_READ_FLAG0_COUNT = 16,
-       PERF_CCU_COLOR_READ_FLAG1_COUNT = 17,
-       PERF_CCU_COLOR_READ_FLAG2_COUNT = 18,
-       PERF_CCU_COLOR_READ_FLAG3_COUNT = 19,
-       PERF_CCU_COLOR_READ_FLAG4_COUNT = 20,
-       PERF_CCU_2D_BUSY_CYCLES = 21,
-       PERF_CCU_2D_RD_REQ = 22,
-       PERF_CCU_2D_WR_REQ = 23,
-       PERF_CCU_2D_REORDER_STARVE_CYCLES = 24,
-       PERF_CCU_2D_PIXELS = 25,
-};
-
-enum a5xx_cmp_perfcounter_select {
-       PERF_CMPDECMP_STALL_CYCLES_VBIF = 0,
-       PERF_CMPDECMP_VBIF_LATENCY_CYCLES = 1,
-       PERF_CMPDECMP_VBIF_LATENCY_SAMPLES = 2,
-       PERF_CMPDECMP_VBIF_READ_DATA_CCU = 3,
-       PERF_CMPDECMP_VBIF_WRITE_DATA_CCU = 4,
-       PERF_CMPDECMP_VBIF_READ_REQUEST = 5,
-       PERF_CMPDECMP_VBIF_WRITE_REQUEST = 6,
-       PERF_CMPDECMP_VBIF_READ_DATA = 7,
-       PERF_CMPDECMP_VBIF_WRITE_DATA = 8,
-       PERF_CMPDECMP_FLAG_FETCH_CYCLES = 9,
-       PERF_CMPDECMP_FLAG_FETCH_SAMPLES = 10,
-       PERF_CMPDECMP_DEPTH_WRITE_FLAG1_COUNT = 11,
-       PERF_CMPDECMP_DEPTH_WRITE_FLAG2_COUNT = 12,
-       PERF_CMPDECMP_DEPTH_WRITE_FLAG3_COUNT = 13,
-       PERF_CMPDECMP_DEPTH_WRITE_FLAG4_COUNT = 14,
-       PERF_CMPDECMP_COLOR_WRITE_FLAG1_COUNT = 15,
-       PERF_CMPDECMP_COLOR_WRITE_FLAG2_COUNT = 16,
-       PERF_CMPDECMP_COLOR_WRITE_FLAG3_COUNT = 17,
-       PERF_CMPDECMP_COLOR_WRITE_FLAG4_COUNT = 18,
-       PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_REQ = 19,
-       PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_WR = 20,
-       PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_RETURN = 21,
-       PERF_CMPDECMP_2D_RD_DATA = 22,
-       PERF_CMPDECMP_2D_WR_DATA = 23,
-};
-
-enum a5xx_vbif_perfcounter_select {
-       AXI_READ_REQUESTS_ID_0 = 0,
-       AXI_READ_REQUESTS_ID_1 = 1,
-       AXI_READ_REQUESTS_ID_2 = 2,
-       AXI_READ_REQUESTS_ID_3 = 3,
-       AXI_READ_REQUESTS_ID_4 = 4,
-       AXI_READ_REQUESTS_ID_5 = 5,
-       AXI_READ_REQUESTS_ID_6 = 6,
-       AXI_READ_REQUESTS_ID_7 = 7,
-       AXI_READ_REQUESTS_ID_8 = 8,
-       AXI_READ_REQUESTS_ID_9 = 9,
-       AXI_READ_REQUESTS_ID_10 = 10,
-       AXI_READ_REQUESTS_ID_11 = 11,
-       AXI_READ_REQUESTS_ID_12 = 12,
-       AXI_READ_REQUESTS_ID_13 = 13,
-       AXI_READ_REQUESTS_ID_14 = 14,
-       AXI_READ_REQUESTS_ID_15 = 15,
-       AXI0_READ_REQUESTS_TOTAL = 16,
-       AXI1_READ_REQUESTS_TOTAL = 17,
-       AXI2_READ_REQUESTS_TOTAL = 18,
-       AXI3_READ_REQUESTS_TOTAL = 19,
-       AXI_READ_REQUESTS_TOTAL = 20,
-       AXI_WRITE_REQUESTS_ID_0 = 21,
-       AXI_WRITE_REQUESTS_ID_1 = 22,
-       AXI_WRITE_REQUESTS_ID_2 = 23,
-       AXI_WRITE_REQUESTS_ID_3 = 24,
-       AXI_WRITE_REQUESTS_ID_4 = 25,
-       AXI_WRITE_REQUESTS_ID_5 = 26,
-       AXI_WRITE_REQUESTS_ID_6 = 27,
-       AXI_WRITE_REQUESTS_ID_7 = 28,
-       AXI_WRITE_REQUESTS_ID_8 = 29,
-       AXI_WRITE_REQUESTS_ID_9 = 30,
-       AXI_WRITE_REQUESTS_ID_10 = 31,
-       AXI_WRITE_REQUESTS_ID_11 = 32,
-       AXI_WRITE_REQUESTS_ID_12 = 33,
-       AXI_WRITE_REQUESTS_ID_13 = 34,
-       AXI_WRITE_REQUESTS_ID_14 = 35,
-       AXI_WRITE_REQUESTS_ID_15 = 36,
-       AXI0_WRITE_REQUESTS_TOTAL = 37,
-       AXI1_WRITE_REQUESTS_TOTAL = 38,
-       AXI2_WRITE_REQUESTS_TOTAL = 39,
-       AXI3_WRITE_REQUESTS_TOTAL = 40,
-       AXI_WRITE_REQUESTS_TOTAL = 41,
-       AXI_TOTAL_REQUESTS = 42,
-       AXI_READ_DATA_BEATS_ID_0 = 43,
-       AXI_READ_DATA_BEATS_ID_1 = 44,
-       AXI_READ_DATA_BEATS_ID_2 = 45,
-       AXI_READ_DATA_BEATS_ID_3 = 46,
-       AXI_READ_DATA_BEATS_ID_4 = 47,
-       AXI_READ_DATA_BEATS_ID_5 = 48,
-       AXI_READ_DATA_BEATS_ID_6 = 49,
-       AXI_READ_DATA_BEATS_ID_7 = 50,
-       AXI_READ_DATA_BEATS_ID_8 = 51,
-       AXI_READ_DATA_BEATS_ID_9 = 52,
-       AXI_READ_DATA_BEATS_ID_10 = 53,
-       AXI_READ_DATA_BEATS_ID_11 = 54,
-       AXI_READ_DATA_BEATS_ID_12 = 55,
-       AXI_READ_DATA_BEATS_ID_13 = 56,
-       AXI_READ_DATA_BEATS_ID_14 = 57,
-       AXI_READ_DATA_BEATS_ID_15 = 58,
-       AXI0_READ_DATA_BEATS_TOTAL = 59,
-       AXI1_READ_DATA_BEATS_TOTAL = 60,
-       AXI2_READ_DATA_BEATS_TOTAL = 61,
-       AXI3_READ_DATA_BEATS_TOTAL = 62,
-       AXI_READ_DATA_BEATS_TOTAL = 63,
-       AXI_WRITE_DATA_BEATS_ID_0 = 64,
-       AXI_WRITE_DATA_BEATS_ID_1 = 65,
-       AXI_WRITE_DATA_BEATS_ID_2 = 66,
-       AXI_WRITE_DATA_BEATS_ID_3 = 67,
-       AXI_WRITE_DATA_BEATS_ID_4 = 68,
-       AXI_WRITE_DATA_BEATS_ID_5 = 69,
-       AXI_WRITE_DATA_BEATS_ID_6 = 70,
-       AXI_WRITE_DATA_BEATS_ID_7 = 71,
-       AXI_WRITE_DATA_BEATS_ID_8 = 72,
-       AXI_WRITE_DATA_BEATS_ID_9 = 73,
-       AXI_WRITE_DATA_BEATS_ID_10 = 74,
-       AXI_WRITE_DATA_BEATS_ID_11 = 75,
-       AXI_WRITE_DATA_BEATS_ID_12 = 76,
-       AXI_WRITE_DATA_BEATS_ID_13 = 77,
-       AXI_WRITE_DATA_BEATS_ID_14 = 78,
-       AXI_WRITE_DATA_BEATS_ID_15 = 79,
-       AXI0_WRITE_DATA_BEATS_TOTAL = 80,
-       AXI1_WRITE_DATA_BEATS_TOTAL = 81,
-       AXI2_WRITE_DATA_BEATS_TOTAL = 82,
-       AXI3_WRITE_DATA_BEATS_TOTAL = 83,
-       AXI_WRITE_DATA_BEATS_TOTAL = 84,
-       AXI_DATA_BEATS_TOTAL = 85,
-};
-
-enum a5xx_tex_filter {
-       A5XX_TEX_NEAREST = 0,
-       A5XX_TEX_LINEAR = 1,
-       A5XX_TEX_ANISO = 2,
-};
-
-enum a5xx_tex_clamp {
-       A5XX_TEX_REPEAT = 0,
-       A5XX_TEX_CLAMP_TO_EDGE = 1,
-       A5XX_TEX_MIRROR_REPEAT = 2,
-       A5XX_TEX_CLAMP_TO_BORDER = 3,
-       A5XX_TEX_MIRROR_CLAMP = 4,
-};
-
-enum a5xx_tex_aniso {
-       A5XX_TEX_ANISO_1 = 0,
-       A5XX_TEX_ANISO_2 = 1,
-       A5XX_TEX_ANISO_4 = 2,
-       A5XX_TEX_ANISO_8 = 3,
-       A5XX_TEX_ANISO_16 = 4,
-};
-
-enum a5xx_tex_swiz {
-       A5XX_TEX_X = 0,
-       A5XX_TEX_Y = 1,
-       A5XX_TEX_Z = 2,
-       A5XX_TEX_W = 3,
-       A5XX_TEX_ZERO = 4,
-       A5XX_TEX_ONE = 5,
-};
-
-enum a5xx_tex_type {
-       A5XX_TEX_1D = 0,
-       A5XX_TEX_2D = 1,
-       A5XX_TEX_CUBE = 2,
-       A5XX_TEX_3D = 3,
-};
-
-#define A5XX_INT0_RBBM_GPU_IDLE                                        0x00000001
-#define A5XX_INT0_RBBM_AHB_ERROR                               0x00000002
-#define A5XX_INT0_RBBM_TRANSFER_TIMEOUT                                0x00000004
-#define A5XX_INT0_RBBM_ME_MS_TIMEOUT                           0x00000008
-#define A5XX_INT0_RBBM_PFP_MS_TIMEOUT                          0x00000010
-#define A5XX_INT0_RBBM_ETS_MS_TIMEOUT                          0x00000020
-#define A5XX_INT0_RBBM_ATB_ASYNC_OVERFLOW                      0x00000040
-#define A5XX_INT0_RBBM_GPC_ERROR                               0x00000080
-#define A5XX_INT0_CP_SW                                                0x00000100
-#define A5XX_INT0_CP_HW_ERROR                                  0x00000200
-#define A5XX_INT0_CP_CCU_FLUSH_DEPTH_TS                                0x00000400
-#define A5XX_INT0_CP_CCU_FLUSH_COLOR_TS                                0x00000800
-#define A5XX_INT0_CP_CCU_RESOLVE_TS                            0x00001000
-#define A5XX_INT0_CP_IB2                                       0x00002000
-#define A5XX_INT0_CP_IB1                                       0x00004000
-#define A5XX_INT0_CP_RB                                                0x00008000
-#define A5XX_INT0_CP_UNUSED_1                                  0x00010000
-#define A5XX_INT0_CP_RB_DONE_TS                                        0x00020000
-#define A5XX_INT0_CP_WT_DONE_TS                                        0x00040000
-#define A5XX_INT0_UNKNOWN_1                                    0x00080000
-#define A5XX_INT0_CP_CACHE_FLUSH_TS                            0x00100000
-#define A5XX_INT0_UNUSED_2                                     0x00200000
-#define A5XX_INT0_RBBM_ATB_BUS_OVERFLOW                                0x00400000
-#define A5XX_INT0_MISC_HANG_DETECT                             0x00800000
-#define A5XX_INT0_UCHE_OOB_ACCESS                              0x01000000
-#define A5XX_INT0_UCHE_TRAP_INTR                               0x02000000
-#define A5XX_INT0_DEBBUS_INTR_0                                        0x04000000
-#define A5XX_INT0_DEBBUS_INTR_1                                        0x08000000
-#define A5XX_INT0_GPMU_VOLTAGE_DROOP                           0x10000000
-#define A5XX_INT0_GPMU_FIRMWARE                                        0x20000000
-#define A5XX_INT0_ISDB_CPU_IRQ                                 0x40000000
-#define A5XX_INT0_ISDB_UNDER_DEBUG                             0x80000000
-#define A5XX_CP_INT_CP_OPCODE_ERROR                            0x00000001
-#define A5XX_CP_INT_CP_RESERVED_BIT_ERROR                      0x00000002
-#define A5XX_CP_INT_CP_HW_FAULT_ERROR                          0x00000004
-#define A5XX_CP_INT_CP_DMA_ERROR                               0x00000008
-#define A5XX_CP_INT_CP_REGISTER_PROTECTION_ERROR               0x00000010
-#define A5XX_CP_INT_CP_AHB_ERROR                               0x00000020
-#define REG_A5XX_CP_RB_BASE                                    0x00000800
-
-#define REG_A5XX_CP_RB_BASE_HI                                 0x00000801
-
-#define REG_A5XX_CP_RB_CNTL                                    0x00000802
-
-#define REG_A5XX_CP_RB_RPTR_ADDR                               0x00000804
-
-#define REG_A5XX_CP_RB_RPTR_ADDR_HI                            0x00000805
-
-#define REG_A5XX_CP_RB_RPTR                                    0x00000806
-
-#define REG_A5XX_CP_RB_WPTR                                    0x00000807
-
-#define REG_A5XX_CP_PFP_STAT_ADDR                              0x00000808
-
-#define REG_A5XX_CP_PFP_STAT_DATA                              0x00000809
-
-#define REG_A5XX_CP_DRAW_STATE_ADDR                            0x0000080b
-
-#define REG_A5XX_CP_DRAW_STATE_DATA                            0x0000080c
-
-#define REG_A5XX_CP_ME_NRT_ADDR_LO                             0x0000080d
-
-#define REG_A5XX_CP_ME_NRT_ADDR_HI                             0x0000080e
-
-#define REG_A5XX_CP_ME_NRT_DATA                                        0x00000810
-
-#define REG_A5XX_CP_CRASH_SCRIPT_BASE_LO                       0x00000817
-
-#define REG_A5XX_CP_CRASH_SCRIPT_BASE_HI                       0x00000818
-
-#define REG_A5XX_CP_CRASH_DUMP_CNTL                            0x00000819
-
-#define REG_A5XX_CP_ME_STAT_ADDR                               0x0000081a
-
-#define REG_A5XX_CP_ROQ_THRESHOLDS_1                           0x0000081f
-
-#define REG_A5XX_CP_ROQ_THRESHOLDS_2                           0x00000820
-
-#define REG_A5XX_CP_ROQ_DBG_ADDR                               0x00000821
-
-#define REG_A5XX_CP_ROQ_DBG_DATA                               0x00000822
-
-#define REG_A5XX_CP_MEQ_DBG_ADDR                               0x00000823
-
-#define REG_A5XX_CP_MEQ_DBG_DATA                               0x00000824
-
-#define REG_A5XX_CP_MEQ_THRESHOLDS                             0x00000825
-
-#define REG_A5XX_CP_MERCIU_SIZE                                        0x00000826
-
-#define REG_A5XX_CP_MERCIU_DBG_ADDR                            0x00000827
-
-#define REG_A5XX_CP_MERCIU_DBG_DATA_1                          0x00000828
-
-#define REG_A5XX_CP_MERCIU_DBG_DATA_2                          0x00000829
-
-#define REG_A5XX_CP_PFP_UCODE_DBG_ADDR                         0x0000082a
-
-#define REG_A5XX_CP_PFP_UCODE_DBG_DATA                         0x0000082b
-
-#define REG_A5XX_CP_ME_UCODE_DBG_ADDR                          0x0000082f
-
-#define REG_A5XX_CP_ME_UCODE_DBG_DATA                          0x00000830
-
-#define REG_A5XX_CP_CNTL                                       0x00000831
-
-#define REG_A5XX_CP_PFP_ME_CNTL                                        0x00000832
-
-#define REG_A5XX_CP_CHICKEN_DBG                                        0x00000833
-
-#define REG_A5XX_CP_PFP_INSTR_BASE_LO                          0x00000835
-
-#define REG_A5XX_CP_PFP_INSTR_BASE_HI                          0x00000836
-
-#define REG_A5XX_CP_ME_INSTR_BASE_LO                           0x00000838
-
-#define REG_A5XX_CP_ME_INSTR_BASE_HI                           0x00000839
-
-#define REG_A5XX_CP_CONTEXT_SWITCH_CNTL                                0x0000083b
-
-#define REG_A5XX_CP_CONTEXT_SWITCH_RESTORE_ADDR_LO             0x0000083c
-
-#define REG_A5XX_CP_CONTEXT_SWITCH_RESTORE_ADDR_HI             0x0000083d
-
-#define REG_A5XX_CP_CONTEXT_SWITCH_SAVE_ADDR_LO                        0x0000083e
-
-#define REG_A5XX_CP_CONTEXT_SWITCH_SAVE_ADDR_HI                        0x0000083f
-
-#define REG_A5XX_CP_CONTEXT_SWITCH_SMMU_INFO_LO                        0x00000840
-
-#define REG_A5XX_CP_CONTEXT_SWITCH_SMMU_INFO_HI                        0x00000841
-
-#define REG_A5XX_CP_ADDR_MODE_CNTL                             0x00000860
-
-#define REG_A5XX_CP_ME_STAT_DATA                               0x00000b14
-
-#define REG_A5XX_CP_WFI_PEND_CTR                               0x00000b15
-
-#define REG_A5XX_CP_INTERRUPT_STATUS                           0x00000b18
-
-#define REG_A5XX_CP_HW_FAULT                                   0x00000b1a
-
-#define REG_A5XX_CP_PROTECT_STATUS                             0x00000b1c
-
-#define REG_A5XX_CP_IB1_BASE                                   0x00000b1f
-
-#define REG_A5XX_CP_IB1_BASE_HI                                        0x00000b20
-
-#define REG_A5XX_CP_IB1_BUFSZ                                  0x00000b21
-
-#define REG_A5XX_CP_IB2_BASE                                   0x00000b22
-
-#define REG_A5XX_CP_IB2_BASE_HI                                        0x00000b23
-
-#define REG_A5XX_CP_IB2_BUFSZ                                  0x00000b24
-
-static inline uint32_t REG_A5XX_CP_SCRATCH(uint32_t i0) { return 0x00000b78 + 0x1*i0; }
-
-static inline uint32_t REG_A5XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000b78 + 0x1*i0; }
-
-static inline uint32_t REG_A5XX_CP_PROTECT(uint32_t i0) { return 0x00000880 + 0x1*i0; }
-
-static inline uint32_t REG_A5XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000880 + 0x1*i0; }
-#define A5XX_CP_PROTECT_REG_BASE_ADDR__MASK                    0x0001ffff
-#define A5XX_CP_PROTECT_REG_BASE_ADDR__SHIFT                   0
-static inline uint32_t A5XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)
-{
-       return ((val) << A5XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A5XX_CP_PROTECT_REG_BASE_ADDR__MASK;
-}
-#define A5XX_CP_PROTECT_REG_MASK_LEN__MASK                     0x1f000000
-#define A5XX_CP_PROTECT_REG_MASK_LEN__SHIFT                    24
-static inline uint32_t A5XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)
-{
-       return ((val) << A5XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A5XX_CP_PROTECT_REG_MASK_LEN__MASK;
-}
-#define A5XX_CP_PROTECT_REG_TRAP_WRITE                         0x20000000
-#define A5XX_CP_PROTECT_REG_TRAP_READ                          0x40000000
-
-#define REG_A5XX_CP_PROTECT_CNTL                               0x000008a0
-
-#define REG_A5XX_CP_AHB_FAULT                                  0x00000b1b
-
-#define REG_A5XX_CP_PERFCTR_CP_SEL_0                           0x00000bb0
-
-#define REG_A5XX_CP_PERFCTR_CP_SEL_1                           0x00000bb1
-
-#define REG_A5XX_CP_PERFCTR_CP_SEL_2                           0x00000bb2
-
-#define REG_A5XX_CP_PERFCTR_CP_SEL_3                           0x00000bb3
-
-#define REG_A5XX_CP_PERFCTR_CP_SEL_4                           0x00000bb4
-
-#define REG_A5XX_CP_PERFCTR_CP_SEL_5                           0x00000bb5
-
-#define REG_A5XX_CP_PERFCTR_CP_SEL_6                           0x00000bb6
-
-#define REG_A5XX_CP_PERFCTR_CP_SEL_7                           0x00000bb7
-
-#define REG_A5XX_VSC_ADDR_MODE_CNTL                            0x00000bc1
-
-#define REG_A5XX_CP_POWERCTR_CP_SEL_0                          0x00000bba
-
-#define REG_A5XX_CP_POWERCTR_CP_SEL_1                          0x00000bbb
-
-#define REG_A5XX_CP_POWERCTR_CP_SEL_2                          0x00000bbc
-
-#define REG_A5XX_CP_POWERCTR_CP_SEL_3                          0x00000bbd
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_SEL_A                         0x00000004
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_SEL_B                         0x00000005
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_SEL_C                         0x00000006
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_SEL_D                         0x00000007
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_CNTLT                         0x00000008
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_CNTLM                         0x00000009
-
-#define REG_A5XX_RBBM_CFG_DEBBUS_CTLTM_ENABLE_SHIFT            0x00000018
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_OPL                           0x0000000a
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_OPE                           0x0000000b
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_0                                0x0000000c
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_1                                0x0000000d
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_2                                0x0000000e
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_3                                0x0000000f
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_0                       0x00000010
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_1                       0x00000011
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_2                       0x00000012
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_3                       0x00000013
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_BYTEL_0                       0x00000014
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_BYTEL_1                       0x00000015
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_0                                0x00000016
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_1                                0x00000017
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_2                                0x00000018
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_3                                0x00000019
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_0                       0x0000001a
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_1                       0x0000001b
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_2                       0x0000001c
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_3                       0x0000001d
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_NIBBLEE                       0x0000001e
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_PTRC0                         0x0000001f
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_PTRC1                         0x00000020
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_LOADREG                       0x00000021
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_IDX                           0x00000022
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_CLRC                          0x00000023
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_LOADIVT                       0x00000024
-
-#define REG_A5XX_RBBM_INTERFACE_HANG_INT_CNTL                  0x0000002f
-
-#define REG_A5XX_RBBM_INT_CLEAR_CMD                            0x00000037
-
-#define REG_A5XX_RBBM_INT_0_MASK                               0x00000038
-#define A5XX_RBBM_INT_0_MASK_RBBM_GPU_IDLE                     0x00000001
-#define A5XX_RBBM_INT_0_MASK_RBBM_AHB_ERROR                    0x00000002
-#define A5XX_RBBM_INT_0_MASK_RBBM_TRANSFER_TIMEOUT             0x00000004
-#define A5XX_RBBM_INT_0_MASK_RBBM_ME_MS_TIMEOUT                        0x00000008
-#define A5XX_RBBM_INT_0_MASK_RBBM_PFP_MS_TIMEOUT               0x00000010
-#define A5XX_RBBM_INT_0_MASK_RBBM_ETS_MS_TIMEOUT               0x00000020
-#define A5XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNC_OVERFLOW           0x00000040
-#define A5XX_RBBM_INT_0_MASK_RBBM_GPC_ERROR                    0x00000080
-#define A5XX_RBBM_INT_0_MASK_CP_SW                             0x00000100
-#define A5XX_RBBM_INT_0_MASK_CP_HW_ERROR                       0x00000200
-#define A5XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_DEPTH_TS             0x00000400
-#define A5XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_COLOR_TS             0x00000800
-#define A5XX_RBBM_INT_0_MASK_CP_CCU_RESOLVE_TS                 0x00001000
-#define A5XX_RBBM_INT_0_MASK_CP_IB2                            0x00002000
-#define A5XX_RBBM_INT_0_MASK_CP_IB1                            0x00004000
-#define A5XX_RBBM_INT_0_MASK_CP_RB                             0x00008000
-#define A5XX_RBBM_INT_0_MASK_CP_RB_DONE_TS                     0x00020000
-#define A5XX_RBBM_INT_0_MASK_CP_WT_DONE_TS                     0x00040000
-#define A5XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS                 0x00100000
-#define A5XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW             0x00400000
-#define A5XX_RBBM_INT_0_MASK_MISC_HANG_DETECT                  0x00800000
-#define A5XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS                   0x01000000
-#define A5XX_RBBM_INT_0_MASK_UCHE_TRAP_INTR                    0x02000000
-#define A5XX_RBBM_INT_0_MASK_DEBBUS_INTR_0                     0x04000000
-#define A5XX_RBBM_INT_0_MASK_DEBBUS_INTR_1                     0x08000000
-#define A5XX_RBBM_INT_0_MASK_GPMU_VOLTAGE_DROOP                        0x10000000
-#define A5XX_RBBM_INT_0_MASK_GPMU_FIRMWARE                     0x20000000
-#define A5XX_RBBM_INT_0_MASK_ISDB_CPU_IRQ                      0x40000000
-#define A5XX_RBBM_INT_0_MASK_ISDB_UNDER_DEBUG                  0x80000000
-
-#define REG_A5XX_RBBM_AHB_DBG_CNTL                             0x0000003f
-
-#define REG_A5XX_RBBM_EXT_VBIF_DBG_CNTL                                0x00000041
-
-#define REG_A5XX_RBBM_SW_RESET_CMD                             0x00000043
-
-#define REG_A5XX_RBBM_BLOCK_SW_RESET_CMD                       0x00000045
-
-#define REG_A5XX_RBBM_BLOCK_SW_RESET_CMD2                      0x00000046
-
-#define REG_A5XX_RBBM_DBG_LO_HI_GPIO                           0x00000048
-
-#define REG_A5XX_RBBM_EXT_TRACE_BUS_CNTL                       0x00000049
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_TP0                           0x0000004a
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_TP1                           0x0000004b
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_TP2                           0x0000004c
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_TP3                           0x0000004d
-
-#define REG_A5XX_RBBM_CLOCK_CNTL2_TP0                          0x0000004e
-
-#define REG_A5XX_RBBM_CLOCK_CNTL2_TP1                          0x0000004f
-
-#define REG_A5XX_RBBM_CLOCK_CNTL2_TP2                          0x00000050
-
-#define REG_A5XX_RBBM_CLOCK_CNTL2_TP3                          0x00000051
-
-#define REG_A5XX_RBBM_CLOCK_CNTL3_TP0                          0x00000052
-
-#define REG_A5XX_RBBM_CLOCK_CNTL3_TP1                          0x00000053
-
-#define REG_A5XX_RBBM_CLOCK_CNTL3_TP2                          0x00000054
-
-#define REG_A5XX_RBBM_CLOCK_CNTL3_TP3                          0x00000055
-
-#define REG_A5XX_RBBM_READ_AHB_THROUGH_DBG                     0x00000059
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_UCHE                          0x0000005a
-
-#define REG_A5XX_RBBM_CLOCK_CNTL2_UCHE                         0x0000005b
-
-#define REG_A5XX_RBBM_CLOCK_CNTL3_UCHE                         0x0000005c
-
-#define REG_A5XX_RBBM_CLOCK_CNTL4_UCHE                         0x0000005d
-
-#define REG_A5XX_RBBM_CLOCK_HYST_UCHE                          0x0000005e
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_UCHE                         0x0000005f
-
-#define REG_A5XX_RBBM_CLOCK_MODE_GPC                           0x00000060
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_GPC                          0x00000061
-
-#define REG_A5XX_RBBM_CLOCK_HYST_GPC                           0x00000062
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM                  0x00000063
-
-#define REG_A5XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM                  0x00000064
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM                 0x00000065
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_HLSQ                         0x00000066
-
-#define REG_A5XX_RBBM_CLOCK_CNTL                               0x00000067
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_SP0                           0x00000068
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_SP1                           0x00000069
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_SP2                           0x0000006a
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_SP3                           0x0000006b
-
-#define REG_A5XX_RBBM_CLOCK_CNTL2_SP0                          0x0000006c
-
-#define REG_A5XX_RBBM_CLOCK_CNTL2_SP1                          0x0000006d
-
-#define REG_A5XX_RBBM_CLOCK_CNTL2_SP2                          0x0000006e
-
-#define REG_A5XX_RBBM_CLOCK_CNTL2_SP3                          0x0000006f
-
-#define REG_A5XX_RBBM_CLOCK_HYST_SP0                           0x00000070
-
-#define REG_A5XX_RBBM_CLOCK_HYST_SP1                           0x00000071
-
-#define REG_A5XX_RBBM_CLOCK_HYST_SP2                           0x00000072
-
-#define REG_A5XX_RBBM_CLOCK_HYST_SP3                           0x00000073
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_SP0                          0x00000074
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_SP1                          0x00000075
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_SP2                          0x00000076
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_SP3                          0x00000077
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_RB0                           0x00000078
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_RB1                           0x00000079
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_RB2                           0x0000007a
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_RB3                           0x0000007b
-
-#define REG_A5XX_RBBM_CLOCK_CNTL2_RB0                          0x0000007c
-
-#define REG_A5XX_RBBM_CLOCK_CNTL2_RB1                          0x0000007d
-
-#define REG_A5XX_RBBM_CLOCK_CNTL2_RB2                          0x0000007e
-
-#define REG_A5XX_RBBM_CLOCK_CNTL2_RB3                          0x0000007f
-
-#define REG_A5XX_RBBM_CLOCK_HYST_RAC                           0x00000080
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_RAC                          0x00000081
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_CCU0                          0x00000082
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_CCU1                          0x00000083
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_CCU2                          0x00000084
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_CCU3                          0x00000085
-
-#define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU0                       0x00000086
-
-#define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU1                       0x00000087
-
-#define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU2                       0x00000088
-
-#define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU3                       0x00000089
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_RAC                           0x0000008a
-
-#define REG_A5XX_RBBM_CLOCK_CNTL2_RAC                          0x0000008b
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_0                  0x0000008c
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_1                  0x0000008d
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_2                  0x0000008e
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_3                  0x0000008f
-
-#define REG_A5XX_RBBM_CLOCK_HYST_VFD                           0x00000090
-
-#define REG_A5XX_RBBM_CLOCK_MODE_VFD                           0x00000091
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_VFD                          0x00000092
-
-#define REG_A5XX_RBBM_AHB_CNTL0                                        0x00000093
-
-#define REG_A5XX_RBBM_AHB_CNTL1                                        0x00000094
-
-#define REG_A5XX_RBBM_AHB_CNTL2                                        0x00000095
-
-#define REG_A5XX_RBBM_AHB_CMD                                  0x00000096
-
-#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL11               0x0000009c
-
-#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL12               0x0000009d
-
-#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL13               0x0000009e
-
-#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL14               0x0000009f
-
-#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL15               0x000000a0
-
-#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL16               0x000000a1
-
-#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL17               0x000000a2
-
-#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL18               0x000000a3
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_TP0                          0x000000a4
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_TP1                          0x000000a5
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_TP2                          0x000000a6
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_TP3                          0x000000a7
-
-#define REG_A5XX_RBBM_CLOCK_DELAY2_TP0                         0x000000a8
-
-#define REG_A5XX_RBBM_CLOCK_DELAY2_TP1                         0x000000a9
-
-#define REG_A5XX_RBBM_CLOCK_DELAY2_TP2                         0x000000aa
-
-#define REG_A5XX_RBBM_CLOCK_DELAY2_TP3                         0x000000ab
-
-#define REG_A5XX_RBBM_CLOCK_DELAY3_TP0                         0x000000ac
-
-#define REG_A5XX_RBBM_CLOCK_DELAY3_TP1                         0x000000ad
-
-#define REG_A5XX_RBBM_CLOCK_DELAY3_TP2                         0x000000ae
-
-#define REG_A5XX_RBBM_CLOCK_DELAY3_TP3                         0x000000af
-
-#define REG_A5XX_RBBM_CLOCK_HYST_TP0                           0x000000b0
-
-#define REG_A5XX_RBBM_CLOCK_HYST_TP1                           0x000000b1
-
-#define REG_A5XX_RBBM_CLOCK_HYST_TP2                           0x000000b2
-
-#define REG_A5XX_RBBM_CLOCK_HYST_TP3                           0x000000b3
-
-#define REG_A5XX_RBBM_CLOCK_HYST2_TP0                          0x000000b4
-
-#define REG_A5XX_RBBM_CLOCK_HYST2_TP1                          0x000000b5
-
-#define REG_A5XX_RBBM_CLOCK_HYST2_TP2                          0x000000b6
-
-#define REG_A5XX_RBBM_CLOCK_HYST2_TP3                          0x000000b7
-
-#define REG_A5XX_RBBM_CLOCK_HYST3_TP0                          0x000000b8
-
-#define REG_A5XX_RBBM_CLOCK_HYST3_TP1                          0x000000b9
-
-#define REG_A5XX_RBBM_CLOCK_HYST3_TP2                          0x000000ba
-
-#define REG_A5XX_RBBM_CLOCK_HYST3_TP3                          0x000000bb
-
-#define REG_A5XX_RBBM_CLOCK_CNTL_GPMU                          0x000000c8
-
-#define REG_A5XX_RBBM_CLOCK_DELAY_GPMU                         0x000000c9
-
-#define REG_A5XX_RBBM_CLOCK_HYST_GPMU                          0x000000ca
-
-#define REG_A5XX_RBBM_PERFCTR_CP_0_LO                          0x000003a0
-
-#define REG_A5XX_RBBM_PERFCTR_CP_0_HI                          0x000003a1
-
-#define REG_A5XX_RBBM_PERFCTR_CP_1_LO                          0x000003a2
-
-#define REG_A5XX_RBBM_PERFCTR_CP_1_HI                          0x000003a3
-
-#define REG_A5XX_RBBM_PERFCTR_CP_2_LO                          0x000003a4
-
-#define REG_A5XX_RBBM_PERFCTR_CP_2_HI                          0x000003a5
-
-#define REG_A5XX_RBBM_PERFCTR_CP_3_LO                          0x000003a6
-
-#define REG_A5XX_RBBM_PERFCTR_CP_3_HI                          0x000003a7
-
-#define REG_A5XX_RBBM_PERFCTR_CP_4_LO                          0x000003a8
-
-#define REG_A5XX_RBBM_PERFCTR_CP_4_HI                          0x000003a9
-
-#define REG_A5XX_RBBM_PERFCTR_CP_5_LO                          0x000003aa
-
-#define REG_A5XX_RBBM_PERFCTR_CP_5_HI                          0x000003ab
-
-#define REG_A5XX_RBBM_PERFCTR_CP_6_LO                          0x000003ac
-
-#define REG_A5XX_RBBM_PERFCTR_CP_6_HI                          0x000003ad
-
-#define REG_A5XX_RBBM_PERFCTR_CP_7_LO                          0x000003ae
-
-#define REG_A5XX_RBBM_PERFCTR_CP_7_HI                          0x000003af
-
-#define REG_A5XX_RBBM_PERFCTR_RBBM_0_LO                                0x000003b0
-
-#define REG_A5XX_RBBM_PERFCTR_RBBM_0_HI                                0x000003b1
-
-#define REG_A5XX_RBBM_PERFCTR_RBBM_1_LO                                0x000003b2
-
-#define REG_A5XX_RBBM_PERFCTR_RBBM_1_HI                                0x000003b3
-
-#define REG_A5XX_RBBM_PERFCTR_RBBM_2_LO                                0x000003b4
-
-#define REG_A5XX_RBBM_PERFCTR_RBBM_2_HI                                0x000003b5
-
-#define REG_A5XX_RBBM_PERFCTR_RBBM_3_LO                                0x000003b6
-
-#define REG_A5XX_RBBM_PERFCTR_RBBM_3_HI                                0x000003b7
-
-#define REG_A5XX_RBBM_PERFCTR_PC_0_LO                          0x000003b8
-
-#define REG_A5XX_RBBM_PERFCTR_PC_0_HI                          0x000003b9
-
-#define REG_A5XX_RBBM_PERFCTR_PC_1_LO                          0x000003ba
-
-#define REG_A5XX_RBBM_PERFCTR_PC_1_HI                          0x000003bb
-
-#define REG_A5XX_RBBM_PERFCTR_PC_2_LO                          0x000003bc
-
-#define REG_A5XX_RBBM_PERFCTR_PC_2_HI                          0x000003bd
-
-#define REG_A5XX_RBBM_PERFCTR_PC_3_LO                          0x000003be
-
-#define REG_A5XX_RBBM_PERFCTR_PC_3_HI                          0x000003bf
-
-#define REG_A5XX_RBBM_PERFCTR_PC_4_LO                          0x000003c0
-
-#define REG_A5XX_RBBM_PERFCTR_PC_4_HI                          0x000003c1
-
-#define REG_A5XX_RBBM_PERFCTR_PC_5_LO                          0x000003c2
-
-#define REG_A5XX_RBBM_PERFCTR_PC_5_HI                          0x000003c3
-
-#define REG_A5XX_RBBM_PERFCTR_PC_6_LO                          0x000003c4
-
-#define REG_A5XX_RBBM_PERFCTR_PC_6_HI                          0x000003c5
-
-#define REG_A5XX_RBBM_PERFCTR_PC_7_LO                          0x000003c6
-
-#define REG_A5XX_RBBM_PERFCTR_PC_7_HI                          0x000003c7
-
-#define REG_A5XX_RBBM_PERFCTR_VFD_0_LO                         0x000003c8
-
-#define REG_A5XX_RBBM_PERFCTR_VFD_0_HI                         0x000003c9
-
-#define REG_A5XX_RBBM_PERFCTR_VFD_1_LO                         0x000003ca
-
-#define REG_A5XX_RBBM_PERFCTR_VFD_1_HI                         0x000003cb
-
-#define REG_A5XX_RBBM_PERFCTR_VFD_2_LO                         0x000003cc
-
-#define REG_A5XX_RBBM_PERFCTR_VFD_2_HI                         0x000003cd
-
-#define REG_A5XX_RBBM_PERFCTR_VFD_3_LO                         0x000003ce
-
-#define REG_A5XX_RBBM_PERFCTR_VFD_3_HI                         0x000003cf
-
-#define REG_A5XX_RBBM_PERFCTR_VFD_4_LO                         0x000003d0
-
-#define REG_A5XX_RBBM_PERFCTR_VFD_4_HI                         0x000003d1
-
-#define REG_A5XX_RBBM_PERFCTR_VFD_5_LO                         0x000003d2
-
-#define REG_A5XX_RBBM_PERFCTR_VFD_5_HI                         0x000003d3
-
-#define REG_A5XX_RBBM_PERFCTR_VFD_6_LO                         0x000003d4
-
-#define REG_A5XX_RBBM_PERFCTR_VFD_6_HI                         0x000003d5
-
-#define REG_A5XX_RBBM_PERFCTR_VFD_7_LO                         0x000003d6
-
-#define REG_A5XX_RBBM_PERFCTR_VFD_7_HI                         0x000003d7
-
-#define REG_A5XX_RBBM_PERFCTR_HLSQ_0_LO                                0x000003d8
-
-#define REG_A5XX_RBBM_PERFCTR_HLSQ_0_HI                                0x000003d9
-
-#define REG_A5XX_RBBM_PERFCTR_HLSQ_1_LO                                0x000003da
-
-#define REG_A5XX_RBBM_PERFCTR_HLSQ_1_HI                                0x000003db
-
-#define REG_A5XX_RBBM_PERFCTR_HLSQ_2_LO                                0x000003dc
-
-#define REG_A5XX_RBBM_PERFCTR_HLSQ_2_HI                                0x000003dd
-
-#define REG_A5XX_RBBM_PERFCTR_HLSQ_3_LO                                0x000003de
-
-#define REG_A5XX_RBBM_PERFCTR_HLSQ_3_HI                                0x000003df
-
-#define REG_A5XX_RBBM_PERFCTR_HLSQ_4_LO                                0x000003e0
-
-#define REG_A5XX_RBBM_PERFCTR_HLSQ_4_HI                                0x000003e1
-
-#define REG_A5XX_RBBM_PERFCTR_HLSQ_5_LO                                0x000003e2
-
-#define REG_A5XX_RBBM_PERFCTR_HLSQ_5_HI                                0x000003e3
-
-#define REG_A5XX_RBBM_PERFCTR_HLSQ_6_LO                                0x000003e4
-
-#define REG_A5XX_RBBM_PERFCTR_HLSQ_6_HI                                0x000003e5
-
-#define REG_A5XX_RBBM_PERFCTR_HLSQ_7_LO                                0x000003e6
-
-#define REG_A5XX_RBBM_PERFCTR_HLSQ_7_HI                                0x000003e7
-
-#define REG_A5XX_RBBM_PERFCTR_VPC_0_LO                         0x000003e8
-
-#define REG_A5XX_RBBM_PERFCTR_VPC_0_HI                         0x000003e9
-
-#define REG_A5XX_RBBM_PERFCTR_VPC_1_LO                         0x000003ea
-
-#define REG_A5XX_RBBM_PERFCTR_VPC_1_HI                         0x000003eb
-
-#define REG_A5XX_RBBM_PERFCTR_VPC_2_LO                         0x000003ec
-
-#define REG_A5XX_RBBM_PERFCTR_VPC_2_HI                         0x000003ed
-
-#define REG_A5XX_RBBM_PERFCTR_VPC_3_LO                         0x000003ee
-
-#define REG_A5XX_RBBM_PERFCTR_VPC_3_HI                         0x000003ef
-
-#define REG_A5XX_RBBM_PERFCTR_CCU_0_LO                         0x000003f0
-
-#define REG_A5XX_RBBM_PERFCTR_CCU_0_HI                         0x000003f1
-
-#define REG_A5XX_RBBM_PERFCTR_CCU_1_LO                         0x000003f2
-
-#define REG_A5XX_RBBM_PERFCTR_CCU_1_HI                         0x000003f3
-
-#define REG_A5XX_RBBM_PERFCTR_CCU_2_LO                         0x000003f4
-
-#define REG_A5XX_RBBM_PERFCTR_CCU_2_HI                         0x000003f5
-
-#define REG_A5XX_RBBM_PERFCTR_CCU_3_LO                         0x000003f6
-
-#define REG_A5XX_RBBM_PERFCTR_CCU_3_HI                         0x000003f7
-
-#define REG_A5XX_RBBM_PERFCTR_TSE_0_LO                         0x000003f8
-
-#define REG_A5XX_RBBM_PERFCTR_TSE_0_HI                         0x000003f9
-
-#define REG_A5XX_RBBM_PERFCTR_TSE_1_LO                         0x000003fa
-
-#define REG_A5XX_RBBM_PERFCTR_TSE_1_HI                         0x000003fb
-
-#define REG_A5XX_RBBM_PERFCTR_TSE_2_LO                         0x000003fc
-
-#define REG_A5XX_RBBM_PERFCTR_TSE_2_HI                         0x000003fd
-
-#define REG_A5XX_RBBM_PERFCTR_TSE_3_LO                         0x000003fe
-
-#define REG_A5XX_RBBM_PERFCTR_TSE_3_HI                         0x000003ff
-
-#define REG_A5XX_RBBM_PERFCTR_RAS_0_LO                         0x00000400
-
-#define REG_A5XX_RBBM_PERFCTR_RAS_0_HI                         0x00000401
-
-#define REG_A5XX_RBBM_PERFCTR_RAS_1_LO                         0x00000402
-
-#define REG_A5XX_RBBM_PERFCTR_RAS_1_HI                         0x00000403
-
-#define REG_A5XX_RBBM_PERFCTR_RAS_2_LO                         0x00000404
-
-#define REG_A5XX_RBBM_PERFCTR_RAS_2_HI                         0x00000405
-
-#define REG_A5XX_RBBM_PERFCTR_RAS_3_LO                         0x00000406
-
-#define REG_A5XX_RBBM_PERFCTR_RAS_3_HI                         0x00000407
-
-#define REG_A5XX_RBBM_PERFCTR_UCHE_0_LO                                0x00000408
-
-#define REG_A5XX_RBBM_PERFCTR_UCHE_0_HI                                0x00000409
-
-#define REG_A5XX_RBBM_PERFCTR_UCHE_1_LO                                0x0000040a
-
-#define REG_A5XX_RBBM_PERFCTR_UCHE_1_HI                                0x0000040b
-
-#define REG_A5XX_RBBM_PERFCTR_UCHE_2_LO                                0x0000040c
-
-#define REG_A5XX_RBBM_PERFCTR_UCHE_2_HI                                0x0000040d
-
-#define REG_A5XX_RBBM_PERFCTR_UCHE_3_LO                                0x0000040e
-
-#define REG_A5XX_RBBM_PERFCTR_UCHE_3_HI                                0x0000040f
-
-#define REG_A5XX_RBBM_PERFCTR_UCHE_4_LO                                0x00000410
-
-#define REG_A5XX_RBBM_PERFCTR_UCHE_4_HI                                0x00000411
-
-#define REG_A5XX_RBBM_PERFCTR_UCHE_5_LO                                0x00000412
-
-#define REG_A5XX_RBBM_PERFCTR_UCHE_5_HI                                0x00000413
-
-#define REG_A5XX_RBBM_PERFCTR_UCHE_6_LO                                0x00000414
-
-#define REG_A5XX_RBBM_PERFCTR_UCHE_6_HI                                0x00000415
-
-#define REG_A5XX_RBBM_PERFCTR_UCHE_7_LO                                0x00000416
-
-#define REG_A5XX_RBBM_PERFCTR_UCHE_7_HI                                0x00000417
-
-#define REG_A5XX_RBBM_PERFCTR_TP_0_LO                          0x00000418
-
-#define REG_A5XX_RBBM_PERFCTR_TP_0_HI                          0x00000419
-
-#define REG_A5XX_RBBM_PERFCTR_TP_1_LO                          0x0000041a
-
-#define REG_A5XX_RBBM_PERFCTR_TP_1_HI                          0x0000041b
-
-#define REG_A5XX_RBBM_PERFCTR_TP_2_LO                          0x0000041c
-
-#define REG_A5XX_RBBM_PERFCTR_TP_2_HI                          0x0000041d
-
-#define REG_A5XX_RBBM_PERFCTR_TP_3_LO                          0x0000041e
-
-#define REG_A5XX_RBBM_PERFCTR_TP_3_HI                          0x0000041f
-
-#define REG_A5XX_RBBM_PERFCTR_TP_4_LO                          0x00000420
-
-#define REG_A5XX_RBBM_PERFCTR_TP_4_HI                          0x00000421
-
-#define REG_A5XX_RBBM_PERFCTR_TP_5_LO                          0x00000422
-
-#define REG_A5XX_RBBM_PERFCTR_TP_5_HI                          0x00000423
-
-#define REG_A5XX_RBBM_PERFCTR_TP_6_LO                          0x00000424
-
-#define REG_A5XX_RBBM_PERFCTR_TP_6_HI                          0x00000425
-
-#define REG_A5XX_RBBM_PERFCTR_TP_7_LO                          0x00000426
-
-#define REG_A5XX_RBBM_PERFCTR_TP_7_HI                          0x00000427
-
-#define REG_A5XX_RBBM_PERFCTR_SP_0_LO                          0x00000428
-
-#define REG_A5XX_RBBM_PERFCTR_SP_0_HI                          0x00000429
-
-#define REG_A5XX_RBBM_PERFCTR_SP_1_LO                          0x0000042a
-
-#define REG_A5XX_RBBM_PERFCTR_SP_1_HI                          0x0000042b
-
-#define REG_A5XX_RBBM_PERFCTR_SP_2_LO                          0x0000042c
-
-#define REG_A5XX_RBBM_PERFCTR_SP_2_HI                          0x0000042d
-
-#define REG_A5XX_RBBM_PERFCTR_SP_3_LO                          0x0000042e
-
-#define REG_A5XX_RBBM_PERFCTR_SP_3_HI                          0x0000042f
-
-#define REG_A5XX_RBBM_PERFCTR_SP_4_LO                          0x00000430
-
-#define REG_A5XX_RBBM_PERFCTR_SP_4_HI                          0x00000431
-
-#define REG_A5XX_RBBM_PERFCTR_SP_5_LO                          0x00000432
-
-#define REG_A5XX_RBBM_PERFCTR_SP_5_HI                          0x00000433
-
-#define REG_A5XX_RBBM_PERFCTR_SP_6_LO                          0x00000434
-
-#define REG_A5XX_RBBM_PERFCTR_SP_6_HI                          0x00000435
-
-#define REG_A5XX_RBBM_PERFCTR_SP_7_LO                          0x00000436
-
-#define REG_A5XX_RBBM_PERFCTR_SP_7_HI                          0x00000437
-
-#define REG_A5XX_RBBM_PERFCTR_SP_8_LO                          0x00000438
-
-#define REG_A5XX_RBBM_PERFCTR_SP_8_HI                          0x00000439
-
-#define REG_A5XX_RBBM_PERFCTR_SP_9_LO                          0x0000043a
-
-#define REG_A5XX_RBBM_PERFCTR_SP_9_HI                          0x0000043b
-
-#define REG_A5XX_RBBM_PERFCTR_SP_10_LO                         0x0000043c
-
-#define REG_A5XX_RBBM_PERFCTR_SP_10_HI                         0x0000043d
-
-#define REG_A5XX_RBBM_PERFCTR_SP_11_LO                         0x0000043e
-
-#define REG_A5XX_RBBM_PERFCTR_SP_11_HI                         0x0000043f
-
-#define REG_A5XX_RBBM_PERFCTR_RB_0_LO                          0x00000440
-
-#define REG_A5XX_RBBM_PERFCTR_RB_0_HI                          0x00000441
-
-#define REG_A5XX_RBBM_PERFCTR_RB_1_LO                          0x00000442
-
-#define REG_A5XX_RBBM_PERFCTR_RB_1_HI                          0x00000443
-
-#define REG_A5XX_RBBM_PERFCTR_RB_2_LO                          0x00000444
-
-#define REG_A5XX_RBBM_PERFCTR_RB_2_HI                          0x00000445
-
-#define REG_A5XX_RBBM_PERFCTR_RB_3_LO                          0x00000446
-
-#define REG_A5XX_RBBM_PERFCTR_RB_3_HI                          0x00000447
-
-#define REG_A5XX_RBBM_PERFCTR_RB_4_LO                          0x00000448
-
-#define REG_A5XX_RBBM_PERFCTR_RB_4_HI                          0x00000449
-
-#define REG_A5XX_RBBM_PERFCTR_RB_5_LO                          0x0000044a
-
-#define REG_A5XX_RBBM_PERFCTR_RB_5_HI                          0x0000044b
-
-#define REG_A5XX_RBBM_PERFCTR_RB_6_LO                          0x0000044c
-
-#define REG_A5XX_RBBM_PERFCTR_RB_6_HI                          0x0000044d
-
-#define REG_A5XX_RBBM_PERFCTR_RB_7_LO                          0x0000044e
-
-#define REG_A5XX_RBBM_PERFCTR_RB_7_HI                          0x0000044f
-
-#define REG_A5XX_RBBM_PERFCTR_VSC_0_LO                         0x00000450
-
-#define REG_A5XX_RBBM_PERFCTR_VSC_0_HI                         0x00000451
-
-#define REG_A5XX_RBBM_PERFCTR_VSC_1_LO                         0x00000452
-
-#define REG_A5XX_RBBM_PERFCTR_VSC_1_HI                         0x00000453
-
-#define REG_A5XX_RBBM_PERFCTR_LRZ_0_LO                         0x00000454
-
-#define REG_A5XX_RBBM_PERFCTR_LRZ_0_HI                         0x00000455
-
-#define REG_A5XX_RBBM_PERFCTR_LRZ_1_LO                         0x00000456
-
-#define REG_A5XX_RBBM_PERFCTR_LRZ_1_HI                         0x00000457
-
-#define REG_A5XX_RBBM_PERFCTR_LRZ_2_LO                         0x00000458
-
-#define REG_A5XX_RBBM_PERFCTR_LRZ_2_HI                         0x00000459
-
-#define REG_A5XX_RBBM_PERFCTR_LRZ_3_LO                         0x0000045a
-
-#define REG_A5XX_RBBM_PERFCTR_LRZ_3_HI                         0x0000045b
-
-#define REG_A5XX_RBBM_PERFCTR_CMP_0_LO                         0x0000045c
-
-#define REG_A5XX_RBBM_PERFCTR_CMP_0_HI                         0x0000045d
-
-#define REG_A5XX_RBBM_PERFCTR_CMP_1_LO                         0x0000045e
-
-#define REG_A5XX_RBBM_PERFCTR_CMP_1_HI                         0x0000045f
-
-#define REG_A5XX_RBBM_PERFCTR_CMP_2_LO                         0x00000460
-
-#define REG_A5XX_RBBM_PERFCTR_CMP_2_HI                         0x00000461
-
-#define REG_A5XX_RBBM_PERFCTR_CMP_3_LO                         0x00000462
-
-#define REG_A5XX_RBBM_PERFCTR_CMP_3_HI                         0x00000463
-
-#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_0                       0x0000046b
-
-#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_1                       0x0000046c
-
-#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_2                       0x0000046d
-
-#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_3                       0x0000046e
-
-#define REG_A5XX_RBBM_ALWAYSON_COUNTER_LO                      0x000004d2
-
-#define REG_A5XX_RBBM_ALWAYSON_COUNTER_HI                      0x000004d3
-
-#define REG_A5XX_RBBM_STATUS                                   0x000004f5
-#define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB                      0x80000000
-#define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_CP                   0x40000000
-#define A5XX_RBBM_STATUS_HLSQ_BUSY                             0x20000000
-#define A5XX_RBBM_STATUS_VSC_BUSY                              0x10000000
-#define A5XX_RBBM_STATUS_TPL1_BUSY                             0x08000000
-#define A5XX_RBBM_STATUS_SP_BUSY                               0x04000000
-#define A5XX_RBBM_STATUS_UCHE_BUSY                             0x02000000
-#define A5XX_RBBM_STATUS_VPC_BUSY                              0x01000000
-#define A5XX_RBBM_STATUS_VFDP_BUSY                             0x00800000
-#define A5XX_RBBM_STATUS_VFD_BUSY                              0x00400000
-#define A5XX_RBBM_STATUS_TESS_BUSY                             0x00200000
-#define A5XX_RBBM_STATUS_PC_VSD_BUSY                           0x00100000
-#define A5XX_RBBM_STATUS_PC_DCALL_BUSY                         0x00080000
-#define A5XX_RBBM_STATUS_GPMU_SLAVE_BUSY                       0x00040000
-#define A5XX_RBBM_STATUS_DCOM_BUSY                             0x00020000
-#define A5XX_RBBM_STATUS_COM_BUSY                              0x00010000
-#define A5XX_RBBM_STATUS_LRZ_BUZY                              0x00008000
-#define A5XX_RBBM_STATUS_A2D_DSP_BUSY                          0x00004000
-#define A5XX_RBBM_STATUS_CCUFCHE_BUSY                          0x00002000
-#define A5XX_RBBM_STATUS_RB_BUSY                               0x00001000
-#define A5XX_RBBM_STATUS_RAS_BUSY                              0x00000800
-#define A5XX_RBBM_STATUS_TSE_BUSY                              0x00000400
-#define A5XX_RBBM_STATUS_VBIF_BUSY                             0x00000200
-#define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_HYST                 0x00000100
-#define A5XX_RBBM_STATUS_CP_BUSY_IGN_HYST                      0x00000080
-#define A5XX_RBBM_STATUS_CP_BUSY                               0x00000040
-#define A5XX_RBBM_STATUS_GPMU_MASTER_BUSY                      0x00000020
-#define A5XX_RBBM_STATUS_CP_CRASH_BUSY                         0x00000010
-#define A5XX_RBBM_STATUS_CP_ETS_BUSY                           0x00000008
-#define A5XX_RBBM_STATUS_CP_PFP_BUSY                           0x00000004
-#define A5XX_RBBM_STATUS_CP_ME_BUSY                            0x00000002
-#define A5XX_RBBM_STATUS_HI_BUSY                               0x00000001
-
-#define REG_A5XX_RBBM_STATUS3                                  0x00000530
-
-#define REG_A5XX_RBBM_INT_0_STATUS                             0x000004e1
-
-#define REG_A5XX_RBBM_AHB_ME_SPLIT_STATUS                      0x000004f0
-
-#define REG_A5XX_RBBM_AHB_PFP_SPLIT_STATUS                     0x000004f1
-
-#define REG_A5XX_RBBM_AHB_ETS_SPLIT_STATUS                     0x000004f3
-
-#define REG_A5XX_RBBM_AHB_ERROR_STATUS                         0x000004f4
-
-#define REG_A5XX_RBBM_PERFCTR_CNTL                             0x00000464
-
-#define REG_A5XX_RBBM_PERFCTR_LOAD_CMD0                                0x00000465
-
-#define REG_A5XX_RBBM_PERFCTR_LOAD_CMD1                                0x00000466
-
-#define REG_A5XX_RBBM_PERFCTR_LOAD_CMD2                                0x00000467
-
-#define REG_A5XX_RBBM_PERFCTR_LOAD_CMD3                                0x00000468
-
-#define REG_A5XX_RBBM_PERFCTR_LOAD_VALUE_LO                    0x00000469
-
-#define REG_A5XX_RBBM_PERFCTR_LOAD_VALUE_HI                    0x0000046a
-
-#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_0                       0x0000046b
-
-#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_1                       0x0000046c
-
-#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_2                       0x0000046d
-
-#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_3                       0x0000046e
-
-#define REG_A5XX_RBBM_PERFCTR_GPU_BUSY_MASKED                  0x0000046f
-
-#define REG_A5XX_RBBM_AHB_ERROR                                        0x000004ed
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_EVENT_LOGIC                   0x00000504
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_OVER                          0x00000505
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_COUNT0                                0x00000506
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_COUNT1                                0x00000507
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_COUNT2                                0x00000508
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_COUNT3                                0x00000509
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_COUNT4                                0x0000050a
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_COUNT5                                0x0000050b
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_ADDR                    0x0000050c
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF0                    0x0000050d
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF1                    0x0000050e
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF2                    0x0000050f
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF3                    0x00000510
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF4                    0x00000511
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_MISR0                         0x00000512
-
-#define REG_A5XX_RBBM_CFG_DBGBUS_MISR1                         0x00000513
-
-#define REG_A5XX_RBBM_ISDB_CNT                                 0x00000533
-
-#define REG_A5XX_RBBM_SECVID_TRUST_CONFIG                      0x0000f000
-
-#define REG_A5XX_RBBM_SECVID_TRUST_CNTL                                0x0000f400
-
-#define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO               0x0000f800
-
-#define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI               0x0000f801
-
-#define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_SIZE                  0x0000f802
-
-#define REG_A5XX_RBBM_SECVID_TSB_CNTL                          0x0000f803
-
-#define REG_A5XX_RBBM_SECVID_TSB_COMP_STATUS_LO                        0x0000f804
-
-#define REG_A5XX_RBBM_SECVID_TSB_COMP_STATUS_HI                        0x0000f805
-
-#define REG_A5XX_RBBM_SECVID_TSB_UCHE_STATUS_LO                        0x0000f806
-
-#define REG_A5XX_RBBM_SECVID_TSB_UCHE_STATUS_HI                        0x0000f807
-
-#define REG_A5XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL                        0x0000f810
-
-#define REG_A5XX_VSC_BIN_SIZE                                  0x00000bc2
-#define A5XX_VSC_BIN_SIZE_WIDTH__MASK                          0x000000ff
-#define A5XX_VSC_BIN_SIZE_WIDTH__SHIFT                         0
-static inline uint32_t A5XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A5XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A5XX_VSC_BIN_SIZE_WIDTH__MASK;
-}
-#define A5XX_VSC_BIN_SIZE_HEIGHT__MASK                         0x0001fe00
-#define A5XX_VSC_BIN_SIZE_HEIGHT__SHIFT                                9
-static inline uint32_t A5XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A5XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A5XX_VSC_BIN_SIZE_HEIGHT__MASK;
-}
-
-#define REG_A5XX_VSC_SIZE_ADDRESS_LO                           0x00000bc3
-
-#define REG_A5XX_VSC_SIZE_ADDRESS_HI                           0x00000bc4
-
-#define REG_A5XX_UNKNOWN_0BC5                                  0x00000bc5
-
-#define REG_A5XX_UNKNOWN_0BC6                                  0x00000bc6
-
-static inline uint32_t REG_A5XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000bd0 + 0x1*i0; }
-
-static inline uint32_t REG_A5XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000bd0 + 0x1*i0; }
-#define A5XX_VSC_PIPE_CONFIG_REG_X__MASK                       0x000003ff
-#define A5XX_VSC_PIPE_CONFIG_REG_X__SHIFT                      0
-static inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
-{
-       return ((val) << A5XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_X__MASK;
-}
-#define A5XX_VSC_PIPE_CONFIG_REG_Y__MASK                       0x000ffc00
-#define A5XX_VSC_PIPE_CONFIG_REG_Y__SHIFT                      10
-static inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
-{
-       return ((val) << A5XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_Y__MASK;
-}
-#define A5XX_VSC_PIPE_CONFIG_REG_W__MASK                       0x00f00000
-#define A5XX_VSC_PIPE_CONFIG_REG_W__SHIFT                      20
-static inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
-{
-       return ((val) << A5XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_W__MASK;
-}
-#define A5XX_VSC_PIPE_CONFIG_REG_H__MASK                       0x0f000000
-#define A5XX_VSC_PIPE_CONFIG_REG_H__SHIFT                      24
-static inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
-{
-       return ((val) << A5XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_H__MASK;
-}
-
-static inline uint32_t REG_A5XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000be0 + 0x2*i0; }
-
-static inline uint32_t REG_A5XX_VSC_PIPE_DATA_ADDRESS_LO(uint32_t i0) { return 0x00000be0 + 0x2*i0; }
-
-static inline uint32_t REG_A5XX_VSC_PIPE_DATA_ADDRESS_HI(uint32_t i0) { return 0x00000be1 + 0x2*i0; }
-
-static inline uint32_t REG_A5XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c00 + 0x1*i0; }
-
-static inline uint32_t REG_A5XX_VSC_PIPE_DATA_LENGTH_REG(uint32_t i0) { return 0x00000c00 + 0x1*i0; }
-
-#define REG_A5XX_VSC_PERFCTR_VSC_SEL_0                         0x00000c60
-
-#define REG_A5XX_VSC_PERFCTR_VSC_SEL_1                         0x00000c61
-
-#define REG_A5XX_VSC_RESOLVE_CNTL                              0x00000cdd
-#define A5XX_VSC_RESOLVE_CNTL_WINDOW_OFFSET_DISABLE            0x80000000
-#define A5XX_VSC_RESOLVE_CNTL_X__MASK                          0x00007fff
-#define A5XX_VSC_RESOLVE_CNTL_X__SHIFT                         0
-static inline uint32_t A5XX_VSC_RESOLVE_CNTL_X(uint32_t val)
-{
-       return ((val) << A5XX_VSC_RESOLVE_CNTL_X__SHIFT) & A5XX_VSC_RESOLVE_CNTL_X__MASK;
-}
-#define A5XX_VSC_RESOLVE_CNTL_Y__MASK                          0x7fff0000
-#define A5XX_VSC_RESOLVE_CNTL_Y__SHIFT                         16
-static inline uint32_t A5XX_VSC_RESOLVE_CNTL_Y(uint32_t val)
-{
-       return ((val) << A5XX_VSC_RESOLVE_CNTL_Y__SHIFT) & A5XX_VSC_RESOLVE_CNTL_Y__MASK;
-}
-
-#define REG_A5XX_GRAS_ADDR_MODE_CNTL                           0x00000c81
-
-#define REG_A5XX_GRAS_PERFCTR_TSE_SEL_0                                0x00000c90
-
-#define REG_A5XX_GRAS_PERFCTR_TSE_SEL_1                                0x00000c91
-
-#define REG_A5XX_GRAS_PERFCTR_TSE_SEL_2                                0x00000c92
-
-#define REG_A5XX_GRAS_PERFCTR_TSE_SEL_3                                0x00000c93
-
-#define REG_A5XX_GRAS_PERFCTR_RAS_SEL_0                                0x00000c94
-
-#define REG_A5XX_GRAS_PERFCTR_RAS_SEL_1                                0x00000c95
-
-#define REG_A5XX_GRAS_PERFCTR_RAS_SEL_2                                0x00000c96
-
-#define REG_A5XX_GRAS_PERFCTR_RAS_SEL_3                                0x00000c97
-
-#define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_0                                0x00000c98
-
-#define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_1                                0x00000c99
-
-#define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_2                                0x00000c9a
-
-#define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_3                                0x00000c9b
-
-#define REG_A5XX_RB_DBG_ECO_CNTL                               0x00000cc4
-
-#define REG_A5XX_RB_ADDR_MODE_CNTL                             0x00000cc5
-
-#define REG_A5XX_RB_MODE_CNTL                                  0x00000cc6
-
-#define REG_A5XX_RB_CCU_CNTL                                   0x00000cc7
-
-#define REG_A5XX_RB_PERFCTR_RB_SEL_0                           0x00000cd0
-
-#define REG_A5XX_RB_PERFCTR_RB_SEL_1                           0x00000cd1
-
-#define REG_A5XX_RB_PERFCTR_RB_SEL_2                           0x00000cd2
-
-#define REG_A5XX_RB_PERFCTR_RB_SEL_3                           0x00000cd3
-
-#define REG_A5XX_RB_PERFCTR_RB_SEL_4                           0x00000cd4
-
-#define REG_A5XX_RB_PERFCTR_RB_SEL_5                           0x00000cd5
-
-#define REG_A5XX_RB_PERFCTR_RB_SEL_6                           0x00000cd6
-
-#define REG_A5XX_RB_PERFCTR_RB_SEL_7                           0x00000cd7
-
-#define REG_A5XX_RB_PERFCTR_CCU_SEL_0                          0x00000cd8
-
-#define REG_A5XX_RB_PERFCTR_CCU_SEL_1                          0x00000cd9
-
-#define REG_A5XX_RB_PERFCTR_CCU_SEL_2                          0x00000cda
-
-#define REG_A5XX_RB_PERFCTR_CCU_SEL_3                          0x00000cdb
-
-#define REG_A5XX_RB_POWERCTR_RB_SEL_0                          0x00000ce0
-
-#define REG_A5XX_RB_POWERCTR_RB_SEL_1                          0x00000ce1
-
-#define REG_A5XX_RB_POWERCTR_RB_SEL_2                          0x00000ce2
-
-#define REG_A5XX_RB_POWERCTR_RB_SEL_3                          0x00000ce3
-
-#define REG_A5XX_RB_POWERCTR_CCU_SEL_0                         0x00000ce4
-
-#define REG_A5XX_RB_POWERCTR_CCU_SEL_1                         0x00000ce5
-
-#define REG_A5XX_RB_PERFCTR_CMP_SEL_0                          0x00000cec
-
-#define REG_A5XX_RB_PERFCTR_CMP_SEL_1                          0x00000ced
-
-#define REG_A5XX_RB_PERFCTR_CMP_SEL_2                          0x00000cee
-
-#define REG_A5XX_RB_PERFCTR_CMP_SEL_3                          0x00000cef
-
-#define REG_A5XX_PC_DBG_ECO_CNTL                               0x00000d00
-#define A5XX_PC_DBG_ECO_CNTL_TWOPASSUSEWFI                     0x00000100
-
-#define REG_A5XX_PC_ADDR_MODE_CNTL                             0x00000d01
-
-#define REG_A5XX_PC_MODE_CNTL                                  0x00000d02
-
-#define REG_A5XX_PC_INDEX_BUF_LO                               0x00000d04
-
-#define REG_A5XX_PC_INDEX_BUF_HI                               0x00000d05
-
-#define REG_A5XX_PC_START_INDEX                                        0x00000d06
-
-#define REG_A5XX_PC_MAX_INDEX                                  0x00000d07
-
-#define REG_A5XX_PC_TESSFACTOR_ADDR_LO                         0x00000d08
-
-#define REG_A5XX_PC_TESSFACTOR_ADDR_HI                         0x00000d09
-
-#define REG_A5XX_PC_PERFCTR_PC_SEL_0                           0x00000d10
-
-#define REG_A5XX_PC_PERFCTR_PC_SEL_1                           0x00000d11
-
-#define REG_A5XX_PC_PERFCTR_PC_SEL_2                           0x00000d12
-
-#define REG_A5XX_PC_PERFCTR_PC_SEL_3                           0x00000d13
-
-#define REG_A5XX_PC_PERFCTR_PC_SEL_4                           0x00000d14
-
-#define REG_A5XX_PC_PERFCTR_PC_SEL_5                           0x00000d15
-
-#define REG_A5XX_PC_PERFCTR_PC_SEL_6                           0x00000d16
-
-#define REG_A5XX_PC_PERFCTR_PC_SEL_7                           0x00000d17
-
-#define REG_A5XX_HLSQ_TIMEOUT_THRESHOLD_0                      0x00000e00
-
-#define REG_A5XX_HLSQ_TIMEOUT_THRESHOLD_1                      0x00000e01
-
-#define REG_A5XX_HLSQ_ADDR_MODE_CNTL                           0x00000e05
-
-#define REG_A5XX_HLSQ_MODE_CNTL                                        0x00000e06
-
-#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_0                       0x00000e10
-
-#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_1                       0x00000e11
-
-#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_2                       0x00000e12
-
-#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_3                       0x00000e13
-
-#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_4                       0x00000e14
-
-#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_5                       0x00000e15
-
-#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_6                       0x00000e16
-
-#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_7                       0x00000e17
-
-#define REG_A5XX_HLSQ_SPTP_RDSEL                               0x00000f08
-
-#define REG_A5XX_HLSQ_DBG_READ_SEL                             0x0000bc00
-
-#define REG_A5XX_HLSQ_DBG_AHB_READ_APERTURE                    0x0000a000
-
-#define REG_A5XX_VFD_ADDR_MODE_CNTL                            0x00000e41
-
-#define REG_A5XX_VFD_MODE_CNTL                                 0x00000e42
-
-#define REG_A5XX_VFD_PERFCTR_VFD_SEL_0                         0x00000e50
-
-#define REG_A5XX_VFD_PERFCTR_VFD_SEL_1                         0x00000e51
-
-#define REG_A5XX_VFD_PERFCTR_VFD_SEL_2                         0x00000e52
-
-#define REG_A5XX_VFD_PERFCTR_VFD_SEL_3                         0x00000e53
-
-#define REG_A5XX_VFD_PERFCTR_VFD_SEL_4                         0x00000e54
-
-#define REG_A5XX_VFD_PERFCTR_VFD_SEL_5                         0x00000e55
-
-#define REG_A5XX_VFD_PERFCTR_VFD_SEL_6                         0x00000e56
-
-#define REG_A5XX_VFD_PERFCTR_VFD_SEL_7                         0x00000e57
-
-#define REG_A5XX_VPC_DBG_ECO_CNTL                              0x00000e60
-
-#define REG_A5XX_VPC_ADDR_MODE_CNTL                            0x00000e61
-
-#define REG_A5XX_VPC_MODE_CNTL                                 0x00000e62
-#define A5XX_VPC_MODE_CNTL_BINNING_PASS                                0x00000001
-
-#define REG_A5XX_VPC_PERFCTR_VPC_SEL_0                         0x00000e64
-
-#define REG_A5XX_VPC_PERFCTR_VPC_SEL_1                         0x00000e65
-
-#define REG_A5XX_VPC_PERFCTR_VPC_SEL_2                         0x00000e66
-
-#define REG_A5XX_VPC_PERFCTR_VPC_SEL_3                         0x00000e67
-
-#define REG_A5XX_UCHE_ADDR_MODE_CNTL                           0x00000e80
-
-#define REG_A5XX_UCHE_SVM_CNTL                                 0x00000e82
-
-#define REG_A5XX_UCHE_WRITE_THRU_BASE_LO                       0x00000e87
-
-#define REG_A5XX_UCHE_WRITE_THRU_BASE_HI                       0x00000e88
-
-#define REG_A5XX_UCHE_TRAP_BASE_LO                             0x00000e89
-
-#define REG_A5XX_UCHE_TRAP_BASE_HI                             0x00000e8a
-
-#define REG_A5XX_UCHE_GMEM_RANGE_MIN_LO                                0x00000e8b
-
-#define REG_A5XX_UCHE_GMEM_RANGE_MIN_HI                                0x00000e8c
-
-#define REG_A5XX_UCHE_GMEM_RANGE_MAX_LO                                0x00000e8d
-
-#define REG_A5XX_UCHE_GMEM_RANGE_MAX_HI                                0x00000e8e
-
-#define REG_A5XX_UCHE_DBG_ECO_CNTL_2                           0x00000e8f
-
-#define REG_A5XX_UCHE_DBG_ECO_CNTL                             0x00000e90
-
-#define REG_A5XX_UCHE_CACHE_INVALIDATE_MIN_LO                  0x00000e91
-
-#define REG_A5XX_UCHE_CACHE_INVALIDATE_MIN_HI                  0x00000e92
-
-#define REG_A5XX_UCHE_CACHE_INVALIDATE_MAX_LO                  0x00000e93
-
-#define REG_A5XX_UCHE_CACHE_INVALIDATE_MAX_HI                  0x00000e94
-
-#define REG_A5XX_UCHE_CACHE_INVALIDATE                         0x00000e95
-
-#define REG_A5XX_UCHE_CACHE_WAYS                               0x00000e96
-
-#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_0                       0x00000ea0
-
-#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_1                       0x00000ea1
-
-#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_2                       0x00000ea2
-
-#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_3                       0x00000ea3
-
-#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_4                       0x00000ea4
-
-#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_5                       0x00000ea5
-
-#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_6                       0x00000ea6
-
-#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_7                       0x00000ea7
-
-#define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_0                      0x00000ea8
-
-#define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_1                      0x00000ea9
-
-#define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_2                      0x00000eaa
-
-#define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_3                      0x00000eab
-
-#define REG_A5XX_UCHE_TRAP_LOG_LO                              0x00000eb1
-
-#define REG_A5XX_UCHE_TRAP_LOG_HI                              0x00000eb2
-
-#define REG_A5XX_SP_DBG_ECO_CNTL                               0x00000ec0
-
-#define REG_A5XX_SP_ADDR_MODE_CNTL                             0x00000ec1
-
-#define REG_A5XX_SP_MODE_CNTL                                  0x00000ec2
-
-#define REG_A5XX_SP_PERFCTR_SP_SEL_0                           0x00000ed0
-
-#define REG_A5XX_SP_PERFCTR_SP_SEL_1                           0x00000ed1
-
-#define REG_A5XX_SP_PERFCTR_SP_SEL_2                           0x00000ed2
-
-#define REG_A5XX_SP_PERFCTR_SP_SEL_3                           0x00000ed3
-
-#define REG_A5XX_SP_PERFCTR_SP_SEL_4                           0x00000ed4
-
-#define REG_A5XX_SP_PERFCTR_SP_SEL_5                           0x00000ed5
-
-#define REG_A5XX_SP_PERFCTR_SP_SEL_6                           0x00000ed6
-
-#define REG_A5XX_SP_PERFCTR_SP_SEL_7                           0x00000ed7
-
-#define REG_A5XX_SP_PERFCTR_SP_SEL_8                           0x00000ed8
-
-#define REG_A5XX_SP_PERFCTR_SP_SEL_9                           0x00000ed9
-
-#define REG_A5XX_SP_PERFCTR_SP_SEL_10                          0x00000eda
-
-#define REG_A5XX_SP_PERFCTR_SP_SEL_11                          0x00000edb
-
-#define REG_A5XX_SP_POWERCTR_SP_SEL_0                          0x00000edc
-
-#define REG_A5XX_SP_POWERCTR_SP_SEL_1                          0x00000edd
-
-#define REG_A5XX_SP_POWERCTR_SP_SEL_2                          0x00000ede
-
-#define REG_A5XX_SP_POWERCTR_SP_SEL_3                          0x00000edf
-
-#define REG_A5XX_TPL1_ADDR_MODE_CNTL                           0x00000f01
-
-#define REG_A5XX_TPL1_MODE_CNTL                                        0x00000f02
-
-#define REG_A5XX_TPL1_PERFCTR_TP_SEL_0                         0x00000f10
-
-#define REG_A5XX_TPL1_PERFCTR_TP_SEL_1                         0x00000f11
-
-#define REG_A5XX_TPL1_PERFCTR_TP_SEL_2                         0x00000f12
-
-#define REG_A5XX_TPL1_PERFCTR_TP_SEL_3                         0x00000f13
-
-#define REG_A5XX_TPL1_PERFCTR_TP_SEL_4                         0x00000f14
-
-#define REG_A5XX_TPL1_PERFCTR_TP_SEL_5                         0x00000f15
-
-#define REG_A5XX_TPL1_PERFCTR_TP_SEL_6                         0x00000f16
-
-#define REG_A5XX_TPL1_PERFCTR_TP_SEL_7                         0x00000f17
-
-#define REG_A5XX_TPL1_POWERCTR_TP_SEL_0                                0x00000f18
-
-#define REG_A5XX_TPL1_POWERCTR_TP_SEL_1                                0x00000f19
-
-#define REG_A5XX_TPL1_POWERCTR_TP_SEL_2                                0x00000f1a
-
-#define REG_A5XX_TPL1_POWERCTR_TP_SEL_3                                0x00000f1b
-
-#define REG_A5XX_VBIF_VERSION                                  0x00003000
-
-#define REG_A5XX_VBIF_CLKON                                    0x00003001
-
-#define REG_A5XX_VBIF_ABIT_SORT                                        0x00003028
-
-#define REG_A5XX_VBIF_ABIT_SORT_CONF                           0x00003029
-
-#define REG_A5XX_VBIF_ROUND_ROBIN_QOS_ARB                      0x00003049
-
-#define REG_A5XX_VBIF_GATE_OFF_WRREQ_EN                                0x0000302a
-
-#define REG_A5XX_VBIF_IN_RD_LIM_CONF0                          0x0000302c
-
-#define REG_A5XX_VBIF_IN_RD_LIM_CONF1                          0x0000302d
-
-#define REG_A5XX_VBIF_XIN_HALT_CTRL0                           0x00003080
-
-#define REG_A5XX_VBIF_XIN_HALT_CTRL1                           0x00003081
-
-#define REG_A5XX_VBIF_TEST_BUS_OUT_CTRL                                0x00003084
-
-#define REG_A5XX_VBIF_TEST_BUS1_CTRL0                          0x00003085
-
-#define REG_A5XX_VBIF_TEST_BUS1_CTRL1                          0x00003086
-
-#define REG_A5XX_VBIF_TEST_BUS2_CTRL0                          0x00003087
-
-#define REG_A5XX_VBIF_TEST_BUS2_CTRL1                          0x00003088
-
-#define REG_A5XX_VBIF_TEST_BUS_OUT                             0x0000308c
-
-#define REG_A5XX_VBIF_PERF_CNT_EN0                             0x000030c0
-
-#define REG_A5XX_VBIF_PERF_CNT_EN1                             0x000030c1
-
-#define REG_A5XX_VBIF_PERF_CNT_EN2                             0x000030c2
-
-#define REG_A5XX_VBIF_PERF_CNT_EN3                             0x000030c3
-
-#define REG_A5XX_VBIF_PERF_CNT_CLR0                            0x000030c8
-
-#define REG_A5XX_VBIF_PERF_CNT_CLR1                            0x000030c9
-
-#define REG_A5XX_VBIF_PERF_CNT_CLR2                            0x000030ca
-
-#define REG_A5XX_VBIF_PERF_CNT_CLR3                            0x000030cb
-
-#define REG_A5XX_VBIF_PERF_CNT_SEL0                            0x000030d0
-
-#define REG_A5XX_VBIF_PERF_CNT_SEL1                            0x000030d1
-
-#define REG_A5XX_VBIF_PERF_CNT_SEL2                            0x000030d2
-
-#define REG_A5XX_VBIF_PERF_CNT_SEL3                            0x000030d3
-
-#define REG_A5XX_VBIF_PERF_CNT_LOW0                            0x000030d8
-
-#define REG_A5XX_VBIF_PERF_CNT_LOW1                            0x000030d9
-
-#define REG_A5XX_VBIF_PERF_CNT_LOW2                            0x000030da
-
-#define REG_A5XX_VBIF_PERF_CNT_LOW3                            0x000030db
-
-#define REG_A5XX_VBIF_PERF_CNT_HIGH0                           0x000030e0
-
-#define REG_A5XX_VBIF_PERF_CNT_HIGH1                           0x000030e1
-
-#define REG_A5XX_VBIF_PERF_CNT_HIGH2                           0x000030e2
-
-#define REG_A5XX_VBIF_PERF_CNT_HIGH3                           0x000030e3
-
-#define REG_A5XX_VBIF_PERF_PWR_CNT_EN0                         0x00003100
-
-#define REG_A5XX_VBIF_PERF_PWR_CNT_EN1                         0x00003101
-
-#define REG_A5XX_VBIF_PERF_PWR_CNT_EN2                         0x00003102
-
-#define REG_A5XX_VBIF_PERF_PWR_CNT_LOW0                                0x00003110
-
-#define REG_A5XX_VBIF_PERF_PWR_CNT_LOW1                                0x00003111
-
-#define REG_A5XX_VBIF_PERF_PWR_CNT_LOW2                                0x00003112
-
-#define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH0                       0x00003118
-
-#define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH1                       0x00003119
-
-#define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH2                       0x0000311a
-
-#define REG_A5XX_GPMU_INST_RAM_BASE                            0x00008800
-
-#define REG_A5XX_GPMU_DATA_RAM_BASE                            0x00009800
-
-#define REG_A5XX_GPMU_SP_POWER_CNTL                            0x0000a881
-
-#define REG_A5XX_GPMU_RBCCU_CLOCK_CNTL                         0x0000a886
-
-#define REG_A5XX_GPMU_RBCCU_POWER_CNTL                         0x0000a887
-
-#define REG_A5XX_GPMU_SP_PWR_CLK_STATUS                                0x0000a88b
-#define A5XX_GPMU_SP_PWR_CLK_STATUS_PWR_ON                     0x00100000
-
-#define REG_A5XX_GPMU_RBCCU_PWR_CLK_STATUS                     0x0000a88d
-#define A5XX_GPMU_RBCCU_PWR_CLK_STATUS_PWR_ON                  0x00100000
-
-#define REG_A5XX_GPMU_PWR_COL_STAGGER_DELAY                    0x0000a891
-
-#define REG_A5XX_GPMU_PWR_COL_INTER_FRAME_CTRL                 0x0000a892
-
-#define REG_A5XX_GPMU_PWR_COL_INTER_FRAME_HYST                 0x0000a893
-
-#define REG_A5XX_GPMU_PWR_COL_BINNING_CTRL                     0x0000a894
-
-#define REG_A5XX_GPMU_CLOCK_THROTTLE_CTRL                      0x0000a8a3
-
-#define REG_A5XX_GPMU_WFI_CONFIG                               0x0000a8c1
-
-#define REG_A5XX_GPMU_RBBM_INTR_INFO                           0x0000a8d6
-
-#define REG_A5XX_GPMU_CM3_SYSRESET                             0x0000a8d8
-
-#define REG_A5XX_GPMU_GENERAL_0                                        0x0000a8e0
-
-#define REG_A5XX_GPMU_GENERAL_1                                        0x0000a8e1
-
-#define REG_A5XX_SP_POWER_COUNTER_0_LO                         0x0000a840
-
-#define REG_A5XX_SP_POWER_COUNTER_0_HI                         0x0000a841
-
-#define REG_A5XX_SP_POWER_COUNTER_1_LO                         0x0000a842
-
-#define REG_A5XX_SP_POWER_COUNTER_1_HI                         0x0000a843
-
-#define REG_A5XX_SP_POWER_COUNTER_2_LO                         0x0000a844
-
-#define REG_A5XX_SP_POWER_COUNTER_2_HI                         0x0000a845
-
-#define REG_A5XX_SP_POWER_COUNTER_3_LO                         0x0000a846
-
-#define REG_A5XX_SP_POWER_COUNTER_3_HI                         0x0000a847
-
-#define REG_A5XX_TP_POWER_COUNTER_0_LO                         0x0000a848
-
-#define REG_A5XX_TP_POWER_COUNTER_0_HI                         0x0000a849
-
-#define REG_A5XX_TP_POWER_COUNTER_1_LO                         0x0000a84a
-
-#define REG_A5XX_TP_POWER_COUNTER_1_HI                         0x0000a84b
-
-#define REG_A5XX_TP_POWER_COUNTER_2_LO                         0x0000a84c
-
-#define REG_A5XX_TP_POWER_COUNTER_2_HI                         0x0000a84d
-
-#define REG_A5XX_TP_POWER_COUNTER_3_LO                         0x0000a84e
-
-#define REG_A5XX_TP_POWER_COUNTER_3_HI                         0x0000a84f
-
-#define REG_A5XX_RB_POWER_COUNTER_0_LO                         0x0000a850
-
-#define REG_A5XX_RB_POWER_COUNTER_0_HI                         0x0000a851
-
-#define REG_A5XX_RB_POWER_COUNTER_1_LO                         0x0000a852
-
-#define REG_A5XX_RB_POWER_COUNTER_1_HI                         0x0000a853
-
-#define REG_A5XX_RB_POWER_COUNTER_2_LO                         0x0000a854
-
-#define REG_A5XX_RB_POWER_COUNTER_2_HI                         0x0000a855
-
-#define REG_A5XX_RB_POWER_COUNTER_3_LO                         0x0000a856
-
-#define REG_A5XX_RB_POWER_COUNTER_3_HI                         0x0000a857
-
-#define REG_A5XX_CCU_POWER_COUNTER_0_LO                                0x0000a858
-
-#define REG_A5XX_CCU_POWER_COUNTER_0_HI                                0x0000a859
-
-#define REG_A5XX_CCU_POWER_COUNTER_1_LO                                0x0000a85a
-
-#define REG_A5XX_CCU_POWER_COUNTER_1_HI                                0x0000a85b
-
-#define REG_A5XX_UCHE_POWER_COUNTER_0_LO                       0x0000a85c
-
-#define REG_A5XX_UCHE_POWER_COUNTER_0_HI                       0x0000a85d
-
-#define REG_A5XX_UCHE_POWER_COUNTER_1_LO                       0x0000a85e
-
-#define REG_A5XX_UCHE_POWER_COUNTER_1_HI                       0x0000a85f
-
-#define REG_A5XX_UCHE_POWER_COUNTER_2_LO                       0x0000a860
-
-#define REG_A5XX_UCHE_POWER_COUNTER_2_HI                       0x0000a861
-
-#define REG_A5XX_UCHE_POWER_COUNTER_3_LO                       0x0000a862
-
-#define REG_A5XX_UCHE_POWER_COUNTER_3_HI                       0x0000a863
-
-#define REG_A5XX_CP_POWER_COUNTER_0_LO                         0x0000a864
-
-#define REG_A5XX_CP_POWER_COUNTER_0_HI                         0x0000a865
-
-#define REG_A5XX_CP_POWER_COUNTER_1_LO                         0x0000a866
-
-#define REG_A5XX_CP_POWER_COUNTER_1_HI                         0x0000a867
-
-#define REG_A5XX_CP_POWER_COUNTER_2_LO                         0x0000a868
-
-#define REG_A5XX_CP_POWER_COUNTER_2_HI                         0x0000a869
-
-#define REG_A5XX_CP_POWER_COUNTER_3_LO                         0x0000a86a
-
-#define REG_A5XX_CP_POWER_COUNTER_3_HI                         0x0000a86b
-
-#define REG_A5XX_GPMU_POWER_COUNTER_0_LO                       0x0000a86c
-
-#define REG_A5XX_GPMU_POWER_COUNTER_0_HI                       0x0000a86d
-
-#define REG_A5XX_GPMU_POWER_COUNTER_1_LO                       0x0000a86e
-
-#define REG_A5XX_GPMU_POWER_COUNTER_1_HI                       0x0000a86f
-
-#define REG_A5XX_GPMU_POWER_COUNTER_2_LO                       0x0000a870
-
-#define REG_A5XX_GPMU_POWER_COUNTER_2_HI                       0x0000a871
-
-#define REG_A5XX_GPMU_POWER_COUNTER_3_LO                       0x0000a872
-
-#define REG_A5XX_GPMU_POWER_COUNTER_3_HI                       0x0000a873
-
-#define REG_A5XX_GPMU_POWER_COUNTER_4_LO                       0x0000a874
-
-#define REG_A5XX_GPMU_POWER_COUNTER_4_HI                       0x0000a875
-
-#define REG_A5XX_GPMU_POWER_COUNTER_5_LO                       0x0000a876
-
-#define REG_A5XX_GPMU_POWER_COUNTER_5_HI                       0x0000a877
-
-#define REG_A5XX_GPMU_POWER_COUNTER_ENABLE                     0x0000a878
-
-#define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_LO                     0x0000a879
-
-#define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_HI                     0x0000a87a
-
-#define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_RESET                  0x0000a87b
-
-#define REG_A5XX_GPMU_POWER_COUNTER_SELECT_0                   0x0000a87c
-
-#define REG_A5XX_GPMU_POWER_COUNTER_SELECT_1                   0x0000a87d
-
-#define REG_A5XX_GPMU_CLOCK_THROTTLE_CTRL                      0x0000a8a3
-
-#define REG_A5XX_GPMU_THROTTLE_UNMASK_FORCE_CTRL               0x0000a8a8
-
-#define REG_A5XX_GPMU_TEMP_SENSOR_ID                           0x0000ac00
-
-#define REG_A5XX_GPMU_TEMP_SENSOR_CONFIG                       0x0000ac01
-
-#define REG_A5XX_GPMU_TEMP_VAL                                 0x0000ac02
-
-#define REG_A5XX_GPMU_DELTA_TEMP_THRESHOLD                     0x0000ac03
-
-#define REG_A5XX_GPMU_TEMP_THRESHOLD_INTR_STATUS               0x0000ac05
-
-#define REG_A5XX_GPMU_TEMP_THRESHOLD_INTR_EN_MASK              0x0000ac06
-
-#define REG_A5XX_GPMU_LEAKAGE_TEMP_COEFF_0_1                   0x0000ac40
-
-#define REG_A5XX_GPMU_LEAKAGE_TEMP_COEFF_2_3                   0x0000ac41
-
-#define REG_A5XX_GPMU_LEAKAGE_VTG_COEFF_0_1                    0x0000ac42
-
-#define REG_A5XX_GPMU_LEAKAGE_VTG_COEFF_2_3                    0x0000ac43
-
-#define REG_A5XX_GPMU_BASE_LEAKAGE                             0x0000ac46
-
-#define REG_A5XX_GPMU_GPMU_VOLTAGE                             0x0000ac60
-
-#define REG_A5XX_GPMU_GPMU_VOLTAGE_INTR_STATUS                 0x0000ac61
-
-#define REG_A5XX_GPMU_GPMU_VOLTAGE_INTR_EN_MASK                        0x0000ac62
-
-#define REG_A5XX_GPMU_GPMU_PWR_THRESHOLD                       0x0000ac80
-
-#define REG_A5XX_GPMU_GPMU_LLM_GLM_SLEEP_CTRL                  0x0000acc4
-
-#define REG_A5XX_GPMU_GPMU_LLM_GLM_SLEEP_STATUS                        0x0000acc5
-
-#define REG_A5XX_GDPM_CONFIG1                                  0x0000b80c
-
-#define REG_A5XX_GDPM_CONFIG2                                  0x0000b80d
-
-#define REG_A5XX_GDPM_INT_EN                                   0x0000b80f
-
-#define REG_A5XX_GDPM_INT_MASK                                 0x0000b811
-
-#define REG_A5XX_GPMU_BEC_ENABLE                               0x0000b9a0
-
-#define REG_A5XX_GPU_CS_SENSOR_GENERAL_STATUS                  0x0000c41a
-
-#define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_0              0x0000c41d
-
-#define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_2              0x0000c41f
-
-#define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_4              0x0000c421
-
-#define REG_A5XX_GPU_CS_ENABLE_REG                             0x0000c520
-
-#define REG_A5XX_GPU_CS_AMP_CALIBRATION_CONTROL1               0x0000c557
-
-#define REG_A5XX_GRAS_CL_CNTL                                  0x0000e000
-#define A5XX_GRAS_CL_CNTL_ZERO_GB_SCALE_Z                      0x00000040
-
-#define REG_A5XX_UNKNOWN_E001                                  0x0000e001
-
-#define REG_A5XX_UNKNOWN_E004                                  0x0000e004
-
-#define REG_A5XX_GRAS_CNTL                                     0x0000e005
-#define A5XX_GRAS_CNTL_VARYING                                 0x00000001
-#define A5XX_GRAS_CNTL_UNK3                                    0x00000008
-#define A5XX_GRAS_CNTL_XCOORD                                  0x00000040
-#define A5XX_GRAS_CNTL_YCOORD                                  0x00000080
-#define A5XX_GRAS_CNTL_ZCOORD                                  0x00000100
-#define A5XX_GRAS_CNTL_WCOORD                                  0x00000200
-
-#define REG_A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ                    0x0000e006
-#define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK             0x000003ff
-#define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT            0
-static inline uint32_t A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ(uint32_t val)
-{
-       return ((val) << A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT) & A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK;
-}
-#define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK             0x000ffc00
-#define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT            10
-static inline uint32_t A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT(uint32_t val)
-{
-       return ((val) << A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT) & A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK;
-}
-
-#define REG_A5XX_GRAS_CL_VPORT_XOFFSET_0                       0x0000e010
-#define A5XX_GRAS_CL_VPORT_XOFFSET_0__MASK                     0xffffffff
-#define A5XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT                    0
-static inline uint32_t A5XX_GRAS_CL_VPORT_XOFFSET_0(float val)
-{
-       return ((fui(val)) << A5XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
-}
-
-#define REG_A5XX_GRAS_CL_VPORT_XSCALE_0                                0x0000e011
-#define A5XX_GRAS_CL_VPORT_XSCALE_0__MASK                      0xffffffff
-#define A5XX_GRAS_CL_VPORT_XSCALE_0__SHIFT                     0
-static inline uint32_t A5XX_GRAS_CL_VPORT_XSCALE_0(float val)
-{
-       return ((fui(val)) << A5XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_XSCALE_0__MASK;
-}
-
-#define REG_A5XX_GRAS_CL_VPORT_YOFFSET_0                       0x0000e012
-#define A5XX_GRAS_CL_VPORT_YOFFSET_0__MASK                     0xffffffff
-#define A5XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT                    0
-static inline uint32_t A5XX_GRAS_CL_VPORT_YOFFSET_0(float val)
-{
-       return ((fui(val)) << A5XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
-}
-
-#define REG_A5XX_GRAS_CL_VPORT_YSCALE_0                                0x0000e013
-#define A5XX_GRAS_CL_VPORT_YSCALE_0__MASK                      0xffffffff
-#define A5XX_GRAS_CL_VPORT_YSCALE_0__SHIFT                     0
-static inline uint32_t A5XX_GRAS_CL_VPORT_YSCALE_0(float val)
-{
-       return ((fui(val)) << A5XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_YSCALE_0__MASK;
-}
-
-#define REG_A5XX_GRAS_CL_VPORT_ZOFFSET_0                       0x0000e014
-#define A5XX_GRAS_CL_VPORT_ZOFFSET_0__MASK                     0xffffffff
-#define A5XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT                    0
-static inline uint32_t A5XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
-{
-       return ((fui(val)) << A5XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
-}
-
-#define REG_A5XX_GRAS_CL_VPORT_ZSCALE_0                                0x0000e015
-#define A5XX_GRAS_CL_VPORT_ZSCALE_0__MASK                      0xffffffff
-#define A5XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT                     0
-static inline uint32_t A5XX_GRAS_CL_VPORT_ZSCALE_0(float val)
-{
-       return ((fui(val)) << A5XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
-}
-
-#define REG_A5XX_GRAS_SU_CNTL                                  0x0000e090
-#define A5XX_GRAS_SU_CNTL_CULL_FRONT                           0x00000001
-#define A5XX_GRAS_SU_CNTL_CULL_BACK                            0x00000002
-#define A5XX_GRAS_SU_CNTL_FRONT_CW                             0x00000004
-#define A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK                  0x000007f8
-#define A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT                 3
-static inline uint32_t A5XX_GRAS_SU_CNTL_LINEHALFWIDTH(float val)
-{
-       return ((((int32_t)(val * 4.0))) << A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT) & A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK;
-}
-#define A5XX_GRAS_SU_CNTL_POLY_OFFSET                          0x00000800
-#define A5XX_GRAS_SU_CNTL_MSAA_ENABLE                          0x00002000
-
-#define REG_A5XX_GRAS_SU_POINT_MINMAX                          0x0000e091
-#define A5XX_GRAS_SU_POINT_MINMAX_MIN__MASK                    0x0000ffff
-#define A5XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT                   0
-static inline uint32_t A5XX_GRAS_SU_POINT_MINMAX_MIN(float val)
-{
-       return ((((uint32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A5XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
-}
-#define A5XX_GRAS_SU_POINT_MINMAX_MAX__MASK                    0xffff0000
-#define A5XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT                   16
-static inline uint32_t A5XX_GRAS_SU_POINT_MINMAX_MAX(float val)
-{
-       return ((((uint32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A5XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
-}
-
-#define REG_A5XX_GRAS_SU_POINT_SIZE                            0x0000e092
-#define A5XX_GRAS_SU_POINT_SIZE__MASK                          0xffffffff
-#define A5XX_GRAS_SU_POINT_SIZE__SHIFT                         0
-static inline uint32_t A5XX_GRAS_SU_POINT_SIZE(float val)
-{
-       return ((((int32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_SIZE__SHIFT) & A5XX_GRAS_SU_POINT_SIZE__MASK;
-}
-
-#define REG_A5XX_GRAS_SU_LAYERED                               0x0000e093
-
-#define REG_A5XX_GRAS_SU_DEPTH_PLANE_CNTL                      0x0000e094
-#define A5XX_GRAS_SU_DEPTH_PLANE_CNTL_FRAG_WRITES_Z            0x00000001
-#define A5XX_GRAS_SU_DEPTH_PLANE_CNTL_UNK1                     0x00000002
-
-#define REG_A5XX_GRAS_SU_POLY_OFFSET_SCALE                     0x0000e095
-#define A5XX_GRAS_SU_POLY_OFFSET_SCALE__MASK                   0xffffffff
-#define A5XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT                  0
-static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
-{
-       return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
-}
-
-#define REG_A5XX_GRAS_SU_POLY_OFFSET_OFFSET                    0x0000e096
-#define A5XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK                  0xffffffff
-#define A5XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT                 0
-static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
-{
-       return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
-}
-
-#define REG_A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP              0x0000e097
-#define A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK            0xffffffff
-#define A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT           0
-static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP(float val)
-{
-       return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK;
-}
-
-#define REG_A5XX_GRAS_SU_DEPTH_BUFFER_INFO                     0x0000e098
-#define A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK      0x00000007
-#define A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT     0
-static inline uint32_t A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a5xx_depth_format val)
-{
-       return ((val) << A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
-}
-
-#define REG_A5XX_GRAS_SU_CONSERVATIVE_RAS_CNTL                 0x0000e099
-
-#define REG_A5XX_GRAS_SC_CNTL                                  0x0000e0a0
-#define A5XX_GRAS_SC_CNTL_BINNING_PASS                         0x00000001
-#define A5XX_GRAS_SC_CNTL_SAMPLES_PASSED                       0x00008000
-
-#define REG_A5XX_GRAS_SC_BIN_CNTL                              0x0000e0a1
-
-#define REG_A5XX_GRAS_SC_RAS_MSAA_CNTL                         0x0000e0a2
-#define A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__MASK               0x00000003
-#define A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__SHIFT              0
-static inline uint32_t A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
-{
-       return ((val) << A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__MASK;
-}
-
-#define REG_A5XX_GRAS_SC_DEST_MSAA_CNTL                                0x0000e0a3
-#define A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__MASK              0x00000003
-#define A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__SHIFT             0
-static inline uint32_t A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
-{
-       return ((val) << A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__MASK;
-}
-#define A5XX_GRAS_SC_DEST_MSAA_CNTL_MSAA_DISABLE               0x00000004
-
-#define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_CNTL                   0x0000e0a4
-
-#define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0                   0x0000e0aa
-#define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000
-#define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK               0x00007fff
-#define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT              0
-static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X(uint32_t val)
-{
-       return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK;
-}
-#define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK               0x7fff0000
-#define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT              16
-static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y(uint32_t val)
-{
-       return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK;
-}
-
-#define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0                   0x0000e0ab
-#define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000
-#define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK               0x00007fff
-#define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT              0
-static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X(uint32_t val)
-{
-       return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK;
-}
-#define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK               0x7fff0000
-#define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT              16
-static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y(uint32_t val)
-{
-       return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK;
-}
-
-#define REG_A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0                 0x0000e0ca
-#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE       0x80000000
-#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK             0x00007fff
-#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT            0
-static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X(uint32_t val)
-{
-       return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK;
-}
-#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK             0x7fff0000
-#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT            16
-static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y(uint32_t val)
-{
-       return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK;
-}
-
-#define REG_A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0                 0x0000e0cb
-#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE       0x80000000
-#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK             0x00007fff
-#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT            0
-static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X(uint32_t val)
-{
-       return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK;
-}
-#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK             0x7fff0000
-#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT            16
-static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y(uint32_t val)
-{
-       return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK;
-}
-
-#define REG_A5XX_GRAS_SC_WINDOW_SCISSOR_TL                     0x0000e0ea
-#define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE   0x80000000
-#define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK                 0x00007fff
-#define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT                        0
-static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
-{
-       return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
-}
-#define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK                 0x7fff0000
-#define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT                        16
-static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
-{
-       return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
-}
-
-#define REG_A5XX_GRAS_SC_WINDOW_SCISSOR_BR                     0x0000e0eb
-#define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE   0x80000000
-#define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK                 0x00007fff
-#define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT                        0
-static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
-{
-       return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
-}
-#define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK                 0x7fff0000
-#define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT                        16
-static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
-{
-       return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
-}
-
-#define REG_A5XX_GRAS_LRZ_CNTL                                 0x0000e100
-#define A5XX_GRAS_LRZ_CNTL_ENABLE                              0x00000001
-#define A5XX_GRAS_LRZ_CNTL_LRZ_WRITE                           0x00000002
-#define A5XX_GRAS_LRZ_CNTL_GREATER                             0x00000004
-
-#define REG_A5XX_GRAS_LRZ_BUFFER_BASE_LO                       0x0000e101
-
-#define REG_A5XX_GRAS_LRZ_BUFFER_BASE_HI                       0x0000e102
-
-#define REG_A5XX_GRAS_LRZ_BUFFER_PITCH                         0x0000e103
-#define A5XX_GRAS_LRZ_BUFFER_PITCH__MASK                       0xffffffff
-#define A5XX_GRAS_LRZ_BUFFER_PITCH__SHIFT                      0
-static inline uint32_t A5XX_GRAS_LRZ_BUFFER_PITCH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A5XX_GRAS_LRZ_BUFFER_PITCH__SHIFT) & A5XX_GRAS_LRZ_BUFFER_PITCH__MASK;
-}
-
-#define REG_A5XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_LO            0x0000e104
-
-#define REG_A5XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_HI            0x0000e105
-
-#define REG_A5XX_RB_CNTL                                       0x0000e140
-#define A5XX_RB_CNTL_WIDTH__MASK                               0x000000ff
-#define A5XX_RB_CNTL_WIDTH__SHIFT                              0
-static inline uint32_t A5XX_RB_CNTL_WIDTH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A5XX_RB_CNTL_WIDTH__SHIFT) & A5XX_RB_CNTL_WIDTH__MASK;
-}
-#define A5XX_RB_CNTL_HEIGHT__MASK                              0x0001fe00
-#define A5XX_RB_CNTL_HEIGHT__SHIFT                             9
-static inline uint32_t A5XX_RB_CNTL_HEIGHT(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A5XX_RB_CNTL_HEIGHT__SHIFT) & A5XX_RB_CNTL_HEIGHT__MASK;
-}
-#define A5XX_RB_CNTL_BYPASS                                    0x00020000
-
-#define REG_A5XX_RB_RENDER_CNTL                                        0x0000e141
-#define A5XX_RB_RENDER_CNTL_BINNING_PASS                       0x00000001
-#define A5XX_RB_RENDER_CNTL_SAMPLES_PASSED                     0x00000040
-#define A5XX_RB_RENDER_CNTL_DISABLE_COLOR_PIPE                 0x00000080
-#define A5XX_RB_RENDER_CNTL_FLAG_DEPTH                         0x00004000
-#define A5XX_RB_RENDER_CNTL_FLAG_DEPTH2                                0x00008000
-#define A5XX_RB_RENDER_CNTL_FLAG_MRTS__MASK                    0x00ff0000
-#define A5XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT                   16
-static inline uint32_t A5XX_RB_RENDER_CNTL_FLAG_MRTS(uint32_t val)
-{
-       return ((val) << A5XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT) & A5XX_RB_RENDER_CNTL_FLAG_MRTS__MASK;
-}
-#define A5XX_RB_RENDER_CNTL_FLAG_MRTS2__MASK                   0xff000000
-#define A5XX_RB_RENDER_CNTL_FLAG_MRTS2__SHIFT                  24
-static inline uint32_t A5XX_RB_RENDER_CNTL_FLAG_MRTS2(uint32_t val)
-{
-       return ((val) << A5XX_RB_RENDER_CNTL_FLAG_MRTS2__SHIFT) & A5XX_RB_RENDER_CNTL_FLAG_MRTS2__MASK;
-}
-
-#define REG_A5XX_RB_RAS_MSAA_CNTL                              0x0000e142
-#define A5XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK                    0x00000003
-#define A5XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT                   0
-static inline uint32_t A5XX_RB_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
-{
-       return ((val) << A5XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK;
-}
-
-#define REG_A5XX_RB_DEST_MSAA_CNTL                             0x0000e143
-#define A5XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK                   0x00000003
-#define A5XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT                  0
-static inline uint32_t A5XX_RB_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
-{
-       return ((val) << A5XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK;
-}
-#define A5XX_RB_DEST_MSAA_CNTL_MSAA_DISABLE                    0x00000004
-
-#define REG_A5XX_RB_RENDER_CONTROL0                            0x0000e144
-#define A5XX_RB_RENDER_CONTROL0_VARYING                                0x00000001
-#define A5XX_RB_RENDER_CONTROL0_UNK3                           0x00000008
-#define A5XX_RB_RENDER_CONTROL0_XCOORD                         0x00000040
-#define A5XX_RB_RENDER_CONTROL0_YCOORD                         0x00000080
-#define A5XX_RB_RENDER_CONTROL0_ZCOORD                         0x00000100
-#define A5XX_RB_RENDER_CONTROL0_WCOORD                         0x00000200
-
-#define REG_A5XX_RB_RENDER_CONTROL1                            0x0000e145
-#define A5XX_RB_RENDER_CONTROL1_SAMPLEMASK                     0x00000001
-#define A5XX_RB_RENDER_CONTROL1_FACENESS                       0x00000002
-#define A5XX_RB_RENDER_CONTROL1_SAMPLEID                       0x00000004
-
-#define REG_A5XX_RB_FS_OUTPUT_CNTL                             0x0000e146
-#define A5XX_RB_FS_OUTPUT_CNTL_MRT__MASK                       0x0000000f
-#define A5XX_RB_FS_OUTPUT_CNTL_MRT__SHIFT                      0
-static inline uint32_t A5XX_RB_FS_OUTPUT_CNTL_MRT(uint32_t val)
-{
-       return ((val) << A5XX_RB_FS_OUTPUT_CNTL_MRT__SHIFT) & A5XX_RB_FS_OUTPUT_CNTL_MRT__MASK;
-}
-#define A5XX_RB_FS_OUTPUT_CNTL_FRAG_WRITES_Z                   0x00000020
-
-#define REG_A5XX_RB_RENDER_COMPONENTS                          0x0000e147
-#define A5XX_RB_RENDER_COMPONENTS_RT0__MASK                    0x0000000f
-#define A5XX_RB_RENDER_COMPONENTS_RT0__SHIFT                   0
-static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)
-{
-       return ((val) << A5XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT0__MASK;
-}
-#define A5XX_RB_RENDER_COMPONENTS_RT1__MASK                    0x000000f0
-#define A5XX_RB_RENDER_COMPONENTS_RT1__SHIFT                   4
-static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)
-{
-       return ((val) << A5XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT1__MASK;
-}
-#define A5XX_RB_RENDER_COMPONENTS_RT2__MASK                    0x00000f00
-#define A5XX_RB_RENDER_COMPONENTS_RT2__SHIFT                   8
-static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)
-{
-       return ((val) << A5XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT2__MASK;
-}
-#define A5XX_RB_RENDER_COMPONENTS_RT3__MASK                    0x0000f000
-#define A5XX_RB_RENDER_COMPONENTS_RT3__SHIFT                   12
-static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)
-{
-       return ((val) << A5XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT3__MASK;
-}
-#define A5XX_RB_RENDER_COMPONENTS_RT4__MASK                    0x000f0000
-#define A5XX_RB_RENDER_COMPONENTS_RT4__SHIFT                   16
-static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)
-{
-       return ((val) << A5XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT4__MASK;
-}
-#define A5XX_RB_RENDER_COMPONENTS_RT5__MASK                    0x00f00000
-#define A5XX_RB_RENDER_COMPONENTS_RT5__SHIFT                   20
-static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)
-{
-       return ((val) << A5XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT5__MASK;
-}
-#define A5XX_RB_RENDER_COMPONENTS_RT6__MASK                    0x0f000000
-#define A5XX_RB_RENDER_COMPONENTS_RT6__SHIFT                   24
-static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)
-{
-       return ((val) << A5XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT6__MASK;
-}
-#define A5XX_RB_RENDER_COMPONENTS_RT7__MASK                    0xf0000000
-#define A5XX_RB_RENDER_COMPONENTS_RT7__SHIFT                   28
-static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)
-{
-       return ((val) << A5XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT7__MASK;
-}
-
-static inline uint32_t REG_A5XX_RB_MRT(uint32_t i0) { return 0x0000e150 + 0x7*i0; }
-
-static inline uint32_t REG_A5XX_RB_MRT_CONTROL(uint32_t i0) { return 0x0000e150 + 0x7*i0; }
-#define A5XX_RB_MRT_CONTROL_BLEND                              0x00000001
-#define A5XX_RB_MRT_CONTROL_BLEND2                             0x00000002
-#define A5XX_RB_MRT_CONTROL_ROP_ENABLE                         0x00000004
-#define A5XX_RB_MRT_CONTROL_ROP_CODE__MASK                     0x00000078
-#define A5XX_RB_MRT_CONTROL_ROP_CODE__SHIFT                    3
-static inline uint32_t A5XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
-{
-       return ((val) << A5XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A5XX_RB_MRT_CONTROL_ROP_CODE__MASK;
-}
-#define A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK             0x00000780
-#define A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT            7
-static inline uint32_t A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
-{
-       return ((val) << A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
-}
-
-static inline uint32_t REG_A5XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x0000e151 + 0x7*i0; }
-#define A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK         0x0000001f
-#define A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT                0
-static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
-}
-#define A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK       0x000000e0
-#define A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT      5
-static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
-{
-       return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
-}
-#define A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK                0x00001f00
-#define A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT       8
-static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
-}
-#define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK       0x001f0000
-#define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT      16
-static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
-}
-#define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK     0x00e00000
-#define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT    21
-static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
-{
-       return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
-}
-#define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK      0x1f000000
-#define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT     24
-static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
-}
-
-static inline uint32_t REG_A5XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x0000e152 + 0x7*i0; }
-#define A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK                        0x000000ff
-#define A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT               0
-static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
-{
-       return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
-}
-#define A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK             0x00000300
-#define A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT            8
-static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a5xx_tile_mode val)
-{
-       return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
-}
-#define A5XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK                 0x00001800
-#define A5XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT                        11
-static inline uint32_t A5XX_RB_MRT_BUF_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
-{
-       return ((val) << A5XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT) & A5XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK;
-}
-#define A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK                  0x00006000
-#define A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT                 13
-static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
-}
-#define A5XX_RB_MRT_BUF_INFO_COLOR_SRGB                                0x00008000
-
-static inline uint32_t REG_A5XX_RB_MRT_PITCH(uint32_t i0) { return 0x0000e153 + 0x7*i0; }
-#define A5XX_RB_MRT_PITCH__MASK                                        0xffffffff
-#define A5XX_RB_MRT_PITCH__SHIFT                               0
-static inline uint32_t A5XX_RB_MRT_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A5XX_RB_MRT_PITCH__SHIFT) & A5XX_RB_MRT_PITCH__MASK;
-}
-
-static inline uint32_t REG_A5XX_RB_MRT_ARRAY_PITCH(uint32_t i0) { return 0x0000e154 + 0x7*i0; }
-#define A5XX_RB_MRT_ARRAY_PITCH__MASK                          0xffffffff
-#define A5XX_RB_MRT_ARRAY_PITCH__SHIFT                         0
-static inline uint32_t A5XX_RB_MRT_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A5XX_RB_MRT_ARRAY_PITCH__SHIFT) & A5XX_RB_MRT_ARRAY_PITCH__MASK;
-}
-
-static inline uint32_t REG_A5XX_RB_MRT_BASE_LO(uint32_t i0) { return 0x0000e155 + 0x7*i0; }
-
-static inline uint32_t REG_A5XX_RB_MRT_BASE_HI(uint32_t i0) { return 0x0000e156 + 0x7*i0; }
-
-#define REG_A5XX_RB_BLEND_RED                                  0x0000e1a0
-#define A5XX_RB_BLEND_RED_UINT__MASK                           0x000000ff
-#define A5XX_RB_BLEND_RED_UINT__SHIFT                          0
-static inline uint32_t A5XX_RB_BLEND_RED_UINT(uint32_t val)
-{
-       return ((val) << A5XX_RB_BLEND_RED_UINT__SHIFT) & A5XX_RB_BLEND_RED_UINT__MASK;
-}
-#define A5XX_RB_BLEND_RED_SINT__MASK                           0x0000ff00
-#define A5XX_RB_BLEND_RED_SINT__SHIFT                          8
-static inline uint32_t A5XX_RB_BLEND_RED_SINT(uint32_t val)
-{
-       return ((val) << A5XX_RB_BLEND_RED_SINT__SHIFT) & A5XX_RB_BLEND_RED_SINT__MASK;
-}
-#define A5XX_RB_BLEND_RED_FLOAT__MASK                          0xffff0000
-#define A5XX_RB_BLEND_RED_FLOAT__SHIFT                         16
-static inline uint32_t A5XX_RB_BLEND_RED_FLOAT(float val)
-{
-       return ((util_float_to_half(val)) << A5XX_RB_BLEND_RED_FLOAT__SHIFT) & A5XX_RB_BLEND_RED_FLOAT__MASK;
-}
-
-#define REG_A5XX_RB_BLEND_RED_F32                              0x0000e1a1
-#define A5XX_RB_BLEND_RED_F32__MASK                            0xffffffff
-#define A5XX_RB_BLEND_RED_F32__SHIFT                           0
-static inline uint32_t A5XX_RB_BLEND_RED_F32(float val)
-{
-       return ((fui(val)) << A5XX_RB_BLEND_RED_F32__SHIFT) & A5XX_RB_BLEND_RED_F32__MASK;
-}
-
-#define REG_A5XX_RB_BLEND_GREEN                                        0x0000e1a2
-#define A5XX_RB_BLEND_GREEN_UINT__MASK                         0x000000ff
-#define A5XX_RB_BLEND_GREEN_UINT__SHIFT                                0
-static inline uint32_t A5XX_RB_BLEND_GREEN_UINT(uint32_t val)
-{
-       return ((val) << A5XX_RB_BLEND_GREEN_UINT__SHIFT) & A5XX_RB_BLEND_GREEN_UINT__MASK;
-}
-#define A5XX_RB_BLEND_GREEN_SINT__MASK                         0x0000ff00
-#define A5XX_RB_BLEND_GREEN_SINT__SHIFT                                8
-static inline uint32_t A5XX_RB_BLEND_GREEN_SINT(uint32_t val)
-{
-       return ((val) << A5XX_RB_BLEND_GREEN_SINT__SHIFT) & A5XX_RB_BLEND_GREEN_SINT__MASK;
-}
-#define A5XX_RB_BLEND_GREEN_FLOAT__MASK                                0xffff0000
-#define A5XX_RB_BLEND_GREEN_FLOAT__SHIFT                       16
-static inline uint32_t A5XX_RB_BLEND_GREEN_FLOAT(float val)
-{
-       return ((util_float_to_half(val)) << A5XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A5XX_RB_BLEND_GREEN_FLOAT__MASK;
-}
-
-#define REG_A5XX_RB_BLEND_GREEN_F32                            0x0000e1a3
-#define A5XX_RB_BLEND_GREEN_F32__MASK                          0xffffffff
-#define A5XX_RB_BLEND_GREEN_F32__SHIFT                         0
-static inline uint32_t A5XX_RB_BLEND_GREEN_F32(float val)
-{
-       return ((fui(val)) << A5XX_RB_BLEND_GREEN_F32__SHIFT) & A5XX_RB_BLEND_GREEN_F32__MASK;
-}
-
-#define REG_A5XX_RB_BLEND_BLUE                                 0x0000e1a4
-#define A5XX_RB_BLEND_BLUE_UINT__MASK                          0x000000ff
-#define A5XX_RB_BLEND_BLUE_UINT__SHIFT                         0
-static inline uint32_t A5XX_RB_BLEND_BLUE_UINT(uint32_t val)
-{
-       return ((val) << A5XX_RB_BLEND_BLUE_UINT__SHIFT) & A5XX_RB_BLEND_BLUE_UINT__MASK;
-}
-#define A5XX_RB_BLEND_BLUE_SINT__MASK                          0x0000ff00
-#define A5XX_RB_BLEND_BLUE_SINT__SHIFT                         8
-static inline uint32_t A5XX_RB_BLEND_BLUE_SINT(uint32_t val)
-{
-       return ((val) << A5XX_RB_BLEND_BLUE_SINT__SHIFT) & A5XX_RB_BLEND_BLUE_SINT__MASK;
-}
-#define A5XX_RB_BLEND_BLUE_FLOAT__MASK                         0xffff0000
-#define A5XX_RB_BLEND_BLUE_FLOAT__SHIFT                                16
-static inline uint32_t A5XX_RB_BLEND_BLUE_FLOAT(float val)
-{
-       return ((util_float_to_half(val)) << A5XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A5XX_RB_BLEND_BLUE_FLOAT__MASK;
-}
-
-#define REG_A5XX_RB_BLEND_BLUE_F32                             0x0000e1a5
-#define A5XX_RB_BLEND_BLUE_F32__MASK                           0xffffffff
-#define A5XX_RB_BLEND_BLUE_F32__SHIFT                          0
-static inline uint32_t A5XX_RB_BLEND_BLUE_F32(float val)
-{
-       return ((fui(val)) << A5XX_RB_BLEND_BLUE_F32__SHIFT) & A5XX_RB_BLEND_BLUE_F32__MASK;
-}
-
-#define REG_A5XX_RB_BLEND_ALPHA                                        0x0000e1a6
-#define A5XX_RB_BLEND_ALPHA_UINT__MASK                         0x000000ff
-#define A5XX_RB_BLEND_ALPHA_UINT__SHIFT                                0
-static inline uint32_t A5XX_RB_BLEND_ALPHA_UINT(uint32_t val)
-{
-       return ((val) << A5XX_RB_BLEND_ALPHA_UINT__SHIFT) & A5XX_RB_BLEND_ALPHA_UINT__MASK;
-}
-#define A5XX_RB_BLEND_ALPHA_SINT__MASK                         0x0000ff00
-#define A5XX_RB_BLEND_ALPHA_SINT__SHIFT                                8
-static inline uint32_t A5XX_RB_BLEND_ALPHA_SINT(uint32_t val)
-{
-       return ((val) << A5XX_RB_BLEND_ALPHA_SINT__SHIFT) & A5XX_RB_BLEND_ALPHA_SINT__MASK;
-}
-#define A5XX_RB_BLEND_ALPHA_FLOAT__MASK                                0xffff0000
-#define A5XX_RB_BLEND_ALPHA_FLOAT__SHIFT                       16
-static inline uint32_t A5XX_RB_BLEND_ALPHA_FLOAT(float val)
-{
-       return ((util_float_to_half(val)) << A5XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A5XX_RB_BLEND_ALPHA_FLOAT__MASK;
-}
-
-#define REG_A5XX_RB_BLEND_ALPHA_F32                            0x0000e1a7
-#define A5XX_RB_BLEND_ALPHA_F32__MASK                          0xffffffff
-#define A5XX_RB_BLEND_ALPHA_F32__SHIFT                         0
-static inline uint32_t A5XX_RB_BLEND_ALPHA_F32(float val)
-{
-       return ((fui(val)) << A5XX_RB_BLEND_ALPHA_F32__SHIFT) & A5XX_RB_BLEND_ALPHA_F32__MASK;
-}
-
-#define REG_A5XX_RB_ALPHA_CONTROL                              0x0000e1a8
-#define A5XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK                  0x000000ff
-#define A5XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT                 0
-static inline uint32_t A5XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
-{
-       return ((val) << A5XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A5XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
-}
-#define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST                       0x00000100
-#define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK            0x00000e00
-#define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT           9
-static inline uint32_t A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
-{
-       return ((val) << A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
-}
-
-#define REG_A5XX_RB_BLEND_CNTL                                 0x0000e1a9
-#define A5XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK                  0x000000ff
-#define A5XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT                 0
-static inline uint32_t A5XX_RB_BLEND_CNTL_ENABLE_BLEND(uint32_t val)
-{
-       return ((val) << A5XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A5XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK;
-}
-#define A5XX_RB_BLEND_CNTL_INDEPENDENT_BLEND                   0x00000100
-#define A5XX_RB_BLEND_CNTL_ALPHA_TO_COVERAGE                   0x00000400
-#define A5XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK                   0xffff0000
-#define A5XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT                  16
-static inline uint32_t A5XX_RB_BLEND_CNTL_SAMPLE_MASK(uint32_t val)
-{
-       return ((val) << A5XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT) & A5XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK;
-}
-
-#define REG_A5XX_RB_DEPTH_PLANE_CNTL                           0x0000e1b0
-#define A5XX_RB_DEPTH_PLANE_CNTL_FRAG_WRITES_Z                 0x00000001
-#define A5XX_RB_DEPTH_PLANE_CNTL_UNK1                          0x00000002
-
-#define REG_A5XX_RB_DEPTH_CNTL                                 0x0000e1b1
-#define A5XX_RB_DEPTH_CNTL_Z_ENABLE                            0x00000001
-#define A5XX_RB_DEPTH_CNTL_Z_WRITE_ENABLE                      0x00000002
-#define A5XX_RB_DEPTH_CNTL_ZFUNC__MASK                         0x0000001c
-#define A5XX_RB_DEPTH_CNTL_ZFUNC__SHIFT                                2
-static inline uint32_t A5XX_RB_DEPTH_CNTL_ZFUNC(enum adreno_compare_func val)
-{
-       return ((val) << A5XX_RB_DEPTH_CNTL_ZFUNC__SHIFT) & A5XX_RB_DEPTH_CNTL_ZFUNC__MASK;
-}
-#define A5XX_RB_DEPTH_CNTL_Z_TEST_ENABLE                       0x00000040
-
-#define REG_A5XX_RB_DEPTH_BUFFER_INFO                          0x0000e1b2
-#define A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK           0x00000007
-#define A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT          0
-static inline uint32_t A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a5xx_depth_format val)
-{
-       return ((val) << A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
-}
-
-#define REG_A5XX_RB_DEPTH_BUFFER_BASE_LO                       0x0000e1b3
-
-#define REG_A5XX_RB_DEPTH_BUFFER_BASE_HI                       0x0000e1b4
-
-#define REG_A5XX_RB_DEPTH_BUFFER_PITCH                         0x0000e1b5
-#define A5XX_RB_DEPTH_BUFFER_PITCH__MASK                       0xffffffff
-#define A5XX_RB_DEPTH_BUFFER_PITCH__SHIFT                      0
-static inline uint32_t A5XX_RB_DEPTH_BUFFER_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A5XX_RB_DEPTH_BUFFER_PITCH__SHIFT) & A5XX_RB_DEPTH_BUFFER_PITCH__MASK;
-}
-
-#define REG_A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH                   0x0000e1b6
-#define A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK                 0xffffffff
-#define A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT                        0
-static inline uint32_t A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT) & A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK;
-}
-
-#define REG_A5XX_RB_STENCIL_CONTROL                            0x0000e1c0
-#define A5XX_RB_STENCIL_CONTROL_STENCIL_ENABLE                 0x00000001
-#define A5XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF              0x00000002
-#define A5XX_RB_STENCIL_CONTROL_STENCIL_READ                   0x00000004
-#define A5XX_RB_STENCIL_CONTROL_FUNC__MASK                     0x00000700
-#define A5XX_RB_STENCIL_CONTROL_FUNC__SHIFT                    8
-static inline uint32_t A5XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
-{
-       return ((val) << A5XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A5XX_RB_STENCIL_CONTROL_FUNC__MASK;
-}
-#define A5XX_RB_STENCIL_CONTROL_FAIL__MASK                     0x00003800
-#define A5XX_RB_STENCIL_CONTROL_FAIL__SHIFT                    11
-static inline uint32_t A5XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
-{
-       return ((val) << A5XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A5XX_RB_STENCIL_CONTROL_FAIL__MASK;
-}
-#define A5XX_RB_STENCIL_CONTROL_ZPASS__MASK                    0x0001c000
-#define A5XX_RB_STENCIL_CONTROL_ZPASS__SHIFT                   14
-static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
-{
-       return ((val) << A5XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZPASS__MASK;
-}
-#define A5XX_RB_STENCIL_CONTROL_ZFAIL__MASK                    0x000e0000
-#define A5XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT                   17
-static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
-{
-       return ((val) << A5XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
-}
-#define A5XX_RB_STENCIL_CONTROL_FUNC_BF__MASK                  0x00700000
-#define A5XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT                 20
-static inline uint32_t A5XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
-{
-       return ((val) << A5XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
-}
-#define A5XX_RB_STENCIL_CONTROL_FAIL_BF__MASK                  0x03800000
-#define A5XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT                 23
-static inline uint32_t A5XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
-{
-       return ((val) << A5XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
-}
-#define A5XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK                 0x1c000000
-#define A5XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT                        26
-static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
-{
-       return ((val) << A5XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
-}
-#define A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK                 0xe0000000
-#define A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT                        29
-static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
-{
-       return ((val) << A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
-}
-
-#define REG_A5XX_RB_STENCIL_INFO                               0x0000e1c1
-#define A5XX_RB_STENCIL_INFO_SEPARATE_STENCIL                  0x00000001
-
-#define REG_A5XX_RB_STENCIL_BASE_LO                            0x0000e1c2
-
-#define REG_A5XX_RB_STENCIL_BASE_HI                            0x0000e1c3
-
-#define REG_A5XX_RB_STENCIL_PITCH                              0x0000e1c4
-#define A5XX_RB_STENCIL_PITCH__MASK                            0xffffffff
-#define A5XX_RB_STENCIL_PITCH__SHIFT                           0
-static inline uint32_t A5XX_RB_STENCIL_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A5XX_RB_STENCIL_PITCH__SHIFT) & A5XX_RB_STENCIL_PITCH__MASK;
-}
-
-#define REG_A5XX_RB_STENCIL_ARRAY_PITCH                                0x0000e1c5
-#define A5XX_RB_STENCIL_ARRAY_PITCH__MASK                      0xffffffff
-#define A5XX_RB_STENCIL_ARRAY_PITCH__SHIFT                     0
-static inline uint32_t A5XX_RB_STENCIL_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A5XX_RB_STENCIL_ARRAY_PITCH__SHIFT) & A5XX_RB_STENCIL_ARRAY_PITCH__MASK;
-}
-
-#define REG_A5XX_RB_STENCILREFMASK                             0x0000e1c6
-#define A5XX_RB_STENCILREFMASK_STENCILREF__MASK                        0x000000ff
-#define A5XX_RB_STENCILREFMASK_STENCILREF__SHIFT               0
-static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
-{
-       return ((val) << A5XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILREF__MASK;
-}
-#define A5XX_RB_STENCILREFMASK_STENCILMASK__MASK               0x0000ff00
-#define A5XX_RB_STENCILREFMASK_STENCILMASK__SHIFT              8
-static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
-{
-       return ((val) << A5XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILMASK__MASK;
-}
-#define A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK          0x00ff0000
-#define A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT         16
-static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
-{
-       return ((val) << A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
-}
-
-#define REG_A5XX_RB_STENCILREFMASK_BF                          0x0000e1c7
-#define A5XX_RB_STENCILREFMASK_BF_STENCILREF__MASK             0x000000ff
-#define A5XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT            0
-static inline uint32_t A5XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
-{
-       return ((val) << A5XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A5XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
-}
-#define A5XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK            0x0000ff00
-#define A5XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT           8
-static inline uint32_t A5XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
-{
-       return ((val) << A5XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A5XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
-}
-#define A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK       0x00ff0000
-#define A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT      16
-static inline uint32_t A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
-{
-       return ((val) << A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
-}
-
-#define REG_A5XX_RB_WINDOW_OFFSET                              0x0000e1d0
-#define A5XX_RB_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE            0x80000000
-#define A5XX_RB_WINDOW_OFFSET_X__MASK                          0x00007fff
-#define A5XX_RB_WINDOW_OFFSET_X__SHIFT                         0
-static inline uint32_t A5XX_RB_WINDOW_OFFSET_X(uint32_t val)
-{
-       return ((val) << A5XX_RB_WINDOW_OFFSET_X__SHIFT) & A5XX_RB_WINDOW_OFFSET_X__MASK;
-}
-#define A5XX_RB_WINDOW_OFFSET_Y__MASK                          0x7fff0000
-#define A5XX_RB_WINDOW_OFFSET_Y__SHIFT                         16
-static inline uint32_t A5XX_RB_WINDOW_OFFSET_Y(uint32_t val)
-{
-       return ((val) << A5XX_RB_WINDOW_OFFSET_Y__SHIFT) & A5XX_RB_WINDOW_OFFSET_Y__MASK;
-}
-
-#define REG_A5XX_RB_SAMPLE_COUNT_CONTROL                       0x0000e1d1
-#define A5XX_RB_SAMPLE_COUNT_CONTROL_COPY                      0x00000002
-
-#define REG_A5XX_RB_BLIT_CNTL                                  0x0000e210
-#define A5XX_RB_BLIT_CNTL_BUF__MASK                            0x0000000f
-#define A5XX_RB_BLIT_CNTL_BUF__SHIFT                           0
-static inline uint32_t A5XX_RB_BLIT_CNTL_BUF(enum a5xx_blit_buf val)
-{
-       return ((val) << A5XX_RB_BLIT_CNTL_BUF__SHIFT) & A5XX_RB_BLIT_CNTL_BUF__MASK;
-}
-
-#define REG_A5XX_RB_RESOLVE_CNTL_1                             0x0000e211
-#define A5XX_RB_RESOLVE_CNTL_1_WINDOW_OFFSET_DISABLE           0x80000000
-#define A5XX_RB_RESOLVE_CNTL_1_X__MASK                         0x00007fff
-#define A5XX_RB_RESOLVE_CNTL_1_X__SHIFT                                0
-static inline uint32_t A5XX_RB_RESOLVE_CNTL_1_X(uint32_t val)
-{
-       return ((val) << A5XX_RB_RESOLVE_CNTL_1_X__SHIFT) & A5XX_RB_RESOLVE_CNTL_1_X__MASK;
-}
-#define A5XX_RB_RESOLVE_CNTL_1_Y__MASK                         0x7fff0000
-#define A5XX_RB_RESOLVE_CNTL_1_Y__SHIFT                                16
-static inline uint32_t A5XX_RB_RESOLVE_CNTL_1_Y(uint32_t val)
-{
-       return ((val) << A5XX_RB_RESOLVE_CNTL_1_Y__SHIFT) & A5XX_RB_RESOLVE_CNTL_1_Y__MASK;
-}
-
-#define REG_A5XX_RB_RESOLVE_CNTL_2                             0x0000e212
-#define A5XX_RB_RESOLVE_CNTL_2_WINDOW_OFFSET_DISABLE           0x80000000
-#define A5XX_RB_RESOLVE_CNTL_2_X__MASK                         0x00007fff
-#define A5XX_RB_RESOLVE_CNTL_2_X__SHIFT                                0
-static inline uint32_t A5XX_RB_RESOLVE_CNTL_2_X(uint32_t val)
-{
-       return ((val) << A5XX_RB_RESOLVE_CNTL_2_X__SHIFT) & A5XX_RB_RESOLVE_CNTL_2_X__MASK;
-}
-#define A5XX_RB_RESOLVE_CNTL_2_Y__MASK                         0x7fff0000
-#define A5XX_RB_RESOLVE_CNTL_2_Y__SHIFT                                16
-static inline uint32_t A5XX_RB_RESOLVE_CNTL_2_Y(uint32_t val)
-{
-       return ((val) << A5XX_RB_RESOLVE_CNTL_2_Y__SHIFT) & A5XX_RB_RESOLVE_CNTL_2_Y__MASK;
-}
-
-#define REG_A5XX_RB_RESOLVE_CNTL_3                             0x0000e213
-#define A5XX_RB_RESOLVE_CNTL_3_TILED                           0x00000001
-
-#define REG_A5XX_RB_BLIT_DST_LO                                        0x0000e214
-
-#define REG_A5XX_RB_BLIT_DST_HI                                        0x0000e215
-
-#define REG_A5XX_RB_BLIT_DST_PITCH                             0x0000e216
-#define A5XX_RB_BLIT_DST_PITCH__MASK                           0xffffffff
-#define A5XX_RB_BLIT_DST_PITCH__SHIFT                          0
-static inline uint32_t A5XX_RB_BLIT_DST_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A5XX_RB_BLIT_DST_PITCH__SHIFT) & A5XX_RB_BLIT_DST_PITCH__MASK;
-}
-
-#define REG_A5XX_RB_BLIT_DST_ARRAY_PITCH                       0x0000e217
-#define A5XX_RB_BLIT_DST_ARRAY_PITCH__MASK                     0xffffffff
-#define A5XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT                    0
-static inline uint32_t A5XX_RB_BLIT_DST_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A5XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT) & A5XX_RB_BLIT_DST_ARRAY_PITCH__MASK;
-}
-
-#define REG_A5XX_RB_CLEAR_COLOR_DW0                            0x0000e218
-
-#define REG_A5XX_RB_CLEAR_COLOR_DW1                            0x0000e219
-
-#define REG_A5XX_RB_CLEAR_COLOR_DW2                            0x0000e21a
-
-#define REG_A5XX_RB_CLEAR_COLOR_DW3                            0x0000e21b
-
-#define REG_A5XX_RB_CLEAR_CNTL                                 0x0000e21c
-#define A5XX_RB_CLEAR_CNTL_FAST_CLEAR                          0x00000002
-#define A5XX_RB_CLEAR_CNTL_MSAA_RESOLVE                                0x00000004
-#define A5XX_RB_CLEAR_CNTL_MASK__MASK                          0x000000f0
-#define A5XX_RB_CLEAR_CNTL_MASK__SHIFT                         4
-static inline uint32_t A5XX_RB_CLEAR_CNTL_MASK(uint32_t val)
-{
-       return ((val) << A5XX_RB_CLEAR_CNTL_MASK__SHIFT) & A5XX_RB_CLEAR_CNTL_MASK__MASK;
-}
-
-#define REG_A5XX_RB_DEPTH_FLAG_BUFFER_BASE_LO                  0x0000e240
-
-#define REG_A5XX_RB_DEPTH_FLAG_BUFFER_BASE_HI                  0x0000e241
-
-#define REG_A5XX_RB_DEPTH_FLAG_BUFFER_PITCH                    0x0000e242
-
-static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER(uint32_t i0) { return 0x0000e243 + 0x4*i0; }
-
-static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ADDR_LO(uint32_t i0) { return 0x0000e243 + 0x4*i0; }
-
-static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ADDR_HI(uint32_t i0) { return 0x0000e244 + 0x4*i0; }
-
-static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t i0) { return 0x0000e245 + 0x4*i0; }
-#define A5XX_RB_MRT_FLAG_BUFFER_PITCH__MASK                    0xffffffff
-#define A5XX_RB_MRT_FLAG_BUFFER_PITCH__SHIFT                   0
-static inline uint32_t A5XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A5XX_RB_MRT_FLAG_BUFFER_PITCH__SHIFT) & A5XX_RB_MRT_FLAG_BUFFER_PITCH__MASK;
-}
-
-static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH(uint32_t i0) { return 0x0000e246 + 0x4*i0; }
-#define A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__MASK              0xffffffff
-#define A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__SHIFT             0
-static inline uint32_t A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__SHIFT) & A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__MASK;
-}
-
-#define REG_A5XX_RB_BLIT_FLAG_DST_LO                           0x0000e263
-
-#define REG_A5XX_RB_BLIT_FLAG_DST_HI                           0x0000e264
-
-#define REG_A5XX_RB_BLIT_FLAG_DST_PITCH                                0x0000e265
-#define A5XX_RB_BLIT_FLAG_DST_PITCH__MASK                      0xffffffff
-#define A5XX_RB_BLIT_FLAG_DST_PITCH__SHIFT                     0
-static inline uint32_t A5XX_RB_BLIT_FLAG_DST_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A5XX_RB_BLIT_FLAG_DST_PITCH__SHIFT) & A5XX_RB_BLIT_FLAG_DST_PITCH__MASK;
-}
-
-#define REG_A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH                  0x0000e266
-#define A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__MASK                        0xffffffff
-#define A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__SHIFT               0
-static inline uint32_t A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__SHIFT) & A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__MASK;
-}
-
-#define REG_A5XX_RB_SAMPLE_COUNT_ADDR_LO                       0x0000e267
-
-#define REG_A5XX_RB_SAMPLE_COUNT_ADDR_HI                       0x0000e268
-
-#define REG_A5XX_VPC_CNTL_0                                    0x0000e280
-#define A5XX_VPC_CNTL_0_STRIDE_IN_VPC__MASK                    0x0000007f
-#define A5XX_VPC_CNTL_0_STRIDE_IN_VPC__SHIFT                   0
-static inline uint32_t A5XX_VPC_CNTL_0_STRIDE_IN_VPC(uint32_t val)
-{
-       return ((val) << A5XX_VPC_CNTL_0_STRIDE_IN_VPC__SHIFT) & A5XX_VPC_CNTL_0_STRIDE_IN_VPC__MASK;
-}
-#define A5XX_VPC_CNTL_0_VARYING                                        0x00000800
-
-static inline uint32_t REG_A5XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x0000e282 + 0x1*i0; }
-
-static inline uint32_t REG_A5XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x0000e282 + 0x1*i0; }
-
-static inline uint32_t REG_A5XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x0000e28a + 0x1*i0; }
-
-static inline uint32_t REG_A5XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x0000e28a + 0x1*i0; }
-
-#define REG_A5XX_UNKNOWN_E292                                  0x0000e292
-
-#define REG_A5XX_UNKNOWN_E293                                  0x0000e293
-
-static inline uint32_t REG_A5XX_VPC_VAR(uint32_t i0) { return 0x0000e294 + 0x1*i0; }
-
-static inline uint32_t REG_A5XX_VPC_VAR_DISABLE(uint32_t i0) { return 0x0000e294 + 0x1*i0; }
-
-#define REG_A5XX_VPC_GS_SIV_CNTL                               0x0000e298
-
-#define REG_A5XX_UNKNOWN_E29A                                  0x0000e29a
-
-#define REG_A5XX_VPC_PACK                                      0x0000e29d
-#define A5XX_VPC_PACK_NUMNONPOSVAR__MASK                       0x000000ff
-#define A5XX_VPC_PACK_NUMNONPOSVAR__SHIFT                      0
-static inline uint32_t A5XX_VPC_PACK_NUMNONPOSVAR(uint32_t val)
-{
-       return ((val) << A5XX_VPC_PACK_NUMNONPOSVAR__SHIFT) & A5XX_VPC_PACK_NUMNONPOSVAR__MASK;
-}
-#define A5XX_VPC_PACK_PSIZELOC__MASK                           0x0000ff00
-#define A5XX_VPC_PACK_PSIZELOC__SHIFT                          8
-static inline uint32_t A5XX_VPC_PACK_PSIZELOC(uint32_t val)
-{
-       return ((val) << A5XX_VPC_PACK_PSIZELOC__SHIFT) & A5XX_VPC_PACK_PSIZELOC__MASK;
-}
-
-#define REG_A5XX_VPC_FS_PRIMITIVEID_CNTL                       0x0000e2a0
-
-#define REG_A5XX_VPC_SO_BUF_CNTL                               0x0000e2a1
-#define A5XX_VPC_SO_BUF_CNTL_BUF0                              0x00000001
-#define A5XX_VPC_SO_BUF_CNTL_BUF1                              0x00000008
-#define A5XX_VPC_SO_BUF_CNTL_BUF2                              0x00000040
-#define A5XX_VPC_SO_BUF_CNTL_BUF3                              0x00000200
-#define A5XX_VPC_SO_BUF_CNTL_ENABLE                            0x00008000
-
-#define REG_A5XX_VPC_SO_OVERRIDE                               0x0000e2a2
-#define A5XX_VPC_SO_OVERRIDE_SO_DISABLE                                0x00000001
-
-#define REG_A5XX_VPC_SO_CNTL                                   0x0000e2a3
-#define A5XX_VPC_SO_CNTL_ENABLE                                        0x00010000
-
-#define REG_A5XX_VPC_SO_PROG                                   0x0000e2a4
-#define A5XX_VPC_SO_PROG_A_BUF__MASK                           0x00000003
-#define A5XX_VPC_SO_PROG_A_BUF__SHIFT                          0
-static inline uint32_t A5XX_VPC_SO_PROG_A_BUF(uint32_t val)
-{
-       return ((val) << A5XX_VPC_SO_PROG_A_BUF__SHIFT) & A5XX_VPC_SO_PROG_A_BUF__MASK;
-}
-#define A5XX_VPC_SO_PROG_A_OFF__MASK                           0x000007fc
-#define A5XX_VPC_SO_PROG_A_OFF__SHIFT                          2
-static inline uint32_t A5XX_VPC_SO_PROG_A_OFF(uint32_t val)
-{
-       assert(!(val & 0x3));
-       return ((val >> 2) << A5XX_VPC_SO_PROG_A_OFF__SHIFT) & A5XX_VPC_SO_PROG_A_OFF__MASK;
-}
-#define A5XX_VPC_SO_PROG_A_EN                                  0x00000800
-#define A5XX_VPC_SO_PROG_B_BUF__MASK                           0x00003000
-#define A5XX_VPC_SO_PROG_B_BUF__SHIFT                          12
-static inline uint32_t A5XX_VPC_SO_PROG_B_BUF(uint32_t val)
-{
-       return ((val) << A5XX_VPC_SO_PROG_B_BUF__SHIFT) & A5XX_VPC_SO_PROG_B_BUF__MASK;
-}
-#define A5XX_VPC_SO_PROG_B_OFF__MASK                           0x007fc000
-#define A5XX_VPC_SO_PROG_B_OFF__SHIFT                          14
-static inline uint32_t A5XX_VPC_SO_PROG_B_OFF(uint32_t val)
-{
-       assert(!(val & 0x3));
-       return ((val >> 2) << A5XX_VPC_SO_PROG_B_OFF__SHIFT) & A5XX_VPC_SO_PROG_B_OFF__MASK;
-}
-#define A5XX_VPC_SO_PROG_B_EN                                  0x00800000
-
-static inline uint32_t REG_A5XX_VPC_SO(uint32_t i0) { return 0x0000e2a7 + 0x7*i0; }
-
-static inline uint32_t REG_A5XX_VPC_SO_BUFFER_BASE_LO(uint32_t i0) { return 0x0000e2a7 + 0x7*i0; }
-
-static inline uint32_t REG_A5XX_VPC_SO_BUFFER_BASE_HI(uint32_t i0) { return 0x0000e2a8 + 0x7*i0; }
-
-static inline uint32_t REG_A5XX_VPC_SO_BUFFER_SIZE(uint32_t i0) { return 0x0000e2a9 + 0x7*i0; }
-
-static inline uint32_t REG_A5XX_VPC_SO_NCOMP(uint32_t i0) { return 0x0000e2aa + 0x7*i0; }
-
-static inline uint32_t REG_A5XX_VPC_SO_BUFFER_OFFSET(uint32_t i0) { return 0x0000e2ab + 0x7*i0; }
-
-static inline uint32_t REG_A5XX_VPC_SO_FLUSH_BASE_LO(uint32_t i0) { return 0x0000e2ac + 0x7*i0; }
-
-static inline uint32_t REG_A5XX_VPC_SO_FLUSH_BASE_HI(uint32_t i0) { return 0x0000e2ad + 0x7*i0; }
-
-#define REG_A5XX_PC_PRIMITIVE_CNTL                             0x0000e384
-#define A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__MASK             0x0000007f
-#define A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__SHIFT            0
-static inline uint32_t A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC(uint32_t val)
-{
-       return ((val) << A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__SHIFT) & A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__MASK;
-}
-#define A5XX_PC_PRIMITIVE_CNTL_PRIMITIVE_RESTART               0x00000100
-#define A5XX_PC_PRIMITIVE_CNTL_COUNT_PRIMITIVES                        0x00000200
-#define A5XX_PC_PRIMITIVE_CNTL_PROVOKING_VTX_LAST              0x00000400
-
-#define REG_A5XX_PC_PRIM_VTX_CNTL                              0x0000e385
-#define A5XX_PC_PRIM_VTX_CNTL_PSIZE                            0x00000800
-
-#define REG_A5XX_PC_RASTER_CNTL                                        0x0000e388
-#define A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE__MASK         0x00000007
-#define A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE__SHIFT                0
-static inline uint32_t A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
-{
-       return ((val) << A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE__SHIFT) & A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE__MASK;
-}
-#define A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE__MASK          0x00000038
-#define A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE__SHIFT         3
-static inline uint32_t A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
-{
-       return ((val) << A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE__SHIFT) & A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE__MASK;
-}
-#define A5XX_PC_RASTER_CNTL_POLYMODE_ENABLE                    0x00000040
-
-#define REG_A5XX_UNKNOWN_E389                                  0x0000e389
-
-#define REG_A5XX_PC_RESTART_INDEX                              0x0000e38c
-
-#define REG_A5XX_PC_GS_LAYERED                                 0x0000e38d
-
-#define REG_A5XX_PC_GS_PARAM                                   0x0000e38e
-#define A5XX_PC_GS_PARAM_MAX_VERTICES__MASK                    0x000003ff
-#define A5XX_PC_GS_PARAM_MAX_VERTICES__SHIFT                   0
-static inline uint32_t A5XX_PC_GS_PARAM_MAX_VERTICES(uint32_t val)
-{
-       return ((val) << A5XX_PC_GS_PARAM_MAX_VERTICES__SHIFT) & A5XX_PC_GS_PARAM_MAX_VERTICES__MASK;
-}
-#define A5XX_PC_GS_PARAM_INVOCATIONS__MASK                     0x0000f800
-#define A5XX_PC_GS_PARAM_INVOCATIONS__SHIFT                    11
-static inline uint32_t A5XX_PC_GS_PARAM_INVOCATIONS(uint32_t val)
-{
-       return ((val) << A5XX_PC_GS_PARAM_INVOCATIONS__SHIFT) & A5XX_PC_GS_PARAM_INVOCATIONS__MASK;
-}
-#define A5XX_PC_GS_PARAM_PRIMTYPE__MASK                                0x01800000
-#define A5XX_PC_GS_PARAM_PRIMTYPE__SHIFT                       23
-static inline uint32_t A5XX_PC_GS_PARAM_PRIMTYPE(enum adreno_pa_su_sc_draw val)
-{
-       return ((val) << A5XX_PC_GS_PARAM_PRIMTYPE__SHIFT) & A5XX_PC_GS_PARAM_PRIMTYPE__MASK;
-}
-
-#define REG_A5XX_PC_HS_PARAM                                   0x0000e38f
-#define A5XX_PC_HS_PARAM_VERTICES_OUT__MASK                    0x0000003f
-#define A5XX_PC_HS_PARAM_VERTICES_OUT__SHIFT                   0
-static inline uint32_t A5XX_PC_HS_PARAM_VERTICES_OUT(uint32_t val)
-{
-       return ((val) << A5XX_PC_HS_PARAM_VERTICES_OUT__SHIFT) & A5XX_PC_HS_PARAM_VERTICES_OUT__MASK;
-}
-#define A5XX_PC_HS_PARAM_SPACING__MASK                         0x00600000
-#define A5XX_PC_HS_PARAM_SPACING__SHIFT                                21
-static inline uint32_t A5XX_PC_HS_PARAM_SPACING(enum a4xx_tess_spacing val)
-{
-       return ((val) << A5XX_PC_HS_PARAM_SPACING__SHIFT) & A5XX_PC_HS_PARAM_SPACING__MASK;
-}
-#define A5XX_PC_HS_PARAM_CW                                    0x00800000
-#define A5XX_PC_HS_PARAM_CONNECTED                             0x01000000
-
-#define REG_A5XX_PC_POWER_CNTL                                 0x0000e3b0
-
-#define REG_A5XX_VFD_CONTROL_0                                 0x0000e400
-#define A5XX_VFD_CONTROL_0_VTXCNT__MASK                                0x0000003f
-#define A5XX_VFD_CONTROL_0_VTXCNT__SHIFT                       0
-static inline uint32_t A5XX_VFD_CONTROL_0_VTXCNT(uint32_t val)
-{
-       return ((val) << A5XX_VFD_CONTROL_0_VTXCNT__SHIFT) & A5XX_VFD_CONTROL_0_VTXCNT__MASK;
-}
-
-#define REG_A5XX_VFD_CONTROL_1                                 0x0000e401
-#define A5XX_VFD_CONTROL_1_REGID4VTX__MASK                     0x000000ff
-#define A5XX_VFD_CONTROL_1_REGID4VTX__SHIFT                    0
-static inline uint32_t A5XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
-{
-       return ((val) << A5XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A5XX_VFD_CONTROL_1_REGID4VTX__MASK;
-}
-#define A5XX_VFD_CONTROL_1_REGID4INST__MASK                    0x0000ff00
-#define A5XX_VFD_CONTROL_1_REGID4INST__SHIFT                   8
-static inline uint32_t A5XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
-{
-       return ((val) << A5XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A5XX_VFD_CONTROL_1_REGID4INST__MASK;
-}
-#define A5XX_VFD_CONTROL_1_REGID4PRIMID__MASK                  0x00ff0000
-#define A5XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT                 16
-static inline uint32_t A5XX_VFD_CONTROL_1_REGID4PRIMID(uint32_t val)
-{
-       return ((val) << A5XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT) & A5XX_VFD_CONTROL_1_REGID4PRIMID__MASK;
-}
-
-#define REG_A5XX_VFD_CONTROL_2                                 0x0000e402
-#define A5XX_VFD_CONTROL_2_REGID_PATCHID__MASK                 0x000000ff
-#define A5XX_VFD_CONTROL_2_REGID_PATCHID__SHIFT                        0
-static inline uint32_t A5XX_VFD_CONTROL_2_REGID_PATCHID(uint32_t val)
-{
-       return ((val) << A5XX_VFD_CONTROL_2_REGID_PATCHID__SHIFT) & A5XX_VFD_CONTROL_2_REGID_PATCHID__MASK;
-}
-
-#define REG_A5XX_VFD_CONTROL_3                                 0x0000e403
-#define A5XX_VFD_CONTROL_3_REGID_PATCHID__MASK                 0x0000ff00
-#define A5XX_VFD_CONTROL_3_REGID_PATCHID__SHIFT                        8
-static inline uint32_t A5XX_VFD_CONTROL_3_REGID_PATCHID(uint32_t val)
-{
-       return ((val) << A5XX_VFD_CONTROL_3_REGID_PATCHID__SHIFT) & A5XX_VFD_CONTROL_3_REGID_PATCHID__MASK;
-}
-#define A5XX_VFD_CONTROL_3_REGID_TESSX__MASK                   0x00ff0000
-#define A5XX_VFD_CONTROL_3_REGID_TESSX__SHIFT                  16
-static inline uint32_t A5XX_VFD_CONTROL_3_REGID_TESSX(uint32_t val)
-{
-       return ((val) << A5XX_VFD_CONTROL_3_REGID_TESSX__SHIFT) & A5XX_VFD_CONTROL_3_REGID_TESSX__MASK;
-}
-#define A5XX_VFD_CONTROL_3_REGID_TESSY__MASK                   0xff000000
-#define A5XX_VFD_CONTROL_3_REGID_TESSY__SHIFT                  24
-static inline uint32_t A5XX_VFD_CONTROL_3_REGID_TESSY(uint32_t val)
-{
-       return ((val) << A5XX_VFD_CONTROL_3_REGID_TESSY__SHIFT) & A5XX_VFD_CONTROL_3_REGID_TESSY__MASK;
-}
-
-#define REG_A5XX_VFD_CONTROL_4                                 0x0000e404
-
-#define REG_A5XX_VFD_CONTROL_5                                 0x0000e405
-
-#define REG_A5XX_VFD_INDEX_OFFSET                              0x0000e408
-
-#define REG_A5XX_VFD_INSTANCE_START_OFFSET                     0x0000e409
-
-static inline uint32_t REG_A5XX_VFD_FETCH(uint32_t i0) { return 0x0000e40a + 0x4*i0; }
-
-static inline uint32_t REG_A5XX_VFD_FETCH_BASE_LO(uint32_t i0) { return 0x0000e40a + 0x4*i0; }
-
-static inline uint32_t REG_A5XX_VFD_FETCH_BASE_HI(uint32_t i0) { return 0x0000e40b + 0x4*i0; }
-
-static inline uint32_t REG_A5XX_VFD_FETCH_SIZE(uint32_t i0) { return 0x0000e40c + 0x4*i0; }
-
-static inline uint32_t REG_A5XX_VFD_FETCH_STRIDE(uint32_t i0) { return 0x0000e40d + 0x4*i0; }
-
-static inline uint32_t REG_A5XX_VFD_DECODE(uint32_t i0) { return 0x0000e48a + 0x2*i0; }
-
-static inline uint32_t REG_A5XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000e48a + 0x2*i0; }
-#define A5XX_VFD_DECODE_INSTR_IDX__MASK                                0x0000001f
-#define A5XX_VFD_DECODE_INSTR_IDX__SHIFT                       0
-static inline uint32_t A5XX_VFD_DECODE_INSTR_IDX(uint32_t val)
-{
-       return ((val) << A5XX_VFD_DECODE_INSTR_IDX__SHIFT) & A5XX_VFD_DECODE_INSTR_IDX__MASK;
-}
-#define A5XX_VFD_DECODE_INSTR_INSTANCED                                0x00020000
-#define A5XX_VFD_DECODE_INSTR_FORMAT__MASK                     0x0ff00000
-#define A5XX_VFD_DECODE_INSTR_FORMAT__SHIFT                    20
-static inline uint32_t A5XX_VFD_DECODE_INSTR_FORMAT(enum a5xx_vtx_fmt val)
-{
-       return ((val) << A5XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A5XX_VFD_DECODE_INSTR_FORMAT__MASK;
-}
-#define A5XX_VFD_DECODE_INSTR_SWAP__MASK                       0x30000000
-#define A5XX_VFD_DECODE_INSTR_SWAP__SHIFT                      28
-static inline uint32_t A5XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A5XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A5XX_VFD_DECODE_INSTR_SWAP__MASK;
-}
-#define A5XX_VFD_DECODE_INSTR_UNK30                            0x40000000
-#define A5XX_VFD_DECODE_INSTR_FLOAT                            0x80000000
-
-static inline uint32_t REG_A5XX_VFD_DECODE_STEP_RATE(uint32_t i0) { return 0x0000e48b + 0x2*i0; }
-
-static inline uint32_t REG_A5XX_VFD_DEST_CNTL(uint32_t i0) { return 0x0000e4ca + 0x1*i0; }
-
-static inline uint32_t REG_A5XX_VFD_DEST_CNTL_INSTR(uint32_t i0) { return 0x0000e4ca + 0x1*i0; }
-#define A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK               0x0000000f
-#define A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT              0
-static inline uint32_t A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK(uint32_t val)
-{
-       return ((val) << A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT) & A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK;
-}
-#define A5XX_VFD_DEST_CNTL_INSTR_REGID__MASK                   0x00000ff0
-#define A5XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT                  4
-static inline uint32_t A5XX_VFD_DEST_CNTL_INSTR_REGID(uint32_t val)
-{
-       return ((val) << A5XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT) & A5XX_VFD_DEST_CNTL_INSTR_REGID__MASK;
-}
-
-#define REG_A5XX_VFD_POWER_CNTL                                        0x0000e4f0
-
-#define REG_A5XX_SP_SP_CNTL                                    0x0000e580
-
-#define REG_A5XX_SP_VS_CONFIG                                  0x0000e584
-#define A5XX_SP_VS_CONFIG_ENABLED                              0x00000001
-#define A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__MASK              0x000000fe
-#define A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT             1
-static inline uint32_t A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__MASK;
-}
-#define A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__MASK                        0x00007f00
-#define A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__SHIFT               8
-static inline uint32_t A5XX_SP_VS_CONFIG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A5XX_SP_FS_CONFIG                                  0x0000e585
-#define A5XX_SP_FS_CONFIG_ENABLED                              0x00000001
-#define A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__MASK              0x000000fe
-#define A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT             1
-static inline uint32_t A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__MASK;
-}
-#define A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__MASK                        0x00007f00
-#define A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__SHIFT               8
-static inline uint32_t A5XX_SP_FS_CONFIG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A5XX_SP_HS_CONFIG                                  0x0000e586
-#define A5XX_SP_HS_CONFIG_ENABLED                              0x00000001
-#define A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__MASK              0x000000fe
-#define A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT             1
-static inline uint32_t A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__MASK;
-}
-#define A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__MASK                        0x00007f00
-#define A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__SHIFT               8
-static inline uint32_t A5XX_SP_HS_CONFIG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A5XX_SP_DS_CONFIG                                  0x0000e587
-#define A5XX_SP_DS_CONFIG_ENABLED                              0x00000001
-#define A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__MASK              0x000000fe
-#define A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT             1
-static inline uint32_t A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__MASK;
-}
-#define A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__MASK                        0x00007f00
-#define A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__SHIFT               8
-static inline uint32_t A5XX_SP_DS_CONFIG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A5XX_SP_GS_CONFIG                                  0x0000e588
-#define A5XX_SP_GS_CONFIG_ENABLED                              0x00000001
-#define A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__MASK              0x000000fe
-#define A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT             1
-static inline uint32_t A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__MASK;
-}
-#define A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__MASK                        0x00007f00
-#define A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__SHIFT               8
-static inline uint32_t A5XX_SP_GS_CONFIG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A5XX_SP_CS_CONFIG                                  0x0000e589
-#define A5XX_SP_CS_CONFIG_ENABLED                              0x00000001
-#define A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__MASK              0x000000fe
-#define A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT             1
-static inline uint32_t A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__MASK;
-}
-#define A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__MASK                        0x00007f00
-#define A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__SHIFT               8
-static inline uint32_t A5XX_SP_CS_CONFIG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A5XX_SP_VS_CONFIG_MAX_CONST                                0x0000e58a
-
-#define REG_A5XX_SP_FS_CONFIG_MAX_CONST                                0x0000e58b
-
-#define REG_A5XX_SP_VS_CTRL_REG0                               0x0000e590
-#define A5XX_SP_VS_CTRL_REG0_THREADSIZE__MASK                  0x00000008
-#define A5XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT                 3
-static inline uint32_t A5XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A5XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
-}
-#define A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
-#define A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
-static inline uint32_t A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
-}
-#define A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
-#define A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
-static inline uint32_t A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
-}
-#define A5XX_SP_VS_CTRL_REG0_VARYING                           0x00010000
-#define A5XX_SP_VS_CTRL_REG0_PIXLODENABLE                      0x00100000
-#define A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK                 0xfe000000
-#define A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT                        25
-static inline uint32_t A5XX_SP_VS_CTRL_REG0_BRANCHSTACK(uint32_t val)
-{
-       return ((val) << A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK;
-}
-
-#define REG_A5XX_SP_PRIMITIVE_CNTL                             0x0000e592
-#define A5XX_SP_PRIMITIVE_CNTL_VSOUT__MASK                     0x0000001f
-#define A5XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT                    0
-static inline uint32_t A5XX_SP_PRIMITIVE_CNTL_VSOUT(uint32_t val)
-{
-       return ((val) << A5XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT) & A5XX_SP_PRIMITIVE_CNTL_VSOUT__MASK;
-}
-
-static inline uint32_t REG_A5XX_SP_VS_OUT(uint32_t i0) { return 0x0000e593 + 0x1*i0; }
-
-static inline uint32_t REG_A5XX_SP_VS_OUT_REG(uint32_t i0) { return 0x0000e593 + 0x1*i0; }
-#define A5XX_SP_VS_OUT_REG_A_REGID__MASK                       0x000000ff
-#define A5XX_SP_VS_OUT_REG_A_REGID__SHIFT                      0
-static inline uint32_t A5XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
-{
-       return ((val) << A5XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A5XX_SP_VS_OUT_REG_A_REGID__MASK;
-}
-#define A5XX_SP_VS_OUT_REG_A_COMPMASK__MASK                    0x00000f00
-#define A5XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT                   8
-static inline uint32_t A5XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
-{
-       return ((val) << A5XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A5XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
-}
-#define A5XX_SP_VS_OUT_REG_B_REGID__MASK                       0x00ff0000
-#define A5XX_SP_VS_OUT_REG_B_REGID__SHIFT                      16
-static inline uint32_t A5XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
-{
-       return ((val) << A5XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A5XX_SP_VS_OUT_REG_B_REGID__MASK;
-}
-#define A5XX_SP_VS_OUT_REG_B_COMPMASK__MASK                    0x0f000000
-#define A5XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT                   24
-static inline uint32_t A5XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
-{
-       return ((val) << A5XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A5XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
-}
-
-static inline uint32_t REG_A5XX_SP_VS_VPC_DST(uint32_t i0) { return 0x0000e5a3 + 0x1*i0; }
-
-static inline uint32_t REG_A5XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x0000e5a3 + 0x1*i0; }
-#define A5XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK                   0x000000ff
-#define A5XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT                  0
-static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
-{
-       return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
-}
-#define A5XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK                   0x0000ff00
-#define A5XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT                  8
-static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
-{
-       return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
-}
-#define A5XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK                   0x00ff0000
-#define A5XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT                  16
-static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
-{
-       return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
-}
-#define A5XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK                   0xff000000
-#define A5XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT                  24
-static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
-{
-       return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
-}
-
-#define REG_A5XX_UNKNOWN_E5AB                                  0x0000e5ab
-
-#define REG_A5XX_SP_VS_OBJ_START_LO                            0x0000e5ac
-
-#define REG_A5XX_SP_VS_OBJ_START_HI                            0x0000e5ad
-
-#define REG_A5XX_SP_FS_CTRL_REG0                               0x0000e5c0
-#define A5XX_SP_FS_CTRL_REG0_THREADSIZE__MASK                  0x00000008
-#define A5XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT                 3
-static inline uint32_t A5XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A5XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
-}
-#define A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
-#define A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
-static inline uint32_t A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
-}
-#define A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
-#define A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
-static inline uint32_t A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
-}
-#define A5XX_SP_FS_CTRL_REG0_VARYING                           0x00010000
-#define A5XX_SP_FS_CTRL_REG0_PIXLODENABLE                      0x00100000
-#define A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK                 0xfe000000
-#define A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT                        25
-static inline uint32_t A5XX_SP_FS_CTRL_REG0_BRANCHSTACK(uint32_t val)
-{
-       return ((val) << A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK;
-}
-
-#define REG_A5XX_UNKNOWN_E5C2                                  0x0000e5c2
-
-#define REG_A5XX_SP_FS_OBJ_START_LO                            0x0000e5c3
-
-#define REG_A5XX_SP_FS_OBJ_START_HI                            0x0000e5c4
-
-#define REG_A5XX_SP_BLEND_CNTL                                 0x0000e5c9
-#define A5XX_SP_BLEND_CNTL_ENABLED                             0x00000001
-#define A5XX_SP_BLEND_CNTL_UNK8                                        0x00000100
-#define A5XX_SP_BLEND_CNTL_ALPHA_TO_COVERAGE                   0x00000400
-
-#define REG_A5XX_SP_FS_OUTPUT_CNTL                             0x0000e5ca
-#define A5XX_SP_FS_OUTPUT_CNTL_MRT__MASK                       0x0000000f
-#define A5XX_SP_FS_OUTPUT_CNTL_MRT__SHIFT                      0
-static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_MRT(uint32_t val)
-{
-       return ((val) << A5XX_SP_FS_OUTPUT_CNTL_MRT__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_MRT__MASK;
-}
-#define A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__MASK               0x00001fe0
-#define A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__SHIFT              5
-static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID(uint32_t val)
-{
-       return ((val) << A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__MASK;
-}
-#define A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__MASK          0x001fe000
-#define A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__SHIFT         13
-static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID(uint32_t val)
-{
-       return ((val) << A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__MASK;
-}
-
-static inline uint32_t REG_A5XX_SP_FS_OUTPUT(uint32_t i0) { return 0x0000e5cb + 0x1*i0; }
-
-static inline uint32_t REG_A5XX_SP_FS_OUTPUT_REG(uint32_t i0) { return 0x0000e5cb + 0x1*i0; }
-#define A5XX_SP_FS_OUTPUT_REG_REGID__MASK                      0x000000ff
-#define A5XX_SP_FS_OUTPUT_REG_REGID__SHIFT                     0
-static inline uint32_t A5XX_SP_FS_OUTPUT_REG_REGID(uint32_t val)
-{
-       return ((val) << A5XX_SP_FS_OUTPUT_REG_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_REG_REGID__MASK;
-}
-#define A5XX_SP_FS_OUTPUT_REG_HALF_PRECISION                   0x00000100
-
-static inline uint32_t REG_A5XX_SP_FS_MRT(uint32_t i0) { return 0x0000e5d3 + 0x1*i0; }
-
-static inline uint32_t REG_A5XX_SP_FS_MRT_REG(uint32_t i0) { return 0x0000e5d3 + 0x1*i0; }
-#define A5XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK                  0x000000ff
-#define A5XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT                 0
-static inline uint32_t A5XX_SP_FS_MRT_REG_COLOR_FORMAT(enum a5xx_color_fmt val)
-{
-       return ((val) << A5XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT) & A5XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK;
-}
-#define A5XX_SP_FS_MRT_REG_COLOR_SINT                          0x00000100
-#define A5XX_SP_FS_MRT_REG_COLOR_UINT                          0x00000200
-#define A5XX_SP_FS_MRT_REG_COLOR_SRGB                          0x00000400
-
-#define REG_A5XX_UNKNOWN_E5DB                                  0x0000e5db
-
-#define REG_A5XX_SP_CS_CTRL_REG0                               0x0000e5f0
-#define A5XX_SP_CS_CTRL_REG0_THREADSIZE__MASK                  0x00000008
-#define A5XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT                 3
-static inline uint32_t A5XX_SP_CS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A5XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_CS_CTRL_REG0_THREADSIZE__MASK;
-}
-#define A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
-#define A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
-static inline uint32_t A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
-}
-#define A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
-#define A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
-static inline uint32_t A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
-}
-#define A5XX_SP_CS_CTRL_REG0_VARYING                           0x00010000
-#define A5XX_SP_CS_CTRL_REG0_PIXLODENABLE                      0x00100000
-#define A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK                 0xfe000000
-#define A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT                        25
-static inline uint32_t A5XX_SP_CS_CTRL_REG0_BRANCHSTACK(uint32_t val)
-{
-       return ((val) << A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK;
-}
-
-#define REG_A5XX_UNKNOWN_E5F2                                  0x0000e5f2
-
-#define REG_A5XX_SP_CS_OBJ_START_LO                            0x0000e5f3
-
-#define REG_A5XX_SP_CS_OBJ_START_HI                            0x0000e5f4
-
-#define REG_A5XX_SP_HS_CTRL_REG0                               0x0000e600
-#define A5XX_SP_HS_CTRL_REG0_THREADSIZE__MASK                  0x00000008
-#define A5XX_SP_HS_CTRL_REG0_THREADSIZE__SHIFT                 3
-static inline uint32_t A5XX_SP_HS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A5XX_SP_HS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_HS_CTRL_REG0_THREADSIZE__MASK;
-}
-#define A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
-#define A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
-static inline uint32_t A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
-}
-#define A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
-#define A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
-static inline uint32_t A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
-}
-#define A5XX_SP_HS_CTRL_REG0_VARYING                           0x00010000
-#define A5XX_SP_HS_CTRL_REG0_PIXLODENABLE                      0x00100000
-#define A5XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK                 0xfe000000
-#define A5XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT                        25
-static inline uint32_t A5XX_SP_HS_CTRL_REG0_BRANCHSTACK(uint32_t val)
-{
-       return ((val) << A5XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK;
-}
-
-#define REG_A5XX_UNKNOWN_E602                                  0x0000e602
-
-#define REG_A5XX_SP_HS_OBJ_START_LO                            0x0000e603
-
-#define REG_A5XX_SP_HS_OBJ_START_HI                            0x0000e604
-
-#define REG_A5XX_SP_DS_CTRL_REG0                               0x0000e610
-#define A5XX_SP_DS_CTRL_REG0_THREADSIZE__MASK                  0x00000008
-#define A5XX_SP_DS_CTRL_REG0_THREADSIZE__SHIFT                 3
-static inline uint32_t A5XX_SP_DS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A5XX_SP_DS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_DS_CTRL_REG0_THREADSIZE__MASK;
-}
-#define A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
-#define A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
-static inline uint32_t A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
-}
-#define A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
-#define A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
-static inline uint32_t A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
-}
-#define A5XX_SP_DS_CTRL_REG0_VARYING                           0x00010000
-#define A5XX_SP_DS_CTRL_REG0_PIXLODENABLE                      0x00100000
-#define A5XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK                 0xfe000000
-#define A5XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT                        25
-static inline uint32_t A5XX_SP_DS_CTRL_REG0_BRANCHSTACK(uint32_t val)
-{
-       return ((val) << A5XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK;
-}
-
-#define REG_A5XX_UNKNOWN_E62B                                  0x0000e62b
-
-#define REG_A5XX_SP_DS_OBJ_START_LO                            0x0000e62c
-
-#define REG_A5XX_SP_DS_OBJ_START_HI                            0x0000e62d
-
-#define REG_A5XX_SP_GS_CTRL_REG0                               0x0000e640
-#define A5XX_SP_GS_CTRL_REG0_THREADSIZE__MASK                  0x00000008
-#define A5XX_SP_GS_CTRL_REG0_THREADSIZE__SHIFT                 3
-static inline uint32_t A5XX_SP_GS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A5XX_SP_GS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_GS_CTRL_REG0_THREADSIZE__MASK;
-}
-#define A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x000003f0
-#define A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           4
-static inline uint32_t A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
-}
-#define A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x0000fc00
-#define A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           10
-static inline uint32_t A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
-}
-#define A5XX_SP_GS_CTRL_REG0_VARYING                           0x00010000
-#define A5XX_SP_GS_CTRL_REG0_PIXLODENABLE                      0x00100000
-#define A5XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK                 0xfe000000
-#define A5XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT                        25
-static inline uint32_t A5XX_SP_GS_CTRL_REG0_BRANCHSTACK(uint32_t val)
-{
-       return ((val) << A5XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK;
-}
-
-#define REG_A5XX_UNKNOWN_E65B                                  0x0000e65b
-
-#define REG_A5XX_SP_GS_OBJ_START_LO                            0x0000e65c
-
-#define REG_A5XX_SP_GS_OBJ_START_HI                            0x0000e65d
-
-#define REG_A5XX_TPL1_TP_RAS_MSAA_CNTL                         0x0000e704
-#define A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__MASK               0x00000003
-#define A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT              0
-static inline uint32_t A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
-{
-       return ((val) << A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__MASK;
-}
-
-#define REG_A5XX_TPL1_TP_DEST_MSAA_CNTL                                0x0000e705
-#define A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__MASK              0x00000003
-#define A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT             0
-static inline uint32_t A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
-{
-       return ((val) << A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__MASK;
-}
-#define A5XX_TPL1_TP_DEST_MSAA_CNTL_MSAA_DISABLE               0x00000004
-
-#define REG_A5XX_TPL1_TP_BORDER_COLOR_BASE_ADDR_LO             0x0000e706
-
-#define REG_A5XX_TPL1_TP_BORDER_COLOR_BASE_ADDR_HI             0x0000e707
-
-#define REG_A5XX_TPL1_VS_TEX_COUNT                             0x0000e700
-
-#define REG_A5XX_TPL1_HS_TEX_COUNT                             0x0000e701
-
-#define REG_A5XX_TPL1_DS_TEX_COUNT                             0x0000e702
-
-#define REG_A5XX_TPL1_GS_TEX_COUNT                             0x0000e703
-
-#define REG_A5XX_TPL1_VS_TEX_SAMP_LO                           0x0000e722
-
-#define REG_A5XX_TPL1_VS_TEX_SAMP_HI                           0x0000e723
-
-#define REG_A5XX_TPL1_HS_TEX_SAMP_LO                           0x0000e724
-
-#define REG_A5XX_TPL1_HS_TEX_SAMP_HI                           0x0000e725
-
-#define REG_A5XX_TPL1_DS_TEX_SAMP_LO                           0x0000e726
-
-#define REG_A5XX_TPL1_DS_TEX_SAMP_HI                           0x0000e727
-
-#define REG_A5XX_TPL1_GS_TEX_SAMP_LO                           0x0000e728
-
-#define REG_A5XX_TPL1_GS_TEX_SAMP_HI                           0x0000e729
-
-#define REG_A5XX_TPL1_VS_TEX_CONST_LO                          0x0000e72a
-
-#define REG_A5XX_TPL1_VS_TEX_CONST_HI                          0x0000e72b
-
-#define REG_A5XX_TPL1_HS_TEX_CONST_LO                          0x0000e72c
-
-#define REG_A5XX_TPL1_HS_TEX_CONST_HI                          0x0000e72d
-
-#define REG_A5XX_TPL1_DS_TEX_CONST_LO                          0x0000e72e
-
-#define REG_A5XX_TPL1_DS_TEX_CONST_HI                          0x0000e72f
-
-#define REG_A5XX_TPL1_GS_TEX_CONST_LO                          0x0000e730
-
-#define REG_A5XX_TPL1_GS_TEX_CONST_HI                          0x0000e731
-
-#define REG_A5XX_TPL1_FS_TEX_COUNT                             0x0000e750
-
-#define REG_A5XX_TPL1_CS_TEX_COUNT                             0x0000e751
-
-#define REG_A5XX_TPL1_FS_TEX_SAMP_LO                           0x0000e75a
-
-#define REG_A5XX_TPL1_FS_TEX_SAMP_HI                           0x0000e75b
-
-#define REG_A5XX_TPL1_CS_TEX_SAMP_LO                           0x0000e75c
-
-#define REG_A5XX_TPL1_CS_TEX_SAMP_HI                           0x0000e75d
-
-#define REG_A5XX_TPL1_FS_TEX_CONST_LO                          0x0000e75e
-
-#define REG_A5XX_TPL1_FS_TEX_CONST_HI                          0x0000e75f
-
-#define REG_A5XX_TPL1_CS_TEX_CONST_LO                          0x0000e760
-
-#define REG_A5XX_TPL1_CS_TEX_CONST_HI                          0x0000e761
-
-#define REG_A5XX_TPL1_TP_FS_ROTATION_CNTL                      0x0000e764
-
-#define REG_A5XX_HLSQ_CONTROL_0_REG                            0x0000e784
-#define A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK             0x00000001
-#define A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT            0
-static inline uint32_t A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
-}
-#define A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__MASK             0x00000004
-#define A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__SHIFT            2
-static inline uint32_t A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__SHIFT) & A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__MASK;
-}
-
-#define REG_A5XX_HLSQ_CONTROL_1_REG                            0x0000e785
-#define A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__MASK       0x0000003f
-#define A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__SHIFT      0
-static inline uint32_t A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__SHIFT) & A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__MASK;
-}
-
-#define REG_A5XX_HLSQ_CONTROL_2_REG                            0x0000e786
-#define A5XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK                        0x000000ff
-#define A5XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT               0
-static inline uint32_t A5XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A5XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
-}
-#define A5XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK                 0x0000ff00
-#define A5XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT                        8
-static inline uint32_t A5XX_HLSQ_CONTROL_2_REG_SAMPLEID(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT) & A5XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK;
-}
-#define A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK               0x00ff0000
-#define A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT              16
-static inline uint32_t A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT) & A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK;
-}
-
-#define REG_A5XX_HLSQ_CONTROL_3_REG                            0x0000e787
-#define A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK         0x000000ff
-#define A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT                0
-static inline uint32_t A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT) & A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK;
-}
-
-#define REG_A5XX_HLSQ_CONTROL_4_REG                            0x0000e788
-#define A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK             0x00ff0000
-#define A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT            16
-static inline uint32_t A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT) & A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK;
-}
-#define A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK             0xff000000
-#define A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT            24
-static inline uint32_t A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT) & A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK;
-}
-
-#define REG_A5XX_HLSQ_UPDATE_CNTL                              0x0000e78a
-
-#define REG_A5XX_HLSQ_VS_CONFIG                                        0x0000e78b
-#define A5XX_HLSQ_VS_CONFIG_ENABLED                            0x00000001
-#define A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__MASK            0x000000fe
-#define A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT           1
-static inline uint32_t A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__MASK;
-}
-#define A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__MASK              0x00007f00
-#define A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__SHIFT             8
-static inline uint32_t A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A5XX_HLSQ_FS_CONFIG                                        0x0000e78c
-#define A5XX_HLSQ_FS_CONFIG_ENABLED                            0x00000001
-#define A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__MASK            0x000000fe
-#define A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT           1
-static inline uint32_t A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__MASK;
-}
-#define A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__MASK              0x00007f00
-#define A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__SHIFT             8
-static inline uint32_t A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A5XX_HLSQ_HS_CONFIG                                        0x0000e78d
-#define A5XX_HLSQ_HS_CONFIG_ENABLED                            0x00000001
-#define A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__MASK            0x000000fe
-#define A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT           1
-static inline uint32_t A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__MASK;
-}
-#define A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__MASK              0x00007f00
-#define A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__SHIFT             8
-static inline uint32_t A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A5XX_HLSQ_DS_CONFIG                                        0x0000e78e
-#define A5XX_HLSQ_DS_CONFIG_ENABLED                            0x00000001
-#define A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__MASK            0x000000fe
-#define A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT           1
-static inline uint32_t A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__MASK;
-}
-#define A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__MASK              0x00007f00
-#define A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__SHIFT             8
-static inline uint32_t A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A5XX_HLSQ_GS_CONFIG                                        0x0000e78f
-#define A5XX_HLSQ_GS_CONFIG_ENABLED                            0x00000001
-#define A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__MASK            0x000000fe
-#define A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT           1
-static inline uint32_t A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__MASK;
-}
-#define A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__MASK              0x00007f00
-#define A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__SHIFT             8
-static inline uint32_t A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A5XX_HLSQ_CS_CONFIG                                        0x0000e790
-#define A5XX_HLSQ_CS_CONFIG_ENABLED                            0x00000001
-#define A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__MASK            0x000000fe
-#define A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT           1
-static inline uint32_t A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__MASK;
-}
-#define A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__MASK              0x00007f00
-#define A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__SHIFT             8
-static inline uint32_t A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__MASK;
-}
-
-#define REG_A5XX_HLSQ_VS_CNTL                                  0x0000e791
-#define A5XX_HLSQ_VS_CNTL_SSBO_ENABLE                          0x00000001
-#define A5XX_HLSQ_VS_CNTL_INSTRLEN__MASK                       0xfffffffe
-#define A5XX_HLSQ_VS_CNTL_INSTRLEN__SHIFT                      1
-static inline uint32_t A5XX_HLSQ_VS_CNTL_INSTRLEN(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_VS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_VS_CNTL_INSTRLEN__MASK;
-}
-
-#define REG_A5XX_HLSQ_FS_CNTL                                  0x0000e792
-#define A5XX_HLSQ_FS_CNTL_SSBO_ENABLE                          0x00000001
-#define A5XX_HLSQ_FS_CNTL_INSTRLEN__MASK                       0xfffffffe
-#define A5XX_HLSQ_FS_CNTL_INSTRLEN__SHIFT                      1
-static inline uint32_t A5XX_HLSQ_FS_CNTL_INSTRLEN(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_FS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_FS_CNTL_INSTRLEN__MASK;
-}
-
-#define REG_A5XX_HLSQ_HS_CNTL                                  0x0000e793
-#define A5XX_HLSQ_HS_CNTL_SSBO_ENABLE                          0x00000001
-#define A5XX_HLSQ_HS_CNTL_INSTRLEN__MASK                       0xfffffffe
-#define A5XX_HLSQ_HS_CNTL_INSTRLEN__SHIFT                      1
-static inline uint32_t A5XX_HLSQ_HS_CNTL_INSTRLEN(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_HS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_HS_CNTL_INSTRLEN__MASK;
-}
-
-#define REG_A5XX_HLSQ_DS_CNTL                                  0x0000e794
-#define A5XX_HLSQ_DS_CNTL_SSBO_ENABLE                          0x00000001
-#define A5XX_HLSQ_DS_CNTL_INSTRLEN__MASK                       0xfffffffe
-#define A5XX_HLSQ_DS_CNTL_INSTRLEN__SHIFT                      1
-static inline uint32_t A5XX_HLSQ_DS_CNTL_INSTRLEN(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_DS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_DS_CNTL_INSTRLEN__MASK;
-}
-
-#define REG_A5XX_HLSQ_GS_CNTL                                  0x0000e795
-#define A5XX_HLSQ_GS_CNTL_SSBO_ENABLE                          0x00000001
-#define A5XX_HLSQ_GS_CNTL_INSTRLEN__MASK                       0xfffffffe
-#define A5XX_HLSQ_GS_CNTL_INSTRLEN__SHIFT                      1
-static inline uint32_t A5XX_HLSQ_GS_CNTL_INSTRLEN(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_GS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_GS_CNTL_INSTRLEN__MASK;
-}
-
-#define REG_A5XX_HLSQ_CS_CNTL                                  0x0000e796
-#define A5XX_HLSQ_CS_CNTL_SSBO_ENABLE                          0x00000001
-#define A5XX_HLSQ_CS_CNTL_INSTRLEN__MASK                       0xfffffffe
-#define A5XX_HLSQ_CS_CNTL_INSTRLEN__SHIFT                      1
-static inline uint32_t A5XX_HLSQ_CS_CNTL_INSTRLEN(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_CS_CNTL_INSTRLEN__MASK;
-}
-
-#define REG_A5XX_HLSQ_CS_KERNEL_GROUP_X                                0x0000e7b9
-
-#define REG_A5XX_HLSQ_CS_KERNEL_GROUP_Y                                0x0000e7ba
-
-#define REG_A5XX_HLSQ_CS_KERNEL_GROUP_Z                                0x0000e7bb
-
-#define REG_A5XX_HLSQ_CS_NDRANGE_0                             0x0000e7b0
-#define A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK                 0x00000003
-#define A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT                        0
-static inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK;
-}
-#define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK                        0x00000ffc
-#define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT               2
-static inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK;
-}
-#define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK                        0x003ff000
-#define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT               12
-static inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK;
-}
-#define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK                        0xffc00000
-#define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT               22
-static inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK;
-}
-
-#define REG_A5XX_HLSQ_CS_NDRANGE_1                             0x0000e7b1
-#define A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK              0xffffffff
-#define A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT             0
-static inline uint32_t A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT) & A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK;
-}
-
-#define REG_A5XX_HLSQ_CS_NDRANGE_2                             0x0000e7b2
-#define A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK               0xffffffff
-#define A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT              0
-static inline uint32_t A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT) & A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK;
-}
-
-#define REG_A5XX_HLSQ_CS_NDRANGE_3                             0x0000e7b3
-#define A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK              0xffffffff
-#define A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT             0
-static inline uint32_t A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT) & A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK;
-}
-
-#define REG_A5XX_HLSQ_CS_NDRANGE_4                             0x0000e7b4
-#define A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK               0xffffffff
-#define A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT              0
-static inline uint32_t A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT) & A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK;
-}
-
-#define REG_A5XX_HLSQ_CS_NDRANGE_5                             0x0000e7b5
-#define A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK              0xffffffff
-#define A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT             0
-static inline uint32_t A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT) & A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK;
-}
-
-#define REG_A5XX_HLSQ_CS_NDRANGE_6                             0x0000e7b6
-#define A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK               0xffffffff
-#define A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT              0
-static inline uint32_t A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT) & A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK;
-}
-
-#define REG_A5XX_HLSQ_CS_CNTL_0                                        0x0000e7b7
-#define A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK                  0x000000ff
-#define A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT                 0
-static inline uint32_t A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT) & A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK;
-}
-#define A5XX_HLSQ_CS_CNTL_0_UNK0__MASK                         0x0000ff00
-#define A5XX_HLSQ_CS_CNTL_0_UNK0__SHIFT                                8
-static inline uint32_t A5XX_HLSQ_CS_CNTL_0_UNK0(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CS_CNTL_0_UNK0__SHIFT) & A5XX_HLSQ_CS_CNTL_0_UNK0__MASK;
-}
-#define A5XX_HLSQ_CS_CNTL_0_UNK1__MASK                         0x00ff0000
-#define A5XX_HLSQ_CS_CNTL_0_UNK1__SHIFT                                16
-static inline uint32_t A5XX_HLSQ_CS_CNTL_0_UNK1(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CS_CNTL_0_UNK1__SHIFT) & A5XX_HLSQ_CS_CNTL_0_UNK1__MASK;
-}
-#define A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK                 0xff000000
-#define A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT                        24
-static inline uint32_t A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID(uint32_t val)
-{
-       return ((val) << A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT) & A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK;
-}
-
-#define REG_A5XX_HLSQ_CS_CNTL_1                                        0x0000e7b8
-
-#define REG_A5XX_UNKNOWN_E7C0                                  0x0000e7c0
-
-#define REG_A5XX_HLSQ_VS_CONSTLEN                              0x0000e7c3
-
-#define REG_A5XX_HLSQ_VS_INSTRLEN                              0x0000e7c4
-
-#define REG_A5XX_UNKNOWN_E7C5                                  0x0000e7c5
-
-#define REG_A5XX_HLSQ_HS_CONSTLEN                              0x0000e7c8
-
-#define REG_A5XX_HLSQ_HS_INSTRLEN                              0x0000e7c9
-
-#define REG_A5XX_UNKNOWN_E7CA                                  0x0000e7ca
-
-#define REG_A5XX_HLSQ_DS_CONSTLEN                              0x0000e7cd
-
-#define REG_A5XX_HLSQ_DS_INSTRLEN                              0x0000e7ce
-
-#define REG_A5XX_UNKNOWN_E7CF                                  0x0000e7cf
-
-#define REG_A5XX_HLSQ_GS_CONSTLEN                              0x0000e7d2
-
-#define REG_A5XX_HLSQ_GS_INSTRLEN                              0x0000e7d3
-
-#define REG_A5XX_UNKNOWN_E7D4                                  0x0000e7d4
-
-#define REG_A5XX_HLSQ_FS_CONSTLEN                              0x0000e7d7
-
-#define REG_A5XX_HLSQ_FS_INSTRLEN                              0x0000e7d8
-
-#define REG_A5XX_UNKNOWN_E7D9                                  0x0000e7d9
-
-#define REG_A5XX_HLSQ_CS_CONSTLEN                              0x0000e7dc
-
-#define REG_A5XX_HLSQ_CS_INSTRLEN                              0x0000e7dd
-
-#define REG_A5XX_RB_2D_BLIT_CNTL                               0x00002100
-
-#define REG_A5XX_RB_2D_SRC_SOLID_DW0                           0x00002101
-
-#define REG_A5XX_RB_2D_SRC_SOLID_DW1                           0x00002102
-
-#define REG_A5XX_RB_2D_SRC_SOLID_DW2                           0x00002103
-
-#define REG_A5XX_RB_2D_SRC_SOLID_DW3                           0x00002104
-
-#define REG_A5XX_RB_2D_SRC_INFO                                        0x00002107
-#define A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__MASK                 0x000000ff
-#define A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__SHIFT                        0
-static inline uint32_t A5XX_RB_2D_SRC_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
-{
-       return ((val) << A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__MASK;
-}
-#define A5XX_RB_2D_SRC_INFO_TILE_MODE__MASK                    0x00000300
-#define A5XX_RB_2D_SRC_INFO_TILE_MODE__SHIFT                   8
-static inline uint32_t A5XX_RB_2D_SRC_INFO_TILE_MODE(enum a5xx_tile_mode val)
-{
-       return ((val) << A5XX_RB_2D_SRC_INFO_TILE_MODE__SHIFT) & A5XX_RB_2D_SRC_INFO_TILE_MODE__MASK;
-}
-#define A5XX_RB_2D_SRC_INFO_COLOR_SWAP__MASK                   0x00000c00
-#define A5XX_RB_2D_SRC_INFO_COLOR_SWAP__SHIFT                  10
-static inline uint32_t A5XX_RB_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A5XX_RB_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_2D_SRC_INFO_COLOR_SWAP__MASK;
-}
-#define A5XX_RB_2D_SRC_INFO_FLAGS                              0x00001000
-
-#define REG_A5XX_RB_2D_SRC_LO                                  0x00002108
-
-#define REG_A5XX_RB_2D_SRC_HI                                  0x00002109
-
-#define REG_A5XX_RB_2D_SRC_SIZE                                        0x0000210a
-#define A5XX_RB_2D_SRC_SIZE_PITCH__MASK                                0x0000ffff
-#define A5XX_RB_2D_SRC_SIZE_PITCH__SHIFT                       0
-static inline uint32_t A5XX_RB_2D_SRC_SIZE_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A5XX_RB_2D_SRC_SIZE_PITCH__SHIFT) & A5XX_RB_2D_SRC_SIZE_PITCH__MASK;
-}
-#define A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__MASK                  0xffff0000
-#define A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__SHIFT                 16
-static inline uint32_t A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__SHIFT) & A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__MASK;
-}
-
-#define REG_A5XX_RB_2D_DST_INFO                                        0x00002110
-#define A5XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK                 0x000000ff
-#define A5XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT                        0
-static inline uint32_t A5XX_RB_2D_DST_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
-{
-       return ((val) << A5XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK;
-}
-#define A5XX_RB_2D_DST_INFO_TILE_MODE__MASK                    0x00000300
-#define A5XX_RB_2D_DST_INFO_TILE_MODE__SHIFT                   8
-static inline uint32_t A5XX_RB_2D_DST_INFO_TILE_MODE(enum a5xx_tile_mode val)
-{
-       return ((val) << A5XX_RB_2D_DST_INFO_TILE_MODE__SHIFT) & A5XX_RB_2D_DST_INFO_TILE_MODE__MASK;
-}
-#define A5XX_RB_2D_DST_INFO_COLOR_SWAP__MASK                   0x00000c00
-#define A5XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT                  10
-static inline uint32_t A5XX_RB_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A5XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_2D_DST_INFO_COLOR_SWAP__MASK;
-}
-#define A5XX_RB_2D_DST_INFO_FLAGS                              0x00001000
-
-#define REG_A5XX_RB_2D_DST_LO                                  0x00002111
-
-#define REG_A5XX_RB_2D_DST_HI                                  0x00002112
-
-#define REG_A5XX_RB_2D_DST_SIZE                                        0x00002113
-#define A5XX_RB_2D_DST_SIZE_PITCH__MASK                                0x0000ffff
-#define A5XX_RB_2D_DST_SIZE_PITCH__SHIFT                       0
-static inline uint32_t A5XX_RB_2D_DST_SIZE_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A5XX_RB_2D_DST_SIZE_PITCH__SHIFT) & A5XX_RB_2D_DST_SIZE_PITCH__MASK;
-}
-#define A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__MASK                  0xffff0000
-#define A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__SHIFT                 16
-static inline uint32_t A5XX_RB_2D_DST_SIZE_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__SHIFT) & A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__MASK;
-}
-
-#define REG_A5XX_RB_2D_SRC_FLAGS_LO                            0x00002140
-
-#define REG_A5XX_RB_2D_SRC_FLAGS_HI                            0x00002141
-
-#define REG_A5XX_RB_2D_DST_FLAGS_LO                            0x00002143
-
-#define REG_A5XX_RB_2D_DST_FLAGS_HI                            0x00002144
-
-#define REG_A5XX_GRAS_2D_BLIT_CNTL                             0x00002180
-
-#define REG_A5XX_GRAS_2D_SRC_INFO                              0x00002181
-#define A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__MASK               0x000000ff
-#define A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__SHIFT              0
-static inline uint32_t A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
-{
-       return ((val) << A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__MASK;
-}
-#define A5XX_GRAS_2D_SRC_INFO_TILE_MODE__MASK                  0x00000300
-#define A5XX_GRAS_2D_SRC_INFO_TILE_MODE__SHIFT                 8
-static inline uint32_t A5XX_GRAS_2D_SRC_INFO_TILE_MODE(enum a5xx_tile_mode val)
-{
-       return ((val) << A5XX_GRAS_2D_SRC_INFO_TILE_MODE__SHIFT) & A5XX_GRAS_2D_SRC_INFO_TILE_MODE__MASK;
-}
-#define A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__MASK                 0x00000c00
-#define A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__SHIFT                        10
-static inline uint32_t A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__MASK;
-}
-#define A5XX_GRAS_2D_SRC_INFO_FLAGS                            0x00001000
-
-#define REG_A5XX_GRAS_2D_DST_INFO                              0x00002182
-#define A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__MASK               0x000000ff
-#define A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__SHIFT              0
-static inline uint32_t A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
-{
-       return ((val) << A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__MASK;
-}
-#define A5XX_GRAS_2D_DST_INFO_TILE_MODE__MASK                  0x00000300
-#define A5XX_GRAS_2D_DST_INFO_TILE_MODE__SHIFT                 8
-static inline uint32_t A5XX_GRAS_2D_DST_INFO_TILE_MODE(enum a5xx_tile_mode val)
-{
-       return ((val) << A5XX_GRAS_2D_DST_INFO_TILE_MODE__SHIFT) & A5XX_GRAS_2D_DST_INFO_TILE_MODE__MASK;
-}
-#define A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__MASK                 0x00000c00
-#define A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__SHIFT                        10
-static inline uint32_t A5XX_GRAS_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__SHIFT) & A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__MASK;
-}
-#define A5XX_GRAS_2D_DST_INFO_FLAGS                            0x00001000
-
-#define REG_A5XX_UNKNOWN_2100                                  0x00002100
-
-#define REG_A5XX_UNKNOWN_2180                                  0x00002180
-
-#define REG_A5XX_UNKNOWN_2184                                  0x00002184
-
-#define REG_A5XX_TEX_SAMP_0                                    0x00000000
-#define A5XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR                  0x00000001
-#define A5XX_TEX_SAMP_0_XY_MAG__MASK                           0x00000006
-#define A5XX_TEX_SAMP_0_XY_MAG__SHIFT                          1
-static inline uint32_t A5XX_TEX_SAMP_0_XY_MAG(enum a5xx_tex_filter val)
-{
-       return ((val) << A5XX_TEX_SAMP_0_XY_MAG__SHIFT) & A5XX_TEX_SAMP_0_XY_MAG__MASK;
-}
-#define A5XX_TEX_SAMP_0_XY_MIN__MASK                           0x00000018
-#define A5XX_TEX_SAMP_0_XY_MIN__SHIFT                          3
-static inline uint32_t A5XX_TEX_SAMP_0_XY_MIN(enum a5xx_tex_filter val)
-{
-       return ((val) << A5XX_TEX_SAMP_0_XY_MIN__SHIFT) & A5XX_TEX_SAMP_0_XY_MIN__MASK;
-}
-#define A5XX_TEX_SAMP_0_WRAP_S__MASK                           0x000000e0
-#define A5XX_TEX_SAMP_0_WRAP_S__SHIFT                          5
-static inline uint32_t A5XX_TEX_SAMP_0_WRAP_S(enum a5xx_tex_clamp val)
-{
-       return ((val) << A5XX_TEX_SAMP_0_WRAP_S__SHIFT) & A5XX_TEX_SAMP_0_WRAP_S__MASK;
-}
-#define A5XX_TEX_SAMP_0_WRAP_T__MASK                           0x00000700
-#define A5XX_TEX_SAMP_0_WRAP_T__SHIFT                          8
-static inline uint32_t A5XX_TEX_SAMP_0_WRAP_T(enum a5xx_tex_clamp val)
-{
-       return ((val) << A5XX_TEX_SAMP_0_WRAP_T__SHIFT) & A5XX_TEX_SAMP_0_WRAP_T__MASK;
-}
-#define A5XX_TEX_SAMP_0_WRAP_R__MASK                           0x00003800
-#define A5XX_TEX_SAMP_0_WRAP_R__SHIFT                          11
-static inline uint32_t A5XX_TEX_SAMP_0_WRAP_R(enum a5xx_tex_clamp val)
-{
-       return ((val) << A5XX_TEX_SAMP_0_WRAP_R__SHIFT) & A5XX_TEX_SAMP_0_WRAP_R__MASK;
-}
-#define A5XX_TEX_SAMP_0_ANISO__MASK                            0x0001c000
-#define A5XX_TEX_SAMP_0_ANISO__SHIFT                           14
-static inline uint32_t A5XX_TEX_SAMP_0_ANISO(enum a5xx_tex_aniso val)
-{
-       return ((val) << A5XX_TEX_SAMP_0_ANISO__SHIFT) & A5XX_TEX_SAMP_0_ANISO__MASK;
-}
-#define A5XX_TEX_SAMP_0_LOD_BIAS__MASK                         0xfff80000
-#define A5XX_TEX_SAMP_0_LOD_BIAS__SHIFT                                19
-static inline uint32_t A5XX_TEX_SAMP_0_LOD_BIAS(float val)
-{
-       return ((((int32_t)(val * 256.0))) << A5XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A5XX_TEX_SAMP_0_LOD_BIAS__MASK;
-}
-
-#define REG_A5XX_TEX_SAMP_1                                    0x00000001
-#define A5XX_TEX_SAMP_1_COMPARE_FUNC__MASK                     0x0000000e
-#define A5XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT                    1
-static inline uint32_t A5XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
-{
-       return ((val) << A5XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A5XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
-}
-#define A5XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF                 0x00000010
-#define A5XX_TEX_SAMP_1_UNNORM_COORDS                          0x00000020
-#define A5XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR                   0x00000040
-#define A5XX_TEX_SAMP_1_MAX_LOD__MASK                          0x000fff00
-#define A5XX_TEX_SAMP_1_MAX_LOD__SHIFT                         8
-static inline uint32_t A5XX_TEX_SAMP_1_MAX_LOD(float val)
-{
-       return ((((uint32_t)(val * 256.0))) << A5XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A5XX_TEX_SAMP_1_MAX_LOD__MASK;
-}
-#define A5XX_TEX_SAMP_1_MIN_LOD__MASK                          0xfff00000
-#define A5XX_TEX_SAMP_1_MIN_LOD__SHIFT                         20
-static inline uint32_t A5XX_TEX_SAMP_1_MIN_LOD(float val)
-{
-       return ((((uint32_t)(val * 256.0))) << A5XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A5XX_TEX_SAMP_1_MIN_LOD__MASK;
-}
-
-#define REG_A5XX_TEX_SAMP_2                                    0x00000002
-#define A5XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK                    0xfffffff0
-#define A5XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT                   4
-static inline uint32_t A5XX_TEX_SAMP_2_BCOLOR_OFFSET(uint32_t val)
-{
-       return ((val) << A5XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT) & A5XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK;
-}
-
-#define REG_A5XX_TEX_SAMP_3                                    0x00000003
-
-#define REG_A5XX_TEX_CONST_0                                   0x00000000
-#define A5XX_TEX_CONST_0_TILE_MODE__MASK                       0x00000003
-#define A5XX_TEX_CONST_0_TILE_MODE__SHIFT                      0
-static inline uint32_t A5XX_TEX_CONST_0_TILE_MODE(enum a5xx_tile_mode val)
-{
-       return ((val) << A5XX_TEX_CONST_0_TILE_MODE__SHIFT) & A5XX_TEX_CONST_0_TILE_MODE__MASK;
-}
-#define A5XX_TEX_CONST_0_SRGB                                  0x00000004
-#define A5XX_TEX_CONST_0_SWIZ_X__MASK                          0x00000070
-#define A5XX_TEX_CONST_0_SWIZ_X__SHIFT                         4
-static inline uint32_t A5XX_TEX_CONST_0_SWIZ_X(enum a5xx_tex_swiz val)
-{
-       return ((val) << A5XX_TEX_CONST_0_SWIZ_X__SHIFT) & A5XX_TEX_CONST_0_SWIZ_X__MASK;
-}
-#define A5XX_TEX_CONST_0_SWIZ_Y__MASK                          0x00000380
-#define A5XX_TEX_CONST_0_SWIZ_Y__SHIFT                         7
-static inline uint32_t A5XX_TEX_CONST_0_SWIZ_Y(enum a5xx_tex_swiz val)
-{
-       return ((val) << A5XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A5XX_TEX_CONST_0_SWIZ_Y__MASK;
-}
-#define A5XX_TEX_CONST_0_SWIZ_Z__MASK                          0x00001c00
-#define A5XX_TEX_CONST_0_SWIZ_Z__SHIFT                         10
-static inline uint32_t A5XX_TEX_CONST_0_SWIZ_Z(enum a5xx_tex_swiz val)
-{
-       return ((val) << A5XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A5XX_TEX_CONST_0_SWIZ_Z__MASK;
-}
-#define A5XX_TEX_CONST_0_SWIZ_W__MASK                          0x0000e000
-#define A5XX_TEX_CONST_0_SWIZ_W__SHIFT                         13
-static inline uint32_t A5XX_TEX_CONST_0_SWIZ_W(enum a5xx_tex_swiz val)
-{
-       return ((val) << A5XX_TEX_CONST_0_SWIZ_W__SHIFT) & A5XX_TEX_CONST_0_SWIZ_W__MASK;
-}
-#define A5XX_TEX_CONST_0_MIPLVLS__MASK                         0x000f0000
-#define A5XX_TEX_CONST_0_MIPLVLS__SHIFT                                16
-static inline uint32_t A5XX_TEX_CONST_0_MIPLVLS(uint32_t val)
-{
-       return ((val) << A5XX_TEX_CONST_0_MIPLVLS__SHIFT) & A5XX_TEX_CONST_0_MIPLVLS__MASK;
-}
-#define A5XX_TEX_CONST_0_SAMPLES__MASK                         0x00300000
-#define A5XX_TEX_CONST_0_SAMPLES__SHIFT                                20
-static inline uint32_t A5XX_TEX_CONST_0_SAMPLES(enum a3xx_msaa_samples val)
-{
-       return ((val) << A5XX_TEX_CONST_0_SAMPLES__SHIFT) & A5XX_TEX_CONST_0_SAMPLES__MASK;
-}
-#define A5XX_TEX_CONST_0_FMT__MASK                             0x3fc00000
-#define A5XX_TEX_CONST_0_FMT__SHIFT                            22
-static inline uint32_t A5XX_TEX_CONST_0_FMT(enum a5xx_tex_fmt val)
-{
-       return ((val) << A5XX_TEX_CONST_0_FMT__SHIFT) & A5XX_TEX_CONST_0_FMT__MASK;
-}
-#define A5XX_TEX_CONST_0_SWAP__MASK                            0xc0000000
-#define A5XX_TEX_CONST_0_SWAP__SHIFT                           30
-static inline uint32_t A5XX_TEX_CONST_0_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A5XX_TEX_CONST_0_SWAP__SHIFT) & A5XX_TEX_CONST_0_SWAP__MASK;
-}
-
-#define REG_A5XX_TEX_CONST_1                                   0x00000001
-#define A5XX_TEX_CONST_1_WIDTH__MASK                           0x00007fff
-#define A5XX_TEX_CONST_1_WIDTH__SHIFT                          0
-static inline uint32_t A5XX_TEX_CONST_1_WIDTH(uint32_t val)
-{
-       return ((val) << A5XX_TEX_CONST_1_WIDTH__SHIFT) & A5XX_TEX_CONST_1_WIDTH__MASK;
-}
-#define A5XX_TEX_CONST_1_HEIGHT__MASK                          0x3fff8000
-#define A5XX_TEX_CONST_1_HEIGHT__SHIFT                         15
-static inline uint32_t A5XX_TEX_CONST_1_HEIGHT(uint32_t val)
-{
-       return ((val) << A5XX_TEX_CONST_1_HEIGHT__SHIFT) & A5XX_TEX_CONST_1_HEIGHT__MASK;
-}
-
-#define REG_A5XX_TEX_CONST_2                                   0x00000002
-#define A5XX_TEX_CONST_2_FETCHSIZE__MASK                       0x0000000f
-#define A5XX_TEX_CONST_2_FETCHSIZE__SHIFT                      0
-static inline uint32_t A5XX_TEX_CONST_2_FETCHSIZE(enum a5xx_tex_fetchsize val)
-{
-       return ((val) << A5XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A5XX_TEX_CONST_2_FETCHSIZE__MASK;
-}
-#define A5XX_TEX_CONST_2_PITCH__MASK                           0x1fffff80
-#define A5XX_TEX_CONST_2_PITCH__SHIFT                          7
-static inline uint32_t A5XX_TEX_CONST_2_PITCH(uint32_t val)
-{
-       return ((val) << A5XX_TEX_CONST_2_PITCH__SHIFT) & A5XX_TEX_CONST_2_PITCH__MASK;
-}
-#define A5XX_TEX_CONST_2_TYPE__MASK                            0x60000000
-#define A5XX_TEX_CONST_2_TYPE__SHIFT                           29
-static inline uint32_t A5XX_TEX_CONST_2_TYPE(enum a5xx_tex_type val)
-{
-       return ((val) << A5XX_TEX_CONST_2_TYPE__SHIFT) & A5XX_TEX_CONST_2_TYPE__MASK;
-}
-
-#define REG_A5XX_TEX_CONST_3                                   0x00000003
-#define A5XX_TEX_CONST_3_ARRAY_PITCH__MASK                     0x00003fff
-#define A5XX_TEX_CONST_3_ARRAY_PITCH__SHIFT                    0
-static inline uint32_t A5XX_TEX_CONST_3_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0xfff));
-       return ((val >> 12) << A5XX_TEX_CONST_3_ARRAY_PITCH__SHIFT) & A5XX_TEX_CONST_3_ARRAY_PITCH__MASK;
-}
-#define A5XX_TEX_CONST_3_FLAG                                  0x10000000
-
-#define REG_A5XX_TEX_CONST_4                                   0x00000004
-#define A5XX_TEX_CONST_4_BASE_LO__MASK                         0xffffffe0
-#define A5XX_TEX_CONST_4_BASE_LO__SHIFT                                5
-static inline uint32_t A5XX_TEX_CONST_4_BASE_LO(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A5XX_TEX_CONST_4_BASE_LO__SHIFT) & A5XX_TEX_CONST_4_BASE_LO__MASK;
-}
-
-#define REG_A5XX_TEX_CONST_5                                   0x00000005
-#define A5XX_TEX_CONST_5_BASE_HI__MASK                         0x0001ffff
-#define A5XX_TEX_CONST_5_BASE_HI__SHIFT                                0
-static inline uint32_t A5XX_TEX_CONST_5_BASE_HI(uint32_t val)
-{
-       return ((val) << A5XX_TEX_CONST_5_BASE_HI__SHIFT) & A5XX_TEX_CONST_5_BASE_HI__MASK;
-}
-#define A5XX_TEX_CONST_5_DEPTH__MASK                           0x3ffe0000
-#define A5XX_TEX_CONST_5_DEPTH__SHIFT                          17
-static inline uint32_t A5XX_TEX_CONST_5_DEPTH(uint32_t val)
-{
-       return ((val) << A5XX_TEX_CONST_5_DEPTH__SHIFT) & A5XX_TEX_CONST_5_DEPTH__MASK;
-}
-
-#define REG_A5XX_TEX_CONST_6                                   0x00000006
-
-#define REG_A5XX_TEX_CONST_7                                   0x00000007
-
-#define REG_A5XX_TEX_CONST_8                                   0x00000008
-
-#define REG_A5XX_TEX_CONST_9                                   0x00000009
-
-#define REG_A5XX_TEX_CONST_10                                  0x0000000a
-
-#define REG_A5XX_TEX_CONST_11                                  0x0000000b
-
-#define REG_A5XX_SSBO_0_0                                      0x00000000
-#define A5XX_SSBO_0_0_BASE_LO__MASK                            0xffffffe0
-#define A5XX_SSBO_0_0_BASE_LO__SHIFT                           5
-static inline uint32_t A5XX_SSBO_0_0_BASE_LO(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A5XX_SSBO_0_0_BASE_LO__SHIFT) & A5XX_SSBO_0_0_BASE_LO__MASK;
-}
-
-#define REG_A5XX_SSBO_0_1                                      0x00000001
-#define A5XX_SSBO_0_1_PITCH__MASK                              0x003fffff
-#define A5XX_SSBO_0_1_PITCH__SHIFT                             0
-static inline uint32_t A5XX_SSBO_0_1_PITCH(uint32_t val)
-{
-       return ((val) << A5XX_SSBO_0_1_PITCH__SHIFT) & A5XX_SSBO_0_1_PITCH__MASK;
-}
-
-#define REG_A5XX_SSBO_0_2                                      0x00000002
-#define A5XX_SSBO_0_2_ARRAY_PITCH__MASK                                0x03fff000
-#define A5XX_SSBO_0_2_ARRAY_PITCH__SHIFT                       12
-static inline uint32_t A5XX_SSBO_0_2_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0xfff));
-       return ((val >> 12) << A5XX_SSBO_0_2_ARRAY_PITCH__SHIFT) & A5XX_SSBO_0_2_ARRAY_PITCH__MASK;
-}
-
-#define REG_A5XX_SSBO_0_3                                      0x00000003
-#define A5XX_SSBO_0_3_CPP__MASK                                        0x0000003f
-#define A5XX_SSBO_0_3_CPP__SHIFT                               0
-static inline uint32_t A5XX_SSBO_0_3_CPP(uint32_t val)
-{
-       return ((val) << A5XX_SSBO_0_3_CPP__SHIFT) & A5XX_SSBO_0_3_CPP__MASK;
-}
-
-#define REG_A5XX_SSBO_1_0                                      0x00000000
-#define A5XX_SSBO_1_0_FMT__MASK                                        0x0000ff00
-#define A5XX_SSBO_1_0_FMT__SHIFT                               8
-static inline uint32_t A5XX_SSBO_1_0_FMT(enum a5xx_tex_fmt val)
-{
-       return ((val) << A5XX_SSBO_1_0_FMT__SHIFT) & A5XX_SSBO_1_0_FMT__MASK;
-}
-#define A5XX_SSBO_1_0_WIDTH__MASK                              0xffff0000
-#define A5XX_SSBO_1_0_WIDTH__SHIFT                             16
-static inline uint32_t A5XX_SSBO_1_0_WIDTH(uint32_t val)
-{
-       return ((val) << A5XX_SSBO_1_0_WIDTH__SHIFT) & A5XX_SSBO_1_0_WIDTH__MASK;
-}
-
-#define REG_A5XX_SSBO_1_1                                      0x00000001
-#define A5XX_SSBO_1_1_HEIGHT__MASK                             0x0000ffff
-#define A5XX_SSBO_1_1_HEIGHT__SHIFT                            0
-static inline uint32_t A5XX_SSBO_1_1_HEIGHT(uint32_t val)
-{
-       return ((val) << A5XX_SSBO_1_1_HEIGHT__SHIFT) & A5XX_SSBO_1_1_HEIGHT__MASK;
-}
-#define A5XX_SSBO_1_1_DEPTH__MASK                              0xffff0000
-#define A5XX_SSBO_1_1_DEPTH__SHIFT                             16
-static inline uint32_t A5XX_SSBO_1_1_DEPTH(uint32_t val)
-{
-       return ((val) << A5XX_SSBO_1_1_DEPTH__SHIFT) & A5XX_SSBO_1_1_DEPTH__MASK;
-}
-
-#define REG_A5XX_SSBO_2_0                                      0x00000000
-#define A5XX_SSBO_2_0_BASE_LO__MASK                            0xffffffff
-#define A5XX_SSBO_2_0_BASE_LO__SHIFT                           0
-static inline uint32_t A5XX_SSBO_2_0_BASE_LO(uint32_t val)
-{
-       return ((val) << A5XX_SSBO_2_0_BASE_LO__SHIFT) & A5XX_SSBO_2_0_BASE_LO__MASK;
-}
-
-#define REG_A5XX_SSBO_2_1                                      0x00000001
-#define A5XX_SSBO_2_1_BASE_HI__MASK                            0xffffffff
-#define A5XX_SSBO_2_1_BASE_HI__SHIFT                           0
-static inline uint32_t A5XX_SSBO_2_1_BASE_HI(uint32_t val)
-{
-       return ((val) << A5XX_SSBO_2_1_BASE_HI__SHIFT) & A5XX_SSBO_2_1_BASE_HI__MASK;
-}
-
-
-#endif /* A5XX_XML */
diff --git a/src/gallium/drivers/freedreno/a6xx/a6xx.xml.h b/src/gallium/drivers/freedreno/a6xx/a6xx.xml.h
deleted file mode 100644 (file)
index 42210b7..0000000
+++ /dev/null
@@ -1,5506 +0,0 @@
-#ifndef A6XX_XML
-#define A6XX_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/envytools/rnndb/adreno.xml               (    501 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/freedreno_copyright.xml  (   1572 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a2xx.xml          (  42463 bytes, from 2018-11-19 13:44:03)
-- /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml (  14239 bytes, from 2018-12-05 15:25:53)
-- /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml    (  43052 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a3xx.xml          (  83840 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a4xx.xml          ( 112086 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a5xx.xml          ( 147240 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a6xx.xml          ( 141895 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml      (  10431 bytes, from 2018-09-14 13:03:07)
-- /home/robclark/src/envytools/rnndb/adreno/ocmem.xml         (   1773 bytes, from 2018-07-03 19:37:13)
-
-Copyright (C) 2013-2018 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-enum a6xx_color_fmt {
-       RB6_A8_UNORM = 2,
-       RB6_R8_UNORM = 3,
-       RB6_R8_SNORM = 4,
-       RB6_R8_UINT = 5,
-       RB6_R8_SINT = 6,
-       RB6_R4G4B4A4_UNORM = 8,
-       RB6_R5G5B5A1_UNORM = 10,
-       RB6_R5G6B5_UNORM = 14,
-       RB6_R8G8_UNORM = 15,
-       RB6_R8G8_SNORM = 16,
-       RB6_R8G8_UINT = 17,
-       RB6_R8G8_SINT = 18,
-       RB6_R16_UNORM = 21,
-       RB6_R16_SNORM = 22,
-       RB6_R16_FLOAT = 23,
-       RB6_R16_UINT = 24,
-       RB6_R16_SINT = 25,
-       RB6_R8G8B8A8_UNORM = 48,
-       RB6_R8G8B8_UNORM = 49,
-       RB6_R8G8B8A8_SNORM = 50,
-       RB6_R8G8B8A8_UINT = 51,
-       RB6_R8G8B8A8_SINT = 52,
-       RB6_R10G10B10A2_UNORM = 55,
-       RB6_R10G10B10A2_UINT = 58,
-       RB6_R11G11B10_FLOAT = 66,
-       RB6_R16G16_UNORM = 67,
-       RB6_R16G16_SNORM = 68,
-       RB6_R16G16_FLOAT = 69,
-       RB6_R16G16_UINT = 70,
-       RB6_R16G16_SINT = 71,
-       RB6_R32_FLOAT = 74,
-       RB6_R32_UINT = 75,
-       RB6_R32_SINT = 76,
-       RB6_R16G16B16A16_UNORM = 96,
-       RB6_R16G16B16A16_SNORM = 97,
-       RB6_R16G16B16A16_FLOAT = 98,
-       RB6_R16G16B16A16_UINT = 99,
-       RB6_R16G16B16A16_SINT = 100,
-       RB6_R32G32_FLOAT = 103,
-       RB6_R32G32_UINT = 104,
-       RB6_R32G32_SINT = 105,
-       RB6_R32G32B32A32_FLOAT = 130,
-       RB6_R32G32B32A32_UINT = 131,
-       RB6_R32G32B32A32_SINT = 132,
-       RB6_X8Z24_UNORM = 160,
-};
-
-enum a6xx_tile_mode {
-       TILE6_LINEAR = 0,
-       TILE6_2 = 2,
-       TILE6_3 = 3,
-};
-
-enum a6xx_vtx_fmt {
-       VFMT6_8_UNORM = 3,
-       VFMT6_8_SNORM = 4,
-       VFMT6_8_UINT = 5,
-       VFMT6_8_SINT = 6,
-       VFMT6_8_8_UNORM = 15,
-       VFMT6_8_8_SNORM = 16,
-       VFMT6_8_8_UINT = 17,
-       VFMT6_8_8_SINT = 18,
-       VFMT6_16_UNORM = 21,
-       VFMT6_16_SNORM = 22,
-       VFMT6_16_FLOAT = 23,
-       VFMT6_16_UINT = 24,
-       VFMT6_16_SINT = 25,
-       VFMT6_8_8_8_UNORM = 33,
-       VFMT6_8_8_8_SNORM = 34,
-       VFMT6_8_8_8_UINT = 35,
-       VFMT6_8_8_8_SINT = 36,
-       VFMT6_8_8_8_8_UNORM = 48,
-       VFMT6_8_8_8_8_SNORM = 50,
-       VFMT6_8_8_8_8_UINT = 51,
-       VFMT6_8_8_8_8_SINT = 52,
-       VFMT6_10_10_10_2_UNORM = 54,
-       VFMT6_10_10_10_2_SNORM = 57,
-       VFMT6_10_10_10_2_UINT = 58,
-       VFMT6_10_10_10_2_SINT = 59,
-       VFMT6_11_11_10_FLOAT = 66,
-       VFMT6_16_16_UNORM = 67,
-       VFMT6_16_16_SNORM = 68,
-       VFMT6_16_16_FLOAT = 69,
-       VFMT6_16_16_UINT = 70,
-       VFMT6_16_16_SINT = 71,
-       VFMT6_32_UNORM = 72,
-       VFMT6_32_SNORM = 73,
-       VFMT6_32_FLOAT = 74,
-       VFMT6_32_UINT = 75,
-       VFMT6_32_SINT = 76,
-       VFMT6_32_FIXED = 77,
-       VFMT6_16_16_16_UNORM = 88,
-       VFMT6_16_16_16_SNORM = 89,
-       VFMT6_16_16_16_FLOAT = 90,
-       VFMT6_16_16_16_UINT = 91,
-       VFMT6_16_16_16_SINT = 92,
-       VFMT6_16_16_16_16_UNORM = 96,
-       VFMT6_16_16_16_16_SNORM = 97,
-       VFMT6_16_16_16_16_FLOAT = 98,
-       VFMT6_16_16_16_16_UINT = 99,
-       VFMT6_16_16_16_16_SINT = 100,
-       VFMT6_32_32_UNORM = 101,
-       VFMT6_32_32_SNORM = 102,
-       VFMT6_32_32_FLOAT = 103,
-       VFMT6_32_32_UINT = 104,
-       VFMT6_32_32_SINT = 105,
-       VFMT6_32_32_FIXED = 106,
-       VFMT6_32_32_32_UNORM = 112,
-       VFMT6_32_32_32_SNORM = 113,
-       VFMT6_32_32_32_UINT = 114,
-       VFMT6_32_32_32_SINT = 115,
-       VFMT6_32_32_32_FLOAT = 116,
-       VFMT6_32_32_32_FIXED = 117,
-       VFMT6_32_32_32_32_UNORM = 128,
-       VFMT6_32_32_32_32_SNORM = 129,
-       VFMT6_32_32_32_32_FLOAT = 130,
-       VFMT6_32_32_32_32_UINT = 131,
-       VFMT6_32_32_32_32_SINT = 132,
-       VFMT6_32_32_32_32_FIXED = 133,
-};
-
-enum a6xx_tex_fmt {
-       TFMT6_A8_UNORM = 2,
-       TFMT6_8_UNORM = 3,
-       TFMT6_8_SNORM = 4,
-       TFMT6_8_UINT = 5,
-       TFMT6_8_SINT = 6,
-       TFMT6_4_4_4_4_UNORM = 8,
-       TFMT6_5_5_5_1_UNORM = 10,
-       TFMT6_5_6_5_UNORM = 14,
-       TFMT6_8_8_UNORM = 15,
-       TFMT6_8_8_SNORM = 16,
-       TFMT6_8_8_UINT = 17,
-       TFMT6_8_8_SINT = 18,
-       TFMT6_L8_A8_UNORM = 19,
-       TFMT6_16_UNORM = 21,
-       TFMT6_16_SNORM = 22,
-       TFMT6_16_FLOAT = 23,
-       TFMT6_16_UINT = 24,
-       TFMT6_16_SINT = 25,
-       TFMT6_8_8_8_8_UNORM = 48,
-       TFMT6_8_8_8_UNORM = 49,
-       TFMT6_8_8_8_8_SNORM = 50,
-       TFMT6_8_8_8_8_UINT = 51,
-       TFMT6_8_8_8_8_SINT = 52,
-       TFMT6_9_9_9_E5_FLOAT = 53,
-       TFMT6_10_10_10_2_UNORM = 54,
-       TFMT6_10_10_10_2_UINT = 58,
-       TFMT6_11_11_10_FLOAT = 66,
-       TFMT6_16_16_UNORM = 67,
-       TFMT6_16_16_SNORM = 68,
-       TFMT6_16_16_FLOAT = 69,
-       TFMT6_16_16_UINT = 70,
-       TFMT6_16_16_SINT = 71,
-       TFMT6_32_FLOAT = 74,
-       TFMT6_32_UINT = 75,
-       TFMT6_32_SINT = 76,
-       TFMT6_16_16_16_16_UNORM = 96,
-       TFMT6_16_16_16_16_SNORM = 97,
-       TFMT6_16_16_16_16_FLOAT = 98,
-       TFMT6_16_16_16_16_UINT = 99,
-       TFMT6_16_16_16_16_SINT = 100,
-       TFMT6_32_32_FLOAT = 103,
-       TFMT6_32_32_UINT = 104,
-       TFMT6_32_32_SINT = 105,
-       TFMT6_32_32_32_UINT = 114,
-       TFMT6_32_32_32_SINT = 115,
-       TFMT6_32_32_32_FLOAT = 116,
-       TFMT6_32_32_32_32_FLOAT = 130,
-       TFMT6_32_32_32_32_UINT = 131,
-       TFMT6_32_32_32_32_SINT = 132,
-       TFMT6_X8Z24_UNORM = 160,
-       TFMT6_ETC2_RG11_UNORM = 171,
-       TFMT6_ETC2_RG11_SNORM = 172,
-       TFMT6_ETC2_R11_UNORM = 173,
-       TFMT6_ETC2_R11_SNORM = 174,
-       TFMT6_ETC1 = 175,
-       TFMT6_ETC2_RGB8 = 176,
-       TFMT6_ETC2_RGBA8 = 177,
-       TFMT6_ETC2_RGB8A1 = 178,
-       TFMT6_DXT1 = 179,
-       TFMT6_DXT3 = 180,
-       TFMT6_DXT5 = 181,
-       TFMT6_RGTC1_UNORM = 183,
-       TFMT6_RGTC1_SNORM = 184,
-       TFMT6_RGTC2_UNORM = 187,
-       TFMT6_RGTC2_SNORM = 188,
-       TFMT6_BPTC_UFLOAT = 190,
-       TFMT6_BPTC_FLOAT = 191,
-       TFMT6_BPTC = 192,
-       TFMT6_ASTC_4x4 = 193,
-       TFMT6_ASTC_5x4 = 194,
-       TFMT6_ASTC_5x5 = 195,
-       TFMT6_ASTC_6x5 = 196,
-       TFMT6_ASTC_6x6 = 197,
-       TFMT6_ASTC_8x5 = 198,
-       TFMT6_ASTC_8x6 = 199,
-       TFMT6_ASTC_8x8 = 200,
-       TFMT6_ASTC_10x5 = 201,
-       TFMT6_ASTC_10x6 = 202,
-       TFMT6_ASTC_10x8 = 203,
-       TFMT6_ASTC_10x10 = 204,
-       TFMT6_ASTC_12x10 = 205,
-       TFMT6_ASTC_12x12 = 206,
-};
-
-enum a6xx_tex_fetchsize {
-       TFETCH6_1_BYTE = 0,
-       TFETCH6_2_BYTE = 1,
-       TFETCH6_4_BYTE = 2,
-       TFETCH6_8_BYTE = 3,
-       TFETCH6_16_BYTE = 4,
-};
-
-enum a6xx_depth_format {
-       DEPTH6_NONE = 0,
-       DEPTH6_16 = 1,
-       DEPTH6_24_8 = 2,
-       DEPTH6_32 = 4,
-};
-
-enum a6xx_shader_id {
-       A6XX_TP0_TMO_DATA = 9,
-       A6XX_TP0_SMO_DATA = 10,
-       A6XX_TP0_MIPMAP_BASE_DATA = 11,
-       A6XX_TP1_TMO_DATA = 25,
-       A6XX_TP1_SMO_DATA = 26,
-       A6XX_TP1_MIPMAP_BASE_DATA = 27,
-       A6XX_SP_INST_DATA = 41,
-       A6XX_SP_LB_0_DATA = 42,
-       A6XX_SP_LB_1_DATA = 43,
-       A6XX_SP_LB_2_DATA = 44,
-       A6XX_SP_LB_3_DATA = 45,
-       A6XX_SP_LB_4_DATA = 46,
-       A6XX_SP_LB_5_DATA = 47,
-       A6XX_SP_CB_BINDLESS_DATA = 48,
-       A6XX_SP_CB_LEGACY_DATA = 49,
-       A6XX_SP_UAV_DATA = 50,
-       A6XX_SP_INST_TAG = 51,
-       A6XX_SP_CB_BINDLESS_TAG = 52,
-       A6XX_SP_TMO_UMO_TAG = 53,
-       A6XX_SP_SMO_TAG = 54,
-       A6XX_SP_STATE_DATA = 55,
-       A6XX_HLSQ_CHUNK_CVS_RAM = 73,
-       A6XX_HLSQ_CHUNK_CPS_RAM = 74,
-       A6XX_HLSQ_CHUNK_CVS_RAM_TAG = 75,
-       A6XX_HLSQ_CHUNK_CPS_RAM_TAG = 76,
-       A6XX_HLSQ_ICB_CVS_CB_BASE_TAG = 77,
-       A6XX_HLSQ_ICB_CPS_CB_BASE_TAG = 78,
-       A6XX_HLSQ_CVS_MISC_RAM = 80,
-       A6XX_HLSQ_CPS_MISC_RAM = 81,
-       A6XX_HLSQ_INST_RAM = 82,
-       A6XX_HLSQ_GFX_CVS_CONST_RAM = 83,
-       A6XX_HLSQ_GFX_CPS_CONST_RAM = 84,
-       A6XX_HLSQ_CVS_MISC_RAM_TAG = 85,
-       A6XX_HLSQ_CPS_MISC_RAM_TAG = 86,
-       A6XX_HLSQ_INST_RAM_TAG = 87,
-       A6XX_HLSQ_GFX_CVS_CONST_RAM_TAG = 88,
-       A6XX_HLSQ_GFX_CPS_CONST_RAM_TAG = 89,
-       A6XX_HLSQ_PWR_REST_RAM = 90,
-       A6XX_HLSQ_PWR_REST_TAG = 91,
-       A6XX_HLSQ_DATAPATH_META = 96,
-       A6XX_HLSQ_FRONTEND_META = 97,
-       A6XX_HLSQ_INDIRECT_META = 98,
-       A6XX_HLSQ_BACKEND_META = 99,
-};
-
-enum a6xx_debugbus_id {
-       A6XX_DBGBUS_CP = 1,
-       A6XX_DBGBUS_RBBM = 2,
-       A6XX_DBGBUS_VBIF = 3,
-       A6XX_DBGBUS_HLSQ = 4,
-       A6XX_DBGBUS_UCHE = 5,
-       A6XX_DBGBUS_DPM = 6,
-       A6XX_DBGBUS_TESS = 7,
-       A6XX_DBGBUS_PC = 8,
-       A6XX_DBGBUS_VFDP = 9,
-       A6XX_DBGBUS_VPC = 10,
-       A6XX_DBGBUS_TSE = 11,
-       A6XX_DBGBUS_RAS = 12,
-       A6XX_DBGBUS_VSC = 13,
-       A6XX_DBGBUS_COM = 14,
-       A6XX_DBGBUS_LRZ = 16,
-       A6XX_DBGBUS_A2D = 17,
-       A6XX_DBGBUS_CCUFCHE = 18,
-       A6XX_DBGBUS_GMU_CX = 19,
-       A6XX_DBGBUS_RBP = 20,
-       A6XX_DBGBUS_DCS = 21,
-       A6XX_DBGBUS_DBGC = 22,
-       A6XX_DBGBUS_CX = 23,
-       A6XX_DBGBUS_GMU_GX = 24,
-       A6XX_DBGBUS_TPFCHE = 25,
-       A6XX_DBGBUS_GBIF_GX = 26,
-       A6XX_DBGBUS_GPC = 29,
-       A6XX_DBGBUS_LARC = 30,
-       A6XX_DBGBUS_HLSQ_SPTP = 31,
-       A6XX_DBGBUS_RB_0 = 32,
-       A6XX_DBGBUS_RB_1 = 33,
-       A6XX_DBGBUS_UCHE_WRAPPER = 36,
-       A6XX_DBGBUS_CCU_0 = 40,
-       A6XX_DBGBUS_CCU_1 = 41,
-       A6XX_DBGBUS_VFD_0 = 56,
-       A6XX_DBGBUS_VFD_1 = 57,
-       A6XX_DBGBUS_VFD_2 = 58,
-       A6XX_DBGBUS_VFD_3 = 59,
-       A6XX_DBGBUS_SP_0 = 64,
-       A6XX_DBGBUS_SP_1 = 65,
-       A6XX_DBGBUS_TPL1_0 = 72,
-       A6XX_DBGBUS_TPL1_1 = 73,
-       A6XX_DBGBUS_TPL1_2 = 74,
-       A6XX_DBGBUS_TPL1_3 = 75,
-};
-
-enum a6xx_cp_perfcounter_select {
-       PERF_CP_ALWAYS_COUNT = 0,
-       PERF_CP_BUSY_GFX_CORE_IDLE = 1,
-       PERF_CP_BUSY_CYCLES = 2,
-       PERF_CP_NUM_PREEMPTIONS = 3,
-       PERF_CP_PREEMPTION_REACTION_DELAY = 4,
-       PERF_CP_PREEMPTION_SWITCH_OUT_TIME = 5,
-       PERF_CP_PREEMPTION_SWITCH_IN_TIME = 6,
-       PERF_CP_DEAD_DRAWS_IN_BIN_RENDER = 7,
-       PERF_CP_PREDICATED_DRAWS_KILLED = 8,
-       PERF_CP_MODE_SWITCH = 9,
-       PERF_CP_ZPASS_DONE = 10,
-       PERF_CP_CONTEXT_DONE = 11,
-       PERF_CP_CACHE_FLUSH = 12,
-       PERF_CP_LONG_PREEMPTIONS = 13,
-       PERF_CP_SQE_I_CACHE_STARVE = 14,
-       PERF_CP_SQE_IDLE = 15,
-       PERF_CP_SQE_PM4_STARVE_RB_IB = 16,
-       PERF_CP_SQE_PM4_STARVE_SDS = 17,
-       PERF_CP_SQE_MRB_STARVE = 18,
-       PERF_CP_SQE_RRB_STARVE = 19,
-       PERF_CP_SQE_VSD_STARVE = 20,
-       PERF_CP_VSD_DECODE_STARVE = 21,
-       PERF_CP_SQE_PIPE_OUT_STALL = 22,
-       PERF_CP_SQE_SYNC_STALL = 23,
-       PERF_CP_SQE_PM4_WFI_STALL = 24,
-       PERF_CP_SQE_SYS_WFI_STALL = 25,
-       PERF_CP_SQE_T4_EXEC = 26,
-       PERF_CP_SQE_LOAD_STATE_EXEC = 27,
-       PERF_CP_SQE_SAVE_SDS_STATE = 28,
-       PERF_CP_SQE_DRAW_EXEC = 29,
-       PERF_CP_SQE_CTXT_REG_BUNCH_EXEC = 30,
-       PERF_CP_SQE_EXEC_PROFILED = 31,
-       PERF_CP_MEMORY_POOL_EMPTY = 32,
-       PERF_CP_MEMORY_POOL_SYNC_STALL = 33,
-       PERF_CP_MEMORY_POOL_ABOVE_THRESH = 34,
-       PERF_CP_AHB_WR_STALL_PRE_DRAWS = 35,
-       PERF_CP_AHB_STALL_SQE_GMU = 36,
-       PERF_CP_AHB_STALL_SQE_WR_OTHER = 37,
-       PERF_CP_AHB_STALL_SQE_RD_OTHER = 38,
-       PERF_CP_CLUSTER0_EMPTY = 39,
-       PERF_CP_CLUSTER1_EMPTY = 40,
-       PERF_CP_CLUSTER2_EMPTY = 41,
-       PERF_CP_CLUSTER3_EMPTY = 42,
-       PERF_CP_CLUSTER4_EMPTY = 43,
-       PERF_CP_CLUSTER5_EMPTY = 44,
-       PERF_CP_PM4_DATA = 45,
-       PERF_CP_PM4_HEADERS = 46,
-       PERF_CP_VBIF_READ_BEATS = 47,
-       PERF_CP_VBIF_WRITE_BEATS = 48,
-       PERF_CP_SQE_INSTR_COUNTER = 49,
-};
-
-enum a6xx_rbbm_perfcounter_select {
-       PERF_RBBM_ALWAYS_COUNT = 0,
-       PERF_RBBM_ALWAYS_ON = 1,
-       PERF_RBBM_TSE_BUSY = 2,
-       PERF_RBBM_RAS_BUSY = 3,
-       PERF_RBBM_PC_DCALL_BUSY = 4,
-       PERF_RBBM_PC_VSD_BUSY = 5,
-       PERF_RBBM_STATUS_MASKED = 6,
-       PERF_RBBM_COM_BUSY = 7,
-       PERF_RBBM_DCOM_BUSY = 8,
-       PERF_RBBM_VBIF_BUSY = 9,
-       PERF_RBBM_VSC_BUSY = 10,
-       PERF_RBBM_TESS_BUSY = 11,
-       PERF_RBBM_UCHE_BUSY = 12,
-       PERF_RBBM_HLSQ_BUSY = 13,
-};
-
-enum a6xx_pc_perfcounter_select {
-       PERF_PC_BUSY_CYCLES = 0,
-       PERF_PC_WORKING_CYCLES = 1,
-       PERF_PC_STALL_CYCLES_VFD = 2,
-       PERF_PC_STALL_CYCLES_TSE = 3,
-       PERF_PC_STALL_CYCLES_VPC = 4,
-       PERF_PC_STALL_CYCLES_UCHE = 5,
-       PERF_PC_STALL_CYCLES_TESS = 6,
-       PERF_PC_STALL_CYCLES_TSE_ONLY = 7,
-       PERF_PC_STALL_CYCLES_VPC_ONLY = 8,
-       PERF_PC_PASS1_TF_STALL_CYCLES = 9,
-       PERF_PC_STARVE_CYCLES_FOR_INDEX = 10,
-       PERF_PC_STARVE_CYCLES_FOR_TESS_FACTOR = 11,
-       PERF_PC_STARVE_CYCLES_FOR_VIZ_STREAM = 12,
-       PERF_PC_STARVE_CYCLES_FOR_POSITION = 13,
-       PERF_PC_STARVE_CYCLES_DI = 14,
-       PERF_PC_VIS_STREAMS_LOADED = 15,
-       PERF_PC_INSTANCES = 16,
-       PERF_PC_VPC_PRIMITIVES = 17,
-       PERF_PC_DEAD_PRIM = 18,
-       PERF_PC_LIVE_PRIM = 19,
-       PERF_PC_VERTEX_HITS = 20,
-       PERF_PC_IA_VERTICES = 21,
-       PERF_PC_IA_PRIMITIVES = 22,
-       PERF_PC_GS_PRIMITIVES = 23,
-       PERF_PC_HS_INVOCATIONS = 24,
-       PERF_PC_DS_INVOCATIONS = 25,
-       PERF_PC_VS_INVOCATIONS = 26,
-       PERF_PC_GS_INVOCATIONS = 27,
-       PERF_PC_DS_PRIMITIVES = 28,
-       PERF_PC_VPC_POS_DATA_TRANSACTION = 29,
-       PERF_PC_3D_DRAWCALLS = 30,
-       PERF_PC_2D_DRAWCALLS = 31,
-       PERF_PC_NON_DRAWCALL_GLOBAL_EVENTS = 32,
-       PERF_TESS_BUSY_CYCLES = 33,
-       PERF_TESS_WORKING_CYCLES = 34,
-       PERF_TESS_STALL_CYCLES_PC = 35,
-       PERF_TESS_STARVE_CYCLES_PC = 36,
-       PERF_PC_TSE_TRANSACTION = 37,
-       PERF_PC_TSE_VERTEX = 38,
-       PERF_PC_TESS_PC_UV_TRANS = 39,
-       PERF_PC_TESS_PC_UV_PATCHES = 40,
-       PERF_PC_TESS_FACTOR_TRANS = 41,
-};
-
-enum a6xx_vfd_perfcounter_select {
-       PERF_VFD_BUSY_CYCLES = 0,
-       PERF_VFD_STALL_CYCLES_UCHE = 1,
-       PERF_VFD_STALL_CYCLES_VPC_ALLOC = 2,
-       PERF_VFD_STALL_CYCLES_SP_INFO = 3,
-       PERF_VFD_STALL_CYCLES_SP_ATTR = 4,
-       PERF_VFD_STARVE_CYCLES_UCHE = 5,
-       PERF_VFD_RBUFFER_FULL = 6,
-       PERF_VFD_ATTR_INFO_FIFO_FULL = 7,
-       PERF_VFD_DECODED_ATTRIBUTE_BYTES = 8,
-       PERF_VFD_NUM_ATTRIBUTES = 9,
-       PERF_VFD_UPPER_SHADER_FIBERS = 10,
-       PERF_VFD_LOWER_SHADER_FIBERS = 11,
-       PERF_VFD_MODE_0_FIBERS = 12,
-       PERF_VFD_MODE_1_FIBERS = 13,
-       PERF_VFD_MODE_2_FIBERS = 14,
-       PERF_VFD_MODE_3_FIBERS = 15,
-       PERF_VFD_MODE_4_FIBERS = 16,
-       PERF_VFD_TOTAL_VERTICES = 17,
-       PERF_VFDP_STALL_CYCLES_VFD = 18,
-       PERF_VFDP_STALL_CYCLES_VFD_INDEX = 19,
-       PERF_VFDP_STALL_CYCLES_VFD_PROG = 20,
-       PERF_VFDP_STARVE_CYCLES_PC = 21,
-       PERF_VFDP_VS_STAGE_WAVES = 22,
-};
-
-enum a6xx_hlsq_perfcounter_select {
-       PERF_HLSQ_BUSY_CYCLES = 0,
-       PERF_HLSQ_STALL_CYCLES_UCHE = 1,
-       PERF_HLSQ_STALL_CYCLES_SP_STATE = 2,
-       PERF_HLSQ_STALL_CYCLES_SP_FS_STAGE = 3,
-       PERF_HLSQ_UCHE_LATENCY_CYCLES = 4,
-       PERF_HLSQ_UCHE_LATENCY_COUNT = 5,
-       PERF_HLSQ_FS_STAGE_1X_WAVES = 6,
-       PERF_HLSQ_FS_STAGE_2X_WAVES = 7,
-       PERF_HLSQ_QUADS = 8,
-       PERF_HLSQ_CS_INVOCATIONS = 9,
-       PERF_HLSQ_COMPUTE_DRAWCALLS = 10,
-       PERF_HLSQ_FS_DATA_WAIT_PROGRAMMING = 11,
-       PERF_HLSQ_DUAL_FS_PROG_ACTIVE = 12,
-       PERF_HLSQ_DUAL_VS_PROG_ACTIVE = 13,
-       PERF_HLSQ_FS_BATCH_COUNT_ZERO = 14,
-       PERF_HLSQ_VS_BATCH_COUNT_ZERO = 15,
-       PERF_HLSQ_WAVE_PENDING_NO_QUAD = 16,
-       PERF_HLSQ_WAVE_PENDING_NO_PRIM_BASE = 17,
-       PERF_HLSQ_STALL_CYCLES_VPC = 18,
-       PERF_HLSQ_PIXELS = 19,
-       PERF_HLSQ_DRAW_MODE_SWITCH_VSFS_SYNC = 20,
-};
-
-enum a6xx_vpc_perfcounter_select {
-       PERF_VPC_BUSY_CYCLES = 0,
-       PERF_VPC_WORKING_CYCLES = 1,
-       PERF_VPC_STALL_CYCLES_UCHE = 2,
-       PERF_VPC_STALL_CYCLES_VFD_WACK = 3,
-       PERF_VPC_STALL_CYCLES_HLSQ_PRIM_ALLOC = 4,
-       PERF_VPC_STALL_CYCLES_PC = 5,
-       PERF_VPC_STALL_CYCLES_SP_LM = 6,
-       PERF_VPC_STARVE_CYCLES_SP = 7,
-       PERF_VPC_STARVE_CYCLES_LRZ = 8,
-       PERF_VPC_PC_PRIMITIVES = 9,
-       PERF_VPC_SP_COMPONENTS = 10,
-       PERF_VPC_STALL_CYCLES_VPCRAM_POS = 11,
-       PERF_VPC_LRZ_ASSIGN_PRIMITIVES = 12,
-       PERF_VPC_RB_VISIBLE_PRIMITIVES = 13,
-       PERF_VPC_LM_TRANSACTION = 14,
-       PERF_VPC_STREAMOUT_TRANSACTION = 15,
-       PERF_VPC_VS_BUSY_CYCLES = 16,
-       PERF_VPC_PS_BUSY_CYCLES = 17,
-       PERF_VPC_VS_WORKING_CYCLES = 18,
-       PERF_VPC_PS_WORKING_CYCLES = 19,
-       PERF_VPC_STARVE_CYCLES_RB = 20,
-       PERF_VPC_NUM_VPCRAM_READ_POS = 21,
-       PERF_VPC_WIT_FULL_CYCLES = 22,
-       PERF_VPC_VPCRAM_FULL_CYCLES = 23,
-       PERF_VPC_LM_FULL_WAIT_FOR_INTP_END = 24,
-       PERF_VPC_NUM_VPCRAM_WRITE = 25,
-       PERF_VPC_NUM_VPCRAM_READ_SO = 26,
-       PERF_VPC_NUM_ATTR_REQ_LM = 27,
-};
-
-enum a6xx_tse_perfcounter_select {
-       PERF_TSE_BUSY_CYCLES = 0,
-       PERF_TSE_CLIPPING_CYCLES = 1,
-       PERF_TSE_STALL_CYCLES_RAS = 2,
-       PERF_TSE_STALL_CYCLES_LRZ_BARYPLANE = 3,
-       PERF_TSE_STALL_CYCLES_LRZ_ZPLANE = 4,
-       PERF_TSE_STARVE_CYCLES_PC = 5,
-       PERF_TSE_INPUT_PRIM = 6,
-       PERF_TSE_INPUT_NULL_PRIM = 7,
-       PERF_TSE_TRIVAL_REJ_PRIM = 8,
-       PERF_TSE_CLIPPED_PRIM = 9,
-       PERF_TSE_ZERO_AREA_PRIM = 10,
-       PERF_TSE_FACENESS_CULLED_PRIM = 11,
-       PERF_TSE_ZERO_PIXEL_PRIM = 12,
-       PERF_TSE_OUTPUT_NULL_PRIM = 13,
-       PERF_TSE_OUTPUT_VISIBLE_PRIM = 14,
-       PERF_TSE_CINVOCATION = 15,
-       PERF_TSE_CPRIMITIVES = 16,
-       PERF_TSE_2D_INPUT_PRIM = 17,
-       PERF_TSE_2D_ALIVE_CYCLES = 18,
-       PERF_TSE_CLIP_PLANES = 19,
-};
-
-enum a6xx_ras_perfcounter_select {
-       PERF_RAS_BUSY_CYCLES = 0,
-       PERF_RAS_SUPERTILE_ACTIVE_CYCLES = 1,
-       PERF_RAS_STALL_CYCLES_LRZ = 2,
-       PERF_RAS_STARVE_CYCLES_TSE = 3,
-       PERF_RAS_SUPER_TILES = 4,
-       PERF_RAS_8X4_TILES = 5,
-       PERF_RAS_MASKGEN_ACTIVE = 6,
-       PERF_RAS_FULLY_COVERED_SUPER_TILES = 7,
-       PERF_RAS_FULLY_COVERED_8X4_TILES = 8,
-       PERF_RAS_PRIM_KILLED_INVISILBE = 9,
-       PERF_RAS_SUPERTILE_GEN_ACTIVE_CYCLES = 10,
-       PERF_RAS_LRZ_INTF_WORKING_CYCLES = 11,
-       PERF_RAS_BLOCKS = 12,
-};
-
-enum a6xx_uche_perfcounter_select {
-       PERF_UCHE_BUSY_CYCLES = 0,
-       PERF_UCHE_STALL_CYCLES_ARBITER = 1,
-       PERF_UCHE_VBIF_LATENCY_CYCLES = 2,
-       PERF_UCHE_VBIF_LATENCY_SAMPLES = 3,
-       PERF_UCHE_VBIF_READ_BEATS_TP = 4,
-       PERF_UCHE_VBIF_READ_BEATS_VFD = 5,
-       PERF_UCHE_VBIF_READ_BEATS_HLSQ = 6,
-       PERF_UCHE_VBIF_READ_BEATS_LRZ = 7,
-       PERF_UCHE_VBIF_READ_BEATS_SP = 8,
-       PERF_UCHE_READ_REQUESTS_TP = 9,
-       PERF_UCHE_READ_REQUESTS_VFD = 10,
-       PERF_UCHE_READ_REQUESTS_HLSQ = 11,
-       PERF_UCHE_READ_REQUESTS_LRZ = 12,
-       PERF_UCHE_READ_REQUESTS_SP = 13,
-       PERF_UCHE_WRITE_REQUESTS_LRZ = 14,
-       PERF_UCHE_WRITE_REQUESTS_SP = 15,
-       PERF_UCHE_WRITE_REQUESTS_VPC = 16,
-       PERF_UCHE_WRITE_REQUESTS_VSC = 17,
-       PERF_UCHE_EVICTS = 18,
-       PERF_UCHE_BANK_REQ0 = 19,
-       PERF_UCHE_BANK_REQ1 = 20,
-       PERF_UCHE_BANK_REQ2 = 21,
-       PERF_UCHE_BANK_REQ3 = 22,
-       PERF_UCHE_BANK_REQ4 = 23,
-       PERF_UCHE_BANK_REQ5 = 24,
-       PERF_UCHE_BANK_REQ6 = 25,
-       PERF_UCHE_BANK_REQ7 = 26,
-       PERF_UCHE_VBIF_READ_BEATS_CH0 = 27,
-       PERF_UCHE_VBIF_READ_BEATS_CH1 = 28,
-       PERF_UCHE_GMEM_READ_BEATS = 29,
-       PERF_UCHE_TPH_REF_FULL = 30,
-       PERF_UCHE_TPH_VICTIM_FULL = 31,
-       PERF_UCHE_TPH_EXT_FULL = 32,
-       PERF_UCHE_VBIF_STALL_WRITE_DATA = 33,
-       PERF_UCHE_DCMP_LATENCY_SAMPLES = 34,
-       PERF_UCHE_DCMP_LATENCY_CYCLES = 35,
-       PERF_UCHE_VBIF_READ_BEATS_PC = 36,
-       PERF_UCHE_READ_REQUESTS_PC = 37,
-       PERF_UCHE_RAM_READ_REQ = 38,
-       PERF_UCHE_RAM_WRITE_REQ = 39,
-};
-
-enum a6xx_tp_perfcounter_select {
-       PERF_TP_BUSY_CYCLES = 0,
-       PERF_TP_STALL_CYCLES_UCHE = 1,
-       PERF_TP_LATENCY_CYCLES = 2,
-       PERF_TP_LATENCY_TRANS = 3,
-       PERF_TP_FLAG_CACHE_REQUEST_SAMPLES = 4,
-       PERF_TP_FLAG_CACHE_REQUEST_LATENCY = 5,
-       PERF_TP_L1_CACHELINE_REQUESTS = 6,
-       PERF_TP_L1_CACHELINE_MISSES = 7,
-       PERF_TP_SP_TP_TRANS = 8,
-       PERF_TP_TP_SP_TRANS = 9,
-       PERF_TP_OUTPUT_PIXELS = 10,
-       PERF_TP_FILTER_WORKLOAD_16BIT = 11,
-       PERF_TP_FILTER_WORKLOAD_32BIT = 12,
-       PERF_TP_QUADS_RECEIVED = 13,
-       PERF_TP_QUADS_OFFSET = 14,
-       PERF_TP_QUADS_SHADOW = 15,
-       PERF_TP_QUADS_ARRAY = 16,
-       PERF_TP_QUADS_GRADIENT = 17,
-       PERF_TP_QUADS_1D = 18,
-       PERF_TP_QUADS_2D = 19,
-       PERF_TP_QUADS_BUFFER = 20,
-       PERF_TP_QUADS_3D = 21,
-       PERF_TP_QUADS_CUBE = 22,
-       PERF_TP_DIVERGENT_QUADS_RECEIVED = 23,
-       PERF_TP_PRT_NON_RESIDENT_EVENTS = 24,
-       PERF_TP_OUTPUT_PIXELS_POINT = 25,
-       PERF_TP_OUTPUT_PIXELS_BILINEAR = 26,
-       PERF_TP_OUTPUT_PIXELS_MIP = 27,
-       PERF_TP_OUTPUT_PIXELS_ANISO = 28,
-       PERF_TP_OUTPUT_PIXELS_ZERO_LOD = 29,
-       PERF_TP_FLAG_CACHE_REQUESTS = 30,
-       PERF_TP_FLAG_CACHE_MISSES = 31,
-       PERF_TP_L1_5_L2_REQUESTS = 32,
-       PERF_TP_2D_OUTPUT_PIXELS = 33,
-       PERF_TP_2D_OUTPUT_PIXELS_POINT = 34,
-       PERF_TP_2D_OUTPUT_PIXELS_BILINEAR = 35,
-       PERF_TP_2D_FILTER_WORKLOAD_16BIT = 36,
-       PERF_TP_2D_FILTER_WORKLOAD_32BIT = 37,
-       PERF_TP_TPA2TPC_TRANS = 38,
-       PERF_TP_L1_MISSES_ASTC_1TILE = 39,
-       PERF_TP_L1_MISSES_ASTC_2TILE = 40,
-       PERF_TP_L1_MISSES_ASTC_4TILE = 41,
-       PERF_TP_L1_5_L2_COMPRESS_REQS = 42,
-       PERF_TP_L1_5_L2_COMPRESS_MISS = 43,
-       PERF_TP_L1_BANK_CONFLICT = 44,
-       PERF_TP_L1_5_MISS_LATENCY_CYCLES = 45,
-       PERF_TP_L1_5_MISS_LATENCY_TRANS = 46,
-       PERF_TP_QUADS_CONSTANT_MULTIPLIED = 47,
-       PERF_TP_FRONTEND_WORKING_CYCLES = 48,
-       PERF_TP_L1_TAG_WORKING_CYCLES = 49,
-       PERF_TP_L1_DATA_WRITE_WORKING_CYCLES = 50,
-       PERF_TP_PRE_L1_DECOM_WORKING_CYCLES = 51,
-       PERF_TP_BACKEND_WORKING_CYCLES = 52,
-       PERF_TP_FLAG_CACHE_WORKING_CYCLES = 53,
-       PERF_TP_L1_5_CACHE_WORKING_CYCLES = 54,
-       PERF_TP_STARVE_CYCLES_SP = 55,
-       PERF_TP_STARVE_CYCLES_UCHE = 56,
-};
-
-enum a6xx_sp_perfcounter_select {
-       PERF_SP_BUSY_CYCLES = 0,
-       PERF_SP_ALU_WORKING_CYCLES = 1,
-       PERF_SP_EFU_WORKING_CYCLES = 2,
-       PERF_SP_STALL_CYCLES_VPC = 3,
-       PERF_SP_STALL_CYCLES_TP = 4,
-       PERF_SP_STALL_CYCLES_UCHE = 5,
-       PERF_SP_STALL_CYCLES_RB = 6,
-       PERF_SP_NON_EXECUTION_CYCLES = 7,
-       PERF_SP_WAVE_CONTEXTS = 8,
-       PERF_SP_WAVE_CONTEXT_CYCLES = 9,
-       PERF_SP_FS_STAGE_WAVE_CYCLES = 10,
-       PERF_SP_FS_STAGE_WAVE_SAMPLES = 11,
-       PERF_SP_VS_STAGE_WAVE_CYCLES = 12,
-       PERF_SP_VS_STAGE_WAVE_SAMPLES = 13,
-       PERF_SP_FS_STAGE_DURATION_CYCLES = 14,
-       PERF_SP_VS_STAGE_DURATION_CYCLES = 15,
-       PERF_SP_WAVE_CTRL_CYCLES = 16,
-       PERF_SP_WAVE_LOAD_CYCLES = 17,
-       PERF_SP_WAVE_EMIT_CYCLES = 18,
-       PERF_SP_WAVE_NOP_CYCLES = 19,
-       PERF_SP_WAVE_WAIT_CYCLES = 20,
-       PERF_SP_WAVE_FETCH_CYCLES = 21,
-       PERF_SP_WAVE_IDLE_CYCLES = 22,
-       PERF_SP_WAVE_END_CYCLES = 23,
-       PERF_SP_WAVE_LONG_SYNC_CYCLES = 24,
-       PERF_SP_WAVE_SHORT_SYNC_CYCLES = 25,
-       PERF_SP_WAVE_JOIN_CYCLES = 26,
-       PERF_SP_LM_LOAD_INSTRUCTIONS = 27,
-       PERF_SP_LM_STORE_INSTRUCTIONS = 28,
-       PERF_SP_LM_ATOMICS = 29,
-       PERF_SP_GM_LOAD_INSTRUCTIONS = 30,
-       PERF_SP_GM_STORE_INSTRUCTIONS = 31,
-       PERF_SP_GM_ATOMICS = 32,
-       PERF_SP_VS_STAGE_TEX_INSTRUCTIONS = 33,
-       PERF_SP_VS_STAGE_EFU_INSTRUCTIONS = 34,
-       PERF_SP_VS_STAGE_FULL_ALU_INSTRUCTIONS = 35,
-       PERF_SP_VS_STAGE_HALF_ALU_INSTRUCTIONS = 36,
-       PERF_SP_FS_STAGE_TEX_INSTRUCTIONS = 37,
-       PERF_SP_FS_STAGE_CFLOW_INSTRUCTIONS = 38,
-       PERF_SP_FS_STAGE_EFU_INSTRUCTIONS = 39,
-       PERF_SP_FS_STAGE_FULL_ALU_INSTRUCTIONS = 40,
-       PERF_SP_FS_STAGE_HALF_ALU_INSTRUCTIONS = 41,
-       PERF_SP_FS_STAGE_BARY_INSTRUCTIONS = 42,
-       PERF_SP_VS_INSTRUCTIONS = 43,
-       PERF_SP_FS_INSTRUCTIONS = 44,
-       PERF_SP_ADDR_LOCK_COUNT = 45,
-       PERF_SP_UCHE_READ_TRANS = 46,
-       PERF_SP_UCHE_WRITE_TRANS = 47,
-       PERF_SP_EXPORT_VPC_TRANS = 48,
-       PERF_SP_EXPORT_RB_TRANS = 49,
-       PERF_SP_PIXELS_KILLED = 50,
-       PERF_SP_ICL1_REQUESTS = 51,
-       PERF_SP_ICL1_MISSES = 52,
-       PERF_SP_HS_INSTRUCTIONS = 53,
-       PERF_SP_DS_INSTRUCTIONS = 54,
-       PERF_SP_GS_INSTRUCTIONS = 55,
-       PERF_SP_CS_INSTRUCTIONS = 56,
-       PERF_SP_GPR_READ = 57,
-       PERF_SP_GPR_WRITE = 58,
-       PERF_SP_FS_STAGE_HALF_EFU_INSTRUCTIONS = 59,
-       PERF_SP_VS_STAGE_HALF_EFU_INSTRUCTIONS = 60,
-       PERF_SP_LM_BANK_CONFLICTS = 61,
-       PERF_SP_TEX_CONTROL_WORKING_CYCLES = 62,
-       PERF_SP_LOAD_CONTROL_WORKING_CYCLES = 63,
-       PERF_SP_FLOW_CONTROL_WORKING_CYCLES = 64,
-       PERF_SP_LM_WORKING_CYCLES = 65,
-       PERF_SP_DISPATCHER_WORKING_CYCLES = 66,
-       PERF_SP_SEQUENCER_WORKING_CYCLES = 67,
-       PERF_SP_LOW_EFFICIENCY_STARVED_BY_TP = 68,
-       PERF_SP_STARVE_CYCLES_HLSQ = 69,
-       PERF_SP_NON_EXECUTION_LS_CYCLES = 70,
-       PERF_SP_WORKING_EU = 71,
-       PERF_SP_ANY_EU_WORKING = 72,
-       PERF_SP_WORKING_EU_FS_STAGE = 73,
-       PERF_SP_ANY_EU_WORKING_FS_STAGE = 74,
-       PERF_SP_WORKING_EU_VS_STAGE = 75,
-       PERF_SP_ANY_EU_WORKING_VS_STAGE = 76,
-       PERF_SP_WORKING_EU_CS_STAGE = 77,
-       PERF_SP_ANY_EU_WORKING_CS_STAGE = 78,
-       PERF_SP_GPR_READ_PREFETCH = 79,
-       PERF_SP_GPR_READ_CONFLICT = 80,
-       PERF_SP_GPR_WRITE_CONFLICT = 81,
-       PERF_SP_GM_LOAD_LATENCY_CYCLES = 82,
-       PERF_SP_GM_LOAD_LATENCY_SAMPLES = 83,
-       PERF_SP_EXECUTABLE_WAVES = 84,
-};
-
-enum a6xx_rb_perfcounter_select {
-       PERF_RB_BUSY_CYCLES = 0,
-       PERF_RB_STALL_CYCLES_HLSQ = 1,
-       PERF_RB_STALL_CYCLES_FIFO0_FULL = 2,
-       PERF_RB_STALL_CYCLES_FIFO1_FULL = 3,
-       PERF_RB_STALL_CYCLES_FIFO2_FULL = 4,
-       PERF_RB_STARVE_CYCLES_SP = 5,
-       PERF_RB_STARVE_CYCLES_LRZ_TILE = 6,
-       PERF_RB_STARVE_CYCLES_CCU = 7,
-       PERF_RB_STARVE_CYCLES_Z_PLANE = 8,
-       PERF_RB_STARVE_CYCLES_BARY_PLANE = 9,
-       PERF_RB_Z_WORKLOAD = 10,
-       PERF_RB_HLSQ_ACTIVE = 11,
-       PERF_RB_Z_READ = 12,
-       PERF_RB_Z_WRITE = 13,
-       PERF_RB_C_READ = 14,
-       PERF_RB_C_WRITE = 15,
-       PERF_RB_TOTAL_PASS = 16,
-       PERF_RB_Z_PASS = 17,
-       PERF_RB_Z_FAIL = 18,
-       PERF_RB_S_FAIL = 19,
-       PERF_RB_BLENDED_FXP_COMPONENTS = 20,
-       PERF_RB_BLENDED_FP16_COMPONENTS = 21,
-       PERF_RB_PS_INVOCATIONS = 22,
-       PERF_RB_2D_ALIVE_CYCLES = 23,
-       PERF_RB_2D_STALL_CYCLES_A2D = 24,
-       PERF_RB_2D_STARVE_CYCLES_SRC = 25,
-       PERF_RB_2D_STARVE_CYCLES_SP = 26,
-       PERF_RB_2D_STARVE_CYCLES_DST = 27,
-       PERF_RB_2D_VALID_PIXELS = 28,
-       PERF_RB_3D_PIXELS = 29,
-       PERF_RB_BLENDER_WORKING_CYCLES = 30,
-       PERF_RB_ZPROC_WORKING_CYCLES = 31,
-       PERF_RB_CPROC_WORKING_CYCLES = 32,
-       PERF_RB_SAMPLER_WORKING_CYCLES = 33,
-       PERF_RB_STALL_CYCLES_CCU_COLOR_READ = 34,
-       PERF_RB_STALL_CYCLES_CCU_COLOR_WRITE = 35,
-       PERF_RB_STALL_CYCLES_CCU_DEPTH_READ = 36,
-       PERF_RB_STALL_CYCLES_CCU_DEPTH_WRITE = 37,
-       PERF_RB_STALL_CYCLES_VPC = 38,
-       PERF_RB_2D_INPUT_TRANS = 39,
-       PERF_RB_2D_OUTPUT_RB_DST_TRANS = 40,
-       PERF_RB_2D_OUTPUT_RB_SRC_TRANS = 41,
-       PERF_RB_BLENDED_FP32_COMPONENTS = 42,
-       PERF_RB_COLOR_PIX_TILES = 43,
-       PERF_RB_STALL_CYCLES_CCU = 44,
-       PERF_RB_EARLY_Z_ARB3_GRANT = 45,
-       PERF_RB_LATE_Z_ARB3_GRANT = 46,
-       PERF_RB_EARLY_Z_SKIP_GRANT = 47,
-};
-
-enum a6xx_vsc_perfcounter_select {
-       PERF_VSC_BUSY_CYCLES = 0,
-       PERF_VSC_WORKING_CYCLES = 1,
-       PERF_VSC_STALL_CYCLES_UCHE = 2,
-       PERF_VSC_EOT_NUM = 3,
-       PERF_VSC_INPUT_TILES = 4,
-};
-
-enum a6xx_ccu_perfcounter_select {
-       PERF_CCU_BUSY_CYCLES = 0,
-       PERF_CCU_STALL_CYCLES_RB_DEPTH_RETURN = 1,
-       PERF_CCU_STALL_CYCLES_RB_COLOR_RETURN = 2,
-       PERF_CCU_STARVE_CYCLES_FLAG_RETURN = 3,
-       PERF_CCU_DEPTH_BLOCKS = 4,
-       PERF_CCU_COLOR_BLOCKS = 5,
-       PERF_CCU_DEPTH_BLOCK_HIT = 6,
-       PERF_CCU_COLOR_BLOCK_HIT = 7,
-       PERF_CCU_PARTIAL_BLOCK_READ = 8,
-       PERF_CCU_GMEM_READ = 9,
-       PERF_CCU_GMEM_WRITE = 10,
-       PERF_CCU_DEPTH_READ_FLAG0_COUNT = 11,
-       PERF_CCU_DEPTH_READ_FLAG1_COUNT = 12,
-       PERF_CCU_DEPTH_READ_FLAG2_COUNT = 13,
-       PERF_CCU_DEPTH_READ_FLAG3_COUNT = 14,
-       PERF_CCU_DEPTH_READ_FLAG4_COUNT = 15,
-       PERF_CCU_DEPTH_READ_FLAG5_COUNT = 16,
-       PERF_CCU_DEPTH_READ_FLAG6_COUNT = 17,
-       PERF_CCU_DEPTH_READ_FLAG8_COUNT = 18,
-       PERF_CCU_COLOR_READ_FLAG0_COUNT = 19,
-       PERF_CCU_COLOR_READ_FLAG1_COUNT = 20,
-       PERF_CCU_COLOR_READ_FLAG2_COUNT = 21,
-       PERF_CCU_COLOR_READ_FLAG3_COUNT = 22,
-       PERF_CCU_COLOR_READ_FLAG4_COUNT = 23,
-       PERF_CCU_COLOR_READ_FLAG5_COUNT = 24,
-       PERF_CCU_COLOR_READ_FLAG6_COUNT = 25,
-       PERF_CCU_COLOR_READ_FLAG8_COUNT = 26,
-       PERF_CCU_2D_RD_REQ = 27,
-       PERF_CCU_2D_WR_REQ = 28,
-};
-
-enum a6xx_lrz_perfcounter_select {
-       PERF_LRZ_BUSY_CYCLES = 0,
-       PERF_LRZ_STARVE_CYCLES_RAS = 1,
-       PERF_LRZ_STALL_CYCLES_RB = 2,
-       PERF_LRZ_STALL_CYCLES_VSC = 3,
-       PERF_LRZ_STALL_CYCLES_VPC = 4,
-       PERF_LRZ_STALL_CYCLES_FLAG_PREFETCH = 5,
-       PERF_LRZ_STALL_CYCLES_UCHE = 6,
-       PERF_LRZ_LRZ_READ = 7,
-       PERF_LRZ_LRZ_WRITE = 8,
-       PERF_LRZ_READ_LATENCY = 9,
-       PERF_LRZ_MERGE_CACHE_UPDATING = 10,
-       PERF_LRZ_PRIM_KILLED_BY_MASKGEN = 11,
-       PERF_LRZ_PRIM_KILLED_BY_LRZ = 12,
-       PERF_LRZ_VISIBLE_PRIM_AFTER_LRZ = 13,
-       PERF_LRZ_FULL_8X8_TILES = 14,
-       PERF_LRZ_PARTIAL_8X8_TILES = 15,
-       PERF_LRZ_TILE_KILLED = 16,
-       PERF_LRZ_TOTAL_PIXEL = 17,
-       PERF_LRZ_VISIBLE_PIXEL_AFTER_LRZ = 18,
-       PERF_LRZ_FULLY_COVERED_TILES = 19,
-       PERF_LRZ_PARTIAL_COVERED_TILES = 20,
-       PERF_LRZ_FEEDBACK_ACCEPT = 21,
-       PERF_LRZ_FEEDBACK_DISCARD = 22,
-       PERF_LRZ_FEEDBACK_STALL = 23,
-       PERF_LRZ_STALL_CYCLES_RB_ZPLANE = 24,
-       PERF_LRZ_STALL_CYCLES_RB_BPLANE = 25,
-       PERF_LRZ_STALL_CYCLES_VC = 26,
-       PERF_LRZ_RAS_MASK_TRANS = 27,
-};
-
-enum a6xx_cmp_perfcounter_select {
-       PERF_CMPDECMP_STALL_CYCLES_ARB = 0,
-       PERF_CMPDECMP_VBIF_LATENCY_CYCLES = 1,
-       PERF_CMPDECMP_VBIF_LATENCY_SAMPLES = 2,
-       PERF_CMPDECMP_VBIF_READ_DATA_CCU = 3,
-       PERF_CMPDECMP_VBIF_WRITE_DATA_CCU = 4,
-       PERF_CMPDECMP_VBIF_READ_REQUEST = 5,
-       PERF_CMPDECMP_VBIF_WRITE_REQUEST = 6,
-       PERF_CMPDECMP_VBIF_READ_DATA = 7,
-       PERF_CMPDECMP_VBIF_WRITE_DATA = 8,
-       PERF_CMPDECMP_FLAG_FETCH_CYCLES = 9,
-       PERF_CMPDECMP_FLAG_FETCH_SAMPLES = 10,
-       PERF_CMPDECMP_DEPTH_WRITE_FLAG1_COUNT = 11,
-       PERF_CMPDECMP_DEPTH_WRITE_FLAG2_COUNT = 12,
-       PERF_CMPDECMP_DEPTH_WRITE_FLAG3_COUNT = 13,
-       PERF_CMPDECMP_DEPTH_WRITE_FLAG4_COUNT = 14,
-       PERF_CMPDECMP_DEPTH_WRITE_FLAG5_COUNT = 15,
-       PERF_CMPDECMP_DEPTH_WRITE_FLAG6_COUNT = 16,
-       PERF_CMPDECMP_DEPTH_WRITE_FLAG8_COUNT = 17,
-       PERF_CMPDECMP_COLOR_WRITE_FLAG1_COUNT = 18,
-       PERF_CMPDECMP_COLOR_WRITE_FLAG2_COUNT = 19,
-       PERF_CMPDECMP_COLOR_WRITE_FLAG3_COUNT = 20,
-       PERF_CMPDECMP_COLOR_WRITE_FLAG4_COUNT = 21,
-       PERF_CMPDECMP_COLOR_WRITE_FLAG5_COUNT = 22,
-       PERF_CMPDECMP_COLOR_WRITE_FLAG6_COUNT = 23,
-       PERF_CMPDECMP_COLOR_WRITE_FLAG8_COUNT = 24,
-       PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_REQ = 25,
-       PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_WR = 26,
-       PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_RETURN = 27,
-       PERF_CMPDECMP_2D_RD_DATA = 28,
-       PERF_CMPDECMP_2D_WR_DATA = 29,
-       PERF_CMPDECMP_VBIF_READ_DATA_UCHE_CH0 = 30,
-       PERF_CMPDECMP_VBIF_READ_DATA_UCHE_CH1 = 31,
-       PERF_CMPDECMP_2D_OUTPUT_TRANS = 32,
-       PERF_CMPDECMP_VBIF_WRITE_DATA_UCHE = 33,
-       PERF_CMPDECMP_DEPTH_WRITE_FLAG0_COUNT = 34,
-       PERF_CMPDECMP_COLOR_WRITE_FLAG0_COUNT = 35,
-       PERF_CMPDECMP_COLOR_WRITE_FLAGALPHA_COUNT = 36,
-       PERF_CMPDECMP_2D_BUSY_CYCLES = 37,
-       PERF_CMPDECMP_2D_REORDER_STARVE_CYCLES = 38,
-       PERF_CMPDECMP_2D_PIXELS = 39,
-};
-
-enum a6xx_2d_ifmt {
-       R2D_UNORM8 = 16,
-       R2D_INT32 = 7,
-       R2D_INT16 = 6,
-       R2D_INT8 = 5,
-       R2D_FLOAT32 = 4,
-       R2D_FLOAT16 = 3,
-};
-
-enum a6xx_tex_filter {
-       A6XX_TEX_NEAREST = 0,
-       A6XX_TEX_LINEAR = 1,
-       A6XX_TEX_ANISO = 2,
-};
-
-enum a6xx_tex_clamp {
-       A6XX_TEX_REPEAT = 0,
-       A6XX_TEX_CLAMP_TO_EDGE = 1,
-       A6XX_TEX_MIRROR_REPEAT = 2,
-       A6XX_TEX_CLAMP_TO_BORDER = 3,
-       A6XX_TEX_MIRROR_CLAMP = 4,
-};
-
-enum a6xx_tex_aniso {
-       A6XX_TEX_ANISO_1 = 0,
-       A6XX_TEX_ANISO_2 = 1,
-       A6XX_TEX_ANISO_4 = 2,
-       A6XX_TEX_ANISO_8 = 3,
-       A6XX_TEX_ANISO_16 = 4,
-};
-
-enum a6xx_tex_swiz {
-       A6XX_TEX_X = 0,
-       A6XX_TEX_Y = 1,
-       A6XX_TEX_Z = 2,
-       A6XX_TEX_W = 3,
-       A6XX_TEX_ZERO = 4,
-       A6XX_TEX_ONE = 5,
-};
-
-enum a6xx_tex_type {
-       A6XX_TEX_1D = 0,
-       A6XX_TEX_2D = 1,
-       A6XX_TEX_CUBE = 2,
-       A6XX_TEX_3D = 3,
-};
-
-#define A6XX_RBBM_INT_0_MASK_RBBM_GPU_IDLE                     0x00000001
-#define A6XX_RBBM_INT_0_MASK_CP_AHB_ERROR                      0x00000002
-#define A6XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNCFIFO_OVERFLOW       0x00000040
-#define A6XX_RBBM_INT_0_MASK_RBBM_GPC_ERROR                    0x00000080
-#define A6XX_RBBM_INT_0_MASK_CP_SW                             0x00000100
-#define A6XX_RBBM_INT_0_MASK_CP_HW_ERROR                       0x00000200
-#define A6XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_DEPTH_TS             0x00000400
-#define A6XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_COLOR_TS             0x00000800
-#define A6XX_RBBM_INT_0_MASK_CP_CCU_RESOLVE_TS                 0x00001000
-#define A6XX_RBBM_INT_0_MASK_CP_IB2                            0x00002000
-#define A6XX_RBBM_INT_0_MASK_CP_IB1                            0x00004000
-#define A6XX_RBBM_INT_0_MASK_CP_RB                             0x00008000
-#define A6XX_RBBM_INT_0_MASK_CP_RB_DONE_TS                     0x00020000
-#define A6XX_RBBM_INT_0_MASK_CP_WT_DONE_TS                     0x00040000
-#define A6XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS                 0x00100000
-#define A6XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW             0x00400000
-#define A6XX_RBBM_INT_0_MASK_RBBM_HANG_DETECT                  0x00800000
-#define A6XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS                   0x01000000
-#define A6XX_RBBM_INT_0_MASK_UCHE_TRAP_INTR                    0x02000000
-#define A6XX_RBBM_INT_0_MASK_DEBBUS_INTR_0                     0x04000000
-#define A6XX_RBBM_INT_0_MASK_DEBBUS_INTR_1                     0x08000000
-#define A6XX_RBBM_INT_0_MASK_ISDB_CPU_IRQ                      0x40000000
-#define A6XX_RBBM_INT_0_MASK_ISDB_UNDER_DEBUG                  0x80000000
-#define A6XX_CP_INT_CP_OPCODE_ERROR                            0x00000001
-#define A6XX_CP_INT_CP_UCODE_ERROR                             0x00000002
-#define A6XX_CP_INT_CP_HW_FAULT_ERROR                          0x00000004
-#define A6XX_CP_INT_CP_REGISTER_PROTECTION_ERROR               0x00000010
-#define A6XX_CP_INT_CP_AHB_ERROR                               0x00000020
-#define A6XX_CP_INT_CP_VSD_PARITY_ERROR                                0x00000040
-#define A6XX_CP_INT_CP_ILLEGAL_INSTR_ERROR                     0x00000080
-#define REG_A6XX_CP_RB_BASE                                    0x00000800
-
-#define REG_A6XX_CP_RB_BASE_HI                                 0x00000801
-
-#define REG_A6XX_CP_RB_CNTL                                    0x00000802
-
-#define REG_A6XX_CP_RB_RPTR_ADDR_LO                            0x00000804
-
-#define REG_A6XX_CP_RB_RPTR_ADDR_HI                            0x00000805
-
-#define REG_A6XX_CP_RB_RPTR                                    0x00000806
-
-#define REG_A6XX_CP_RB_WPTR                                    0x00000807
-
-#define REG_A6XX_CP_SQE_CNTL                                   0x00000808
-
-#define REG_A6XX_CP_HW_FAULT                                   0x00000821
-
-#define REG_A6XX_CP_INTERRUPT_STATUS                           0x00000823
-
-#define REG_A6XX_CP_PROTECT_STATUS                             0x00000824
-
-#define REG_A6XX_CP_SQE_INSTR_BASE_LO                          0x00000830
-
-#define REG_A6XX_CP_SQE_INSTR_BASE_HI                          0x00000831
-
-#define REG_A6XX_CP_MISC_CNTL                                  0x00000840
-
-#define REG_A6XX_CP_ROQ_THRESHOLDS_1                           0x000008c1
-
-#define REG_A6XX_CP_ROQ_THRESHOLDS_2                           0x000008c2
-
-#define REG_A6XX_CP_MEM_POOL_SIZE                              0x000008c3
-
-#define REG_A6XX_CP_CHICKEN_DBG                                        0x00000841
-
-#define REG_A6XX_CP_ADDR_MODE_CNTL                             0x00000842
-
-#define REG_A6XX_CP_DBG_ECO_CNTL                               0x00000843
-
-#define REG_A6XX_CP_PROTECT_CNTL                               0x0000084f
-
-static inline uint32_t REG_A6XX_CP_SCRATCH(uint32_t i0) { return 0x00000883 + 0x1*i0; }
-
-static inline uint32_t REG_A6XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000883 + 0x1*i0; }
-
-static inline uint32_t REG_A6XX_CP_PROTECT(uint32_t i0) { return 0x00000850 + 0x1*i0; }
-
-static inline uint32_t REG_A6XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000850 + 0x1*i0; }
-#define A6XX_CP_PROTECT_REG_BASE_ADDR__MASK                    0x0003ffff
-#define A6XX_CP_PROTECT_REG_BASE_ADDR__SHIFT                   0
-static inline uint32_t A6XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)
-{
-       return ((val) << A6XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A6XX_CP_PROTECT_REG_BASE_ADDR__MASK;
-}
-#define A6XX_CP_PROTECT_REG_MASK_LEN__MASK                     0x7ffc0000
-#define A6XX_CP_PROTECT_REG_MASK_LEN__SHIFT                    18
-static inline uint32_t A6XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)
-{
-       return ((val) << A6XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A6XX_CP_PROTECT_REG_MASK_LEN__MASK;
-}
-#define A6XX_CP_PROTECT_REG_READ                               0x80000000
-
-#define REG_A6XX_CP_CONTEXT_SWITCH_CNTL                                0x000008a0
-
-#define REG_A6XX_CP_CONTEXT_SWITCH_SMMU_INFO_LO                        0x000008a1
-
-#define REG_A6XX_CP_CONTEXT_SWITCH_SMMU_INFO_HI                        0x000008a2
-
-#define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_NON_SECURE_RESTORE_ADDR_LO     0x000008a3
-
-#define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_NON_SECURE_RESTORE_ADDR_HI     0x000008a4
-
-#define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_SECURE_RESTORE_ADDR_LO 0x000008a5
-
-#define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_SECURE_RESTORE_ADDR_HI 0x000008a6
-
-#define REG_A6XX_CP_CONTEXT_SWITCH_NON_PRIV_RESTORE_ADDR_LO    0x000008a7
-
-#define REG_A6XX_CP_CONTEXT_SWITCH_NON_PRIV_RESTORE_ADDR_HI    0x000008a8
-
-#define REG_A6XX_CP_PERFCTR_CP_SEL_0                           0x000008d0
-
-#define REG_A6XX_CP_PERFCTR_CP_SEL_1                           0x000008d1
-
-#define REG_A6XX_CP_PERFCTR_CP_SEL_2                           0x000008d2
-
-#define REG_A6XX_CP_PERFCTR_CP_SEL_3                           0x000008d3
-
-#define REG_A6XX_CP_PERFCTR_CP_SEL_4                           0x000008d4
-
-#define REG_A6XX_CP_PERFCTR_CP_SEL_5                           0x000008d5
-
-#define REG_A6XX_CP_PERFCTR_CP_SEL_6                           0x000008d6
-
-#define REG_A6XX_CP_PERFCTR_CP_SEL_7                           0x000008d7
-
-#define REG_A6XX_CP_PERFCTR_CP_SEL_8                           0x000008d8
-
-#define REG_A6XX_CP_PERFCTR_CP_SEL_9                           0x000008d9
-
-#define REG_A6XX_CP_PERFCTR_CP_SEL_10                          0x000008da
-
-#define REG_A6XX_CP_PERFCTR_CP_SEL_11                          0x000008db
-
-#define REG_A6XX_CP_PERFCTR_CP_SEL_12                          0x000008dc
-
-#define REG_A6XX_CP_PERFCTR_CP_SEL_13                          0x000008dd
-
-#define REG_A6XX_CP_CRASH_SCRIPT_BASE_LO                       0x00000900
-
-#define REG_A6XX_CP_CRASH_SCRIPT_BASE_HI                       0x00000901
-
-#define REG_A6XX_CP_CRASH_DUMP_CNTL                            0x00000902
-
-#define REG_A6XX_CP_CRASH_DUMP_STATUS                          0x00000903
-
-#define REG_A6XX_CP_SQE_STAT_ADDR                              0x00000908
-
-#define REG_A6XX_CP_SQE_STAT_DATA                              0x00000909
-
-#define REG_A6XX_CP_DRAW_STATE_ADDR                            0x0000090a
-
-#define REG_A6XX_CP_DRAW_STATE_DATA                            0x0000090b
-
-#define REG_A6XX_CP_ROQ_DBG_ADDR                               0x0000090c
-
-#define REG_A6XX_CP_ROQ_DBG_DATA                               0x0000090d
-
-#define REG_A6XX_CP_MEM_POOL_DBG_ADDR                          0x0000090e
-
-#define REG_A6XX_CP_MEM_POOL_DBG_DATA                          0x0000090f
-
-#define REG_A6XX_CP_SQE_UCODE_DBG_ADDR                         0x00000910
-
-#define REG_A6XX_CP_SQE_UCODE_DBG_DATA                         0x00000911
-
-#define REG_A6XX_CP_IB1_BASE                                   0x00000928
-
-#define REG_A6XX_CP_IB1_BASE_HI                                        0x00000929
-
-#define REG_A6XX_CP_IB1_REM_SIZE                               0x0000092a
-
-#define REG_A6XX_CP_IB2_BASE                                   0x0000092b
-
-#define REG_A6XX_CP_IB2_BASE_HI                                        0x0000092c
-
-#define REG_A6XX_CP_IB2_REM_SIZE                               0x0000092d
-
-#define REG_A6XX_CP_ALWAYS_ON_COUNTER_LO                       0x00000980
-
-#define REG_A6XX_CP_ALWAYS_ON_COUNTER_HI                       0x00000981
-
-#define REG_A6XX_CP_AHB_CNTL                                   0x0000098d
-
-#define REG_A6XX_CP_APERTURE_CNTL_HOST                         0x00000a00
-
-#define REG_A6XX_CP_APERTURE_CNTL_CD                           0x00000a03
-
-#define REG_A6XX_VSC_ADDR_MODE_CNTL                            0x00000c01
-
-#define REG_A6XX_RBBM_INT_0_STATUS                             0x00000201
-
-#define REG_A6XX_RBBM_STATUS                                   0x00000210
-#define A6XX_RBBM_STATUS_GPU_BUSY_IGN_AHB                      0x00800000
-#define A6XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_CP                   0x00400000
-#define A6XX_RBBM_STATUS_HLSQ_BUSY                             0x00200000
-#define A6XX_RBBM_STATUS_VSC_BUSY                              0x00100000
-#define A6XX_RBBM_STATUS_TPL1_BUSY                             0x00080000
-#define A6XX_RBBM_STATUS_SP_BUSY                               0x00040000
-#define A6XX_RBBM_STATUS_UCHE_BUSY                             0x00020000
-#define A6XX_RBBM_STATUS_VPC_BUSY                              0x00010000
-#define A6XX_RBBM_STATUS_VFD_BUSY                              0x00008000
-#define A6XX_RBBM_STATUS_TESS_BUSY                             0x00004000
-#define A6XX_RBBM_STATUS_PC_VSD_BUSY                           0x00002000
-#define A6XX_RBBM_STATUS_PC_DCALL_BUSY                         0x00001000
-#define A6XX_RBBM_STATUS_COM_DCOM_BUSY                         0x00000800
-#define A6XX_RBBM_STATUS_LRZ_BUSY                              0x00000400
-#define A6XX_RBBM_STATUS_A2D_BUSY                              0x00000200
-#define A6XX_RBBM_STATUS_CCU_BUSY                              0x00000100
-#define A6XX_RBBM_STATUS_RB_BUSY                               0x00000080
-#define A6XX_RBBM_STATUS_RAS_BUSY                              0x00000040
-#define A6XX_RBBM_STATUS_TSE_BUSY                              0x00000020
-#define A6XX_RBBM_STATUS_VBIF_BUSY                             0x00000010
-#define A6XX_RBBM_STATUS_GFX_DBGC_BUSY                         0x00000008
-#define A6XX_RBBM_STATUS_CP_BUSY                               0x00000004
-#define A6XX_RBBM_STATUS_CP_AHB_BUSY_CP_MASTER                 0x00000002
-#define A6XX_RBBM_STATUS_CP_AHB_BUSY_CX_MASTER                 0x00000001
-
-#define REG_A6XX_RBBM_STATUS3                                  0x00000213
-
-#define REG_A6XX_RBBM_VBIF_GX_RESET_STATUS                     0x00000215
-
-#define REG_A6XX_RBBM_PERFCTR_CP_0_LO                          0x00000400
-
-#define REG_A6XX_RBBM_PERFCTR_CP_0_HI                          0x00000401
-
-#define REG_A6XX_RBBM_PERFCTR_CP_1_LO                          0x00000402
-
-#define REG_A6XX_RBBM_PERFCTR_CP_1_HI                          0x00000403
-
-#define REG_A6XX_RBBM_PERFCTR_CP_2_LO                          0x00000404
-
-#define REG_A6XX_RBBM_PERFCTR_CP_2_HI                          0x00000405
-
-#define REG_A6XX_RBBM_PERFCTR_CP_3_LO                          0x00000406
-
-#define REG_A6XX_RBBM_PERFCTR_CP_3_HI                          0x00000407
-
-#define REG_A6XX_RBBM_PERFCTR_CP_4_LO                          0x00000408
-
-#define REG_A6XX_RBBM_PERFCTR_CP_4_HI                          0x00000409
-
-#define REG_A6XX_RBBM_PERFCTR_CP_5_LO                          0x0000040a
-
-#define REG_A6XX_RBBM_PERFCTR_CP_5_HI                          0x0000040b
-
-#define REG_A6XX_RBBM_PERFCTR_CP_6_LO                          0x0000040c
-
-#define REG_A6XX_RBBM_PERFCTR_CP_6_HI                          0x0000040d
-
-#define REG_A6XX_RBBM_PERFCTR_CP_7_LO                          0x0000040e
-
-#define REG_A6XX_RBBM_PERFCTR_CP_7_HI                          0x0000040f
-
-#define REG_A6XX_RBBM_PERFCTR_CP_8_LO                          0x00000410
-
-#define REG_A6XX_RBBM_PERFCTR_CP_8_HI                          0x00000411
-
-#define REG_A6XX_RBBM_PERFCTR_CP_9_LO                          0x00000412
-
-#define REG_A6XX_RBBM_PERFCTR_CP_9_HI                          0x00000413
-
-#define REG_A6XX_RBBM_PERFCTR_CP_10_LO                         0x00000414
-
-#define REG_A6XX_RBBM_PERFCTR_CP_10_HI                         0x00000415
-
-#define REG_A6XX_RBBM_PERFCTR_CP_11_LO                         0x00000416
-
-#define REG_A6XX_RBBM_PERFCTR_CP_11_HI                         0x00000417
-
-#define REG_A6XX_RBBM_PERFCTR_CP_12_LO                         0x00000418
-
-#define REG_A6XX_RBBM_PERFCTR_CP_12_HI                         0x00000419
-
-#define REG_A6XX_RBBM_PERFCTR_CP_13_LO                         0x0000041a
-
-#define REG_A6XX_RBBM_PERFCTR_CP_13_HI                         0x0000041b
-
-#define REG_A6XX_RBBM_PERFCTR_RBBM_0_LO                                0x0000041c
-
-#define REG_A6XX_RBBM_PERFCTR_RBBM_0_HI                                0x0000041d
-
-#define REG_A6XX_RBBM_PERFCTR_RBBM_1_LO                                0x0000041e
-
-#define REG_A6XX_RBBM_PERFCTR_RBBM_1_HI                                0x0000041f
-
-#define REG_A6XX_RBBM_PERFCTR_RBBM_2_LO                                0x00000420
-
-#define REG_A6XX_RBBM_PERFCTR_RBBM_2_HI                                0x00000421
-
-#define REG_A6XX_RBBM_PERFCTR_RBBM_3_LO                                0x00000422
-
-#define REG_A6XX_RBBM_PERFCTR_RBBM_3_HI                                0x00000423
-
-#define REG_A6XX_RBBM_PERFCTR_PC_0_LO                          0x00000424
-
-#define REG_A6XX_RBBM_PERFCTR_PC_0_HI                          0x00000425
-
-#define REG_A6XX_RBBM_PERFCTR_PC_1_LO                          0x00000426
-
-#define REG_A6XX_RBBM_PERFCTR_PC_1_HI                          0x00000427
-
-#define REG_A6XX_RBBM_PERFCTR_PC_2_LO                          0x00000428
-
-#define REG_A6XX_RBBM_PERFCTR_PC_2_HI                          0x00000429
-
-#define REG_A6XX_RBBM_PERFCTR_PC_3_LO                          0x0000042a
-
-#define REG_A6XX_RBBM_PERFCTR_PC_3_HI                          0x0000042b
-
-#define REG_A6XX_RBBM_PERFCTR_PC_4_LO                          0x0000042c
-
-#define REG_A6XX_RBBM_PERFCTR_PC_4_HI                          0x0000042d
-
-#define REG_A6XX_RBBM_PERFCTR_PC_5_LO                          0x0000042e
-
-#define REG_A6XX_RBBM_PERFCTR_PC_5_HI                          0x0000042f
-
-#define REG_A6XX_RBBM_PERFCTR_PC_6_LO                          0x00000430
-
-#define REG_A6XX_RBBM_PERFCTR_PC_6_HI                          0x00000431
-
-#define REG_A6XX_RBBM_PERFCTR_PC_7_LO                          0x00000432
-
-#define REG_A6XX_RBBM_PERFCTR_PC_7_HI                          0x00000433
-
-#define REG_A6XX_RBBM_PERFCTR_VFD_0_LO                         0x00000434
-
-#define REG_A6XX_RBBM_PERFCTR_VFD_0_HI                         0x00000435
-
-#define REG_A6XX_RBBM_PERFCTR_VFD_1_LO                         0x00000436
-
-#define REG_A6XX_RBBM_PERFCTR_VFD_1_HI                         0x00000437
-
-#define REG_A6XX_RBBM_PERFCTR_VFD_2_LO                         0x00000438
-
-#define REG_A6XX_RBBM_PERFCTR_VFD_2_HI                         0x00000439
-
-#define REG_A6XX_RBBM_PERFCTR_VFD_3_LO                         0x0000043a
-
-#define REG_A6XX_RBBM_PERFCTR_VFD_3_HI                         0x0000043b
-
-#define REG_A6XX_RBBM_PERFCTR_VFD_4_LO                         0x0000043c
-
-#define REG_A6XX_RBBM_PERFCTR_VFD_4_HI                         0x0000043d
-
-#define REG_A6XX_RBBM_PERFCTR_VFD_5_LO                         0x0000043e
-
-#define REG_A6XX_RBBM_PERFCTR_VFD_5_HI                         0x0000043f
-
-#define REG_A6XX_RBBM_PERFCTR_VFD_6_LO                         0x00000440
-
-#define REG_A6XX_RBBM_PERFCTR_VFD_6_HI                         0x00000441
-
-#define REG_A6XX_RBBM_PERFCTR_VFD_7_LO                         0x00000442
-
-#define REG_A6XX_RBBM_PERFCTR_VFD_7_HI                         0x00000443
-
-#define REG_A6XX_RBBM_PERFCTR_HLSQ_0_LO                                0x00000444
-
-#define REG_A6XX_RBBM_PERFCTR_HLSQ_0_HI                                0x00000445
-
-#define REG_A6XX_RBBM_PERFCTR_HLSQ_1_LO                                0x00000446
-
-#define REG_A6XX_RBBM_PERFCTR_HLSQ_1_HI                                0x00000447
-
-#define REG_A6XX_RBBM_PERFCTR_HLSQ_2_LO                                0x00000448
-
-#define REG_A6XX_RBBM_PERFCTR_HLSQ_2_HI                                0x00000449
-
-#define REG_A6XX_RBBM_PERFCTR_HLSQ_3_LO                                0x0000044a
-
-#define REG_A6XX_RBBM_PERFCTR_HLSQ_3_HI                                0x0000044b
-
-#define REG_A6XX_RBBM_PERFCTR_HLSQ_4_LO                                0x0000044c
-
-#define REG_A6XX_RBBM_PERFCTR_HLSQ_4_HI                                0x0000044d
-
-#define REG_A6XX_RBBM_PERFCTR_HLSQ_5_LO                                0x0000044e
-
-#define REG_A6XX_RBBM_PERFCTR_HLSQ_5_HI                                0x0000044f
-
-#define REG_A6XX_RBBM_PERFCTR_VPC_0_LO                         0x00000450
-
-#define REG_A6XX_RBBM_PERFCTR_VPC_0_HI                         0x00000451
-
-#define REG_A6XX_RBBM_PERFCTR_VPC_1_LO                         0x00000452
-
-#define REG_A6XX_RBBM_PERFCTR_VPC_1_HI                         0x00000453
-
-#define REG_A6XX_RBBM_PERFCTR_VPC_2_LO                         0x00000454
-
-#define REG_A6XX_RBBM_PERFCTR_VPC_2_HI                         0x00000455
-
-#define REG_A6XX_RBBM_PERFCTR_VPC_3_LO                         0x00000456
-
-#define REG_A6XX_RBBM_PERFCTR_VPC_3_HI                         0x00000457
-
-#define REG_A6XX_RBBM_PERFCTR_VPC_4_LO                         0x00000458
-
-#define REG_A6XX_RBBM_PERFCTR_VPC_4_HI                         0x00000459
-
-#define REG_A6XX_RBBM_PERFCTR_VPC_5_LO                         0x0000045a
-
-#define REG_A6XX_RBBM_PERFCTR_VPC_5_HI                         0x0000045b
-
-#define REG_A6XX_RBBM_PERFCTR_CCU_0_LO                         0x0000045c
-
-#define REG_A6XX_RBBM_PERFCTR_CCU_0_HI                         0x0000045d
-
-#define REG_A6XX_RBBM_PERFCTR_CCU_1_LO                         0x0000045e
-
-#define REG_A6XX_RBBM_PERFCTR_CCU_1_HI                         0x0000045f
-
-#define REG_A6XX_RBBM_PERFCTR_CCU_2_LO                         0x00000460
-
-#define REG_A6XX_RBBM_PERFCTR_CCU_2_HI                         0x00000461
-
-#define REG_A6XX_RBBM_PERFCTR_CCU_3_LO                         0x00000462
-
-#define REG_A6XX_RBBM_PERFCTR_CCU_3_HI                         0x00000463
-
-#define REG_A6XX_RBBM_PERFCTR_CCU_4_LO                         0x00000464
-
-#define REG_A6XX_RBBM_PERFCTR_CCU_4_HI                         0x00000465
-
-#define REG_A6XX_RBBM_PERFCTR_TSE_0_LO                         0x00000466
-
-#define REG_A6XX_RBBM_PERFCTR_TSE_0_HI                         0x00000467
-
-#define REG_A6XX_RBBM_PERFCTR_TSE_1_LO                         0x00000468
-
-#define REG_A6XX_RBBM_PERFCTR_TSE_1_HI                         0x00000469
-
-#define REG_A6XX_RBBM_PERFCTR_TSE_2_LO                         0x0000046a
-
-#define REG_A6XX_RBBM_PERFCTR_CCU_4_HI                         0x00000465
-
-#define REG_A6XX_RBBM_PERFCTR_TSE_0_LO                         0x00000466
-
-#define REG_A6XX_RBBM_PERFCTR_TSE_0_HI                         0x00000467
-
-#define REG_A6XX_RBBM_PERFCTR_TSE_1_LO                         0x00000468
-
-#define REG_A6XX_RBBM_PERFCTR_TSE_1_HI                         0x00000469
-
-#define REG_A6XX_RBBM_PERFCTR_TSE_2_LO                         0x0000046a
-
-#define REG_A6XX_RBBM_PERFCTR_TSE_2_HI                         0x0000046b
-
-#define REG_A6XX_RBBM_PERFCTR_TSE_3_LO                         0x0000046c
-
-#define REG_A6XX_RBBM_PERFCTR_TSE_3_HI                         0x0000046d
-
-#define REG_A6XX_RBBM_PERFCTR_RAS_0_LO                         0x0000046e
-
-#define REG_A6XX_RBBM_PERFCTR_RAS_0_HI                         0x0000046f
-
-#define REG_A6XX_RBBM_PERFCTR_RAS_1_LO                         0x00000470
-
-#define REG_A6XX_RBBM_PERFCTR_RAS_1_HI                         0x00000471
-
-#define REG_A6XX_RBBM_PERFCTR_RAS_2_LO                         0x00000472
-
-#define REG_A6XX_RBBM_PERFCTR_RAS_2_HI                         0x00000473
-
-#define REG_A6XX_RBBM_PERFCTR_RAS_3_LO                         0x00000474
-
-#define REG_A6XX_RBBM_PERFCTR_RAS_3_HI                         0x00000475
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_0_LO                                0x00000476
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_0_HI                                0x00000477
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_1_LO                                0x00000478
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_1_HI                                0x00000479
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_2_LO                                0x0000047a
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_2_HI                                0x0000047b
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_3_LO                                0x0000047c
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_3_HI                                0x0000047d
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_4_LO                                0x0000047e
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_4_HI                                0x0000047f
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_5_LO                                0x00000480
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_5_HI                                0x00000481
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_6_LO                                0x00000482
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_6_HI                                0x00000483
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_7_LO                                0x00000484
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_7_HI                                0x00000485
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_8_LO                                0x00000486
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_8_HI                                0x00000487
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_9_LO                                0x00000488
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_9_HI                                0x00000489
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_10_LO                       0x0000048a
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_10_HI                       0x0000048b
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_11_LO                       0x0000048c
-
-#define REG_A6XX_RBBM_PERFCTR_UCHE_11_HI                       0x0000048d
-
-#define REG_A6XX_RBBM_PERFCTR_TP_0_LO                          0x0000048e
-
-#define REG_A6XX_RBBM_PERFCTR_TP_0_HI                          0x0000048f
-
-#define REG_A6XX_RBBM_PERFCTR_TP_1_LO                          0x00000490
-
-#define REG_A6XX_RBBM_PERFCTR_TP_1_HI                          0x00000491
-
-#define REG_A6XX_RBBM_PERFCTR_TP_2_LO                          0x00000492
-
-#define REG_A6XX_RBBM_PERFCTR_TP_2_HI                          0x00000493
-
-#define REG_A6XX_RBBM_PERFCTR_TP_3_LO                          0x00000494
-
-#define REG_A6XX_RBBM_PERFCTR_TP_3_HI                          0x00000495
-
-#define REG_A6XX_RBBM_PERFCTR_TP_4_LO                          0x00000496
-
-#define REG_A6XX_RBBM_PERFCTR_TP_4_HI                          0x00000497
-
-#define REG_A6XX_RBBM_PERFCTR_TP_5_LO                          0x00000498
-
-#define REG_A6XX_RBBM_PERFCTR_TP_5_HI                          0x00000499
-
-#define REG_A6XX_RBBM_PERFCTR_TP_6_LO                          0x0000049a
-
-#define REG_A6XX_RBBM_PERFCTR_TP_6_HI                          0x0000049b
-
-#define REG_A6XX_RBBM_PERFCTR_TP_7_LO                          0x0000049c
-
-#define REG_A6XX_RBBM_PERFCTR_TP_7_HI                          0x0000049d
-
-#define REG_A6XX_RBBM_PERFCTR_TP_8_LO                          0x0000049e
-
-#define REG_A6XX_RBBM_PERFCTR_TP_8_HI                          0x0000049f
-
-#define REG_A6XX_RBBM_PERFCTR_TP_9_LO                          0x000004a0
-
-#define REG_A6XX_RBBM_PERFCTR_TP_9_HI                          0x000004a1
-
-#define REG_A6XX_RBBM_PERFCTR_TP_10_LO                         0x000004a2
-
-#define REG_A6XX_RBBM_PERFCTR_TP_10_HI                         0x000004a3
-
-#define REG_A6XX_RBBM_PERFCTR_TP_11_LO                         0x000004a4
-
-#define REG_A6XX_RBBM_PERFCTR_TP_11_HI                         0x000004a5
-
-#define REG_A6XX_RBBM_PERFCTR_SP_0_LO                          0x000004a6
-
-#define REG_A6XX_RBBM_PERFCTR_SP_0_HI                          0x000004a7
-
-#define REG_A6XX_RBBM_PERFCTR_SP_1_LO                          0x000004a8
-
-#define REG_A6XX_RBBM_PERFCTR_SP_1_HI                          0x000004a9
-
-#define REG_A6XX_RBBM_PERFCTR_SP_2_LO                          0x000004aa
-
-#define REG_A6XX_RBBM_PERFCTR_SP_2_HI                          0x000004ab
-
-#define REG_A6XX_RBBM_PERFCTR_SP_3_LO                          0x000004ac
-
-#define REG_A6XX_RBBM_PERFCTR_SP_3_HI                          0x000004ad
-
-#define REG_A6XX_RBBM_PERFCTR_SP_4_LO                          0x000004ae
-
-#define REG_A6XX_RBBM_PERFCTR_SP_4_HI                          0x000004af
-
-#define REG_A6XX_RBBM_PERFCTR_SP_5_LO                          0x000004b0
-
-#define REG_A6XX_RBBM_PERFCTR_SP_5_HI                          0x000004b1
-
-#define REG_A6XX_RBBM_PERFCTR_SP_6_LO                          0x000004b2
-
-#define REG_A6XX_RBBM_PERFCTR_SP_6_HI                          0x000004b3
-
-#define REG_A6XX_RBBM_PERFCTR_SP_7_LO                          0x000004b4
-
-#define REG_A6XX_RBBM_PERFCTR_SP_7_HI                          0x000004b5
-
-#define REG_A6XX_RBBM_PERFCTR_SP_8_LO                          0x000004b6
-
-#define REG_A6XX_RBBM_PERFCTR_SP_8_HI                          0x000004b7
-
-#define REG_A6XX_RBBM_PERFCTR_SP_9_LO                          0x000004b8
-
-#define REG_A6XX_RBBM_PERFCTR_SP_9_HI                          0x000004b9
-
-#define REG_A6XX_RBBM_PERFCTR_SP_10_LO                         0x000004ba
-
-#define REG_A6XX_RBBM_PERFCTR_SP_10_HI                         0x000004bb
-
-#define REG_A6XX_RBBM_PERFCTR_SP_11_LO                         0x000004bc
-
-#define REG_A6XX_RBBM_PERFCTR_SP_11_HI                         0x000004bd
-
-#define REG_A6XX_RBBM_PERFCTR_SP_12_LO                         0x000004be
-
-#define REG_A6XX_RBBM_PERFCTR_SP_12_HI                         0x000004bf
-
-#define REG_A6XX_RBBM_PERFCTR_SP_13_LO                         0x000004c0
-
-#define REG_A6XX_RBBM_PERFCTR_SP_13_HI                         0x000004c1
-
-#define REG_A6XX_RBBM_PERFCTR_SP_14_LO                         0x000004c2
-
-#define REG_A6XX_RBBM_PERFCTR_SP_14_HI                         0x000004c3
-
-#define REG_A6XX_RBBM_PERFCTR_SP_15_LO                         0x000004c4
-
-#define REG_A6XX_RBBM_PERFCTR_SP_15_HI                         0x000004c5
-
-#define REG_A6XX_RBBM_PERFCTR_SP_16_LO                         0x000004c6
-
-#define REG_A6XX_RBBM_PERFCTR_SP_16_HI                         0x000004c7
-
-#define REG_A6XX_RBBM_PERFCTR_SP_17_LO                         0x000004c8
-
-#define REG_A6XX_RBBM_PERFCTR_SP_17_HI                         0x000004c9
-
-#define REG_A6XX_RBBM_PERFCTR_SP_18_LO                         0x000004ca
-
-#define REG_A6XX_RBBM_PERFCTR_SP_18_HI                         0x000004cb
-
-#define REG_A6XX_RBBM_PERFCTR_SP_19_LO                         0x000004cc
-
-#define REG_A6XX_RBBM_PERFCTR_SP_19_HI                         0x000004cd
-
-#define REG_A6XX_RBBM_PERFCTR_SP_20_LO                         0x000004ce
-
-#define REG_A6XX_RBBM_PERFCTR_SP_20_HI                         0x000004cf
-
-#define REG_A6XX_RBBM_PERFCTR_SP_21_LO                         0x000004d0
-
-#define REG_A6XX_RBBM_PERFCTR_SP_21_HI                         0x000004d1
-
-#define REG_A6XX_RBBM_PERFCTR_SP_22_LO                         0x000004d2
-
-#define REG_A6XX_RBBM_PERFCTR_SP_22_HI                         0x000004d3
-
-#define REG_A6XX_RBBM_PERFCTR_SP_23_LO                         0x000004d4
-
-#define REG_A6XX_RBBM_PERFCTR_SP_23_HI                         0x000004d5
-
-#define REG_A6XX_RBBM_PERFCTR_RB_0_LO                          0x000004d6
-
-#define REG_A6XX_RBBM_PERFCTR_RB_0_HI                          0x000004d7
-
-#define REG_A6XX_RBBM_PERFCTR_RB_1_LO                          0x000004d8
-
-#define REG_A6XX_RBBM_PERFCTR_RB_1_HI                          0x000004d9
-
-#define REG_A6XX_RBBM_PERFCTR_RB_2_LO                          0x000004da
-
-#define REG_A6XX_RBBM_PERFCTR_RB_2_HI                          0x000004db
-
-#define REG_A6XX_RBBM_PERFCTR_RB_3_LO                          0x000004dc
-
-#define REG_A6XX_RBBM_PERFCTR_RB_3_HI                          0x000004dd
-
-#define REG_A6XX_RBBM_PERFCTR_RB_4_LO                          0x000004de
-
-#define REG_A6XX_RBBM_PERFCTR_RB_4_HI                          0x000004df
-
-#define REG_A6XX_RBBM_PERFCTR_RB_5_LO                          0x000004e0
-
-#define REG_A6XX_RBBM_PERFCTR_RB_5_HI                          0x000004e1
-
-#define REG_A6XX_RBBM_PERFCTR_RB_6_LO                          0x000004e2
-
-#define REG_A6XX_RBBM_PERFCTR_RB_6_HI                          0x000004e3
-
-#define REG_A6XX_RBBM_PERFCTR_RB_7_LO                          0x000004e4
-
-#define REG_A6XX_RBBM_PERFCTR_RB_7_HI                          0x000004e5
-
-#define REG_A6XX_RBBM_PERFCTR_VSC_0_LO                         0x000004e6
-
-#define REG_A6XX_RBBM_PERFCTR_VSC_0_HI                         0x000004e7
-
-#define REG_A6XX_RBBM_PERFCTR_VSC_1_LO                         0x000004e8
-
-#define REG_A6XX_RBBM_PERFCTR_VSC_1_HI                         0x000004e9
-
-#define REG_A6XX_RBBM_PERFCTR_LRZ_0_LO                         0x000004ea
-
-#define REG_A6XX_RBBM_PERFCTR_LRZ_0_HI                         0x000004eb
-
-#define REG_A6XX_RBBM_PERFCTR_LRZ_1_LO                         0x000004ec
-
-#define REG_A6XX_RBBM_PERFCTR_LRZ_1_HI                         0x000004ed
-
-#define REG_A6XX_RBBM_PERFCTR_LRZ_2_LO                         0x000004ee
-
-#define REG_A6XX_RBBM_PERFCTR_LRZ_2_HI                         0x000004ef
-
-#define REG_A6XX_RBBM_PERFCTR_LRZ_3_LO                         0x000004f0
-
-#define REG_A6XX_RBBM_PERFCTR_LRZ_3_HI                         0x000004f1
-
-#define REG_A6XX_RBBM_PERFCTR_CMP_0_LO                         0x000004f2
-
-#define REG_A6XX_RBBM_PERFCTR_CMP_0_HI                         0x000004f3
-
-#define REG_A6XX_RBBM_PERFCTR_CMP_1_LO                         0x000004f4
-
-#define REG_A6XX_RBBM_PERFCTR_CMP_1_HI                         0x000004f5
-
-#define REG_A6XX_RBBM_PERFCTR_CMP_2_LO                         0x000004f6
-
-#define REG_A6XX_RBBM_PERFCTR_CMP_2_HI                         0x000004f7
-
-#define REG_A6XX_RBBM_PERFCTR_CMP_3_LO                         0x000004f8
-
-#define REG_A6XX_RBBM_PERFCTR_CMP_3_HI                         0x000004f9
-
-#define REG_A6XX_RBBM_PERFCTR_CNTL                             0x00000500
-
-#define REG_A6XX_RBBM_PERFCTR_LOAD_CMD0                                0x00000501
-
-#define REG_A6XX_RBBM_PERFCTR_LOAD_CMD1                                0x00000502
-
-#define REG_A6XX_RBBM_PERFCTR_LOAD_CMD2                                0x00000503
-
-#define REG_A6XX_RBBM_PERFCTR_LOAD_CMD3                                0x00000504
-
-#define REG_A6XX_RBBM_PERFCTR_LOAD_VALUE_LO                    0x00000505
-
-#define REG_A6XX_RBBM_PERFCTR_LOAD_VALUE_HI                    0x00000506
-
-#define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_0                       0x00000507
-
-#define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_1                       0x00000508
-
-#define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_2                       0x00000509
-
-#define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_3                       0x0000050a
-
-#define REG_A6XX_RBBM_PERFCTR_GPU_BUSY_MASKED                  0x0000050b
-
-#define REG_A6XX_RBBM_ISDB_CNT                                 0x00000533
-
-#define REG_A6XX_RBBM_SECVID_TRUST_CNTL                                0x0000f400
-
-#define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO               0x0000f800
-
-#define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI               0x0000f801
-
-#define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_SIZE                  0x0000f802
-
-#define REG_A6XX_RBBM_SECVID_TSB_CNTL                          0x0000f803
-
-#define REG_A6XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL                        0x0000f810
-
-#define REG_A6XX_RBBM_VBIF_CLIENT_QOS_CNTL                     0x00000010
-
-#define REG_A6XX_RBBM_INTERFACE_HANG_INT_CNTL                  0x0000001f
-
-#define REG_A6XX_RBBM_INT_CLEAR_CMD                            0x00000037
-
-#define REG_A6XX_RBBM_INT_0_MASK                               0x00000038
-
-#define REG_A6XX_RBBM_SP_HYST_CNT                              0x00000042
-
-#define REG_A6XX_RBBM_SW_RESET_CMD                             0x00000043
-
-#define REG_A6XX_RBBM_RAC_THRESHOLD_CNT                                0x00000044
-
-#define REG_A6XX_RBBM_BLOCK_SW_RESET_CMD                       0x00000045
-
-#define REG_A6XX_RBBM_BLOCK_SW_RESET_CMD2                      0x00000046
-
-#define REG_A6XX_RBBM_CLOCK_CNTL                               0x000000ae
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_SP0                           0x000000b0
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_SP1                           0x000000b1
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_SP2                           0x000000b2
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_SP3                           0x000000b3
-
-#define REG_A6XX_RBBM_CLOCK_CNTL2_SP0                          0x000000b4
-
-#define REG_A6XX_RBBM_CLOCK_CNTL2_SP1                          0x000000b5
-
-#define REG_A6XX_RBBM_CLOCK_CNTL2_SP2                          0x000000b6
-
-#define REG_A6XX_RBBM_CLOCK_CNTL2_SP3                          0x000000b7
-
-#define REG_A6XX_RBBM_CLOCK_DELAY_SP0                          0x000000b8
-
-#define REG_A6XX_RBBM_CLOCK_DELAY_SP1                          0x000000b9
-
-#define REG_A6XX_RBBM_CLOCK_DELAY_SP2                          0x000000ba
-
-#define REG_A6XX_RBBM_CLOCK_DELAY_SP3                          0x000000bb
-
-#define REG_A6XX_RBBM_CLOCK_HYST_SP0                           0x000000bc
-
-#define REG_A6XX_RBBM_CLOCK_HYST_SP1                           0x000000bd
-
-#define REG_A6XX_RBBM_CLOCK_HYST_SP2                           0x000000be
-
-#define REG_A6XX_RBBM_CLOCK_HYST_SP3                           0x000000bf
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_TP0                           0x000000c0
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_TP1                           0x000000c1
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_TP2                           0x000000c2
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_TP3                           0x000000c3
-
-#define REG_A6XX_RBBM_CLOCK_CNTL2_TP0                          0x000000c4
-
-#define REG_A6XX_RBBM_CLOCK_CNTL2_TP1                          0x000000c5
-
-#define REG_A6XX_RBBM_CLOCK_CNTL2_TP2                          0x000000c6
-
-#define REG_A6XX_RBBM_CLOCK_CNTL2_TP3                          0x000000c7
-
-#define REG_A6XX_RBBM_CLOCK_CNTL3_TP0                          0x000000c8
-
-#define REG_A6XX_RBBM_CLOCK_CNTL3_TP1                          0x000000c9
-
-#define REG_A6XX_RBBM_CLOCK_CNTL3_TP2                          0x000000ca
-
-#define REG_A6XX_RBBM_CLOCK_CNTL3_TP3                          0x000000cb
-
-#define REG_A6XX_RBBM_CLOCK_CNTL4_TP0                          0x000000cc
-
-#define REG_A6XX_RBBM_CLOCK_CNTL4_TP1                          0x000000cd
-
-#define REG_A6XX_RBBM_CLOCK_CNTL4_TP2                          0x000000ce
-
-#define REG_A6XX_RBBM_CLOCK_CNTL4_TP3                          0x000000cf
-
-#define REG_A6XX_RBBM_CLOCK_DELAY_TP0                          0x000000d0
-
-#define REG_A6XX_RBBM_CLOCK_DELAY_TP1                          0x000000d1
-
-#define REG_A6XX_RBBM_CLOCK_DELAY_TP2                          0x000000d2
-
-#define REG_A6XX_RBBM_CLOCK_DELAY_TP3                          0x000000d3
-
-#define REG_A6XX_RBBM_CLOCK_DELAY2_TP0                         0x000000d4
-
-#define REG_A6XX_RBBM_CLOCK_DELAY2_TP1                         0x000000d5
-
-#define REG_A6XX_RBBM_CLOCK_DELAY2_TP2                         0x000000d6
-
-#define REG_A6XX_RBBM_CLOCK_DELAY2_TP3                         0x000000d7
-
-#define REG_A6XX_RBBM_CLOCK_DELAY3_TP0                         0x000000d8
-
-#define REG_A6XX_RBBM_CLOCK_DELAY3_TP1                         0x000000d9
-
-#define REG_A6XX_RBBM_CLOCK_DELAY3_TP2                         0x000000da
-
-#define REG_A6XX_RBBM_CLOCK_DELAY3_TP3                         0x000000db
-
-#define REG_A6XX_RBBM_CLOCK_DELAY4_TP0                         0x000000dc
-
-#define REG_A6XX_RBBM_CLOCK_DELAY4_TP1                         0x000000dd
-
-#define REG_A6XX_RBBM_CLOCK_DELAY4_TP2                         0x000000de
-
-#define REG_A6XX_RBBM_CLOCK_DELAY4_TP3                         0x000000df
-
-#define REG_A6XX_RBBM_CLOCK_HYST_TP0                           0x000000e0
-
-#define REG_A6XX_RBBM_CLOCK_HYST_TP1                           0x000000e1
-
-#define REG_A6XX_RBBM_CLOCK_HYST_TP2                           0x000000e2
-
-#define REG_A6XX_RBBM_CLOCK_HYST_TP3                           0x000000e3
-
-#define REG_A6XX_RBBM_CLOCK_HYST2_TP0                          0x000000e4
-
-#define REG_A6XX_RBBM_CLOCK_HYST2_TP1                          0x000000e5
-
-#define REG_A6XX_RBBM_CLOCK_HYST2_TP2                          0x000000e6
-
-#define REG_A6XX_RBBM_CLOCK_HYST2_TP3                          0x000000e7
-
-#define REG_A6XX_RBBM_CLOCK_HYST3_TP0                          0x000000e8
-
-#define REG_A6XX_RBBM_CLOCK_HYST3_TP1                          0x000000e9
-
-#define REG_A6XX_RBBM_CLOCK_HYST3_TP2                          0x000000ea
-
-#define REG_A6XX_RBBM_CLOCK_HYST3_TP3                          0x000000eb
-
-#define REG_A6XX_RBBM_CLOCK_HYST4_TP0                          0x000000ec
-
-#define REG_A6XX_RBBM_CLOCK_HYST4_TP1                          0x000000ed
-
-#define REG_A6XX_RBBM_CLOCK_HYST4_TP2                          0x000000ee
-
-#define REG_A6XX_RBBM_CLOCK_HYST4_TP3                          0x000000ef
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_RB0                           0x000000f0
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_RB1                           0x000000f1
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_RB2                           0x000000f2
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_RB3                           0x000000f3
-
-#define REG_A6XX_RBBM_CLOCK_CNTL2_RB0                          0x000000f4
-
-#define REG_A6XX_RBBM_CLOCK_CNTL2_RB1                          0x000000f5
-
-#define REG_A6XX_RBBM_CLOCK_CNTL2_RB2                          0x000000f6
-
-#define REG_A6XX_RBBM_CLOCK_CNTL2_RB3                          0x000000f7
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_CCU0                          0x000000f8
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_CCU1                          0x000000f9
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_CCU2                          0x000000fa
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_CCU3                          0x000000fb
-
-#define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0                       0x00000100
-
-#define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU1                       0x00000101
-
-#define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU2                       0x00000102
-
-#define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU3                       0x00000103
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_RAC                           0x00000104
-
-#define REG_A6XX_RBBM_CLOCK_CNTL2_RAC                          0x00000105
-
-#define REG_A6XX_RBBM_CLOCK_DELAY_RAC                          0x00000106
-
-#define REG_A6XX_RBBM_CLOCK_HYST_RAC                           0x00000107
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM                  0x00000108
-
-#define REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM                 0x00000109
-
-#define REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM                  0x0000010a
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_UCHE                          0x0000010b
-
-#define REG_A6XX_RBBM_CLOCK_CNTL2_UCHE                         0x0000010c
-
-#define REG_A6XX_RBBM_CLOCK_CNTL3_UCHE                         0x0000010d
-
-#define REG_A6XX_RBBM_CLOCK_CNTL4_UCHE                         0x0000010e
-
-#define REG_A6XX_RBBM_CLOCK_DELAY_UCHE                         0x0000010f
-
-#define REG_A6XX_RBBM_CLOCK_HYST_UCHE                          0x00000110
-
-#define REG_A6XX_RBBM_CLOCK_MODE_VFD                           0x00000111
-
-#define REG_A6XX_RBBM_CLOCK_DELAY_VFD                          0x00000112
-
-#define REG_A6XX_RBBM_CLOCK_HYST_VFD                           0x00000113
-
-#define REG_A6XX_RBBM_CLOCK_MODE_GPC                           0x00000114
-
-#define REG_A6XX_RBBM_CLOCK_DELAY_GPC                          0x00000115
-
-#define REG_A6XX_RBBM_CLOCK_HYST_GPC                           0x00000116
-
-#define REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2                       0x00000117
-
-#define REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX                                0x00000118
-
-#define REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX                       0x00000119
-
-#define REG_A6XX_RBBM_CLOCK_HYST_GMU_GX                                0x0000011a
-
-#define REG_A6XX_RBBM_CLOCK_MODE_HLSQ                          0x0000011b
-
-#define REG_A6XX_RBBM_CLOCK_DELAY_HLSQ                         0x0000011c
-
-#define REG_A6XX_DBGC_CFG_DBGBUS_SEL_A                         0x00000600
-
-#define REG_A6XX_DBGC_CFG_DBGBUS_SEL_B                         0x00000601
-
-#define REG_A6XX_DBGC_CFG_DBGBUS_SEL_C                         0x00000602
-
-#define REG_A6XX_DBGC_CFG_DBGBUS_SEL_D                         0x00000603
-#define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK            0x000000ff
-#define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT           0
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT) & A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK;
-}
-#define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK          0x0000ff00
-#define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT         8
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT) & A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK;
-}
-
-#define REG_A6XX_DBGC_CFG_DBGBUS_CNTLT                         0x00000604
-#define A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK               0x0000003f
-#define A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT              0
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK;
-}
-#define A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK                 0x00007000
-#define A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT                        12
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK;
-}
-#define A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK                  0xf0000000
-#define A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT                 28
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK;
-}
-
-#define REG_A6XX_DBGC_CFG_DBGBUS_CNTLM                         0x00000605
-#define A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK                        0x0f000000
-#define A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT               24
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK;
-}
-
-#define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_0                                0x00000608
-
-#define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_1                                0x00000609
-
-#define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_2                                0x0000060a
-
-#define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_3                                0x0000060b
-
-#define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_0                       0x0000060c
-
-#define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_1                       0x0000060d
-
-#define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_2                       0x0000060e
-
-#define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_3                       0x0000060f
-
-#define REG_A6XX_DBGC_CFG_DBGBUS_BYTEL_0                       0x00000610
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK              0x0000000f
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT             0
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK;
-}
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK              0x000000f0
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT             4
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK;
-}
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK              0x00000f00
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT             8
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK;
-}
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK              0x0000f000
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT             12
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK;
-}
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK              0x000f0000
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT             16
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK;
-}
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK              0x00f00000
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT             20
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK;
-}
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK              0x0f000000
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT             24
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK;
-}
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK              0xf0000000
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT             28
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK;
-}
-
-#define REG_A6XX_DBGC_CFG_DBGBUS_BYTEL_1                       0x00000611
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK              0x0000000f
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT             0
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK;
-}
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK              0x000000f0
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT             4
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK;
-}
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK             0x00000f00
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT            8
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK;
-}
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK             0x0000f000
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT            12
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK;
-}
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK             0x000f0000
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT            16
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK;
-}
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK             0x00f00000
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT            20
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK;
-}
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK             0x0f000000
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT            24
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK;
-}
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK             0xf0000000
-#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT            28
-static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val)
-{
-       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK;
-}
-
-#define REG_A6XX_DBGC_CFG_DBGBUS_TRACE_BUF1                    0x0000062f
-
-#define REG_A6XX_DBGC_CFG_DBGBUS_TRACE_BUF2                    0x00000630
-
-#define REG_A6XX_VSC_PERFCTR_VSC_SEL_0                         0x00000cd8
-
-#define REG_A6XX_VSC_PERFCTR_VSC_SEL_1                         0x00000cd9
-
-#define REG_A6XX_GRAS_ADDR_MODE_CNTL                           0x00008601
-
-#define REG_A6XX_GRAS_PERFCTR_TSE_SEL_0                                0x00008610
-
-#define REG_A6XX_GRAS_PERFCTR_TSE_SEL_1                                0x00008611
-
-#define REG_A6XX_GRAS_PERFCTR_TSE_SEL_2                                0x00008612
-
-#define REG_A6XX_GRAS_PERFCTR_TSE_SEL_3                                0x00008613
-
-#define REG_A6XX_GRAS_PERFCTR_RAS_SEL_0                                0x00008614
-
-#define REG_A6XX_GRAS_PERFCTR_RAS_SEL_1                                0x00008615
-
-#define REG_A6XX_GRAS_PERFCTR_RAS_SEL_2                                0x00008616
-
-#define REG_A6XX_GRAS_PERFCTR_RAS_SEL_3                                0x00008617
-
-#define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_0                                0x00008618
-
-#define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_1                                0x00008619
-
-#define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_2                                0x0000861a
-
-#define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_3                                0x0000861b
-
-#define REG_A6XX_RB_ADDR_MODE_CNTL                             0x00008e05
-
-#define REG_A6XX_RB_NC_MODE_CNTL                               0x00008e08
-
-#define REG_A6XX_RB_PERFCTR_RB_SEL_0                           0x00008e10
-
-#define REG_A6XX_RB_PERFCTR_RB_SEL_1                           0x00008e11
-
-#define REG_A6XX_RB_PERFCTR_RB_SEL_2                           0x00008e12
-
-#define REG_A6XX_RB_PERFCTR_RB_SEL_3                           0x00008e13
-
-#define REG_A6XX_RB_PERFCTR_RB_SEL_4                           0x00008e14
-
-#define REG_A6XX_RB_PERFCTR_RB_SEL_5                           0x00008e15
-
-#define REG_A6XX_RB_PERFCTR_RB_SEL_6                           0x00008e16
-
-#define REG_A6XX_RB_PERFCTR_RB_SEL_7                           0x00008e17
-
-#define REG_A6XX_RB_PERFCTR_CCU_SEL_0                          0x00008e18
-
-#define REG_A6XX_RB_PERFCTR_CCU_SEL_1                          0x00008e19
-
-#define REG_A6XX_RB_PERFCTR_CCU_SEL_2                          0x00008e1a
-
-#define REG_A6XX_RB_PERFCTR_CCU_SEL_3                          0x00008e1b
-
-#define REG_A6XX_RB_PERFCTR_CCU_SEL_4                          0x00008e1c
-
-#define REG_A6XX_RB_PERFCTR_CMP_SEL_0                          0x00008e2c
-
-#define REG_A6XX_RB_PERFCTR_CMP_SEL_1                          0x00008e2d
-
-#define REG_A6XX_RB_PERFCTR_CMP_SEL_2                          0x00008e2e
-
-#define REG_A6XX_RB_PERFCTR_CMP_SEL_3                          0x00008e2f
-
-#define REG_A6XX_RB_RB_SUB_BLOCK_SEL_CNTL_CD                   0x00008e3d
-
-#define REG_A6XX_RB_CONTEXT_SWITCH_GMEM_SAVE_RESTORE           0x00008e50
-
-#define REG_A6XX_PC_DBG_ECO_CNTL                               0x00009e00
-
-#define REG_A6XX_PC_ADDR_MODE_CNTL                             0x00009e01
-
-#define REG_A6XX_PC_PERFCTR_PC_SEL_0                           0x00009e34
-
-#define REG_A6XX_PC_PERFCTR_PC_SEL_1                           0x00009e35
-
-#define REG_A6XX_PC_PERFCTR_PC_SEL_2                           0x00009e36
-
-#define REG_A6XX_PC_PERFCTR_PC_SEL_3                           0x00009e37
-
-#define REG_A6XX_PC_PERFCTR_PC_SEL_4                           0x00009e38
-
-#define REG_A6XX_PC_PERFCTR_PC_SEL_5                           0x00009e39
-
-#define REG_A6XX_PC_PERFCTR_PC_SEL_6                           0x00009e3a
-
-#define REG_A6XX_PC_PERFCTR_PC_SEL_7                           0x00009e3b
-
-#define REG_A6XX_HLSQ_ADDR_MODE_CNTL                           0x0000be05
-
-#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_0                       0x0000be10
-
-#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_1                       0x0000be11
-
-#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_2                       0x0000be12
-
-#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_3                       0x0000be13
-
-#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_4                       0x0000be14
-
-#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_5                       0x0000be15
-
-#define REG_A6XX_HLSQ_DBG_AHB_READ_APERTURE                    0x0000c800
-
-#define REG_A6XX_HLSQ_DBG_READ_SEL                             0x0000d000
-
-#define REG_A6XX_VFD_ADDR_MODE_CNTL                            0x0000a601
-
-#define REG_A6XX_VFD_PERFCTR_VFD_SEL_0                         0x0000a610
-
-#define REG_A6XX_VFD_PERFCTR_VFD_SEL_1                         0x0000a611
-
-#define REG_A6XX_VFD_PERFCTR_VFD_SEL_2                         0x0000a612
-
-#define REG_A6XX_VFD_PERFCTR_VFD_SEL_3                         0x0000a613
-
-#define REG_A6XX_VFD_PERFCTR_VFD_SEL_4                         0x0000a614
-
-#define REG_A6XX_VFD_PERFCTR_VFD_SEL_5                         0x0000a615
-
-#define REG_A6XX_VFD_PERFCTR_VFD_SEL_6                         0x0000a616
-
-#define REG_A6XX_VFD_PERFCTR_VFD_SEL_7                         0x0000a617
-
-#define REG_A6XX_VPC_ADDR_MODE_CNTL                            0x00009601
-
-#define REG_A6XX_VPC_PERFCTR_VPC_SEL_0                         0x00009604
-
-#define REG_A6XX_VPC_PERFCTR_VPC_SEL_1                         0x00009605
-
-#define REG_A6XX_VPC_PERFCTR_VPC_SEL_2                         0x00009606
-
-#define REG_A6XX_VPC_PERFCTR_VPC_SEL_3                         0x00009607
-
-#define REG_A6XX_VPC_PERFCTR_VPC_SEL_4                         0x00009608
-
-#define REG_A6XX_VPC_PERFCTR_VPC_SEL_5                         0x00009609
-
-#define REG_A6XX_UCHE_ADDR_MODE_CNTL                           0x00000e00
-
-#define REG_A6XX_UCHE_MODE_CNTL                                        0x00000e01
-
-#define REG_A6XX_UCHE_WRITE_RANGE_MAX_LO                       0x00000e05
-
-#define REG_A6XX_UCHE_WRITE_RANGE_MAX_HI                       0x00000e06
-
-#define REG_A6XX_UCHE_WRITE_THRU_BASE_LO                       0x00000e07
-
-#define REG_A6XX_UCHE_WRITE_THRU_BASE_HI                       0x00000e08
-
-#define REG_A6XX_UCHE_TRAP_BASE_LO                             0x00000e09
-
-#define REG_A6XX_UCHE_TRAP_BASE_HI                             0x00000e0a
-
-#define REG_A6XX_UCHE_GMEM_RANGE_MIN_LO                                0x00000e0b
-
-#define REG_A6XX_UCHE_GMEM_RANGE_MIN_HI                                0x00000e0c
-
-#define REG_A6XX_UCHE_GMEM_RANGE_MAX_LO                                0x00000e0d
-
-#define REG_A6XX_UCHE_GMEM_RANGE_MAX_HI                                0x00000e0e
-
-#define REG_A6XX_UCHE_CACHE_WAYS                               0x00000e17
-
-#define REG_A6XX_UCHE_FILTER_CNTL                              0x00000e18
-
-#define REG_A6XX_UCHE_CLIENT_PF                                        0x00000e19
-#define A6XX_UCHE_CLIENT_PF_PERFSEL__MASK                      0x000000ff
-#define A6XX_UCHE_CLIENT_PF_PERFSEL__SHIFT                     0
-static inline uint32_t A6XX_UCHE_CLIENT_PF_PERFSEL(uint32_t val)
-{
-       return ((val) << A6XX_UCHE_CLIENT_PF_PERFSEL__SHIFT) & A6XX_UCHE_CLIENT_PF_PERFSEL__MASK;
-}
-
-#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_0                       0x00000e1c
-
-#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_1                       0x00000e1d
-
-#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_2                       0x00000e1e
-
-#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_3                       0x00000e1f
-
-#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_4                       0x00000e20
-
-#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_5                       0x00000e21
-
-#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_6                       0x00000e22
-
-#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_7                       0x00000e23
-
-#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_8                       0x00000e24
-
-#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_9                       0x00000e25
-
-#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_10                      0x00000e26
-
-#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_11                      0x00000e27
-
-#define REG_A6XX_SP_ADDR_MODE_CNTL                             0x0000ae01
-
-#define REG_A6XX_SP_NC_MODE_CNTL                               0x0000ae02
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_0                           0x0000ae10
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_1                           0x0000ae11
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_2                           0x0000ae12
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_3                           0x0000ae13
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_4                           0x0000ae14
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_5                           0x0000ae15
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_6                           0x0000ae16
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_7                           0x0000ae17
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_8                           0x0000ae18
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_9                           0x0000ae19
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_10                          0x0000ae1a
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_11                          0x0000ae1b
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_12                          0x0000ae1c
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_13                          0x0000ae1d
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_14                          0x0000ae1e
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_15                          0x0000ae1f
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_16                          0x0000ae20
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_17                          0x0000ae21
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_18                          0x0000ae22
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_19                          0x0000ae23
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_20                          0x0000ae24
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_21                          0x0000ae25
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_22                          0x0000ae26
-
-#define REG_A6XX_SP_PERFCTR_SP_SEL_23                          0x0000ae27
-
-#define REG_A6XX_TPL1_ADDR_MODE_CNTL                           0x0000b601
-
-#define REG_A6XX_TPL1_NC_MODE_CNTL                             0x0000b604
-
-#define REG_A6XX_TPL1_PERFCTR_TP_SEL_0                         0x0000b610
-
-#define REG_A6XX_TPL1_PERFCTR_TP_SEL_1                         0x0000b611
-
-#define REG_A6XX_TPL1_PERFCTR_TP_SEL_2                         0x0000b612
-
-#define REG_A6XX_TPL1_PERFCTR_TP_SEL_3                         0x0000b613
-
-#define REG_A6XX_TPL1_PERFCTR_TP_SEL_4                         0x0000b614
-
-#define REG_A6XX_TPL1_PERFCTR_TP_SEL_5                         0x0000b615
-
-#define REG_A6XX_TPL1_PERFCTR_TP_SEL_6                         0x0000b616
-
-#define REG_A6XX_TPL1_PERFCTR_TP_SEL_7                         0x0000b617
-
-#define REG_A6XX_TPL1_PERFCTR_TP_SEL_8                         0x0000b618
-
-#define REG_A6XX_TPL1_PERFCTR_TP_SEL_9                         0x0000b619
-
-#define REG_A6XX_TPL1_PERFCTR_TP_SEL_10                                0x0000b61a
-
-#define REG_A6XX_TPL1_PERFCTR_TP_SEL_11                                0x0000b61b
-
-#define REG_A6XX_VBIF_VERSION                                  0x00003000
-
-#define REG_A6XX_VBIF_CLKON                                    0x00003001
-#define A6XX_VBIF_CLKON_FORCE_ON_TESTBUS                       0x00000002
-
-#define REG_A6XX_VBIF_GATE_OFF_WRREQ_EN                                0x0000302a
-
-#define REG_A6XX_VBIF_XIN_HALT_CTRL0                           0x00003080
-
-#define REG_A6XX_VBIF_XIN_HALT_CTRL1                           0x00003081
-
-#define REG_A6XX_VBIF_TEST_BUS_OUT_CTRL                                0x00003084
-
-#define REG_A6XX_VBIF_TEST_BUS1_CTRL0                          0x00003085
-
-#define REG_A6XX_VBIF_TEST_BUS1_CTRL1                          0x00003086
-#define A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__MASK               0x0000000f
-#define A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__SHIFT              0
-static inline uint32_t A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL(uint32_t val)
-{
-       return ((val) << A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__SHIFT) & A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__MASK;
-}
-
-#define REG_A6XX_VBIF_TEST_BUS2_CTRL0                          0x00003087
-
-#define REG_A6XX_VBIF_TEST_BUS2_CTRL1                          0x00003088
-#define A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__MASK               0x000001ff
-#define A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__SHIFT              0
-static inline uint32_t A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL(uint32_t val)
-{
-       return ((val) << A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__SHIFT) & A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__MASK;
-}
-
-#define REG_A6XX_VBIF_TEST_BUS_OUT                             0x0000308c
-
-#define REG_A6XX_VBIF_PERF_CNT_SEL0                            0x000030d0
-
-#define REG_A6XX_VBIF_PERF_CNT_SEL1                            0x000030d1
-
-#define REG_A6XX_VBIF_PERF_CNT_SEL2                            0x000030d2
-
-#define REG_A6XX_VBIF_PERF_CNT_SEL3                            0x000030d3
-
-#define REG_A6XX_VBIF_PERF_CNT_LOW0                            0x000030d8
-
-#define REG_A6XX_VBIF_PERF_CNT_LOW1                            0x000030d9
-
-#define REG_A6XX_VBIF_PERF_CNT_LOW2                            0x000030da
-
-#define REG_A6XX_VBIF_PERF_CNT_LOW3                            0x000030db
-
-#define REG_A6XX_VBIF_PERF_CNT_HIGH0                           0x000030e0
-
-#define REG_A6XX_VBIF_PERF_CNT_HIGH1                           0x000030e1
-
-#define REG_A6XX_VBIF_PERF_CNT_HIGH2                           0x000030e2
-
-#define REG_A6XX_VBIF_PERF_CNT_HIGH3                           0x000030e3
-
-#define REG_A6XX_VBIF_PERF_PWR_CNT_EN0                         0x00003100
-
-#define REG_A6XX_VBIF_PERF_PWR_CNT_EN1                         0x00003101
-
-#define REG_A6XX_VBIF_PERF_PWR_CNT_EN2                         0x00003102
-
-#define REG_A6XX_VBIF_PERF_PWR_CNT_LOW0                                0x00003110
-
-#define REG_A6XX_VBIF_PERF_PWR_CNT_LOW1                                0x00003111
-
-#define REG_A6XX_VBIF_PERF_PWR_CNT_LOW2                                0x00003112
-
-#define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH0                       0x00003118
-
-#define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH1                       0x00003119
-
-#define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH2                       0x0000311a
-
-#define REG_A6XX_RB_WINDOW_OFFSET2                             0x000088d4
-#define A6XX_RB_WINDOW_OFFSET2_WINDOW_OFFSET_DISABLE           0x80000000
-#define A6XX_RB_WINDOW_OFFSET2_X__MASK                         0x00007fff
-#define A6XX_RB_WINDOW_OFFSET2_X__SHIFT                                0
-static inline uint32_t A6XX_RB_WINDOW_OFFSET2_X(uint32_t val)
-{
-       return ((val) << A6XX_RB_WINDOW_OFFSET2_X__SHIFT) & A6XX_RB_WINDOW_OFFSET2_X__MASK;
-}
-#define A6XX_RB_WINDOW_OFFSET2_Y__MASK                         0x7fff0000
-#define A6XX_RB_WINDOW_OFFSET2_Y__SHIFT                                16
-static inline uint32_t A6XX_RB_WINDOW_OFFSET2_Y(uint32_t val)
-{
-       return ((val) << A6XX_RB_WINDOW_OFFSET2_Y__SHIFT) & A6XX_RB_WINDOW_OFFSET2_Y__MASK;
-}
-
-#define REG_A6XX_SP_WINDOW_OFFSET                              0x0000b4d1
-#define A6XX_SP_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE            0x80000000
-#define A6XX_SP_WINDOW_OFFSET_X__MASK                          0x00007fff
-#define A6XX_SP_WINDOW_OFFSET_X__SHIFT                         0
-static inline uint32_t A6XX_SP_WINDOW_OFFSET_X(uint32_t val)
-{
-       return ((val) << A6XX_SP_WINDOW_OFFSET_X__SHIFT) & A6XX_SP_WINDOW_OFFSET_X__MASK;
-}
-#define A6XX_SP_WINDOW_OFFSET_Y__MASK                          0x7fff0000
-#define A6XX_SP_WINDOW_OFFSET_Y__SHIFT                         16
-static inline uint32_t A6XX_SP_WINDOW_OFFSET_Y(uint32_t val)
-{
-       return ((val) << A6XX_SP_WINDOW_OFFSET_Y__SHIFT) & A6XX_SP_WINDOW_OFFSET_Y__MASK;
-}
-
-#define REG_A6XX_SP_TP_WINDOW_OFFSET                           0x0000b307
-#define A6XX_SP_TP_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE         0x80000000
-#define A6XX_SP_TP_WINDOW_OFFSET_X__MASK                       0x00007fff
-#define A6XX_SP_TP_WINDOW_OFFSET_X__SHIFT                      0
-static inline uint32_t A6XX_SP_TP_WINDOW_OFFSET_X(uint32_t val)
-{
-       return ((val) << A6XX_SP_TP_WINDOW_OFFSET_X__SHIFT) & A6XX_SP_TP_WINDOW_OFFSET_X__MASK;
-}
-#define A6XX_SP_TP_WINDOW_OFFSET_Y__MASK                       0x7fff0000
-#define A6XX_SP_TP_WINDOW_OFFSET_Y__SHIFT                      16
-static inline uint32_t A6XX_SP_TP_WINDOW_OFFSET_Y(uint32_t val)
-{
-       return ((val) << A6XX_SP_TP_WINDOW_OFFSET_Y__SHIFT) & A6XX_SP_TP_WINDOW_OFFSET_Y__MASK;
-}
-
-#define REG_A6XX_GRAS_BIN_CONTROL                              0x000080a1
-#define A6XX_GRAS_BIN_CONTROL_BINW__MASK                       0x000000ff
-#define A6XX_GRAS_BIN_CONTROL_BINW__SHIFT                      0
-static inline uint32_t A6XX_GRAS_BIN_CONTROL_BINW(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A6XX_GRAS_BIN_CONTROL_BINW__SHIFT) & A6XX_GRAS_BIN_CONTROL_BINW__MASK;
-}
-#define A6XX_GRAS_BIN_CONTROL_BINH__MASK                       0x0001ff00
-#define A6XX_GRAS_BIN_CONTROL_BINH__SHIFT                      8
-static inline uint32_t A6XX_GRAS_BIN_CONTROL_BINH(uint32_t val)
-{
-       assert(!(val & 0xf));
-       return ((val >> 4) << A6XX_GRAS_BIN_CONTROL_BINH__SHIFT) & A6XX_GRAS_BIN_CONTROL_BINH__MASK;
-}
-#define A6XX_GRAS_BIN_CONTROL_BINNING_PASS                     0x00040000
-#define A6XX_GRAS_BIN_CONTROL_USE_VIZ                          0x00200000
-
-#define REG_A6XX_RB_BIN_CONTROL2                               0x000088d3
-#define A6XX_RB_BIN_CONTROL2_BINW__MASK                                0x000000ff
-#define A6XX_RB_BIN_CONTROL2_BINW__SHIFT                       0
-static inline uint32_t A6XX_RB_BIN_CONTROL2_BINW(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A6XX_RB_BIN_CONTROL2_BINW__SHIFT) & A6XX_RB_BIN_CONTROL2_BINW__MASK;
-}
-#define A6XX_RB_BIN_CONTROL2_BINH__MASK                                0x0001ff00
-#define A6XX_RB_BIN_CONTROL2_BINH__SHIFT                       8
-static inline uint32_t A6XX_RB_BIN_CONTROL2_BINH(uint32_t val)
-{
-       assert(!(val & 0xf));
-       return ((val >> 4) << A6XX_RB_BIN_CONTROL2_BINH__SHIFT) & A6XX_RB_BIN_CONTROL2_BINH__MASK;
-}
-
-#define REG_A6XX_VSC_BIN_SIZE                                  0x00000c02
-#define A6XX_VSC_BIN_SIZE_WIDTH__MASK                          0x000000ff
-#define A6XX_VSC_BIN_SIZE_WIDTH__SHIFT                         0
-static inline uint32_t A6XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A6XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A6XX_VSC_BIN_SIZE_WIDTH__MASK;
-}
-#define A6XX_VSC_BIN_SIZE_HEIGHT__MASK                         0x0001ff00
-#define A6XX_VSC_BIN_SIZE_HEIGHT__SHIFT                                8
-static inline uint32_t A6XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
-{
-       assert(!(val & 0xf));
-       return ((val >> 4) << A6XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A6XX_VSC_BIN_SIZE_HEIGHT__MASK;
-}
-
-#define REG_A6XX_VSC_SIZE_ADDRESS_LO                           0x00000c03
-
-#define REG_A6XX_VSC_SIZE_ADDRESS_HI                           0x00000c04
-
-#define REG_A6XX_VSC_BIN_COUNT                                 0x00000c06
-#define A6XX_VSC_BIN_COUNT_NX__MASK                            0x000007fe
-#define A6XX_VSC_BIN_COUNT_NX__SHIFT                           1
-static inline uint32_t A6XX_VSC_BIN_COUNT_NX(uint32_t val)
-{
-       return ((val) << A6XX_VSC_BIN_COUNT_NX__SHIFT) & A6XX_VSC_BIN_COUNT_NX__MASK;
-}
-#define A6XX_VSC_BIN_COUNT_NY__MASK                            0x001ff800
-#define A6XX_VSC_BIN_COUNT_NY__SHIFT                           11
-static inline uint32_t A6XX_VSC_BIN_COUNT_NY(uint32_t val)
-{
-       return ((val) << A6XX_VSC_BIN_COUNT_NY__SHIFT) & A6XX_VSC_BIN_COUNT_NY__MASK;
-}
-
-static inline uint32_t REG_A6XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
-
-static inline uint32_t REG_A6XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
-#define A6XX_VSC_PIPE_CONFIG_REG_X__MASK                       0x000003ff
-#define A6XX_VSC_PIPE_CONFIG_REG_X__SHIFT                      0
-static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
-{
-       return ((val) << A6XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_X__MASK;
-}
-#define A6XX_VSC_PIPE_CONFIG_REG_Y__MASK                       0x000ffc00
-#define A6XX_VSC_PIPE_CONFIG_REG_Y__SHIFT                      10
-static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
-{
-       return ((val) << A6XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_Y__MASK;
-}
-#define A6XX_VSC_PIPE_CONFIG_REG_W__MASK                       0x03f00000
-#define A6XX_VSC_PIPE_CONFIG_REG_W__SHIFT                      20
-static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
-{
-       return ((val) << A6XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_W__MASK;
-}
-#define A6XX_VSC_PIPE_CONFIG_REG_H__MASK                       0xfc000000
-#define A6XX_VSC_PIPE_CONFIG_REG_H__SHIFT                      26
-static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
-{
-       return ((val) << A6XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_H__MASK;
-}
-
-#define REG_A6XX_VSC_PIPE_DATA2_ADDRESS_LO                     0x00000c30
-
-#define REG_A6XX_VSC_PIPE_DATA2_ADDRESS_HI                     0x00000c31
-
-#define REG_A6XX_VSC_PIPE_DATA2_PITCH                          0x00000c32
-
-#define REG_A6XX_VSC_PIPE_DATA2_ARRAY_PITCH                    0x00000c33
-#define A6XX_VSC_PIPE_DATA2_ARRAY_PITCH__MASK                  0xffffffff
-#define A6XX_VSC_PIPE_DATA2_ARRAY_PITCH__SHIFT                 0
-static inline uint32_t A6XX_VSC_PIPE_DATA2_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0xf));
-       return ((val >> 4) << A6XX_VSC_PIPE_DATA2_ARRAY_PITCH__SHIFT) & A6XX_VSC_PIPE_DATA2_ARRAY_PITCH__MASK;
-}
-
-#define REG_A6XX_VSC_PIPE_DATA_ADDRESS_LO                      0x00000c34
-
-#define REG_A6XX_VSC_PIPE_DATA_ADDRESS_HI                      0x00000c35
-
-#define REG_A6XX_VSC_PIPE_DATA_PITCH                           0x00000c36
-
-#define REG_A6XX_VSC_PIPE_DATA_ARRAY_PITCH                     0x00000c37
-#define A6XX_VSC_PIPE_DATA_ARRAY_PITCH__MASK                   0xffffffff
-#define A6XX_VSC_PIPE_DATA_ARRAY_PITCH__SHIFT                  0
-static inline uint32_t A6XX_VSC_PIPE_DATA_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0xf));
-       return ((val >> 4) << A6XX_VSC_PIPE_DATA_ARRAY_PITCH__SHIFT) & A6XX_VSC_PIPE_DATA_ARRAY_PITCH__MASK;
-}
-
-static inline uint32_t REG_A6XX_VSC_SIZE(uint32_t i0) { return 0x00000c78 + 0x1*i0; }
-
-static inline uint32_t REG_A6XX_VSC_SIZE_REG(uint32_t i0) { return 0x00000c78 + 0x1*i0; }
-
-#define REG_A6XX_UCHE_UNKNOWN_0E12                             0x00000e12
-
-#define REG_A6XX_GRAS_UNKNOWN_8000                             0x00008000
-
-#define REG_A6XX_GRAS_UNKNOWN_8001                             0x00008001
-
-#define REG_A6XX_GRAS_UNKNOWN_8004                             0x00008004
-
-#define REG_A6XX_GRAS_CNTL                                     0x00008005
-#define A6XX_GRAS_CNTL_VARYING                                 0x00000001
-#define A6XX_GRAS_CNTL_UNK3                                    0x00000008
-#define A6XX_GRAS_CNTL_XCOORD                                  0x00000040
-#define A6XX_GRAS_CNTL_YCOORD                                  0x00000080
-#define A6XX_GRAS_CNTL_ZCOORD                                  0x00000100
-#define A6XX_GRAS_CNTL_WCOORD                                  0x00000200
-
-#define REG_A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ                    0x00008006
-#define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK             0x000003ff
-#define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT            0
-static inline uint32_t A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT) & A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK;
-}
-#define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK             0x000ffc00
-#define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT            10
-static inline uint32_t A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT) & A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK;
-}
-
-#define REG_A6XX_GRAS_CL_VPORT_XOFFSET_0                       0x00008010
-#define A6XX_GRAS_CL_VPORT_XOFFSET_0__MASK                     0xffffffff
-#define A6XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT                    0
-static inline uint32_t A6XX_GRAS_CL_VPORT_XOFFSET_0(float val)
-{
-       return ((fui(val)) << A6XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A6XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
-}
-
-#define REG_A6XX_GRAS_CL_VPORT_XSCALE_0                                0x00008011
-#define A6XX_GRAS_CL_VPORT_XSCALE_0__MASK                      0xffffffff
-#define A6XX_GRAS_CL_VPORT_XSCALE_0__SHIFT                     0
-static inline uint32_t A6XX_GRAS_CL_VPORT_XSCALE_0(float val)
-{
-       return ((fui(val)) << A6XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A6XX_GRAS_CL_VPORT_XSCALE_0__MASK;
-}
-
-#define REG_A6XX_GRAS_CL_VPORT_YOFFSET_0                       0x00008012
-#define A6XX_GRAS_CL_VPORT_YOFFSET_0__MASK                     0xffffffff
-#define A6XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT                    0
-static inline uint32_t A6XX_GRAS_CL_VPORT_YOFFSET_0(float val)
-{
-       return ((fui(val)) << A6XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A6XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
-}
-
-#define REG_A6XX_GRAS_CL_VPORT_YSCALE_0                                0x00008013
-#define A6XX_GRAS_CL_VPORT_YSCALE_0__MASK                      0xffffffff
-#define A6XX_GRAS_CL_VPORT_YSCALE_0__SHIFT                     0
-static inline uint32_t A6XX_GRAS_CL_VPORT_YSCALE_0(float val)
-{
-       return ((fui(val)) << A6XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A6XX_GRAS_CL_VPORT_YSCALE_0__MASK;
-}
-
-#define REG_A6XX_GRAS_CL_VPORT_ZOFFSET_0                       0x00008014
-#define A6XX_GRAS_CL_VPORT_ZOFFSET_0__MASK                     0xffffffff
-#define A6XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT                    0
-static inline uint32_t A6XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
-{
-       return ((fui(val)) << A6XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A6XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
-}
-
-#define REG_A6XX_GRAS_CL_VPORT_ZSCALE_0                                0x00008015
-#define A6XX_GRAS_CL_VPORT_ZSCALE_0__MASK                      0xffffffff
-#define A6XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT                     0
-static inline uint32_t A6XX_GRAS_CL_VPORT_ZSCALE_0(float val)
-{
-       return ((fui(val)) << A6XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A6XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
-}
-
-#define REG_A6XX_GRAS_SU_CNTL                                  0x00008090
-#define A6XX_GRAS_SU_CNTL_CULL_FRONT                           0x00000001
-#define A6XX_GRAS_SU_CNTL_CULL_BACK                            0x00000002
-#define A6XX_GRAS_SU_CNTL_FRONT_CW                             0x00000004
-#define A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK                  0x000007f8
-#define A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT                 3
-static inline uint32_t A6XX_GRAS_SU_CNTL_LINEHALFWIDTH(float val)
-{
-       return ((((int32_t)(val * 4.0))) << A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT) & A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK;
-}
-#define A6XX_GRAS_SU_CNTL_POLY_OFFSET                          0x00000800
-#define A6XX_GRAS_SU_CNTL_MSAA_ENABLE                          0x00002000
-
-#define REG_A6XX_GRAS_SU_POINT_MINMAX                          0x00008091
-#define A6XX_GRAS_SU_POINT_MINMAX_MIN__MASK                    0x0000ffff
-#define A6XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT                   0
-static inline uint32_t A6XX_GRAS_SU_POINT_MINMAX_MIN(float val)
-{
-       return ((((uint32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A6XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
-}
-#define A6XX_GRAS_SU_POINT_MINMAX_MAX__MASK                    0xffff0000
-#define A6XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT                   16
-static inline uint32_t A6XX_GRAS_SU_POINT_MINMAX_MAX(float val)
-{
-       return ((((uint32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A6XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
-}
-
-#define REG_A6XX_GRAS_SU_POINT_SIZE                            0x00008092
-#define A6XX_GRAS_SU_POINT_SIZE__MASK                          0xffffffff
-#define A6XX_GRAS_SU_POINT_SIZE__SHIFT                         0
-static inline uint32_t A6XX_GRAS_SU_POINT_SIZE(float val)
-{
-       return ((((int32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_SIZE__SHIFT) & A6XX_GRAS_SU_POINT_SIZE__MASK;
-}
-
-#define REG_A6XX_GRAS_SU_DEPTH_PLANE_CNTL                      0x00008094
-#define A6XX_GRAS_SU_DEPTH_PLANE_CNTL_FRAG_WRITES_Z            0x00000001
-
-#define REG_A6XX_GRAS_SU_POLY_OFFSET_SCALE                     0x00008095
-#define A6XX_GRAS_SU_POLY_OFFSET_SCALE__MASK                   0xffffffff
-#define A6XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT                  0
-static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
-{
-       return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
-}
-
-#define REG_A6XX_GRAS_SU_POLY_OFFSET_OFFSET                    0x00008096
-#define A6XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK                  0xffffffff
-#define A6XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT                 0
-static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
-{
-       return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
-}
-
-#define REG_A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP              0x00008097
-#define A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK            0xffffffff
-#define A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT           0
-static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP(float val)
-{
-       return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK;
-}
-
-#define REG_A6XX_GRAS_SU_DEPTH_BUFFER_INFO                     0x00008098
-#define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK      0x00000007
-#define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT     0
-static inline uint32_t A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a6xx_depth_format val)
-{
-       return ((val) << A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
-}
-
-#define REG_A6XX_GRAS_UNKNOWN_8099                             0x00008099
-
-#define REG_A6XX_GRAS_UNKNOWN_809B                             0x0000809b
-
-#define REG_A6XX_GRAS_UNKNOWN_80A0                             0x000080a0
-
-#define REG_A6XX_GRAS_RAS_MSAA_CNTL                            0x000080a2
-#define A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__MASK                  0x00000003
-#define A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__SHIFT                 0
-static inline uint32_t A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
-{
-       return ((val) << A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__MASK;
-}
-
-#define REG_A6XX_GRAS_DEST_MSAA_CNTL                           0x000080a3
-#define A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__MASK                 0x00000003
-#define A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__SHIFT                        0
-static inline uint32_t A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
-{
-       return ((val) << A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__MASK;
-}
-#define A6XX_GRAS_DEST_MSAA_CNTL_MSAA_DISABLE                  0x00000004
-
-#define REG_A6XX_GRAS_UNKNOWN_80A4                             0x000080a4
-
-#define REG_A6XX_GRAS_UNKNOWN_80A5                             0x000080a5
-
-#define REG_A6XX_GRAS_UNKNOWN_80A6                             0x000080a6
-
-#define REG_A6XX_GRAS_UNKNOWN_80AF                             0x000080af
-
-#define REG_A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0                   0x000080b0
-#define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000
-#define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK               0x00007fff
-#define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT              0
-static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK;
-}
-#define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK               0x7fff0000
-#define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT              16
-static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK;
-}
-
-#define REG_A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0                   0x000080b1
-#define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000
-#define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK               0x00007fff
-#define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT              0
-static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK;
-}
-#define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK               0x7fff0000
-#define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT              16
-static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK;
-}
-
-#define REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0                 0x000080d0
-#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE       0x80000000
-#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK             0x00007fff
-#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT            0
-static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK;
-}
-#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK             0x7fff0000
-#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT            16
-static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK;
-}
-
-#define REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0                 0x000080d1
-#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE       0x80000000
-#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK             0x00007fff
-#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT            0
-static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK;
-}
-#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK             0x7fff0000
-#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT            16
-static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK;
-}
-
-#define REG_A6XX_GRAS_SC_WINDOW_SCISSOR_TL                     0x000080f0
-#define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE   0x80000000
-#define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK                 0x00007fff
-#define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT                        0
-static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
-}
-#define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK                 0x7fff0000
-#define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT                        16
-static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
-}
-
-#define REG_A6XX_GRAS_SC_WINDOW_SCISSOR_BR                     0x000080f1
-#define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE   0x80000000
-#define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK                 0x00007fff
-#define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT                        0
-static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
-}
-#define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK                 0x7fff0000
-#define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT                        16
-static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
-}
-
-#define REG_A6XX_GRAS_LRZ_CNTL                                 0x00008100
-#define A6XX_GRAS_LRZ_CNTL_ENABLE                              0x00000001
-#define A6XX_GRAS_LRZ_CNTL_LRZ_WRITE                           0x00000002
-#define A6XX_GRAS_LRZ_CNTL_GREATER                             0x00000004
-#define A6XX_GRAS_LRZ_CNTL_UNK3                                        0x00000008
-#define A6XX_GRAS_LRZ_CNTL_UNK4                                        0x00000010
-
-#define REG_A6XX_GRAS_UNKNOWN_8101                             0x00008101
-
-#define REG_A6XX_GRAS_2D_BLIT_INFO                             0x00008102
-#define A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__MASK              0x000000ff
-#define A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__SHIFT             0
-static inline uint32_t A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
-{
-       return ((val) << A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__SHIFT) & A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__MASK;
-}
-
-#define REG_A6XX_GRAS_LRZ_BUFFER_BASE_LO                       0x00008103
-
-#define REG_A6XX_GRAS_LRZ_BUFFER_BASE_HI                       0x00008104
-
-#define REG_A6XX_GRAS_LRZ_BUFFER_PITCH                         0x00008105
-#define A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__MASK                 0x000007ff
-#define A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__SHIFT                        0
-static inline uint32_t A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__SHIFT) & A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__MASK;
-}
-#define A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__MASK           0x003ff800
-#define A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__SHIFT          11
-static inline uint32_t A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__MASK;
-}
-
-#define REG_A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_LO            0x00008106
-
-#define REG_A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_HI            0x00008107
-
-#define REG_A6XX_GRAS_UNKNOWN_8109                             0x00008109
-
-#define REG_A6XX_GRAS_UNKNOWN_8110                             0x00008110
-
-#define REG_A6XX_GRAS_2D_BLIT_CNTL                             0x00008400
-#define A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__MASK              0x0000ff00
-#define A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT             8
-static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT(enum a6xx_color_fmt val)
-{
-       return ((val) << A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__MASK;
-}
-#define A6XX_GRAS_2D_BLIT_CNTL_SCISSOR                         0x00010000
-#define A6XX_GRAS_2D_BLIT_CNTL_IFMT__MASK                      0x1f000000
-#define A6XX_GRAS_2D_BLIT_CNTL_IFMT__SHIFT                     24
-static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_IFMT(enum a6xx_2d_ifmt val)
-{
-       return ((val) << A6XX_GRAS_2D_BLIT_CNTL_IFMT__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_IFMT__MASK;
-}
-
-#define REG_A6XX_GRAS_2D_SRC_TL_X                              0x00008401
-#define A6XX_GRAS_2D_SRC_TL_X_X__MASK                          0x00ffff00
-#define A6XX_GRAS_2D_SRC_TL_X_X__SHIFT                         8
-static inline uint32_t A6XX_GRAS_2D_SRC_TL_X_X(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_2D_SRC_TL_X_X__SHIFT) & A6XX_GRAS_2D_SRC_TL_X_X__MASK;
-}
-
-#define REG_A6XX_GRAS_2D_SRC_BR_X                              0x00008402
-#define A6XX_GRAS_2D_SRC_BR_X_X__MASK                          0x00ffff00
-#define A6XX_GRAS_2D_SRC_BR_X_X__SHIFT                         8
-static inline uint32_t A6XX_GRAS_2D_SRC_BR_X_X(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_2D_SRC_BR_X_X__SHIFT) & A6XX_GRAS_2D_SRC_BR_X_X__MASK;
-}
-
-#define REG_A6XX_GRAS_2D_SRC_TL_Y                              0x00008403
-#define A6XX_GRAS_2D_SRC_TL_Y_Y__MASK                          0x00ffff00
-#define A6XX_GRAS_2D_SRC_TL_Y_Y__SHIFT                         8
-static inline uint32_t A6XX_GRAS_2D_SRC_TL_Y_Y(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_2D_SRC_TL_Y_Y__SHIFT) & A6XX_GRAS_2D_SRC_TL_Y_Y__MASK;
-}
-
-#define REG_A6XX_GRAS_2D_SRC_BR_Y                              0x00008404
-#define A6XX_GRAS_2D_SRC_BR_Y_Y__MASK                          0x00ffff00
-#define A6XX_GRAS_2D_SRC_BR_Y_Y__SHIFT                         8
-static inline uint32_t A6XX_GRAS_2D_SRC_BR_Y_Y(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_2D_SRC_BR_Y_Y__SHIFT) & A6XX_GRAS_2D_SRC_BR_Y_Y__MASK;
-}
-
-#define REG_A6XX_GRAS_2D_DST_TL                                        0x00008405
-#define A6XX_GRAS_2D_DST_TL_WINDOW_OFFSET_DISABLE              0x80000000
-#define A6XX_GRAS_2D_DST_TL_X__MASK                            0x00007fff
-#define A6XX_GRAS_2D_DST_TL_X__SHIFT                           0
-static inline uint32_t A6XX_GRAS_2D_DST_TL_X(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_2D_DST_TL_X__SHIFT) & A6XX_GRAS_2D_DST_TL_X__MASK;
-}
-#define A6XX_GRAS_2D_DST_TL_Y__MASK                            0x7fff0000
-#define A6XX_GRAS_2D_DST_TL_Y__SHIFT                           16
-static inline uint32_t A6XX_GRAS_2D_DST_TL_Y(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_2D_DST_TL_Y__SHIFT) & A6XX_GRAS_2D_DST_TL_Y__MASK;
-}
-
-#define REG_A6XX_GRAS_2D_DST_BR                                        0x00008406
-#define A6XX_GRAS_2D_DST_BR_WINDOW_OFFSET_DISABLE              0x80000000
-#define A6XX_GRAS_2D_DST_BR_X__MASK                            0x00007fff
-#define A6XX_GRAS_2D_DST_BR_X__SHIFT                           0
-static inline uint32_t A6XX_GRAS_2D_DST_BR_X(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_2D_DST_BR_X__SHIFT) & A6XX_GRAS_2D_DST_BR_X__MASK;
-}
-#define A6XX_GRAS_2D_DST_BR_Y__MASK                            0x7fff0000
-#define A6XX_GRAS_2D_DST_BR_Y__SHIFT                           16
-static inline uint32_t A6XX_GRAS_2D_DST_BR_Y(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_2D_DST_BR_Y__SHIFT) & A6XX_GRAS_2D_DST_BR_Y__MASK;
-}
-
-#define REG_A6XX_GRAS_RESOLVE_CNTL_1                           0x0000840a
-#define A6XX_GRAS_RESOLVE_CNTL_1_WINDOW_OFFSET_DISABLE         0x80000000
-#define A6XX_GRAS_RESOLVE_CNTL_1_X__MASK                       0x00007fff
-#define A6XX_GRAS_RESOLVE_CNTL_1_X__SHIFT                      0
-static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_1_X(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_RESOLVE_CNTL_1_X__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_1_X__MASK;
-}
-#define A6XX_GRAS_RESOLVE_CNTL_1_Y__MASK                       0x7fff0000
-#define A6XX_GRAS_RESOLVE_CNTL_1_Y__SHIFT                      16
-static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_1_Y(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_RESOLVE_CNTL_1_Y__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_1_Y__MASK;
-}
-
-#define REG_A6XX_GRAS_RESOLVE_CNTL_2                           0x0000840b
-#define A6XX_GRAS_RESOLVE_CNTL_2_WINDOW_OFFSET_DISABLE         0x80000000
-#define A6XX_GRAS_RESOLVE_CNTL_2_X__MASK                       0x00007fff
-#define A6XX_GRAS_RESOLVE_CNTL_2_X__SHIFT                      0
-static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_2_X(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_RESOLVE_CNTL_2_X__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_2_X__MASK;
-}
-#define A6XX_GRAS_RESOLVE_CNTL_2_Y__MASK                       0x7fff0000
-#define A6XX_GRAS_RESOLVE_CNTL_2_Y__SHIFT                      16
-static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_2_Y(uint32_t val)
-{
-       return ((val) << A6XX_GRAS_RESOLVE_CNTL_2_Y__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_2_Y__MASK;
-}
-
-#define REG_A6XX_GRAS_UNKNOWN_8600                             0x00008600
-
-#define REG_A6XX_RB_BIN_CONTROL                                        0x00008800
-#define A6XX_RB_BIN_CONTROL_BINW__MASK                         0x000000ff
-#define A6XX_RB_BIN_CONTROL_BINW__SHIFT                                0
-static inline uint32_t A6XX_RB_BIN_CONTROL_BINW(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A6XX_RB_BIN_CONTROL_BINW__SHIFT) & A6XX_RB_BIN_CONTROL_BINW__MASK;
-}
-#define A6XX_RB_BIN_CONTROL_BINH__MASK                         0x0001ff00
-#define A6XX_RB_BIN_CONTROL_BINH__SHIFT                                8
-static inline uint32_t A6XX_RB_BIN_CONTROL_BINH(uint32_t val)
-{
-       assert(!(val & 0xf));
-       return ((val >> 4) << A6XX_RB_BIN_CONTROL_BINH__SHIFT) & A6XX_RB_BIN_CONTROL_BINH__MASK;
-}
-#define A6XX_RB_BIN_CONTROL_BINNING_PASS                       0x00040000
-#define A6XX_RB_BIN_CONTROL_USE_VIZ                            0x00200000
-
-#define REG_A6XX_RB_RENDER_CNTL                                        0x00008801
-#define A6XX_RB_RENDER_CNTL_UNK4                               0x00000010
-#define A6XX_RB_RENDER_CNTL_BINNING                            0x00000080
-#define A6XX_RB_RENDER_CNTL_FLAG_DEPTH                         0x00004000
-#define A6XX_RB_RENDER_CNTL_FLAG_MRTS__MASK                    0x00ff0000
-#define A6XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT                   16
-static inline uint32_t A6XX_RB_RENDER_CNTL_FLAG_MRTS(uint32_t val)
-{
-       return ((val) << A6XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT) & A6XX_RB_RENDER_CNTL_FLAG_MRTS__MASK;
-}
-
-#define REG_A6XX_RB_RAS_MSAA_CNTL                              0x00008802
-#define A6XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK                    0x00000003
-#define A6XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT                   0
-static inline uint32_t A6XX_RB_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
-{
-       return ((val) << A6XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK;
-}
-
-#define REG_A6XX_RB_DEST_MSAA_CNTL                             0x00008803
-#define A6XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK                   0x00000003
-#define A6XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT                  0
-static inline uint32_t A6XX_RB_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
-{
-       return ((val) << A6XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK;
-}
-#define A6XX_RB_DEST_MSAA_CNTL_MSAA_DISABLE                    0x00000004
-
-#define REG_A6XX_RB_UNKNOWN_8804                               0x00008804
-
-#define REG_A6XX_RB_UNKNOWN_8805                               0x00008805
-
-#define REG_A6XX_RB_UNKNOWN_8806                               0x00008806
-
-#define REG_A6XX_RB_RENDER_CONTROL0                            0x00008809
-#define A6XX_RB_RENDER_CONTROL0_VARYING                                0x00000001
-#define A6XX_RB_RENDER_CONTROL0_UNK3                           0x00000008
-#define A6XX_RB_RENDER_CONTROL0_XCOORD                         0x00000040
-#define A6XX_RB_RENDER_CONTROL0_YCOORD                         0x00000080
-#define A6XX_RB_RENDER_CONTROL0_ZCOORD                         0x00000100
-#define A6XX_RB_RENDER_CONTROL0_WCOORD                         0x00000200
-#define A6XX_RB_RENDER_CONTROL0_UNK10                          0x00000400
-
-#define REG_A6XX_RB_RENDER_CONTROL1                            0x0000880a
-#define A6XX_RB_RENDER_CONTROL1_SAMPLEMASK                     0x00000001
-#define A6XX_RB_RENDER_CONTROL1_FACENESS                       0x00000002
-#define A6XX_RB_RENDER_CONTROL1_SAMPLEID                       0x00000008
-
-#define REG_A6XX_RB_FS_OUTPUT_CNTL0                            0x0000880b
-#define A6XX_RB_FS_OUTPUT_CNTL0_FRAG_WRITES_Z                  0x00000002
-
-#define REG_A6XX_RB_FS_OUTPUT_CNTL1                            0x0000880c
-#define A6XX_RB_FS_OUTPUT_CNTL1_MRT__MASK                      0x0000000f
-#define A6XX_RB_FS_OUTPUT_CNTL1_MRT__SHIFT                     0
-static inline uint32_t A6XX_RB_FS_OUTPUT_CNTL1_MRT(uint32_t val)
-{
-       return ((val) << A6XX_RB_FS_OUTPUT_CNTL1_MRT__SHIFT) & A6XX_RB_FS_OUTPUT_CNTL1_MRT__MASK;
-}
-
-#define REG_A6XX_RB_RENDER_COMPONENTS                          0x0000880d
-#define A6XX_RB_RENDER_COMPONENTS_RT0__MASK                    0x0000000f
-#define A6XX_RB_RENDER_COMPONENTS_RT0__SHIFT                   0
-static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)
-{
-       return ((val) << A6XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT0__MASK;
-}
-#define A6XX_RB_RENDER_COMPONENTS_RT1__MASK                    0x000000f0
-#define A6XX_RB_RENDER_COMPONENTS_RT1__SHIFT                   4
-static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)
-{
-       return ((val) << A6XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT1__MASK;
-}
-#define A6XX_RB_RENDER_COMPONENTS_RT2__MASK                    0x00000f00
-#define A6XX_RB_RENDER_COMPONENTS_RT2__SHIFT                   8
-static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)
-{
-       return ((val) << A6XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT2__MASK;
-}
-#define A6XX_RB_RENDER_COMPONENTS_RT3__MASK                    0x0000f000
-#define A6XX_RB_RENDER_COMPONENTS_RT3__SHIFT                   12
-static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)
-{
-       return ((val) << A6XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT3__MASK;
-}
-#define A6XX_RB_RENDER_COMPONENTS_RT4__MASK                    0x000f0000
-#define A6XX_RB_RENDER_COMPONENTS_RT4__SHIFT                   16
-static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)
-{
-       return ((val) << A6XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT4__MASK;
-}
-#define A6XX_RB_RENDER_COMPONENTS_RT5__MASK                    0x00f00000
-#define A6XX_RB_RENDER_COMPONENTS_RT5__SHIFT                   20
-static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)
-{
-       return ((val) << A6XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT5__MASK;
-}
-#define A6XX_RB_RENDER_COMPONENTS_RT6__MASK                    0x0f000000
-#define A6XX_RB_RENDER_COMPONENTS_RT6__SHIFT                   24
-static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)
-{
-       return ((val) << A6XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT6__MASK;
-}
-#define A6XX_RB_RENDER_COMPONENTS_RT7__MASK                    0xf0000000
-#define A6XX_RB_RENDER_COMPONENTS_RT7__SHIFT                   28
-static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)
-{
-       return ((val) << A6XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT7__MASK;
-}
-
-#define REG_A6XX_RB_DITHER_CNTL                                        0x0000880e
-#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__MASK             0x00000003
-#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__SHIFT            0
-static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0(enum adreno_rb_dither_mode val)
-{
-       return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__MASK;
-}
-#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__MASK             0x0000000c
-#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__SHIFT            2
-static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1(enum adreno_rb_dither_mode val)
-{
-       return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__MASK;
-}
-#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__MASK             0x00000030
-#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__SHIFT            4
-static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2(enum adreno_rb_dither_mode val)
-{
-       return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__MASK;
-}
-#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__MASK             0x000000c0
-#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__SHIFT            6
-static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3(enum adreno_rb_dither_mode val)
-{
-       return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__MASK;
-}
-#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__MASK             0x00000300
-#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__SHIFT            8
-static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4(enum adreno_rb_dither_mode val)
-{
-       return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__MASK;
-}
-#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__MASK             0x00000c00
-#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__SHIFT            10
-static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5(enum adreno_rb_dither_mode val)
-{
-       return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__MASK;
-}
-#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__MASK             0x00001000
-#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__SHIFT            12
-static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6(enum adreno_rb_dither_mode val)
-{
-       return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__MASK;
-}
-#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__MASK             0x0000c000
-#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__SHIFT            14
-static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7(enum adreno_rb_dither_mode val)
-{
-       return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__MASK;
-}
-
-#define REG_A6XX_RB_SRGB_CNTL                                  0x0000880f
-#define A6XX_RB_SRGB_CNTL_SRGB_MRT0                            0x00000001
-#define A6XX_RB_SRGB_CNTL_SRGB_MRT1                            0x00000002
-#define A6XX_RB_SRGB_CNTL_SRGB_MRT2                            0x00000004
-#define A6XX_RB_SRGB_CNTL_SRGB_MRT3                            0x00000008
-#define A6XX_RB_SRGB_CNTL_SRGB_MRT4                            0x00000010
-#define A6XX_RB_SRGB_CNTL_SRGB_MRT5                            0x00000020
-#define A6XX_RB_SRGB_CNTL_SRGB_MRT6                            0x00000040
-#define A6XX_RB_SRGB_CNTL_SRGB_MRT7                            0x00000080
-
-#define REG_A6XX_RB_UNKNOWN_8810                               0x00008810
-
-#define REG_A6XX_RB_UNKNOWN_8811                               0x00008811
-
-#define REG_A6XX_RB_UNKNOWN_8818                               0x00008818
-
-#define REG_A6XX_RB_UNKNOWN_8819                               0x00008819
-
-#define REG_A6XX_RB_UNKNOWN_881A                               0x0000881a
-
-#define REG_A6XX_RB_UNKNOWN_881B                               0x0000881b
-
-#define REG_A6XX_RB_UNKNOWN_881C                               0x0000881c
-
-#define REG_A6XX_RB_UNKNOWN_881D                               0x0000881d
-
-#define REG_A6XX_RB_UNKNOWN_881E                               0x0000881e
-
-static inline uint32_t REG_A6XX_RB_MRT(uint32_t i0) { return 0x00008820 + 0x8*i0; }
-
-static inline uint32_t REG_A6XX_RB_MRT_CONTROL(uint32_t i0) { return 0x00008820 + 0x8*i0; }
-#define A6XX_RB_MRT_CONTROL_BLEND                              0x00000001
-#define A6XX_RB_MRT_CONTROL_BLEND2                             0x00000002
-#define A6XX_RB_MRT_CONTROL_ROP_ENABLE                         0x00000004
-#define A6XX_RB_MRT_CONTROL_ROP_CODE__MASK                     0x00000078
-#define A6XX_RB_MRT_CONTROL_ROP_CODE__SHIFT                    3
-static inline uint32_t A6XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
-{
-       return ((val) << A6XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A6XX_RB_MRT_CONTROL_ROP_CODE__MASK;
-}
-#define A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK             0x00000780
-#define A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT            7
-static inline uint32_t A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
-{
-       return ((val) << A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
-}
-
-static inline uint32_t REG_A6XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x00008821 + 0x8*i0; }
-#define A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK         0x0000001f
-#define A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT                0
-static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
-}
-#define A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK       0x000000e0
-#define A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT      5
-static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
-{
-       return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
-}
-#define A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK                0x00001f00
-#define A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT       8
-static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
-}
-#define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK       0x001f0000
-#define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT      16
-static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
-}
-#define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK     0x00e00000
-#define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT    21
-static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
-{
-       return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
-}
-#define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK      0x1f000000
-#define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT     24
-static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
-{
-       return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
-}
-
-static inline uint32_t REG_A6XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x00008822 + 0x8*i0; }
-#define A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK                        0x000000ff
-#define A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT               0
-static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
-{
-       return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
-}
-#define A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK             0x00000300
-#define A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT            8
-static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a6xx_tile_mode val)
-{
-       return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
-}
-#define A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK                  0x00006000
-#define A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT                 13
-static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
-}
-
-static inline uint32_t REG_A6XX_RB_MRT_PITCH(uint32_t i0) { return 0x00008823 + 0x8*i0; }
-#define A6XX_RB_MRT_PITCH__MASK                                        0xffffffff
-#define A6XX_RB_MRT_PITCH__SHIFT                               0
-static inline uint32_t A6XX_RB_MRT_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A6XX_RB_MRT_PITCH__SHIFT) & A6XX_RB_MRT_PITCH__MASK;
-}
-
-static inline uint32_t REG_A6XX_RB_MRT_ARRAY_PITCH(uint32_t i0) { return 0x00008824 + 0x8*i0; }
-#define A6XX_RB_MRT_ARRAY_PITCH__MASK                          0xffffffff
-#define A6XX_RB_MRT_ARRAY_PITCH__SHIFT                         0
-static inline uint32_t A6XX_RB_MRT_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A6XX_RB_MRT_ARRAY_PITCH__SHIFT) & A6XX_RB_MRT_ARRAY_PITCH__MASK;
-}
-
-static inline uint32_t REG_A6XX_RB_MRT_BASE_LO(uint32_t i0) { return 0x00008825 + 0x8*i0; }
-
-static inline uint32_t REG_A6XX_RB_MRT_BASE_HI(uint32_t i0) { return 0x00008826 + 0x8*i0; }
-
-static inline uint32_t REG_A6XX_RB_MRT_BASE_GMEM(uint32_t i0) { return 0x00008827 + 0x8*i0; }
-
-#define REG_A6XX_RB_BLEND_RED_F32                              0x00008860
-#define A6XX_RB_BLEND_RED_F32__MASK                            0xffffffff
-#define A6XX_RB_BLEND_RED_F32__SHIFT                           0
-static inline uint32_t A6XX_RB_BLEND_RED_F32(float val)
-{
-       return ((fui(val)) << A6XX_RB_BLEND_RED_F32__SHIFT) & A6XX_RB_BLEND_RED_F32__MASK;
-}
-
-#define REG_A6XX_RB_BLEND_GREEN_F32                            0x00008861
-#define A6XX_RB_BLEND_GREEN_F32__MASK                          0xffffffff
-#define A6XX_RB_BLEND_GREEN_F32__SHIFT                         0
-static inline uint32_t A6XX_RB_BLEND_GREEN_F32(float val)
-{
-       return ((fui(val)) << A6XX_RB_BLEND_GREEN_F32__SHIFT) & A6XX_RB_BLEND_GREEN_F32__MASK;
-}
-
-#define REG_A6XX_RB_BLEND_BLUE_F32                             0x00008862
-#define A6XX_RB_BLEND_BLUE_F32__MASK                           0xffffffff
-#define A6XX_RB_BLEND_BLUE_F32__SHIFT                          0
-static inline uint32_t A6XX_RB_BLEND_BLUE_F32(float val)
-{
-       return ((fui(val)) << A6XX_RB_BLEND_BLUE_F32__SHIFT) & A6XX_RB_BLEND_BLUE_F32__MASK;
-}
-
-#define REG_A6XX_RB_BLEND_ALPHA_F32                            0x00008863
-#define A6XX_RB_BLEND_ALPHA_F32__MASK                          0xffffffff
-#define A6XX_RB_BLEND_ALPHA_F32__SHIFT                         0
-static inline uint32_t A6XX_RB_BLEND_ALPHA_F32(float val)
-{
-       return ((fui(val)) << A6XX_RB_BLEND_ALPHA_F32__SHIFT) & A6XX_RB_BLEND_ALPHA_F32__MASK;
-}
-
-#define REG_A6XX_RB_ALPHA_CONTROL                              0x00008864
-#define A6XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK                  0x000000ff
-#define A6XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT                 0
-static inline uint32_t A6XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
-{
-       return ((val) << A6XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A6XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
-}
-#define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST                       0x00000100
-#define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK            0x00000e00
-#define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT           9
-static inline uint32_t A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
-{
-       return ((val) << A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
-}
-
-#define REG_A6XX_RB_BLEND_CNTL                                 0x00008865
-#define A6XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK                  0x000000ff
-#define A6XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT                 0
-static inline uint32_t A6XX_RB_BLEND_CNTL_ENABLE_BLEND(uint32_t val)
-{
-       return ((val) << A6XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A6XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK;
-}
-#define A6XX_RB_BLEND_CNTL_INDEPENDENT_BLEND                   0x00000100
-#define A6XX_RB_BLEND_CNTL_ALPHA_TO_COVERAGE                   0x00000400
-#define A6XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK                   0xffff0000
-#define A6XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT                  16
-static inline uint32_t A6XX_RB_BLEND_CNTL_SAMPLE_MASK(uint32_t val)
-{
-       return ((val) << A6XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT) & A6XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK;
-}
-
-#define REG_A6XX_RB_DEPTH_PLANE_CNTL                           0x00008870
-#define A6XX_RB_DEPTH_PLANE_CNTL_FRAG_WRITES_Z                 0x00000001
-
-#define REG_A6XX_RB_DEPTH_CNTL                                 0x00008871
-#define A6XX_RB_DEPTH_CNTL_Z_ENABLE                            0x00000001
-#define A6XX_RB_DEPTH_CNTL_Z_WRITE_ENABLE                      0x00000002
-#define A6XX_RB_DEPTH_CNTL_ZFUNC__MASK                         0x0000001c
-#define A6XX_RB_DEPTH_CNTL_ZFUNC__SHIFT                                2
-static inline uint32_t A6XX_RB_DEPTH_CNTL_ZFUNC(enum adreno_compare_func val)
-{
-       return ((val) << A6XX_RB_DEPTH_CNTL_ZFUNC__SHIFT) & A6XX_RB_DEPTH_CNTL_ZFUNC__MASK;
-}
-#define A6XX_RB_DEPTH_CNTL_Z_TEST_ENABLE                       0x00000040
-
-#define REG_A6XX_RB_DEPTH_BUFFER_INFO                          0x00008872
-#define A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK           0x00000007
-#define A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT          0
-static inline uint32_t A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a6xx_depth_format val)
-{
-       return ((val) << A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
-}
-
-#define REG_A6XX_RB_DEPTH_BUFFER_PITCH                         0x00008873
-#define A6XX_RB_DEPTH_BUFFER_PITCH__MASK                       0xffffffff
-#define A6XX_RB_DEPTH_BUFFER_PITCH__SHIFT                      0
-static inline uint32_t A6XX_RB_DEPTH_BUFFER_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A6XX_RB_DEPTH_BUFFER_PITCH__SHIFT) & A6XX_RB_DEPTH_BUFFER_PITCH__MASK;
-}
-
-#define REG_A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH                   0x00008874
-#define A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK                 0xffffffff
-#define A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT                        0
-static inline uint32_t A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK;
-}
-
-#define REG_A6XX_RB_DEPTH_BUFFER_BASE_LO                       0x00008875
-
-#define REG_A6XX_RB_DEPTH_BUFFER_BASE_HI                       0x00008876
-
-#define REG_A6XX_RB_DEPTH_BUFFER_BASE_GMEM                     0x00008877
-
-#define REG_A6XX_RB_UNKNOWN_8878                               0x00008878
-
-#define REG_A6XX_RB_UNKNOWN_8879                               0x00008879
-
-#define REG_A6XX_RB_STENCIL_CONTROL                            0x00008880
-#define A6XX_RB_STENCIL_CONTROL_STENCIL_ENABLE                 0x00000001
-#define A6XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF              0x00000002
-#define A6XX_RB_STENCIL_CONTROL_STENCIL_READ                   0x00000004
-#define A6XX_RB_STENCIL_CONTROL_FUNC__MASK                     0x00000700
-#define A6XX_RB_STENCIL_CONTROL_FUNC__SHIFT                    8
-static inline uint32_t A6XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
-{
-       return ((val) << A6XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A6XX_RB_STENCIL_CONTROL_FUNC__MASK;
-}
-#define A6XX_RB_STENCIL_CONTROL_FAIL__MASK                     0x00003800
-#define A6XX_RB_STENCIL_CONTROL_FAIL__SHIFT                    11
-static inline uint32_t A6XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
-{
-       return ((val) << A6XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A6XX_RB_STENCIL_CONTROL_FAIL__MASK;
-}
-#define A6XX_RB_STENCIL_CONTROL_ZPASS__MASK                    0x0001c000
-#define A6XX_RB_STENCIL_CONTROL_ZPASS__SHIFT                   14
-static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
-{
-       return ((val) << A6XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZPASS__MASK;
-}
-#define A6XX_RB_STENCIL_CONTROL_ZFAIL__MASK                    0x000e0000
-#define A6XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT                   17
-static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
-{
-       return ((val) << A6XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
-}
-#define A6XX_RB_STENCIL_CONTROL_FUNC_BF__MASK                  0x00700000
-#define A6XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT                 20
-static inline uint32_t A6XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
-{
-       return ((val) << A6XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
-}
-#define A6XX_RB_STENCIL_CONTROL_FAIL_BF__MASK                  0x03800000
-#define A6XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT                 23
-static inline uint32_t A6XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
-{
-       return ((val) << A6XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
-}
-#define A6XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK                 0x1c000000
-#define A6XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT                        26
-static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
-{
-       return ((val) << A6XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
-}
-#define A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK                 0xe0000000
-#define A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT                        29
-static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
-{
-       return ((val) << A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
-}
-
-#define REG_A6XX_RB_STENCIL_INFO                               0x00008881
-#define A6XX_RB_STENCIL_INFO_SEPARATE_STENCIL                  0x00000001
-
-#define REG_A6XX_RB_STENCIL_BUFFER_PITCH                       0x00008882
-#define A6XX_RB_STENCIL_BUFFER_PITCH__MASK                     0xffffffff
-#define A6XX_RB_STENCIL_BUFFER_PITCH__SHIFT                    0
-static inline uint32_t A6XX_RB_STENCIL_BUFFER_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A6XX_RB_STENCIL_BUFFER_PITCH__SHIFT) & A6XX_RB_STENCIL_BUFFER_PITCH__MASK;
-}
-
-#define REG_A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH                 0x00008883
-#define A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__MASK               0xffffffff
-#define A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__SHIFT              0
-static inline uint32_t A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__MASK;
-}
-
-#define REG_A6XX_RB_STENCIL_BUFFER_BASE_LO                     0x00008884
-
-#define REG_A6XX_RB_STENCIL_BUFFER_BASE_HI                     0x00008885
-
-#define REG_A6XX_RB_STENCIL_BUFFER_BASE_GMEM                   0x00008886
-
-#define REG_A6XX_RB_STENCILREF                                 0x00008887
-#define A6XX_RB_STENCILREF_REF__MASK                           0x000000ff
-#define A6XX_RB_STENCILREF_REF__SHIFT                          0
-static inline uint32_t A6XX_RB_STENCILREF_REF(uint32_t val)
-{
-       return ((val) << A6XX_RB_STENCILREF_REF__SHIFT) & A6XX_RB_STENCILREF_REF__MASK;
-}
-#define A6XX_RB_STENCILREF_BFREF__MASK                         0x0000ff00
-#define A6XX_RB_STENCILREF_BFREF__SHIFT                                8
-static inline uint32_t A6XX_RB_STENCILREF_BFREF(uint32_t val)
-{
-       return ((val) << A6XX_RB_STENCILREF_BFREF__SHIFT) & A6XX_RB_STENCILREF_BFREF__MASK;
-}
-
-#define REG_A6XX_RB_STENCILMASK                                        0x00008888
-#define A6XX_RB_STENCILMASK_MASK__MASK                         0x000000ff
-#define A6XX_RB_STENCILMASK_MASK__SHIFT                                0
-static inline uint32_t A6XX_RB_STENCILMASK_MASK(uint32_t val)
-{
-       return ((val) << A6XX_RB_STENCILMASK_MASK__SHIFT) & A6XX_RB_STENCILMASK_MASK__MASK;
-}
-#define A6XX_RB_STENCILMASK_BFMASK__MASK                       0x0000ff00
-#define A6XX_RB_STENCILMASK_BFMASK__SHIFT                      8
-static inline uint32_t A6XX_RB_STENCILMASK_BFMASK(uint32_t val)
-{
-       return ((val) << A6XX_RB_STENCILMASK_BFMASK__SHIFT) & A6XX_RB_STENCILMASK_BFMASK__MASK;
-}
-
-#define REG_A6XX_RB_STENCILWRMASK                              0x00008889
-#define A6XX_RB_STENCILWRMASK_WRMASK__MASK                     0x000000ff
-#define A6XX_RB_STENCILWRMASK_WRMASK__SHIFT                    0
-static inline uint32_t A6XX_RB_STENCILWRMASK_WRMASK(uint32_t val)
-{
-       return ((val) << A6XX_RB_STENCILWRMASK_WRMASK__SHIFT) & A6XX_RB_STENCILWRMASK_WRMASK__MASK;
-}
-#define A6XX_RB_STENCILWRMASK_BFWRMASK__MASK                   0x0000ff00
-#define A6XX_RB_STENCILWRMASK_BFWRMASK__SHIFT                  8
-static inline uint32_t A6XX_RB_STENCILWRMASK_BFWRMASK(uint32_t val)
-{
-       return ((val) << A6XX_RB_STENCILWRMASK_BFWRMASK__SHIFT) & A6XX_RB_STENCILWRMASK_BFWRMASK__MASK;
-}
-
-#define REG_A6XX_RB_WINDOW_OFFSET                              0x00008890
-#define A6XX_RB_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE            0x80000000
-#define A6XX_RB_WINDOW_OFFSET_X__MASK                          0x00007fff
-#define A6XX_RB_WINDOW_OFFSET_X__SHIFT                         0
-static inline uint32_t A6XX_RB_WINDOW_OFFSET_X(uint32_t val)
-{
-       return ((val) << A6XX_RB_WINDOW_OFFSET_X__SHIFT) & A6XX_RB_WINDOW_OFFSET_X__MASK;
-}
-#define A6XX_RB_WINDOW_OFFSET_Y__MASK                          0x7fff0000
-#define A6XX_RB_WINDOW_OFFSET_Y__SHIFT                         16
-static inline uint32_t A6XX_RB_WINDOW_OFFSET_Y(uint32_t val)
-{
-       return ((val) << A6XX_RB_WINDOW_OFFSET_Y__SHIFT) & A6XX_RB_WINDOW_OFFSET_Y__MASK;
-}
-
-#define REG_A6XX_RB_SAMPLE_COUNT_CONTROL                       0x00008891
-#define A6XX_RB_SAMPLE_COUNT_CONTROL_COPY                      0x00000002
-
-#define REG_A6XX_RB_LRZ_CNTL                                   0x00008898
-#define A6XX_RB_LRZ_CNTL_ENABLE                                        0x00000001
-
-#define REG_A6XX_RB_UNKNOWN_88D0                               0x000088d0
-
-#define REG_A6XX_RB_BLIT_SCISSOR_TL                            0x000088d1
-#define A6XX_RB_BLIT_SCISSOR_TL_WINDOW_OFFSET_DISABLE          0x80000000
-#define A6XX_RB_BLIT_SCISSOR_TL_X__MASK                                0x00007fff
-#define A6XX_RB_BLIT_SCISSOR_TL_X__SHIFT                       0
-static inline uint32_t A6XX_RB_BLIT_SCISSOR_TL_X(uint32_t val)
-{
-       return ((val) << A6XX_RB_BLIT_SCISSOR_TL_X__SHIFT) & A6XX_RB_BLIT_SCISSOR_TL_X__MASK;
-}
-#define A6XX_RB_BLIT_SCISSOR_TL_Y__MASK                                0x7fff0000
-#define A6XX_RB_BLIT_SCISSOR_TL_Y__SHIFT                       16
-static inline uint32_t A6XX_RB_BLIT_SCISSOR_TL_Y(uint32_t val)
-{
-       return ((val) << A6XX_RB_BLIT_SCISSOR_TL_Y__SHIFT) & A6XX_RB_BLIT_SCISSOR_TL_Y__MASK;
-}
-
-#define REG_A6XX_RB_BLIT_SCISSOR_BR                            0x000088d2
-#define A6XX_RB_BLIT_SCISSOR_BR_WINDOW_OFFSET_DISABLE          0x80000000
-#define A6XX_RB_BLIT_SCISSOR_BR_X__MASK                                0x00007fff
-#define A6XX_RB_BLIT_SCISSOR_BR_X__SHIFT                       0
-static inline uint32_t A6XX_RB_BLIT_SCISSOR_BR_X(uint32_t val)
-{
-       return ((val) << A6XX_RB_BLIT_SCISSOR_BR_X__SHIFT) & A6XX_RB_BLIT_SCISSOR_BR_X__MASK;
-}
-#define A6XX_RB_BLIT_SCISSOR_BR_Y__MASK                                0x7fff0000
-#define A6XX_RB_BLIT_SCISSOR_BR_Y__SHIFT                       16
-static inline uint32_t A6XX_RB_BLIT_SCISSOR_BR_Y(uint32_t val)
-{
-       return ((val) << A6XX_RB_BLIT_SCISSOR_BR_Y__SHIFT) & A6XX_RB_BLIT_SCISSOR_BR_Y__MASK;
-}
-
-#define REG_A6XX_RB_MSAA_CNTL                                  0x000088d5
-#define A6XX_RB_MSAA_CNTL_SAMPLES__MASK                                0x00000018
-#define A6XX_RB_MSAA_CNTL_SAMPLES__SHIFT                       3
-static inline uint32_t A6XX_RB_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
-{
-       return ((val) << A6XX_RB_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_MSAA_CNTL_SAMPLES__MASK;
-}
-
-#define REG_A6XX_RB_BLIT_BASE_GMEM                             0x000088d6
-
-#define REG_A6XX_RB_BLIT_DST_INFO                              0x000088d7
-#define A6XX_RB_BLIT_DST_INFO_TILE_MODE__MASK                  0x00000003
-#define A6XX_RB_BLIT_DST_INFO_TILE_MODE__SHIFT                 0
-static inline uint32_t A6XX_RB_BLIT_DST_INFO_TILE_MODE(enum a6xx_tile_mode val)
-{
-       return ((val) << A6XX_RB_BLIT_DST_INFO_TILE_MODE__SHIFT) & A6XX_RB_BLIT_DST_INFO_TILE_MODE__MASK;
-}
-#define A6XX_RB_BLIT_DST_INFO_FLAGS                            0x00000004
-#define A6XX_RB_BLIT_DST_INFO_SAMPLES__MASK                    0x00000018
-#define A6XX_RB_BLIT_DST_INFO_SAMPLES__SHIFT                   3
-static inline uint32_t A6XX_RB_BLIT_DST_INFO_SAMPLES(enum a3xx_msaa_samples val)
-{
-       return ((val) << A6XX_RB_BLIT_DST_INFO_SAMPLES__SHIFT) & A6XX_RB_BLIT_DST_INFO_SAMPLES__MASK;
-}
-#define A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__MASK               0x00007f80
-#define A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__SHIFT              7
-static inline uint32_t A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
-{
-       return ((val) << A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__MASK;
-}
-#define A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__MASK                 0x00000060
-#define A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__SHIFT                        5
-static inline uint32_t A6XX_RB_BLIT_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__MASK;
-}
-
-#define REG_A6XX_RB_BLIT_DST_LO                                        0x000088d8
-
-#define REG_A6XX_RB_BLIT_DST_HI                                        0x000088d9
-
-#define REG_A6XX_RB_BLIT_DST_PITCH                             0x000088da
-#define A6XX_RB_BLIT_DST_PITCH__MASK                           0xffffffff
-#define A6XX_RB_BLIT_DST_PITCH__SHIFT                          0
-static inline uint32_t A6XX_RB_BLIT_DST_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A6XX_RB_BLIT_DST_PITCH__SHIFT) & A6XX_RB_BLIT_DST_PITCH__MASK;
-}
-
-#define REG_A6XX_RB_BLIT_DST_ARRAY_PITCH                       0x000088db
-#define A6XX_RB_BLIT_DST_ARRAY_PITCH__MASK                     0xffffffff
-#define A6XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT                    0
-static inline uint32_t A6XX_RB_BLIT_DST_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A6XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT) & A6XX_RB_BLIT_DST_ARRAY_PITCH__MASK;
-}
-
-#define REG_A6XX_RB_BLIT_FLAG_DST_LO                           0x000088dc
-
-#define REG_A6XX_RB_BLIT_FLAG_DST_HI                           0x000088dd
-
-#define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW0                       0x000088df
-
-#define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW1                       0x000088e0
-
-#define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW2                       0x000088e1
-
-#define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW3                       0x000088e2
-
-#define REG_A6XX_RB_BLIT_INFO                                  0x000088e3
-#define A6XX_RB_BLIT_INFO_UNK0                                 0x00000001
-#define A6XX_RB_BLIT_INFO_GMEM                                 0x00000002
-#define A6XX_RB_BLIT_INFO_INTEGER                              0x00000004
-#define A6XX_RB_BLIT_INFO_DEPTH                                        0x00000008
-#define A6XX_RB_BLIT_INFO_CLEAR_MASK__MASK                     0x000000f0
-#define A6XX_RB_BLIT_INFO_CLEAR_MASK__SHIFT                    4
-static inline uint32_t A6XX_RB_BLIT_INFO_CLEAR_MASK(uint32_t val)
-{
-       return ((val) << A6XX_RB_BLIT_INFO_CLEAR_MASK__SHIFT) & A6XX_RB_BLIT_INFO_CLEAR_MASK__MASK;
-}
-
-#define REG_A6XX_RB_UNKNOWN_88F0                               0x000088f0
-
-#define REG_A6XX_RB_DEPTH_FLAG_BUFFER_BASE_LO                  0x00008900
-
-#define REG_A6XX_RB_DEPTH_FLAG_BUFFER_BASE_HI                  0x00008901
-
-#define REG_A6XX_RB_DEPTH_FLAG_BUFFER_PITCH                    0x00008902
-
-static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER(uint32_t i0) { return 0x00008903 + 0x3*i0; }
-
-static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_ADDR_LO(uint32_t i0) { return 0x00008903 + 0x3*i0; }
-
-static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_ADDR_HI(uint32_t i0) { return 0x00008904 + 0x3*i0; }
-
-static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t i0) { return 0x00008905 + 0x3*i0; }
-#define A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__MASK              0x000007ff
-#define A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__SHIFT             0
-static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__MASK;
-}
-#define A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK                0x003ff800
-#define A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT       11
-static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK;
-}
-
-#define REG_A6XX_RB_SAMPLE_COUNT_ADDR_LO                       0x00008927
-
-#define REG_A6XX_RB_SAMPLE_COUNT_ADDR_HI                       0x00008928
-
-#define REG_A6XX_RB_2D_BLIT_CNTL                               0x00008c00
-#define A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__MASK                        0x0000ff00
-#define A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT               8
-static inline uint32_t A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT(enum a6xx_color_fmt val)
-{
-       return ((val) << A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT) & A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__MASK;
-}
-#define A6XX_RB_2D_BLIT_CNTL_SCISSOR                           0x00010000
-#define A6XX_RB_2D_BLIT_CNTL_IFMT__MASK                                0x1f000000
-#define A6XX_RB_2D_BLIT_CNTL_IFMT__SHIFT                       24
-static inline uint32_t A6XX_RB_2D_BLIT_CNTL_IFMT(enum a6xx_2d_ifmt val)
-{
-       return ((val) << A6XX_RB_2D_BLIT_CNTL_IFMT__SHIFT) & A6XX_RB_2D_BLIT_CNTL_IFMT__MASK;
-}
-
-#define REG_A6XX_RB_UNKNOWN_8C01                               0x00008c01
-
-#define REG_A6XX_RB_2D_DST_INFO                                        0x00008c17
-#define A6XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK                 0x000000ff
-#define A6XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT                        0
-static inline uint32_t A6XX_RB_2D_DST_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
-{
-       return ((val) << A6XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK;
-}
-#define A6XX_RB_2D_DST_INFO_TILE_MODE__MASK                    0x00000300
-#define A6XX_RB_2D_DST_INFO_TILE_MODE__SHIFT                   8
-static inline uint32_t A6XX_RB_2D_DST_INFO_TILE_MODE(enum a6xx_tile_mode val)
-{
-       return ((val) << A6XX_RB_2D_DST_INFO_TILE_MODE__SHIFT) & A6XX_RB_2D_DST_INFO_TILE_MODE__MASK;
-}
-#define A6XX_RB_2D_DST_INFO_COLOR_SWAP__MASK                   0x00000c00
-#define A6XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT                  10
-static inline uint32_t A6XX_RB_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A6XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_2D_DST_INFO_COLOR_SWAP__MASK;
-}
-#define A6XX_RB_2D_DST_INFO_FLAGS                              0x00001000
-
-#define REG_A6XX_RB_2D_DST_LO                                  0x00008c18
-
-#define REG_A6XX_RB_2D_DST_HI                                  0x00008c19
-
-#define REG_A6XX_RB_2D_DST_SIZE                                        0x00008c1a
-#define A6XX_RB_2D_DST_SIZE_PITCH__MASK                                0x0000ffff
-#define A6XX_RB_2D_DST_SIZE_PITCH__SHIFT                       0
-static inline uint32_t A6XX_RB_2D_DST_SIZE_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A6XX_RB_2D_DST_SIZE_PITCH__SHIFT) & A6XX_RB_2D_DST_SIZE_PITCH__MASK;
-}
-
-#define REG_A6XX_RB_2D_DST_FLAGS_LO                            0x00008c20
-
-#define REG_A6XX_RB_2D_DST_FLAGS_HI                            0x00008c21
-
-#define REG_A6XX_RB_2D_SRC_SOLID_C0                            0x00008c2c
-
-#define REG_A6XX_RB_2D_SRC_SOLID_C1                            0x00008c2d
-
-#define REG_A6XX_RB_2D_SRC_SOLID_C2                            0x00008c2e
-
-#define REG_A6XX_RB_2D_SRC_SOLID_C3                            0x00008c2f
-
-#define REG_A6XX_RB_UNKNOWN_8E01                               0x00008e01
-
-#define REG_A6XX_RB_UNKNOWN_8E04                               0x00008e04
-
-#define REG_A6XX_RB_CCU_CNTL                                   0x00008e07
-
-#define REG_A6XX_VPC_UNKNOWN_9101                              0x00009101
-
-#define REG_A6XX_VPC_GS_SIV_CNTL                               0x00009104
-
-#define REG_A6XX_VPC_UNKNOWN_9107                              0x00009107
-
-#define REG_A6XX_VPC_UNKNOWN_9108                              0x00009108
-
-static inline uint32_t REG_A6XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00009200 + 0x1*i0; }
-
-static inline uint32_t REG_A6XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00009200 + 0x1*i0; }
-
-static inline uint32_t REG_A6XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00009208 + 0x1*i0; }
-
-static inline uint32_t REG_A6XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00009208 + 0x1*i0; }
-
-#define REG_A6XX_VPC_UNKNOWN_9210                              0x00009210
-
-#define REG_A6XX_VPC_UNKNOWN_9211                              0x00009211
-
-static inline uint32_t REG_A6XX_VPC_VAR(uint32_t i0) { return 0x00009212 + 0x1*i0; }
-
-static inline uint32_t REG_A6XX_VPC_VAR_DISABLE(uint32_t i0) { return 0x00009212 + 0x1*i0; }
-
-#define REG_A6XX_VPC_SO_CNTL                                   0x00009216
-#define A6XX_VPC_SO_CNTL_ENABLE                                        0x00010000
-
-#define REG_A6XX_VPC_SO_PROG                                   0x00009217
-#define A6XX_VPC_SO_PROG_A_BUF__MASK                           0x00000003
-#define A6XX_VPC_SO_PROG_A_BUF__SHIFT                          0
-static inline uint32_t A6XX_VPC_SO_PROG_A_BUF(uint32_t val)
-{
-       return ((val) << A6XX_VPC_SO_PROG_A_BUF__SHIFT) & A6XX_VPC_SO_PROG_A_BUF__MASK;
-}
-#define A6XX_VPC_SO_PROG_A_OFF__MASK                           0x000007fc
-#define A6XX_VPC_SO_PROG_A_OFF__SHIFT                          2
-static inline uint32_t A6XX_VPC_SO_PROG_A_OFF(uint32_t val)
-{
-       assert(!(val & 0x3));
-       return ((val >> 2) << A6XX_VPC_SO_PROG_A_OFF__SHIFT) & A6XX_VPC_SO_PROG_A_OFF__MASK;
-}
-#define A6XX_VPC_SO_PROG_A_EN                                  0x00000800
-#define A6XX_VPC_SO_PROG_B_BUF__MASK                           0x00003000
-#define A6XX_VPC_SO_PROG_B_BUF__SHIFT                          12
-static inline uint32_t A6XX_VPC_SO_PROG_B_BUF(uint32_t val)
-{
-       return ((val) << A6XX_VPC_SO_PROG_B_BUF__SHIFT) & A6XX_VPC_SO_PROG_B_BUF__MASK;
-}
-#define A6XX_VPC_SO_PROG_B_OFF__MASK                           0x007fc000
-#define A6XX_VPC_SO_PROG_B_OFF__SHIFT                          14
-static inline uint32_t A6XX_VPC_SO_PROG_B_OFF(uint32_t val)
-{
-       assert(!(val & 0x3));
-       return ((val >> 2) << A6XX_VPC_SO_PROG_B_OFF__SHIFT) & A6XX_VPC_SO_PROG_B_OFF__MASK;
-}
-#define A6XX_VPC_SO_PROG_B_EN                                  0x00800000
-
-static inline uint32_t REG_A6XX_VPC_SO(uint32_t i0) { return 0x0000921a + 0x7*i0; }
-
-static inline uint32_t REG_A6XX_VPC_SO_BUFFER_BASE_LO(uint32_t i0) { return 0x0000921a + 0x7*i0; }
-
-static inline uint32_t REG_A6XX_VPC_SO_BUFFER_BASE_HI(uint32_t i0) { return 0x0000921b + 0x7*i0; }
-
-static inline uint32_t REG_A6XX_VPC_SO_BUFFER_SIZE(uint32_t i0) { return 0x0000921c + 0x7*i0; }
-
-static inline uint32_t REG_A6XX_VPC_SO_NCOMP(uint32_t i0) { return 0x0000921d + 0x7*i0; }
-
-static inline uint32_t REG_A6XX_VPC_SO_BUFFER_OFFSET(uint32_t i0) { return 0x0000921e + 0x7*i0; }
-
-static inline uint32_t REG_A6XX_VPC_SO_FLUSH_BASE_LO(uint32_t i0) { return 0x0000921f + 0x7*i0; }
-
-static inline uint32_t REG_A6XX_VPC_SO_FLUSH_BASE_HI(uint32_t i0) { return 0x00009220 + 0x7*i0; }
-
-#define REG_A6XX_VPC_UNKNOWN_9236                              0x00009236
-
-#define REG_A6XX_VPC_UNKNOWN_9300                              0x00009300
-
-#define REG_A6XX_VPC_PACK                                      0x00009301
-#define A6XX_VPC_PACK_STRIDE_IN_VPC__MASK                      0x000000ff
-#define A6XX_VPC_PACK_STRIDE_IN_VPC__SHIFT                     0
-static inline uint32_t A6XX_VPC_PACK_STRIDE_IN_VPC(uint32_t val)
-{
-       return ((val) << A6XX_VPC_PACK_STRIDE_IN_VPC__SHIFT) & A6XX_VPC_PACK_STRIDE_IN_VPC__MASK;
-}
-#define A6XX_VPC_PACK_NUMNONPOSVAR__MASK                       0x0000ff00
-#define A6XX_VPC_PACK_NUMNONPOSVAR__SHIFT                      8
-static inline uint32_t A6XX_VPC_PACK_NUMNONPOSVAR(uint32_t val)
-{
-       return ((val) << A6XX_VPC_PACK_NUMNONPOSVAR__SHIFT) & A6XX_VPC_PACK_NUMNONPOSVAR__MASK;
-}
-#define A6XX_VPC_PACK_PSIZELOC__MASK                           0x00ff0000
-#define A6XX_VPC_PACK_PSIZELOC__SHIFT                          16
-static inline uint32_t A6XX_VPC_PACK_PSIZELOC(uint32_t val)
-{
-       return ((val) << A6XX_VPC_PACK_PSIZELOC__SHIFT) & A6XX_VPC_PACK_PSIZELOC__MASK;
-}
-
-#define REG_A6XX_VPC_CNTL_0                                    0x00009304
-#define A6XX_VPC_CNTL_0_NUMNONPOSVAR__MASK                     0x000000ff
-#define A6XX_VPC_CNTL_0_NUMNONPOSVAR__SHIFT                    0
-static inline uint32_t A6XX_VPC_CNTL_0_NUMNONPOSVAR(uint32_t val)
-{
-       return ((val) << A6XX_VPC_CNTL_0_NUMNONPOSVAR__SHIFT) & A6XX_VPC_CNTL_0_NUMNONPOSVAR__MASK;
-}
-#define A6XX_VPC_CNTL_0_VARYING                                        0x00010000
-
-#define REG_A6XX_VPC_SO_BUF_CNTL                               0x00009305
-#define A6XX_VPC_SO_BUF_CNTL_BUF0                              0x00000001
-#define A6XX_VPC_SO_BUF_CNTL_BUF1                              0x00000008
-#define A6XX_VPC_SO_BUF_CNTL_BUF2                              0x00000040
-#define A6XX_VPC_SO_BUF_CNTL_BUF3                              0x00000200
-#define A6XX_VPC_SO_BUF_CNTL_ENABLE                            0x00008000
-
-#define REG_A6XX_VPC_SO_OVERRIDE                               0x00009306
-#define A6XX_VPC_SO_OVERRIDE_SO_DISABLE                                0x00000001
-
-#define REG_A6XX_VPC_UNKNOWN_9600                              0x00009600
-
-#define REG_A6XX_VPC_UNKNOWN_9602                              0x00009602
-
-#define REG_A6XX_PC_UNKNOWN_9801                               0x00009801
-
-#define REG_A6XX_PC_RESTART_INDEX                              0x00009803
-
-#define REG_A6XX_PC_MODE_CNTL                                  0x00009804
-
-#define REG_A6XX_PC_UNKNOWN_9805                               0x00009805
-
-#define REG_A6XX_PC_UNKNOWN_9806                               0x00009806
-
-#define REG_A6XX_PC_UNKNOWN_9980                               0x00009980
-
-#define REG_A6XX_PC_UNKNOWN_9981                               0x00009981
-
-#define REG_A6XX_PC_UNKNOWN_9990                               0x00009990
-
-#define REG_A6XX_PC_PRIMITIVE_CNTL_0                           0x00009b00
-#define A6XX_PC_PRIMITIVE_CNTL_0_PRIMITIVE_RESTART             0x00000001
-#define A6XX_PC_PRIMITIVE_CNTL_0_PROVOKING_VTX_LAST            0x00000002
-
-#define REG_A6XX_PC_PRIMITIVE_CNTL_1                           0x00009b01
-#define A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__MASK           0x0000007f
-#define A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__SHIFT          0
-static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC(uint32_t val)
-{
-       return ((val) << A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__MASK;
-}
-#define A6XX_PC_PRIMITIVE_CNTL_1_PSIZE                         0x00000100
-
-#define REG_A6XX_PC_UNKNOWN_9B06                               0x00009b06
-
-#define REG_A6XX_PC_UNKNOWN_9B07                               0x00009b07
-
-#define REG_A6XX_PC_TESSFACTOR_ADDR_LO                         0x00009e08
-
-#define REG_A6XX_PC_TESSFACTOR_ADDR_HI                         0x00009e09
-
-#define REG_A6XX_PC_UNKNOWN_9E72                               0x00009e72
-
-#define REG_A6XX_VFD_CONTROL_0                                 0x0000a000
-#define A6XX_VFD_CONTROL_0_VTXCNT__MASK                                0x0000003f
-#define A6XX_VFD_CONTROL_0_VTXCNT__SHIFT                       0
-static inline uint32_t A6XX_VFD_CONTROL_0_VTXCNT(uint32_t val)
-{
-       return ((val) << A6XX_VFD_CONTROL_0_VTXCNT__SHIFT) & A6XX_VFD_CONTROL_0_VTXCNT__MASK;
-}
-
-#define REG_A6XX_VFD_CONTROL_1                                 0x0000a001
-#define A6XX_VFD_CONTROL_1_REGID4VTX__MASK                     0x000000ff
-#define A6XX_VFD_CONTROL_1_REGID4VTX__SHIFT                    0
-static inline uint32_t A6XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
-{
-       return ((val) << A6XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A6XX_VFD_CONTROL_1_REGID4VTX__MASK;
-}
-#define A6XX_VFD_CONTROL_1_REGID4INST__MASK                    0x0000ff00
-#define A6XX_VFD_CONTROL_1_REGID4INST__SHIFT                   8
-static inline uint32_t A6XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
-{
-       return ((val) << A6XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A6XX_VFD_CONTROL_1_REGID4INST__MASK;
-}
-#define A6XX_VFD_CONTROL_1_REGID4PRIMID__MASK                  0x00ff0000
-#define A6XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT                 16
-static inline uint32_t A6XX_VFD_CONTROL_1_REGID4PRIMID(uint32_t val)
-{
-       return ((val) << A6XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT) & A6XX_VFD_CONTROL_1_REGID4PRIMID__MASK;
-}
-
-#define REG_A6XX_VFD_CONTROL_2                                 0x0000a002
-#define A6XX_VFD_CONTROL_2_REGID_PATCHID__MASK                 0x000000ff
-#define A6XX_VFD_CONTROL_2_REGID_PATCHID__SHIFT                        0
-static inline uint32_t A6XX_VFD_CONTROL_2_REGID_PATCHID(uint32_t val)
-{
-       return ((val) << A6XX_VFD_CONTROL_2_REGID_PATCHID__SHIFT) & A6XX_VFD_CONTROL_2_REGID_PATCHID__MASK;
-}
-
-#define REG_A6XX_VFD_CONTROL_3                                 0x0000a003
-#define A6XX_VFD_CONTROL_3_REGID_PATCHID__MASK                 0x0000ff00
-#define A6XX_VFD_CONTROL_3_REGID_PATCHID__SHIFT                        8
-static inline uint32_t A6XX_VFD_CONTROL_3_REGID_PATCHID(uint32_t val)
-{
-       return ((val) << A6XX_VFD_CONTROL_3_REGID_PATCHID__SHIFT) & A6XX_VFD_CONTROL_3_REGID_PATCHID__MASK;
-}
-#define A6XX_VFD_CONTROL_3_REGID_TESSX__MASK                   0x00ff0000
-#define A6XX_VFD_CONTROL_3_REGID_TESSX__SHIFT                  16
-static inline uint32_t A6XX_VFD_CONTROL_3_REGID_TESSX(uint32_t val)
-{
-       return ((val) << A6XX_VFD_CONTROL_3_REGID_TESSX__SHIFT) & A6XX_VFD_CONTROL_3_REGID_TESSX__MASK;
-}
-#define A6XX_VFD_CONTROL_3_REGID_TESSY__MASK                   0xff000000
-#define A6XX_VFD_CONTROL_3_REGID_TESSY__SHIFT                  24
-static inline uint32_t A6XX_VFD_CONTROL_3_REGID_TESSY(uint32_t val)
-{
-       return ((val) << A6XX_VFD_CONTROL_3_REGID_TESSY__SHIFT) & A6XX_VFD_CONTROL_3_REGID_TESSY__MASK;
-}
-
-#define REG_A6XX_VFD_CONTROL_4                                 0x0000a004
-
-#define REG_A6XX_VFD_CONTROL_5                                 0x0000a005
-
-#define REG_A6XX_VFD_CONTROL_6                                 0x0000a006
-
-#define REG_A6XX_VFD_MODE_CNTL                                 0x0000a007
-#define A6XX_VFD_MODE_CNTL_BINNING_PASS                                0x00000001
-
-#define REG_A6XX_VFD_UNKNOWN_A008                              0x0000a008
-
-#define REG_A6XX_VFD_UNKNOWN_A009                              0x0000a009
-
-#define REG_A6XX_VFD_INDEX_OFFSET                              0x0000a00e
-
-#define REG_A6XX_VFD_INSTANCE_START_OFFSET                     0x0000a00f
-
-static inline uint32_t REG_A6XX_VFD_FETCH(uint32_t i0) { return 0x0000a010 + 0x4*i0; }
-
-static inline uint32_t REG_A6XX_VFD_FETCH_BASE_LO(uint32_t i0) { return 0x0000a010 + 0x4*i0; }
-
-static inline uint32_t REG_A6XX_VFD_FETCH_BASE_HI(uint32_t i0) { return 0x0000a011 + 0x4*i0; }
-
-static inline uint32_t REG_A6XX_VFD_FETCH_SIZE(uint32_t i0) { return 0x0000a012 + 0x4*i0; }
-
-static inline uint32_t REG_A6XX_VFD_FETCH_STRIDE(uint32_t i0) { return 0x0000a013 + 0x4*i0; }
-
-static inline uint32_t REG_A6XX_VFD_DECODE(uint32_t i0) { return 0x0000a090 + 0x2*i0; }
-
-static inline uint32_t REG_A6XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000a090 + 0x2*i0; }
-#define A6XX_VFD_DECODE_INSTR_IDX__MASK                                0x0000001f
-#define A6XX_VFD_DECODE_INSTR_IDX__SHIFT                       0
-static inline uint32_t A6XX_VFD_DECODE_INSTR_IDX(uint32_t val)
-{
-       return ((val) << A6XX_VFD_DECODE_INSTR_IDX__SHIFT) & A6XX_VFD_DECODE_INSTR_IDX__MASK;
-}
-#define A6XX_VFD_DECODE_INSTR_INSTANCED                                0x00020000
-#define A6XX_VFD_DECODE_INSTR_FORMAT__MASK                     0x0ff00000
-#define A6XX_VFD_DECODE_INSTR_FORMAT__SHIFT                    20
-static inline uint32_t A6XX_VFD_DECODE_INSTR_FORMAT(enum a6xx_vtx_fmt val)
-{
-       return ((val) << A6XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A6XX_VFD_DECODE_INSTR_FORMAT__MASK;
-}
-#define A6XX_VFD_DECODE_INSTR_SWAP__MASK                       0x30000000
-#define A6XX_VFD_DECODE_INSTR_SWAP__SHIFT                      28
-static inline uint32_t A6XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A6XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A6XX_VFD_DECODE_INSTR_SWAP__MASK;
-}
-#define A6XX_VFD_DECODE_INSTR_UNK30                            0x40000000
-#define A6XX_VFD_DECODE_INSTR_FLOAT                            0x80000000
-
-static inline uint32_t REG_A6XX_VFD_DECODE_STEP_RATE(uint32_t i0) { return 0x0000a091 + 0x2*i0; }
-
-static inline uint32_t REG_A6XX_VFD_DEST_CNTL(uint32_t i0) { return 0x0000a0d0 + 0x1*i0; }
-
-static inline uint32_t REG_A6XX_VFD_DEST_CNTL_INSTR(uint32_t i0) { return 0x0000a0d0 + 0x1*i0; }
-#define A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK               0x0000000f
-#define A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT              0
-static inline uint32_t A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK(uint32_t val)
-{
-       return ((val) << A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT) & A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK;
-}
-#define A6XX_VFD_DEST_CNTL_INSTR_REGID__MASK                   0x00000ff0
-#define A6XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT                  4
-static inline uint32_t A6XX_VFD_DEST_CNTL_INSTR_REGID(uint32_t val)
-{
-       return ((val) << A6XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT) & A6XX_VFD_DEST_CNTL_INSTR_REGID__MASK;
-}
-
-#define REG_A6XX_SP_UNKNOWN_A0F8                               0x0000a0f8
-
-#define REG_A6XX_SP_PRIMITIVE_CNTL                             0x0000a802
-#define A6XX_SP_PRIMITIVE_CNTL_VSOUT__MASK                     0x0000001f
-#define A6XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT                    0
-static inline uint32_t A6XX_SP_PRIMITIVE_CNTL_VSOUT(uint32_t val)
-{
-       return ((val) << A6XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT) & A6XX_SP_PRIMITIVE_CNTL_VSOUT__MASK;
-}
-
-static inline uint32_t REG_A6XX_SP_VS_OUT(uint32_t i0) { return 0x0000a803 + 0x1*i0; }
-
-static inline uint32_t REG_A6XX_SP_VS_OUT_REG(uint32_t i0) { return 0x0000a803 + 0x1*i0; }
-#define A6XX_SP_VS_OUT_REG_A_REGID__MASK                       0x000000ff
-#define A6XX_SP_VS_OUT_REG_A_REGID__SHIFT                      0
-static inline uint32_t A6XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
-{
-       return ((val) << A6XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A6XX_SP_VS_OUT_REG_A_REGID__MASK;
-}
-#define A6XX_SP_VS_OUT_REG_A_COMPMASK__MASK                    0x00000f00
-#define A6XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT                   8
-static inline uint32_t A6XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
-{
-       return ((val) << A6XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A6XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
-}
-#define A6XX_SP_VS_OUT_REG_B_REGID__MASK                       0x00ff0000
-#define A6XX_SP_VS_OUT_REG_B_REGID__SHIFT                      16
-static inline uint32_t A6XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
-{
-       return ((val) << A6XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A6XX_SP_VS_OUT_REG_B_REGID__MASK;
-}
-#define A6XX_SP_VS_OUT_REG_B_COMPMASK__MASK                    0x0f000000
-#define A6XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT                   24
-static inline uint32_t A6XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
-{
-       return ((val) << A6XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A6XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
-}
-
-static inline uint32_t REG_A6XX_SP_VS_VPC_DST(uint32_t i0) { return 0x0000a813 + 0x1*i0; }
-
-static inline uint32_t REG_A6XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x0000a813 + 0x1*i0; }
-#define A6XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK                   0x000000ff
-#define A6XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT                  0
-static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
-{
-       return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
-}
-#define A6XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK                   0x0000ff00
-#define A6XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT                  8
-static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
-{
-       return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
-}
-#define A6XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK                   0x00ff0000
-#define A6XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT                  16
-static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
-{
-       return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
-}
-#define A6XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK                   0xff000000
-#define A6XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT                  24
-static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
-{
-       return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
-}
-
-#define REG_A6XX_SP_VS_CTRL_REG0                               0x0000a800
-#define A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x0000007e
-#define A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           1
-static inline uint32_t A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
-}
-#define A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x00001f80
-#define A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           7
-static inline uint32_t A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
-}
-#define A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK                 0x000fc000
-#define A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT                        14
-static inline uint32_t A6XX_SP_VS_CTRL_REG0_BRANCHSTACK(uint32_t val)
-{
-       return ((val) << A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK;
-}
-#define A6XX_SP_VS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
-#define A6XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT                 20
-static inline uint32_t A6XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A6XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
-}
-#define A6XX_SP_VS_CTRL_REG0_VARYING                           0x00400000
-#define A6XX_SP_VS_CTRL_REG0_PIXLODENABLE                      0x04000000
-#define A6XX_SP_VS_CTRL_REG0_MERGEDREGS                                0x80000000
-
-#define REG_A6XX_SP_UNKNOWN_A81B                               0x0000a81b
-
-#define REG_A6XX_SP_VS_OBJ_START_LO                            0x0000a81c
-
-#define REG_A6XX_SP_VS_OBJ_START_HI                            0x0000a81d
-
-#define REG_A6XX_SP_VS_TEX_COUNT                               0x0000a822
-
-#define REG_A6XX_SP_VS_CONFIG                                  0x0000a823
-#define A6XX_SP_VS_CONFIG_ENABLED                              0x00000100
-#define A6XX_SP_VS_CONFIG_NTEX__MASK                           0x0001fe00
-#define A6XX_SP_VS_CONFIG_NTEX__SHIFT                          9
-static inline uint32_t A6XX_SP_VS_CONFIG_NTEX(uint32_t val)
-{
-       return ((val) << A6XX_SP_VS_CONFIG_NTEX__SHIFT) & A6XX_SP_VS_CONFIG_NTEX__MASK;
-}
-#define A6XX_SP_VS_CONFIG_NSAMP__MASK                          0x01fe0000
-#define A6XX_SP_VS_CONFIG_NSAMP__SHIFT                         17
-static inline uint32_t A6XX_SP_VS_CONFIG_NSAMP(uint32_t val)
-{
-       return ((val) << A6XX_SP_VS_CONFIG_NSAMP__SHIFT) & A6XX_SP_VS_CONFIG_NSAMP__MASK;
-}
-
-#define REG_A6XX_SP_VS_INSTRLEN                                        0x0000a824
-
-#define REG_A6XX_SP_HS_CTRL_REG0                               0x0000a830
-#define A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x0000007e
-#define A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           1
-static inline uint32_t A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
-}
-#define A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x00001f80
-#define A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           7
-static inline uint32_t A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
-}
-#define A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK                 0x000fc000
-#define A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT                        14
-static inline uint32_t A6XX_SP_HS_CTRL_REG0_BRANCHSTACK(uint32_t val)
-{
-       return ((val) << A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK;
-}
-#define A6XX_SP_HS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
-#define A6XX_SP_HS_CTRL_REG0_THREADSIZE__SHIFT                 20
-static inline uint32_t A6XX_SP_HS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A6XX_SP_HS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_HS_CTRL_REG0_THREADSIZE__MASK;
-}
-#define A6XX_SP_HS_CTRL_REG0_VARYING                           0x00400000
-#define A6XX_SP_HS_CTRL_REG0_PIXLODENABLE                      0x04000000
-#define A6XX_SP_HS_CTRL_REG0_MERGEDREGS                                0x80000000
-
-#define REG_A6XX_SP_HS_UNKNOWN_A831                            0x0000a831
-
-#define REG_A6XX_SP_HS_OBJ_START_LO                            0x0000a834
-
-#define REG_A6XX_SP_HS_OBJ_START_HI                            0x0000a835
-
-#define REG_A6XX_SP_HS_TEX_COUNT                               0x0000a83a
-
-#define REG_A6XX_SP_HS_CONFIG                                  0x0000a83b
-#define A6XX_SP_HS_CONFIG_ENABLED                              0x00000100
-#define A6XX_SP_HS_CONFIG_NTEX__MASK                           0x0001fe00
-#define A6XX_SP_HS_CONFIG_NTEX__SHIFT                          9
-static inline uint32_t A6XX_SP_HS_CONFIG_NTEX(uint32_t val)
-{
-       return ((val) << A6XX_SP_HS_CONFIG_NTEX__SHIFT) & A6XX_SP_HS_CONFIG_NTEX__MASK;
-}
-#define A6XX_SP_HS_CONFIG_NSAMP__MASK                          0x01fe0000
-#define A6XX_SP_HS_CONFIG_NSAMP__SHIFT                         17
-static inline uint32_t A6XX_SP_HS_CONFIG_NSAMP(uint32_t val)
-{
-       return ((val) << A6XX_SP_HS_CONFIG_NSAMP__SHIFT) & A6XX_SP_HS_CONFIG_NSAMP__MASK;
-}
-
-#define REG_A6XX_SP_HS_INSTRLEN                                        0x0000a83c
-
-#define REG_A6XX_SP_DS_CTRL_REG0                               0x0000a840
-#define A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x0000007e
-#define A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           1
-static inline uint32_t A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
-}
-#define A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x00001f80
-#define A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           7
-static inline uint32_t A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
-}
-#define A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK                 0x000fc000
-#define A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT                        14
-static inline uint32_t A6XX_SP_DS_CTRL_REG0_BRANCHSTACK(uint32_t val)
-{
-       return ((val) << A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK;
-}
-#define A6XX_SP_DS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
-#define A6XX_SP_DS_CTRL_REG0_THREADSIZE__SHIFT                 20
-static inline uint32_t A6XX_SP_DS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A6XX_SP_DS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_DS_CTRL_REG0_THREADSIZE__MASK;
-}
-#define A6XX_SP_DS_CTRL_REG0_VARYING                           0x00400000
-#define A6XX_SP_DS_CTRL_REG0_PIXLODENABLE                      0x04000000
-#define A6XX_SP_DS_CTRL_REG0_MERGEDREGS                                0x80000000
-
-#define REG_A6XX_SP_DS_OBJ_START_LO                            0x0000a85c
-
-#define REG_A6XX_SP_DS_OBJ_START_HI                            0x0000a85d
-
-#define REG_A6XX_SP_DS_TEX_COUNT                               0x0000a862
-
-#define REG_A6XX_SP_DS_CONFIG                                  0x0000a863
-#define A6XX_SP_DS_CONFIG_ENABLED                              0x00000100
-#define A6XX_SP_DS_CONFIG_NTEX__MASK                           0x0001fe00
-#define A6XX_SP_DS_CONFIG_NTEX__SHIFT                          9
-static inline uint32_t A6XX_SP_DS_CONFIG_NTEX(uint32_t val)
-{
-       return ((val) << A6XX_SP_DS_CONFIG_NTEX__SHIFT) & A6XX_SP_DS_CONFIG_NTEX__MASK;
-}
-#define A6XX_SP_DS_CONFIG_NSAMP__MASK                          0x01fe0000
-#define A6XX_SP_DS_CONFIG_NSAMP__SHIFT                         17
-static inline uint32_t A6XX_SP_DS_CONFIG_NSAMP(uint32_t val)
-{
-       return ((val) << A6XX_SP_DS_CONFIG_NSAMP__SHIFT) & A6XX_SP_DS_CONFIG_NSAMP__MASK;
-}
-
-#define REG_A6XX_SP_DS_INSTRLEN                                        0x0000a864
-
-#define REG_A6XX_SP_GS_CTRL_REG0                               0x0000a870
-#define A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x0000007e
-#define A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           1
-static inline uint32_t A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
-}
-#define A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x00001f80
-#define A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           7
-static inline uint32_t A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
-}
-#define A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK                 0x000fc000
-#define A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT                        14
-static inline uint32_t A6XX_SP_GS_CTRL_REG0_BRANCHSTACK(uint32_t val)
-{
-       return ((val) << A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK;
-}
-#define A6XX_SP_GS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
-#define A6XX_SP_GS_CTRL_REG0_THREADSIZE__SHIFT                 20
-static inline uint32_t A6XX_SP_GS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A6XX_SP_GS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_GS_CTRL_REG0_THREADSIZE__MASK;
-}
-#define A6XX_SP_GS_CTRL_REG0_VARYING                           0x00400000
-#define A6XX_SP_GS_CTRL_REG0_PIXLODENABLE                      0x04000000
-#define A6XX_SP_GS_CTRL_REG0_MERGEDREGS                                0x80000000
-
-#define REG_A6XX_SP_GS_UNKNOWN_A871                            0x0000a871
-
-#define REG_A6XX_SP_GS_OBJ_START_LO                            0x0000a88d
-
-#define REG_A6XX_SP_GS_OBJ_START_HI                            0x0000a88e
-
-#define REG_A6XX_SP_GS_TEX_COUNT                               0x0000a893
-
-#define REG_A6XX_SP_GS_CONFIG                                  0x0000a894
-#define A6XX_SP_GS_CONFIG_ENABLED                              0x00000100
-#define A6XX_SP_GS_CONFIG_NTEX__MASK                           0x0001fe00
-#define A6XX_SP_GS_CONFIG_NTEX__SHIFT                          9
-static inline uint32_t A6XX_SP_GS_CONFIG_NTEX(uint32_t val)
-{
-       return ((val) << A6XX_SP_GS_CONFIG_NTEX__SHIFT) & A6XX_SP_GS_CONFIG_NTEX__MASK;
-}
-#define A6XX_SP_GS_CONFIG_NSAMP__MASK                          0x01fe0000
-#define A6XX_SP_GS_CONFIG_NSAMP__SHIFT                         17
-static inline uint32_t A6XX_SP_GS_CONFIG_NSAMP(uint32_t val)
-{
-       return ((val) << A6XX_SP_GS_CONFIG_NSAMP__SHIFT) & A6XX_SP_GS_CONFIG_NSAMP__MASK;
-}
-
-#define REG_A6XX_SP_GS_INSTRLEN                                        0x0000a895
-
-#define REG_A6XX_SP_VS_TEX_SAMP_LO                             0x0000a8a0
-
-#define REG_A6XX_SP_VS_TEX_SAMP_HI                             0x0000a8a1
-
-#define REG_A6XX_SP_HS_TEX_SAMP_LO                             0x0000a8a2
-
-#define REG_A6XX_SP_HS_TEX_SAMP_HI                             0x0000a8a3
-
-#define REG_A6XX_SP_DS_TEX_SAMP_LO                             0x0000a8a4
-
-#define REG_A6XX_SP_DS_TEX_SAMP_HI                             0x0000a8a5
-
-#define REG_A6XX_SP_GS_TEX_SAMP_LO                             0x0000a8a6
-
-#define REG_A6XX_SP_GS_TEX_SAMP_HI                             0x0000a8a7
-
-#define REG_A6XX_SP_VS_TEX_CONST_LO                            0x0000a8a8
-
-#define REG_A6XX_SP_VS_TEX_CONST_HI                            0x0000a8a9
-
-#define REG_A6XX_SP_HS_TEX_CONST_LO                            0x0000a8aa
-
-#define REG_A6XX_SP_HS_TEX_CONST_HI                            0x0000a8ab
-
-#define REG_A6XX_SP_DS_TEX_CONST_LO                            0x0000a8ac
-
-#define REG_A6XX_SP_DS_TEX_CONST_HI                            0x0000a8ad
-
-#define REG_A6XX_SP_GS_TEX_CONST_LO                            0x0000a8ae
-
-#define REG_A6XX_SP_GS_TEX_CONST_HI                            0x0000a8af
-
-#define REG_A6XX_SP_FS_CTRL_REG0                               0x0000a980
-#define A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x0000007e
-#define A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           1
-static inline uint32_t A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
-}
-#define A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x00001f80
-#define A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           7
-static inline uint32_t A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
-}
-#define A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK                 0x000fc000
-#define A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT                        14
-static inline uint32_t A6XX_SP_FS_CTRL_REG0_BRANCHSTACK(uint32_t val)
-{
-       return ((val) << A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK;
-}
-#define A6XX_SP_FS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
-#define A6XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT                 20
-static inline uint32_t A6XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A6XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
-}
-#define A6XX_SP_FS_CTRL_REG0_VARYING                           0x00400000
-#define A6XX_SP_FS_CTRL_REG0_PIXLODENABLE                      0x04000000
-#define A6XX_SP_FS_CTRL_REG0_MERGEDREGS                                0x80000000
-
-#define REG_A6XX_SP_UNKNOWN_A982                               0x0000a982
-
-#define REG_A6XX_SP_FS_OBJ_START_LO                            0x0000a983
-
-#define REG_A6XX_SP_FS_OBJ_START_HI                            0x0000a984
-
-#define REG_A6XX_SP_BLEND_CNTL                                 0x0000a989
-#define A6XX_SP_BLEND_CNTL_ENABLED                             0x00000001
-#define A6XX_SP_BLEND_CNTL_UNK8                                        0x00000100
-#define A6XX_SP_BLEND_CNTL_ALPHA_TO_COVERAGE                   0x00000400
-
-#define REG_A6XX_SP_SRGB_CNTL                                  0x0000a98a
-#define A6XX_SP_SRGB_CNTL_SRGB_MRT0                            0x00000001
-#define A6XX_SP_SRGB_CNTL_SRGB_MRT1                            0x00000002
-#define A6XX_SP_SRGB_CNTL_SRGB_MRT2                            0x00000004
-#define A6XX_SP_SRGB_CNTL_SRGB_MRT3                            0x00000008
-#define A6XX_SP_SRGB_CNTL_SRGB_MRT4                            0x00000010
-#define A6XX_SP_SRGB_CNTL_SRGB_MRT5                            0x00000020
-#define A6XX_SP_SRGB_CNTL_SRGB_MRT6                            0x00000040
-#define A6XX_SP_SRGB_CNTL_SRGB_MRT7                            0x00000080
-
-#define REG_A6XX_SP_FS_RENDER_COMPONENTS                       0x0000a98b
-#define A6XX_SP_FS_RENDER_COMPONENTS_RT0__MASK                 0x0000000f
-#define A6XX_SP_FS_RENDER_COMPONENTS_RT0__SHIFT                        0
-static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT0(uint32_t val)
-{
-       return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT0__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT0__MASK;
-}
-#define A6XX_SP_FS_RENDER_COMPONENTS_RT1__MASK                 0x000000f0
-#define A6XX_SP_FS_RENDER_COMPONENTS_RT1__SHIFT                        4
-static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT1(uint32_t val)
-{
-       return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT1__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT1__MASK;
-}
-#define A6XX_SP_FS_RENDER_COMPONENTS_RT2__MASK                 0x00000f00
-#define A6XX_SP_FS_RENDER_COMPONENTS_RT2__SHIFT                        8
-static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT2(uint32_t val)
-{
-       return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT2__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT2__MASK;
-}
-#define A6XX_SP_FS_RENDER_COMPONENTS_RT3__MASK                 0x0000f000
-#define A6XX_SP_FS_RENDER_COMPONENTS_RT3__SHIFT                        12
-static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT3(uint32_t val)
-{
-       return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT3__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT3__MASK;
-}
-#define A6XX_SP_FS_RENDER_COMPONENTS_RT4__MASK                 0x000f0000
-#define A6XX_SP_FS_RENDER_COMPONENTS_RT4__SHIFT                        16
-static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT4(uint32_t val)
-{
-       return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT4__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT4__MASK;
-}
-#define A6XX_SP_FS_RENDER_COMPONENTS_RT5__MASK                 0x00f00000
-#define A6XX_SP_FS_RENDER_COMPONENTS_RT5__SHIFT                        20
-static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT5(uint32_t val)
-{
-       return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT5__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT5__MASK;
-}
-#define A6XX_SP_FS_RENDER_COMPONENTS_RT6__MASK                 0x0f000000
-#define A6XX_SP_FS_RENDER_COMPONENTS_RT6__SHIFT                        24
-static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT6(uint32_t val)
-{
-       return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT6__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT6__MASK;
-}
-#define A6XX_SP_FS_RENDER_COMPONENTS_RT7__MASK                 0xf0000000
-#define A6XX_SP_FS_RENDER_COMPONENTS_RT7__SHIFT                        28
-static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT7(uint32_t val)
-{
-       return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT7__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT7__MASK;
-}
-
-#define REG_A6XX_SP_FS_OUTPUT_CNTL0                            0x0000a98c
-#define A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__MASK              0x0000ff00
-#define A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__SHIFT             8
-static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID(uint32_t val)
-{
-       return ((val) << A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__MASK;
-}
-
-#define REG_A6XX_SP_FS_OUTPUT_CNTL1                            0x0000a98d
-#define A6XX_SP_FS_OUTPUT_CNTL1_MRT__MASK                      0x0000000f
-#define A6XX_SP_FS_OUTPUT_CNTL1_MRT__SHIFT                     0
-static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL1_MRT(uint32_t val)
-{
-       return ((val) << A6XX_SP_FS_OUTPUT_CNTL1_MRT__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL1_MRT__MASK;
-}
-
-static inline uint32_t REG_A6XX_SP_FS_MRT(uint32_t i0) { return 0x0000a996 + 0x1*i0; }
-
-static inline uint32_t REG_A6XX_SP_FS_MRT_REG(uint32_t i0) { return 0x0000a996 + 0x1*i0; }
-#define A6XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK                  0x000000ff
-#define A6XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT                 0
-static inline uint32_t A6XX_SP_FS_MRT_REG_COLOR_FORMAT(enum a6xx_color_fmt val)
-{
-       return ((val) << A6XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT) & A6XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK;
-}
-#define A6XX_SP_FS_MRT_REG_COLOR_SINT                          0x00000100
-#define A6XX_SP_FS_MRT_REG_COLOR_UINT                          0x00000200
-
-#define REG_A6XX_SP_UNKNOWN_A99E                               0x0000a99e
-
-#define REG_A6XX_SP_FS_TEX_COUNT                               0x0000a9a7
-
-#define REG_A6XX_SP_UNKNOWN_A9A8                               0x0000a9a8
-
-#define REG_A6XX_SP_FS_TEX_SAMP_LO                             0x0000a9e0
-
-#define REG_A6XX_SP_FS_TEX_SAMP_HI                             0x0000a9e1
-
-#define REG_A6XX_SP_CS_TEX_SAMP_LO                             0x0000a9e2
-
-#define REG_A6XX_SP_CS_TEX_SAMP_HI                             0x0000a9e3
-
-#define REG_A6XX_SP_FS_TEX_CONST_LO                            0x0000a9e4
-
-#define REG_A6XX_SP_FS_TEX_CONST_HI                            0x0000a9e5
-
-#define REG_A6XX_SP_CS_TEX_CONST_LO                            0x0000a9e6
-
-#define REG_A6XX_SP_CS_TEX_CONST_HI                            0x0000a9e7
-
-static inline uint32_t REG_A6XX_SP_FS_OUTPUT(uint32_t i0) { return 0x0000a98e + 0x1*i0; }
-
-static inline uint32_t REG_A6XX_SP_FS_OUTPUT_REG(uint32_t i0) { return 0x0000a98e + 0x1*i0; }
-#define A6XX_SP_FS_OUTPUT_REG_REGID__MASK                      0x000000ff
-#define A6XX_SP_FS_OUTPUT_REG_REGID__SHIFT                     0
-static inline uint32_t A6XX_SP_FS_OUTPUT_REG_REGID(uint32_t val)
-{
-       return ((val) << A6XX_SP_FS_OUTPUT_REG_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_REG_REGID__MASK;
-}
-#define A6XX_SP_FS_OUTPUT_REG_HALF_PRECISION                   0x00000100
-
-#define REG_A6XX_SP_CS_CTRL_REG0                               0x0000a9b0
-#define A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK            0x0000007e
-#define A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT           1
-static inline uint32_t A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
-}
-#define A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK            0x00001f80
-#define A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT           7
-static inline uint32_t A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
-{
-       return ((val) << A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
-}
-#define A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK                 0x000fc000
-#define A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT                        14
-static inline uint32_t A6XX_SP_CS_CTRL_REG0_BRANCHSTACK(uint32_t val)
-{
-       return ((val) << A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK;
-}
-#define A6XX_SP_CS_CTRL_REG0_THREADSIZE__MASK                  0x00100000
-#define A6XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT                 20
-static inline uint32_t A6XX_SP_CS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
-{
-       return ((val) << A6XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_CS_CTRL_REG0_THREADSIZE__MASK;
-}
-#define A6XX_SP_CS_CTRL_REG0_VARYING                           0x00400000
-#define A6XX_SP_CS_CTRL_REG0_PIXLODENABLE                      0x04000000
-#define A6XX_SP_CS_CTRL_REG0_MERGEDREGS                                0x80000000
-
-#define REG_A6XX_SP_CS_OBJ_START_LO                            0x0000a9b4
-
-#define REG_A6XX_SP_CS_OBJ_START_HI                            0x0000a9b5
-
-#define REG_A6XX_SP_CS_INSTRLEN                                        0x0000a9bc
-
-#define REG_A6XX_SP_UNKNOWN_AB00                               0x0000ab00
-
-#define REG_A6XX_SP_FS_CONFIG                                  0x0000ab04
-#define A6XX_SP_FS_CONFIG_ENABLED                              0x00000100
-#define A6XX_SP_FS_CONFIG_NTEX__MASK                           0x0001fe00
-#define A6XX_SP_FS_CONFIG_NTEX__SHIFT                          9
-static inline uint32_t A6XX_SP_FS_CONFIG_NTEX(uint32_t val)
-{
-       return ((val) << A6XX_SP_FS_CONFIG_NTEX__SHIFT) & A6XX_SP_FS_CONFIG_NTEX__MASK;
-}
-#define A6XX_SP_FS_CONFIG_NSAMP__MASK                          0x01fe0000
-#define A6XX_SP_FS_CONFIG_NSAMP__SHIFT                         17
-static inline uint32_t A6XX_SP_FS_CONFIG_NSAMP(uint32_t val)
-{
-       return ((val) << A6XX_SP_FS_CONFIG_NSAMP__SHIFT) & A6XX_SP_FS_CONFIG_NSAMP__MASK;
-}
-
-#define REG_A6XX_SP_FS_INSTRLEN                                        0x0000ab05
-
-#define REG_A6XX_SP_UNKNOWN_AB20                               0x0000ab20
-
-#define REG_A6XX_SP_2D_SRC_FORMAT                              0x0000acc0
-#define A6XX_SP_2D_SRC_FORMAT_NORM                             0x00000001
-#define A6XX_SP_2D_SRC_FORMAT_SINT                             0x00000002
-#define A6XX_SP_2D_SRC_FORMAT_UINT                             0x00000004
-#define A6XX_SP_2D_SRC_FORMAT_COLOR_FORMAT__MASK               0x000007f8
-#define A6XX_SP_2D_SRC_FORMAT_COLOR_FORMAT__SHIFT              3
-static inline uint32_t A6XX_SP_2D_SRC_FORMAT_COLOR_FORMAT(enum a6xx_color_fmt val)
-{
-       return ((val) << A6XX_SP_2D_SRC_FORMAT_COLOR_FORMAT__SHIFT) & A6XX_SP_2D_SRC_FORMAT_COLOR_FORMAT__MASK;
-}
-
-#define REG_A6XX_SP_UNKNOWN_AE00                               0x0000ae00
-
-#define REG_A6XX_SP_UNKNOWN_AE03                               0x0000ae03
-
-#define REG_A6XX_SP_UNKNOWN_AE04                               0x0000ae04
-
-#define REG_A6XX_SP_UNKNOWN_AE0F                               0x0000ae0f
-
-#define REG_A6XX_SP_UNKNOWN_B182                               0x0000b182
-
-#define REG_A6XX_SP_UNKNOWN_B183                               0x0000b183
-
-#define REG_A6XX_SP_TP_RAS_MSAA_CNTL                           0x0000b300
-#define A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__MASK                 0x00000003
-#define A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT                        0
-static inline uint32_t A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
-{
-       return ((val) << A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__MASK;
-}
-
-#define REG_A6XX_SP_TP_DEST_MSAA_CNTL                          0x0000b301
-#define A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__MASK                        0x00000003
-#define A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT               0
-static inline uint32_t A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
-{
-       return ((val) << A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__MASK;
-}
-#define A6XX_SP_TP_DEST_MSAA_CNTL_MSAA_DISABLE                 0x00000004
-
-#define REG_A6XX_SP_TP_BORDER_COLOR_BASE_ADDR_LO               0x0000b302
-
-#define REG_A6XX_SP_TP_BORDER_COLOR_BASE_ADDR_HI               0x0000b303
-
-#define REG_A6XX_SP_TP_UNKNOWN_B304                            0x0000b304
-
-#define REG_A6XX_SP_TP_UNKNOWN_B309                            0x0000b309
-
-#define REG_A6XX_SP_PS_2D_SRC_INFO                             0x0000b4c0
-#define A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__MASK              0x000000ff
-#define A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__SHIFT             0
-static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
-{
-       return ((val) << A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__MASK;
-}
-#define A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__MASK                 0x00000300
-#define A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__SHIFT                        8
-static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_TILE_MODE(enum a6xx_tile_mode val)
-{
-       return ((val) << A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__MASK;
-}
-#define A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__MASK                        0x00000c00
-#define A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__SHIFT               10
-static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__MASK;
-}
-#define A6XX_SP_PS_2D_SRC_INFO_FLAGS                           0x00001000
-#define A6XX_SP_PS_2D_SRC_INFO_FILTER                          0x00010000
-
-#define REG_A6XX_SP_PS_2D_SRC_SIZE                             0x0000b4c1
-#define A6XX_SP_PS_2D_SRC_SIZE_WIDTH__MASK                     0x00007fff
-#define A6XX_SP_PS_2D_SRC_SIZE_WIDTH__SHIFT                    0
-static inline uint32_t A6XX_SP_PS_2D_SRC_SIZE_WIDTH(uint32_t val)
-{
-       return ((val) << A6XX_SP_PS_2D_SRC_SIZE_WIDTH__SHIFT) & A6XX_SP_PS_2D_SRC_SIZE_WIDTH__MASK;
-}
-#define A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__MASK                    0x3fff8000
-#define A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__SHIFT                   15
-static inline uint32_t A6XX_SP_PS_2D_SRC_SIZE_HEIGHT(uint32_t val)
-{
-       return ((val) << A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__SHIFT) & A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__MASK;
-}
-
-#define REG_A6XX_SP_PS_2D_SRC_LO                               0x0000b4c2
-
-#define REG_A6XX_SP_PS_2D_SRC_HI                               0x0000b4c3
-
-#define REG_A6XX_SP_PS_2D_SRC_PITCH                            0x0000b4c4
-#define A6XX_SP_PS_2D_SRC_PITCH_PITCH__MASK                    0x01fffe00
-#define A6XX_SP_PS_2D_SRC_PITCH_PITCH__SHIFT                   9
-static inline uint32_t A6XX_SP_PS_2D_SRC_PITCH_PITCH(uint32_t val)
-{
-       assert(!(val & 0x3f));
-       return ((val >> 6) << A6XX_SP_PS_2D_SRC_PITCH_PITCH__SHIFT) & A6XX_SP_PS_2D_SRC_PITCH_PITCH__MASK;
-}
-
-#define REG_A6XX_SP_PS_2D_SRC_FLAGS_LO                         0x0000b4ca
-
-#define REG_A6XX_SP_PS_2D_SRC_FLAGS_HI                         0x0000b4cb
-
-#define REG_A6XX_SP_UNKNOWN_B600                               0x0000b600
-
-#define REG_A6XX_SP_UNKNOWN_B605                               0x0000b605
-
-#define REG_A6XX_HLSQ_VS_CNTL                                  0x0000b800
-#define A6XX_HLSQ_VS_CNTL_CONSTLEN__MASK                       0x000000ff
-#define A6XX_HLSQ_VS_CNTL_CONSTLEN__SHIFT                      0
-static inline uint32_t A6XX_HLSQ_VS_CNTL_CONSTLEN(uint32_t val)
-{
-       assert(!(val & 0x3));
-       return ((val >> 2) << A6XX_HLSQ_VS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_VS_CNTL_CONSTLEN__MASK;
-}
-
-#define REG_A6XX_HLSQ_HS_CNTL                                  0x0000b801
-#define A6XX_HLSQ_HS_CNTL_CONSTLEN__MASK                       0x000000ff
-#define A6XX_HLSQ_HS_CNTL_CONSTLEN__SHIFT                      0
-static inline uint32_t A6XX_HLSQ_HS_CNTL_CONSTLEN(uint32_t val)
-{
-       assert(!(val & 0x3));
-       return ((val >> 2) << A6XX_HLSQ_HS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_HS_CNTL_CONSTLEN__MASK;
-}
-
-#define REG_A6XX_HLSQ_DS_CNTL                                  0x0000b802
-#define A6XX_HLSQ_DS_CNTL_CONSTLEN__MASK                       0x000000ff
-#define A6XX_HLSQ_DS_CNTL_CONSTLEN__SHIFT                      0
-static inline uint32_t A6XX_HLSQ_DS_CNTL_CONSTLEN(uint32_t val)
-{
-       assert(!(val & 0x3));
-       return ((val >> 2) << A6XX_HLSQ_DS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_DS_CNTL_CONSTLEN__MASK;
-}
-
-#define REG_A6XX_HLSQ_GS_CNTL                                  0x0000b803
-#define A6XX_HLSQ_GS_CNTL_CONSTLEN__MASK                       0x000000ff
-#define A6XX_HLSQ_GS_CNTL_CONSTLEN__SHIFT                      0
-static inline uint32_t A6XX_HLSQ_GS_CNTL_CONSTLEN(uint32_t val)
-{
-       assert(!(val & 0x3));
-       return ((val >> 2) << A6XX_HLSQ_GS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_GS_CNTL_CONSTLEN__MASK;
-}
-
-#define REG_A6XX_HLSQ_UNKNOWN_B980                             0x0000b980
-
-#define REG_A6XX_HLSQ_CONTROL_1_REG                            0x0000b982
-
-#define REG_A6XX_HLSQ_CONTROL_2_REG                            0x0000b983
-#define A6XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK                        0x000000ff
-#define A6XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT               0
-static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
-}
-#define A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK                 0x0000ff00
-#define A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT                        8
-static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_SAMPLEID(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK;
-}
-#define A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK               0x00ff0000
-#define A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT              16
-static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK;
-}
-
-#define REG_A6XX_HLSQ_CONTROL_3_REG                            0x0000b984
-#define A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK         0x000000ff
-#define A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT                0
-static inline uint32_t A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT) & A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK;
-}
-
-#define REG_A6XX_HLSQ_CONTROL_4_REG                            0x0000b985
-#define A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK             0x00ff0000
-#define A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT            16
-static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK;
-}
-#define A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK             0xff000000
-#define A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT            24
-static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK;
-}
-
-#define REG_A6XX_HLSQ_CONTROL_5_REG                            0x0000b986
-
-#define REG_A6XX_HLSQ_CS_NDRANGE_0                             0x0000b990
-#define A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK                 0x00000003
-#define A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT                        0
-static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK;
-}
-#define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK                        0x00000ffc
-#define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT               2
-static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK;
-}
-#define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK                        0x003ff000
-#define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT               12
-static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK;
-}
-#define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK                        0xffc00000
-#define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT               22
-static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK;
-}
-
-#define REG_A6XX_HLSQ_CS_NDRANGE_1                             0x0000b991
-#define A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK              0xffffffff
-#define A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT             0
-static inline uint32_t A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT) & A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK;
-}
-
-#define REG_A6XX_HLSQ_CS_NDRANGE_2                             0x0000b992
-#define A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK               0xffffffff
-#define A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT              0
-static inline uint32_t A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT) & A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK;
-}
-
-#define REG_A6XX_HLSQ_CS_NDRANGE_3                             0x0000b993
-#define A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK              0xffffffff
-#define A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT             0
-static inline uint32_t A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT) & A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK;
-}
-
-#define REG_A6XX_HLSQ_CS_NDRANGE_4                             0x0000b994
-#define A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK               0xffffffff
-#define A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT              0
-static inline uint32_t A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT) & A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK;
-}
-
-#define REG_A6XX_HLSQ_CS_NDRANGE_5                             0x0000b995
-#define A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK              0xffffffff
-#define A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT             0
-static inline uint32_t A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT) & A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK;
-}
-
-#define REG_A6XX_HLSQ_CS_NDRANGE_6                             0x0000b996
-#define A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK               0xffffffff
-#define A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT              0
-static inline uint32_t A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT) & A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK;
-}
-
-#define REG_A6XX_HLSQ_CS_CNTL_0                                        0x0000b997
-#define A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK                  0x000000ff
-#define A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT                 0
-static inline uint32_t A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK;
-}
-#define A6XX_HLSQ_CS_CNTL_0_UNK0__MASK                         0x0000ff00
-#define A6XX_HLSQ_CS_CNTL_0_UNK0__SHIFT                                8
-static inline uint32_t A6XX_HLSQ_CS_CNTL_0_UNK0(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CS_CNTL_0_UNK0__SHIFT) & A6XX_HLSQ_CS_CNTL_0_UNK0__MASK;
-}
-#define A6XX_HLSQ_CS_CNTL_0_UNK1__MASK                         0x00ff0000
-#define A6XX_HLSQ_CS_CNTL_0_UNK1__SHIFT                                16
-static inline uint32_t A6XX_HLSQ_CS_CNTL_0_UNK1(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CS_CNTL_0_UNK1__SHIFT) & A6XX_HLSQ_CS_CNTL_0_UNK1__MASK;
-}
-#define A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK                 0xff000000
-#define A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT                        24
-static inline uint32_t A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID(uint32_t val)
-{
-       return ((val) << A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK;
-}
-
-#define REG_A6XX_HLSQ_CS_KERNEL_GROUP_X                                0x0000b999
-
-#define REG_A6XX_HLSQ_CS_KERNEL_GROUP_Y                                0x0000b99a
-
-#define REG_A6XX_HLSQ_CS_KERNEL_GROUP_Z                                0x0000b99b
-
-#define REG_A6XX_HLSQ_UPDATE_CNTL                              0x0000bb08
-
-#define REG_A6XX_HLSQ_FS_CNTL                                  0x0000bb10
-#define A6XX_HLSQ_FS_CNTL_CONSTLEN__MASK                       0x000000ff
-#define A6XX_HLSQ_FS_CNTL_CONSTLEN__SHIFT                      0
-static inline uint32_t A6XX_HLSQ_FS_CNTL_CONSTLEN(uint32_t val)
-{
-       assert(!(val & 0x3));
-       return ((val >> 2) << A6XX_HLSQ_FS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_FS_CNTL_CONSTLEN__MASK;
-}
-
-#define REG_A6XX_HLSQ_UNKNOWN_BB11                             0x0000bb11
-
-#define REG_A6XX_HLSQ_UNKNOWN_BE00                             0x0000be00
-
-#define REG_A6XX_HLSQ_UNKNOWN_BE01                             0x0000be01
-
-#define REG_A6XX_HLSQ_UNKNOWN_BE04                             0x0000be04
-
-#define REG_A6XX_TEX_SAMP_0                                    0x00000000
-#define A6XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR                  0x00000001
-#define A6XX_TEX_SAMP_0_XY_MAG__MASK                           0x00000006
-#define A6XX_TEX_SAMP_0_XY_MAG__SHIFT                          1
-static inline uint32_t A6XX_TEX_SAMP_0_XY_MAG(enum a6xx_tex_filter val)
-{
-       return ((val) << A6XX_TEX_SAMP_0_XY_MAG__SHIFT) & A6XX_TEX_SAMP_0_XY_MAG__MASK;
-}
-#define A6XX_TEX_SAMP_0_XY_MIN__MASK                           0x00000018
-#define A6XX_TEX_SAMP_0_XY_MIN__SHIFT                          3
-static inline uint32_t A6XX_TEX_SAMP_0_XY_MIN(enum a6xx_tex_filter val)
-{
-       return ((val) << A6XX_TEX_SAMP_0_XY_MIN__SHIFT) & A6XX_TEX_SAMP_0_XY_MIN__MASK;
-}
-#define A6XX_TEX_SAMP_0_WRAP_S__MASK                           0x000000e0
-#define A6XX_TEX_SAMP_0_WRAP_S__SHIFT                          5
-static inline uint32_t A6XX_TEX_SAMP_0_WRAP_S(enum a6xx_tex_clamp val)
-{
-       return ((val) << A6XX_TEX_SAMP_0_WRAP_S__SHIFT) & A6XX_TEX_SAMP_0_WRAP_S__MASK;
-}
-#define A6XX_TEX_SAMP_0_WRAP_T__MASK                           0x00000700
-#define A6XX_TEX_SAMP_0_WRAP_T__SHIFT                          8
-static inline uint32_t A6XX_TEX_SAMP_0_WRAP_T(enum a6xx_tex_clamp val)
-{
-       return ((val) << A6XX_TEX_SAMP_0_WRAP_T__SHIFT) & A6XX_TEX_SAMP_0_WRAP_T__MASK;
-}
-#define A6XX_TEX_SAMP_0_WRAP_R__MASK                           0x00003800
-#define A6XX_TEX_SAMP_0_WRAP_R__SHIFT                          11
-static inline uint32_t A6XX_TEX_SAMP_0_WRAP_R(enum a6xx_tex_clamp val)
-{
-       return ((val) << A6XX_TEX_SAMP_0_WRAP_R__SHIFT) & A6XX_TEX_SAMP_0_WRAP_R__MASK;
-}
-#define A6XX_TEX_SAMP_0_ANISO__MASK                            0x0001c000
-#define A6XX_TEX_SAMP_0_ANISO__SHIFT                           14
-static inline uint32_t A6XX_TEX_SAMP_0_ANISO(enum a6xx_tex_aniso val)
-{
-       return ((val) << A6XX_TEX_SAMP_0_ANISO__SHIFT) & A6XX_TEX_SAMP_0_ANISO__MASK;
-}
-#define A6XX_TEX_SAMP_0_LOD_BIAS__MASK                         0xfff80000
-#define A6XX_TEX_SAMP_0_LOD_BIAS__SHIFT                                19
-static inline uint32_t A6XX_TEX_SAMP_0_LOD_BIAS(float val)
-{
-       return ((((int32_t)(val * 256.0))) << A6XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A6XX_TEX_SAMP_0_LOD_BIAS__MASK;
-}
-
-#define REG_A6XX_TEX_SAMP_1                                    0x00000001
-#define A6XX_TEX_SAMP_1_COMPARE_FUNC__MASK                     0x0000000e
-#define A6XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT                    1
-static inline uint32_t A6XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
-{
-       return ((val) << A6XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A6XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
-}
-#define A6XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF                 0x00000010
-#define A6XX_TEX_SAMP_1_UNNORM_COORDS                          0x00000020
-#define A6XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR                   0x00000040
-#define A6XX_TEX_SAMP_1_MAX_LOD__MASK                          0x000fff00
-#define A6XX_TEX_SAMP_1_MAX_LOD__SHIFT                         8
-static inline uint32_t A6XX_TEX_SAMP_1_MAX_LOD(float val)
-{
-       return ((((uint32_t)(val * 256.0))) << A6XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A6XX_TEX_SAMP_1_MAX_LOD__MASK;
-}
-#define A6XX_TEX_SAMP_1_MIN_LOD__MASK                          0xfff00000
-#define A6XX_TEX_SAMP_1_MIN_LOD__SHIFT                         20
-static inline uint32_t A6XX_TEX_SAMP_1_MIN_LOD(float val)
-{
-       return ((((uint32_t)(val * 256.0))) << A6XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A6XX_TEX_SAMP_1_MIN_LOD__MASK;
-}
-
-#define REG_A6XX_TEX_SAMP_2                                    0x00000002
-#define A6XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK                    0xfffffff0
-#define A6XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT                   4
-static inline uint32_t A6XX_TEX_SAMP_2_BCOLOR_OFFSET(uint32_t val)
-{
-       return ((val) << A6XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT) & A6XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK;
-}
-
-#define REG_A6XX_TEX_SAMP_3                                    0x00000003
-
-#define REG_A6XX_TEX_CONST_0                                   0x00000000
-#define A6XX_TEX_CONST_0_TILE_MODE__MASK                       0x00000003
-#define A6XX_TEX_CONST_0_TILE_MODE__SHIFT                      0
-static inline uint32_t A6XX_TEX_CONST_0_TILE_MODE(enum a6xx_tile_mode val)
-{
-       return ((val) << A6XX_TEX_CONST_0_TILE_MODE__SHIFT) & A6XX_TEX_CONST_0_TILE_MODE__MASK;
-}
-#define A6XX_TEX_CONST_0_SRGB                                  0x00000004
-#define A6XX_TEX_CONST_0_SWIZ_X__MASK                          0x00000070
-#define A6XX_TEX_CONST_0_SWIZ_X__SHIFT                         4
-static inline uint32_t A6XX_TEX_CONST_0_SWIZ_X(enum a6xx_tex_swiz val)
-{
-       return ((val) << A6XX_TEX_CONST_0_SWIZ_X__SHIFT) & A6XX_TEX_CONST_0_SWIZ_X__MASK;
-}
-#define A6XX_TEX_CONST_0_SWIZ_Y__MASK                          0x00000380
-#define A6XX_TEX_CONST_0_SWIZ_Y__SHIFT                         7
-static inline uint32_t A6XX_TEX_CONST_0_SWIZ_Y(enum a6xx_tex_swiz val)
-{
-       return ((val) << A6XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A6XX_TEX_CONST_0_SWIZ_Y__MASK;
-}
-#define A6XX_TEX_CONST_0_SWIZ_Z__MASK                          0x00001c00
-#define A6XX_TEX_CONST_0_SWIZ_Z__SHIFT                         10
-static inline uint32_t A6XX_TEX_CONST_0_SWIZ_Z(enum a6xx_tex_swiz val)
-{
-       return ((val) << A6XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A6XX_TEX_CONST_0_SWIZ_Z__MASK;
-}
-#define A6XX_TEX_CONST_0_SWIZ_W__MASK                          0x0000e000
-#define A6XX_TEX_CONST_0_SWIZ_W__SHIFT                         13
-static inline uint32_t A6XX_TEX_CONST_0_SWIZ_W(enum a6xx_tex_swiz val)
-{
-       return ((val) << A6XX_TEX_CONST_0_SWIZ_W__SHIFT) & A6XX_TEX_CONST_0_SWIZ_W__MASK;
-}
-#define A6XX_TEX_CONST_0_MIPLVLS__MASK                         0x000f0000
-#define A6XX_TEX_CONST_0_MIPLVLS__SHIFT                                16
-static inline uint32_t A6XX_TEX_CONST_0_MIPLVLS(uint32_t val)
-{
-       return ((val) << A6XX_TEX_CONST_0_MIPLVLS__SHIFT) & A6XX_TEX_CONST_0_MIPLVLS__MASK;
-}
-#define A6XX_TEX_CONST_0_SAMPLES__MASK                         0x00300000
-#define A6XX_TEX_CONST_0_SAMPLES__SHIFT                                20
-static inline uint32_t A6XX_TEX_CONST_0_SAMPLES(enum a3xx_msaa_samples val)
-{
-       return ((val) << A6XX_TEX_CONST_0_SAMPLES__SHIFT) & A6XX_TEX_CONST_0_SAMPLES__MASK;
-}
-#define A6XX_TEX_CONST_0_FMT__MASK                             0x3fc00000
-#define A6XX_TEX_CONST_0_FMT__SHIFT                            22
-static inline uint32_t A6XX_TEX_CONST_0_FMT(enum a6xx_tex_fmt val)
-{
-       return ((val) << A6XX_TEX_CONST_0_FMT__SHIFT) & A6XX_TEX_CONST_0_FMT__MASK;
-}
-#define A6XX_TEX_CONST_0_SWAP__MASK                            0xc0000000
-#define A6XX_TEX_CONST_0_SWAP__SHIFT                           30
-static inline uint32_t A6XX_TEX_CONST_0_SWAP(enum a3xx_color_swap val)
-{
-       return ((val) << A6XX_TEX_CONST_0_SWAP__SHIFT) & A6XX_TEX_CONST_0_SWAP__MASK;
-}
-
-#define REG_A6XX_TEX_CONST_1                                   0x00000001
-#define A6XX_TEX_CONST_1_WIDTH__MASK                           0x00007fff
-#define A6XX_TEX_CONST_1_WIDTH__SHIFT                          0
-static inline uint32_t A6XX_TEX_CONST_1_WIDTH(uint32_t val)
-{
-       return ((val) << A6XX_TEX_CONST_1_WIDTH__SHIFT) & A6XX_TEX_CONST_1_WIDTH__MASK;
-}
-#define A6XX_TEX_CONST_1_HEIGHT__MASK                          0x3fff8000
-#define A6XX_TEX_CONST_1_HEIGHT__SHIFT                         15
-static inline uint32_t A6XX_TEX_CONST_1_HEIGHT(uint32_t val)
-{
-       return ((val) << A6XX_TEX_CONST_1_HEIGHT__SHIFT) & A6XX_TEX_CONST_1_HEIGHT__MASK;
-}
-
-#define REG_A6XX_TEX_CONST_2                                   0x00000002
-#define A6XX_TEX_CONST_2_FETCHSIZE__MASK                       0x0000000f
-#define A6XX_TEX_CONST_2_FETCHSIZE__SHIFT                      0
-static inline uint32_t A6XX_TEX_CONST_2_FETCHSIZE(enum a6xx_tex_fetchsize val)
-{
-       return ((val) << A6XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A6XX_TEX_CONST_2_FETCHSIZE__MASK;
-}
-#define A6XX_TEX_CONST_2_PITCH__MASK                           0x1fffff80
-#define A6XX_TEX_CONST_2_PITCH__SHIFT                          7
-static inline uint32_t A6XX_TEX_CONST_2_PITCH(uint32_t val)
-{
-       return ((val) << A6XX_TEX_CONST_2_PITCH__SHIFT) & A6XX_TEX_CONST_2_PITCH__MASK;
-}
-#define A6XX_TEX_CONST_2_TYPE__MASK                            0x60000000
-#define A6XX_TEX_CONST_2_TYPE__SHIFT                           29
-static inline uint32_t A6XX_TEX_CONST_2_TYPE(enum a6xx_tex_type val)
-{
-       return ((val) << A6XX_TEX_CONST_2_TYPE__SHIFT) & A6XX_TEX_CONST_2_TYPE__MASK;
-}
-
-#define REG_A6XX_TEX_CONST_3                                   0x00000003
-#define A6XX_TEX_CONST_3_ARRAY_PITCH__MASK                     0x00003fff
-#define A6XX_TEX_CONST_3_ARRAY_PITCH__SHIFT                    0
-static inline uint32_t A6XX_TEX_CONST_3_ARRAY_PITCH(uint32_t val)
-{
-       assert(!(val & 0xfff));
-       return ((val >> 12) << A6XX_TEX_CONST_3_ARRAY_PITCH__SHIFT) & A6XX_TEX_CONST_3_ARRAY_PITCH__MASK;
-}
-#define A6XX_TEX_CONST_3_MIN_LAYERSZ__MASK                     0x07800000
-#define A6XX_TEX_CONST_3_MIN_LAYERSZ__SHIFT                    23
-static inline uint32_t A6XX_TEX_CONST_3_MIN_LAYERSZ(uint32_t val)
-{
-       assert(!(val & 0xfff));
-       return ((val >> 12) << A6XX_TEX_CONST_3_MIN_LAYERSZ__SHIFT) & A6XX_TEX_CONST_3_MIN_LAYERSZ__MASK;
-}
-#define A6XX_TEX_CONST_3_FLAG                                  0x10000000
-
-#define REG_A6XX_TEX_CONST_4                                   0x00000004
-#define A6XX_TEX_CONST_4_BASE_LO__MASK                         0xffffffe0
-#define A6XX_TEX_CONST_4_BASE_LO__SHIFT                                5
-static inline uint32_t A6XX_TEX_CONST_4_BASE_LO(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A6XX_TEX_CONST_4_BASE_LO__SHIFT) & A6XX_TEX_CONST_4_BASE_LO__MASK;
-}
-
-#define REG_A6XX_TEX_CONST_5                                   0x00000005
-#define A6XX_TEX_CONST_5_BASE_HI__MASK                         0x0001ffff
-#define A6XX_TEX_CONST_5_BASE_HI__SHIFT                                0
-static inline uint32_t A6XX_TEX_CONST_5_BASE_HI(uint32_t val)
-{
-       return ((val) << A6XX_TEX_CONST_5_BASE_HI__SHIFT) & A6XX_TEX_CONST_5_BASE_HI__MASK;
-}
-#define A6XX_TEX_CONST_5_DEPTH__MASK                           0x3ffe0000
-#define A6XX_TEX_CONST_5_DEPTH__SHIFT                          17
-static inline uint32_t A6XX_TEX_CONST_5_DEPTH(uint32_t val)
-{
-       return ((val) << A6XX_TEX_CONST_5_DEPTH__SHIFT) & A6XX_TEX_CONST_5_DEPTH__MASK;
-}
-
-#define REG_A6XX_TEX_CONST_6                                   0x00000006
-
-#define REG_A6XX_TEX_CONST_7                                   0x00000007
-#define A6XX_TEX_CONST_7_FLAG_LO__MASK                         0xffffffe0
-#define A6XX_TEX_CONST_7_FLAG_LO__SHIFT                                5
-static inline uint32_t A6XX_TEX_CONST_7_FLAG_LO(uint32_t val)
-{
-       assert(!(val & 0x1f));
-       return ((val >> 5) << A6XX_TEX_CONST_7_FLAG_LO__SHIFT) & A6XX_TEX_CONST_7_FLAG_LO__MASK;
-}
-
-#define REG_A6XX_TEX_CONST_8                                   0x00000008
-#define A6XX_TEX_CONST_8_FLAG_HI__MASK                         0x0001ffff
-#define A6XX_TEX_CONST_8_FLAG_HI__SHIFT                                0
-static inline uint32_t A6XX_TEX_CONST_8_FLAG_HI(uint32_t val)
-{
-       return ((val) << A6XX_TEX_CONST_8_FLAG_HI__SHIFT) & A6XX_TEX_CONST_8_FLAG_HI__MASK;
-}
-
-#define REG_A6XX_TEX_CONST_9                                   0x00000009
-
-#define REG_A6XX_TEX_CONST_10                                  0x0000000a
-
-#define REG_A6XX_TEX_CONST_11                                  0x0000000b
-
-#define REG_A6XX_TEX_CONST_12                                  0x0000000c
-
-#define REG_A6XX_TEX_CONST_13                                  0x0000000d
-
-#define REG_A6XX_TEX_CONST_14                                  0x0000000e
-
-#define REG_A6XX_TEX_CONST_15                                  0x0000000f
-
-#define REG_A6XX_PDC_GPU_ENABLE_PDC                            0x00001140
-
-#define REG_A6XX_PDC_GPU_SEQ_START_ADDR                                0x00001148
-
-#define REG_A6XX_PDC_GPU_TCS0_CONTROL                          0x00001540
-
-#define REG_A6XX_PDC_GPU_TCS0_CMD_ENABLE_BANK                  0x00001541
-
-#define REG_A6XX_PDC_GPU_TCS0_CMD_WAIT_FOR_CMPL_BANK           0x00001542
-
-#define REG_A6XX_PDC_GPU_TCS0_CMD0_MSGID                       0x00001543
-
-#define REG_A6XX_PDC_GPU_TCS0_CMD0_ADDR                                0x00001544
-
-#define REG_A6XX_PDC_GPU_TCS0_CMD0_DATA                                0x00001545
-
-#define REG_A6XX_PDC_GPU_TCS1_CONTROL                          0x00001572
-
-#define REG_A6XX_PDC_GPU_TCS1_CMD_ENABLE_BANK                  0x00001573
-
-#define REG_A6XX_PDC_GPU_TCS1_CMD_WAIT_FOR_CMPL_BANK           0x00001574
-
-#define REG_A6XX_PDC_GPU_TCS1_CMD0_MSGID                       0x00001575
-
-#define REG_A6XX_PDC_GPU_TCS1_CMD0_ADDR                                0x00001576
-
-#define REG_A6XX_PDC_GPU_TCS1_CMD0_DATA                                0x00001577
-
-#define REG_A6XX_PDC_GPU_TCS2_CONTROL                          0x000015a4
-
-#define REG_A6XX_PDC_GPU_TCS2_CMD_ENABLE_BANK                  0x000015a5
-
-#define REG_A6XX_PDC_GPU_TCS2_CMD_WAIT_FOR_CMPL_BANK           0x000015a6
-
-#define REG_A6XX_PDC_GPU_TCS2_CMD0_MSGID                       0x000015a7
-
-#define REG_A6XX_PDC_GPU_TCS2_CMD0_ADDR                                0x000015a8
-
-#define REG_A6XX_PDC_GPU_TCS2_CMD0_DATA                                0x000015a9
-
-#define REG_A6XX_PDC_GPU_TCS3_CONTROL                          0x000015d6
-
-#define REG_A6XX_PDC_GPU_TCS3_CMD_ENABLE_BANK                  0x000015d7
-
-#define REG_A6XX_PDC_GPU_TCS3_CMD_WAIT_FOR_CMPL_BANK           0x000015d8
-
-#define REG_A6XX_PDC_GPU_TCS3_CMD0_MSGID                       0x000015d9
-
-#define REG_A6XX_PDC_GPU_TCS3_CMD0_ADDR                                0x000015da
-
-#define REG_A6XX_PDC_GPU_TCS3_CMD0_DATA                                0x000015db
-
-#define REG_A6XX_PDC_GPU_SEQ_MEM_0                             0x00000000
-
-#define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_A                      0x00000000
-#define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__MASK         0x000000ff
-#define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__SHIFT                0
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__MASK;
-}
-#define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__MASK       0x0000ff00
-#define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__SHIFT      8
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__MASK;
-}
-
-#define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_B                      0x00000001
-
-#define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_C                      0x00000002
-
-#define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_D                      0x00000003
-
-#define REG_A6XX_CX_DBGC_CFG_DBGBUS_CNTLT                      0x00000004
-#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK            0x0000003f
-#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT           0
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK;
-}
-#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK              0x00007000
-#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT             12
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK;
-}
-#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK               0xf0000000
-#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT              28
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK;
-}
-
-#define REG_A6XX_CX_DBGC_CFG_DBGBUS_CNTLM                      0x00000005
-#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK             0x0f000000
-#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT            24
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK;
-}
-
-#define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_0                     0x00000008
-
-#define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_1                     0x00000009
-
-#define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_2                     0x0000000a
-
-#define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_3                     0x0000000b
-
-#define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_0                    0x0000000c
-
-#define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_1                    0x0000000d
-
-#define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_2                    0x0000000e
-
-#define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_3                    0x0000000f
-
-#define REG_A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0                    0x00000010
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK           0x0000000f
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT          0
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK;
-}
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK           0x000000f0
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT          4
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK;
-}
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK           0x00000f00
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT          8
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK;
-}
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK           0x0000f000
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT          12
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK;
-}
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK           0x000f0000
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT          16
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK;
-}
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK           0x00f00000
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT          20
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK;
-}
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK           0x0f000000
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT          24
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK;
-}
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK           0xf0000000
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT          28
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK;
-}
-
-#define REG_A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1                    0x00000011
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK           0x0000000f
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT          0
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK;
-}
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK           0x000000f0
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT          4
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK;
-}
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK          0x00000f00
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT         8
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK;
-}
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK          0x0000f000
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT         12
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK;
-}
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK          0x000f0000
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT         16
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK;
-}
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK          0x00f00000
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT         20
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK;
-}
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK          0x0f000000
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT         24
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK;
-}
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK          0xf0000000
-#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT         28
-static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val)
-{
-       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK;
-}
-
-#define REG_A6XX_CX_DBGC_CFG_DBGBUS_TRACE_BUF1                 0x0000002f
-
-#define REG_A6XX_CX_DBGC_CFG_DBGBUS_TRACE_BUF2                 0x00000030
-
-#define REG_A6XX_CX_MISC_SYSTEM_CACHE_CNTL_0                   0x00000001
-
-#define REG_A6XX_CX_MISC_SYSTEM_CACHE_CNTL_1                   0x00000002
-
-
-#endif /* A6XX_XML */
diff --git a/src/gallium/drivers/freedreno/adreno_common.xml.h b/src/gallium/drivers/freedreno/adreno_common.xml.h
deleted file mode 100644 (file)
index 43c1863..0000000
+++ /dev/null
@@ -1,536 +0,0 @@
-#ifndef ADRENO_COMMON_XML
-#define ADRENO_COMMON_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/envytools/rnndb/adreno.xml               (    501 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/freedreno_copyright.xml  (   1572 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a2xx.xml          (  42463 bytes, from 2018-11-19 13:44:03)
-- /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml (  14239 bytes, from 2018-12-05 15:25:53)
-- /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml    (  43052 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a3xx.xml          (  83840 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a4xx.xml          ( 112086 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a5xx.xml          ( 147240 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a6xx.xml          ( 141895 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml      (  10431 bytes, from 2018-09-14 13:03:07)
-- /home/robclark/src/envytools/rnndb/adreno/ocmem.xml         (   1773 bytes, from 2018-07-03 19:37:13)
-
-Copyright (C) 2013-2018 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-enum chip {
-       A2XX = 0,
-       A3XX = 0,
-       A4XX = 0,
-       A5XX = 0,
-       A6XX = 0,
-};
-
-enum adreno_pa_su_sc_draw {
-       PC_DRAW_POINTS = 0,
-       PC_DRAW_LINES = 1,
-       PC_DRAW_TRIANGLES = 2,
-};
-
-enum adreno_compare_func {
-       FUNC_NEVER = 0,
-       FUNC_LESS = 1,
-       FUNC_EQUAL = 2,
-       FUNC_LEQUAL = 3,
-       FUNC_GREATER = 4,
-       FUNC_NOTEQUAL = 5,
-       FUNC_GEQUAL = 6,
-       FUNC_ALWAYS = 7,
-};
-
-enum adreno_stencil_op {
-       STENCIL_KEEP = 0,
-       STENCIL_ZERO = 1,
-       STENCIL_REPLACE = 2,
-       STENCIL_INCR_CLAMP = 3,
-       STENCIL_DECR_CLAMP = 4,
-       STENCIL_INVERT = 5,
-       STENCIL_INCR_WRAP = 6,
-       STENCIL_DECR_WRAP = 7,
-};
-
-enum adreno_rb_blend_factor {
-       FACTOR_ZERO = 0,
-       FACTOR_ONE = 1,
-       FACTOR_SRC_COLOR = 4,
-       FACTOR_ONE_MINUS_SRC_COLOR = 5,
-       FACTOR_SRC_ALPHA = 6,
-       FACTOR_ONE_MINUS_SRC_ALPHA = 7,
-       FACTOR_DST_COLOR = 8,
-       FACTOR_ONE_MINUS_DST_COLOR = 9,
-       FACTOR_DST_ALPHA = 10,
-       FACTOR_ONE_MINUS_DST_ALPHA = 11,
-       FACTOR_CONSTANT_COLOR = 12,
-       FACTOR_ONE_MINUS_CONSTANT_COLOR = 13,
-       FACTOR_CONSTANT_ALPHA = 14,
-       FACTOR_ONE_MINUS_CONSTANT_ALPHA = 15,
-       FACTOR_SRC_ALPHA_SATURATE = 16,
-       FACTOR_SRC1_COLOR = 20,
-       FACTOR_ONE_MINUS_SRC1_COLOR = 21,
-       FACTOR_SRC1_ALPHA = 22,
-       FACTOR_ONE_MINUS_SRC1_ALPHA = 23,
-};
-
-enum adreno_rb_surface_endian {
-       ENDIAN_NONE = 0,
-       ENDIAN_8IN16 = 1,
-       ENDIAN_8IN32 = 2,
-       ENDIAN_16IN32 = 3,
-       ENDIAN_8IN64 = 4,
-       ENDIAN_8IN128 = 5,
-};
-
-enum adreno_rb_dither_mode {
-       DITHER_DISABLE = 0,
-       DITHER_ALWAYS = 1,
-       DITHER_IF_ALPHA_OFF = 2,
-};
-
-enum adreno_rb_depth_format {
-       DEPTHX_16 = 0,
-       DEPTHX_24_8 = 1,
-       DEPTHX_32 = 2,
-};
-
-enum adreno_rb_copy_control_mode {
-       RB_COPY_RESOLVE = 1,
-       RB_COPY_CLEAR = 2,
-       RB_COPY_DEPTH_STENCIL = 5,
-};
-
-enum a3xx_rop_code {
-       ROP_CLEAR = 0,
-       ROP_NOR = 1,
-       ROP_AND_INVERTED = 2,
-       ROP_COPY_INVERTED = 3,
-       ROP_AND_REVERSE = 4,
-       ROP_INVERT = 5,
-       ROP_XOR = 6,
-       ROP_NAND = 7,
-       ROP_AND = 8,
-       ROP_EQUIV = 9,
-       ROP_NOOP = 10,
-       ROP_OR_INVERTED = 11,
-       ROP_COPY = 12,
-       ROP_OR_REVERSE = 13,
-       ROP_OR = 14,
-       ROP_SET = 15,
-};
-
-enum a3xx_render_mode {
-       RB_RENDERING_PASS = 0,
-       RB_TILING_PASS = 1,
-       RB_RESOLVE_PASS = 2,
-       RB_COMPUTE_PASS = 3,
-};
-
-enum a3xx_msaa_samples {
-       MSAA_ONE = 0,
-       MSAA_TWO = 1,
-       MSAA_FOUR = 2,
-       MSAA_EIGHT = 3,
-};
-
-enum a3xx_threadmode {
-       MULTI = 0,
-       SINGLE = 1,
-};
-
-enum a3xx_instrbuffermode {
-       CACHE = 0,
-       BUFFER = 1,
-};
-
-enum a3xx_threadsize {
-       TWO_QUADS = 0,
-       FOUR_QUADS = 1,
-};
-
-enum a3xx_color_swap {
-       WZYX = 0,
-       WXYZ = 1,
-       ZYXW = 2,
-       XYZW = 3,
-};
-
-enum a3xx_rb_blend_opcode {
-       BLEND_DST_PLUS_SRC = 0,
-       BLEND_SRC_MINUS_DST = 1,
-       BLEND_DST_MINUS_SRC = 2,
-       BLEND_MIN_DST_SRC = 3,
-       BLEND_MAX_DST_SRC = 4,
-};
-
-enum a4xx_tess_spacing {
-       EQUAL_SPACING = 0,
-       ODD_SPACING = 2,
-       EVEN_SPACING = 3,
-};
-
-#define REG_AXXX_CP_RB_BASE                                    0x000001c0
-
-#define REG_AXXX_CP_RB_CNTL                                    0x000001c1
-#define AXXX_CP_RB_CNTL_BUFSZ__MASK                            0x0000003f
-#define AXXX_CP_RB_CNTL_BUFSZ__SHIFT                           0
-static inline uint32_t AXXX_CP_RB_CNTL_BUFSZ(uint32_t val)
-{
-       return ((val) << AXXX_CP_RB_CNTL_BUFSZ__SHIFT) & AXXX_CP_RB_CNTL_BUFSZ__MASK;
-}
-#define AXXX_CP_RB_CNTL_BLKSZ__MASK                            0x00003f00
-#define AXXX_CP_RB_CNTL_BLKSZ__SHIFT                           8
-static inline uint32_t AXXX_CP_RB_CNTL_BLKSZ(uint32_t val)
-{
-       return ((val) << AXXX_CP_RB_CNTL_BLKSZ__SHIFT) & AXXX_CP_RB_CNTL_BLKSZ__MASK;
-}
-#define AXXX_CP_RB_CNTL_BUF_SWAP__MASK                         0x00030000
-#define AXXX_CP_RB_CNTL_BUF_SWAP__SHIFT                                16
-static inline uint32_t AXXX_CP_RB_CNTL_BUF_SWAP(uint32_t val)
-{
-       return ((val) << AXXX_CP_RB_CNTL_BUF_SWAP__SHIFT) & AXXX_CP_RB_CNTL_BUF_SWAP__MASK;
-}
-#define AXXX_CP_RB_CNTL_POLL_EN                                        0x00100000
-#define AXXX_CP_RB_CNTL_NO_UPDATE                              0x08000000
-#define AXXX_CP_RB_CNTL_RPTR_WR_EN                             0x80000000
-
-#define REG_AXXX_CP_RB_RPTR_ADDR                               0x000001c3
-#define AXXX_CP_RB_RPTR_ADDR_SWAP__MASK                                0x00000003
-#define AXXX_CP_RB_RPTR_ADDR_SWAP__SHIFT                       0
-static inline uint32_t AXXX_CP_RB_RPTR_ADDR_SWAP(uint32_t val)
-{
-       return ((val) << AXXX_CP_RB_RPTR_ADDR_SWAP__SHIFT) & AXXX_CP_RB_RPTR_ADDR_SWAP__MASK;
-}
-#define AXXX_CP_RB_RPTR_ADDR_ADDR__MASK                                0xfffffffc
-#define AXXX_CP_RB_RPTR_ADDR_ADDR__SHIFT                       2
-static inline uint32_t AXXX_CP_RB_RPTR_ADDR_ADDR(uint32_t val)
-{
-       assert(!(val & 0x3));
-       return ((val >> 2) << AXXX_CP_RB_RPTR_ADDR_ADDR__SHIFT) & AXXX_CP_RB_RPTR_ADDR_ADDR__MASK;
-}
-
-#define REG_AXXX_CP_RB_RPTR                                    0x000001c4
-
-#define REG_AXXX_CP_RB_WPTR                                    0x000001c5
-
-#define REG_AXXX_CP_RB_WPTR_DELAY                              0x000001c6
-
-#define REG_AXXX_CP_RB_RPTR_WR                                 0x000001c7
-
-#define REG_AXXX_CP_RB_WPTR_BASE                               0x000001c8
-
-#define REG_AXXX_CP_QUEUE_THRESHOLDS                           0x000001d5
-#define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__MASK           0x0000000f
-#define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__SHIFT          0
-static inline uint32_t AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START(uint32_t val)
-{
-       return ((val) << AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__SHIFT) & AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__MASK;
-}
-#define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__MASK           0x00000f00
-#define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__SHIFT          8
-static inline uint32_t AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START(uint32_t val)
-{
-       return ((val) << AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__SHIFT) & AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__MASK;
-}
-#define AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__MASK            0x000f0000
-#define AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__SHIFT           16
-static inline uint32_t AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START(uint32_t val)
-{
-       return ((val) << AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__SHIFT) & AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__MASK;
-}
-
-#define REG_AXXX_CP_MEQ_THRESHOLDS                             0x000001d6
-#define AXXX_CP_MEQ_THRESHOLDS_MEQ_END__MASK                   0x001f0000
-#define AXXX_CP_MEQ_THRESHOLDS_MEQ_END__SHIFT                  16
-static inline uint32_t AXXX_CP_MEQ_THRESHOLDS_MEQ_END(uint32_t val)
-{
-       return ((val) << AXXX_CP_MEQ_THRESHOLDS_MEQ_END__SHIFT) & AXXX_CP_MEQ_THRESHOLDS_MEQ_END__MASK;
-}
-#define AXXX_CP_MEQ_THRESHOLDS_ROQ_END__MASK                   0x1f000000
-#define AXXX_CP_MEQ_THRESHOLDS_ROQ_END__SHIFT                  24
-static inline uint32_t AXXX_CP_MEQ_THRESHOLDS_ROQ_END(uint32_t val)
-{
-       return ((val) << AXXX_CP_MEQ_THRESHOLDS_ROQ_END__SHIFT) & AXXX_CP_MEQ_THRESHOLDS_ROQ_END__MASK;
-}
-
-#define REG_AXXX_CP_CSQ_AVAIL                                  0x000001d7
-#define AXXX_CP_CSQ_AVAIL_RING__MASK                           0x0000007f
-#define AXXX_CP_CSQ_AVAIL_RING__SHIFT                          0
-static inline uint32_t AXXX_CP_CSQ_AVAIL_RING(uint32_t val)
-{
-       return ((val) << AXXX_CP_CSQ_AVAIL_RING__SHIFT) & AXXX_CP_CSQ_AVAIL_RING__MASK;
-}
-#define AXXX_CP_CSQ_AVAIL_IB1__MASK                            0x00007f00
-#define AXXX_CP_CSQ_AVAIL_IB1__SHIFT                           8
-static inline uint32_t AXXX_CP_CSQ_AVAIL_IB1(uint32_t val)
-{
-       return ((val) << AXXX_CP_CSQ_AVAIL_IB1__SHIFT) & AXXX_CP_CSQ_AVAIL_IB1__MASK;
-}
-#define AXXX_CP_CSQ_AVAIL_IB2__MASK                            0x007f0000
-#define AXXX_CP_CSQ_AVAIL_IB2__SHIFT                           16
-static inline uint32_t AXXX_CP_CSQ_AVAIL_IB2(uint32_t val)
-{
-       return ((val) << AXXX_CP_CSQ_AVAIL_IB2__SHIFT) & AXXX_CP_CSQ_AVAIL_IB2__MASK;
-}
-
-#define REG_AXXX_CP_STQ_AVAIL                                  0x000001d8
-#define AXXX_CP_STQ_AVAIL_ST__MASK                             0x0000007f
-#define AXXX_CP_STQ_AVAIL_ST__SHIFT                            0
-static inline uint32_t AXXX_CP_STQ_AVAIL_ST(uint32_t val)
-{
-       return ((val) << AXXX_CP_STQ_AVAIL_ST__SHIFT) & AXXX_CP_STQ_AVAIL_ST__MASK;
-}
-
-#define REG_AXXX_CP_MEQ_AVAIL                                  0x000001d9
-#define AXXX_CP_MEQ_AVAIL_MEQ__MASK                            0x0000001f
-#define AXXX_CP_MEQ_AVAIL_MEQ__SHIFT                           0
-static inline uint32_t AXXX_CP_MEQ_AVAIL_MEQ(uint32_t val)
-{
-       return ((val) << AXXX_CP_MEQ_AVAIL_MEQ__SHIFT) & AXXX_CP_MEQ_AVAIL_MEQ__MASK;
-}
-
-#define REG_AXXX_SCRATCH_UMSK                                  0x000001dc
-#define AXXX_SCRATCH_UMSK_UMSK__MASK                           0x000000ff
-#define AXXX_SCRATCH_UMSK_UMSK__SHIFT                          0
-static inline uint32_t AXXX_SCRATCH_UMSK_UMSK(uint32_t val)
-{
-       return ((val) << AXXX_SCRATCH_UMSK_UMSK__SHIFT) & AXXX_SCRATCH_UMSK_UMSK__MASK;
-}
-#define AXXX_SCRATCH_UMSK_SWAP__MASK                           0x00030000
-#define AXXX_SCRATCH_UMSK_SWAP__SHIFT                          16
-static inline uint32_t AXXX_SCRATCH_UMSK_SWAP(uint32_t val)
-{
-       return ((val) << AXXX_SCRATCH_UMSK_SWAP__SHIFT) & AXXX_SCRATCH_UMSK_SWAP__MASK;
-}
-
-#define REG_AXXX_SCRATCH_ADDR                                  0x000001dd
-
-#define REG_AXXX_CP_ME_RDADDR                                  0x000001ea
-
-#define REG_AXXX_CP_STATE_DEBUG_INDEX                          0x000001ec
-
-#define REG_AXXX_CP_STATE_DEBUG_DATA                           0x000001ed
-
-#define REG_AXXX_CP_INT_CNTL                                   0x000001f2
-#define AXXX_CP_INT_CNTL_SW_INT_MASK                           0x00080000
-#define AXXX_CP_INT_CNTL_T0_PACKET_IN_IB_MASK                  0x00800000
-#define AXXX_CP_INT_CNTL_OPCODE_ERROR_MASK                     0x01000000
-#define AXXX_CP_INT_CNTL_PROTECTED_MODE_ERROR_MASK             0x02000000
-#define AXXX_CP_INT_CNTL_RESERVED_BIT_ERROR_MASK               0x04000000
-#define AXXX_CP_INT_CNTL_IB_ERROR_MASK                         0x08000000
-#define AXXX_CP_INT_CNTL_IB2_INT_MASK                          0x20000000
-#define AXXX_CP_INT_CNTL_IB1_INT_MASK                          0x40000000
-#define AXXX_CP_INT_CNTL_RB_INT_MASK                           0x80000000
-
-#define REG_AXXX_CP_INT_STATUS                                 0x000001f3
-
-#define REG_AXXX_CP_INT_ACK                                    0x000001f4
-
-#define REG_AXXX_CP_ME_CNTL                                    0x000001f6
-#define AXXX_CP_ME_CNTL_BUSY                                   0x20000000
-#define AXXX_CP_ME_CNTL_HALT                                   0x10000000
-
-#define REG_AXXX_CP_ME_STATUS                                  0x000001f7
-
-#define REG_AXXX_CP_ME_RAM_WADDR                               0x000001f8
-
-#define REG_AXXX_CP_ME_RAM_RADDR                               0x000001f9
-
-#define REG_AXXX_CP_ME_RAM_DATA                                        0x000001fa
-
-#define REG_AXXX_CP_DEBUG                                      0x000001fc
-#define AXXX_CP_DEBUG_PREDICATE_DISABLE                                0x00800000
-#define AXXX_CP_DEBUG_PROG_END_PTR_ENABLE                      0x01000000
-#define AXXX_CP_DEBUG_MIU_128BIT_WRITE_ENABLE                  0x02000000
-#define AXXX_CP_DEBUG_PREFETCH_PASS_NOPS                       0x04000000
-#define AXXX_CP_DEBUG_DYNAMIC_CLK_DISABLE                      0x08000000
-#define AXXX_CP_DEBUG_PREFETCH_MATCH_DISABLE                   0x10000000
-#define AXXX_CP_DEBUG_SIMPLE_ME_FLOW_CONTROL                   0x40000000
-#define AXXX_CP_DEBUG_MIU_WRITE_PACK_DISABLE                   0x80000000
-
-#define REG_AXXX_CP_CSQ_RB_STAT                                        0x000001fd
-#define AXXX_CP_CSQ_RB_STAT_RPTR__MASK                         0x0000007f
-#define AXXX_CP_CSQ_RB_STAT_RPTR__SHIFT                                0
-static inline uint32_t AXXX_CP_CSQ_RB_STAT_RPTR(uint32_t val)
-{
-       return ((val) << AXXX_CP_CSQ_RB_STAT_RPTR__SHIFT) & AXXX_CP_CSQ_RB_STAT_RPTR__MASK;
-}
-#define AXXX_CP_CSQ_RB_STAT_WPTR__MASK                         0x007f0000
-#define AXXX_CP_CSQ_RB_STAT_WPTR__SHIFT                                16
-static inline uint32_t AXXX_CP_CSQ_RB_STAT_WPTR(uint32_t val)
-{
-       return ((val) << AXXX_CP_CSQ_RB_STAT_WPTR__SHIFT) & AXXX_CP_CSQ_RB_STAT_WPTR__MASK;
-}
-
-#define REG_AXXX_CP_CSQ_IB1_STAT                               0x000001fe
-#define AXXX_CP_CSQ_IB1_STAT_RPTR__MASK                                0x0000007f
-#define AXXX_CP_CSQ_IB1_STAT_RPTR__SHIFT                       0
-static inline uint32_t AXXX_CP_CSQ_IB1_STAT_RPTR(uint32_t val)
-{
-       return ((val) << AXXX_CP_CSQ_IB1_STAT_RPTR__SHIFT) & AXXX_CP_CSQ_IB1_STAT_RPTR__MASK;
-}
-#define AXXX_CP_CSQ_IB1_STAT_WPTR__MASK                                0x007f0000
-#define AXXX_CP_CSQ_IB1_STAT_WPTR__SHIFT                       16
-static inline uint32_t AXXX_CP_CSQ_IB1_STAT_WPTR(uint32_t val)
-{
-       return ((val) << AXXX_CP_CSQ_IB1_STAT_WPTR__SHIFT) & AXXX_CP_CSQ_IB1_STAT_WPTR__MASK;
-}
-
-#define REG_AXXX_CP_CSQ_IB2_STAT                               0x000001ff
-#define AXXX_CP_CSQ_IB2_STAT_RPTR__MASK                                0x0000007f
-#define AXXX_CP_CSQ_IB2_STAT_RPTR__SHIFT                       0
-static inline uint32_t AXXX_CP_CSQ_IB2_STAT_RPTR(uint32_t val)
-{
-       return ((val) << AXXX_CP_CSQ_IB2_STAT_RPTR__SHIFT) & AXXX_CP_CSQ_IB2_STAT_RPTR__MASK;
-}
-#define AXXX_CP_CSQ_IB2_STAT_WPTR__MASK                                0x007f0000
-#define AXXX_CP_CSQ_IB2_STAT_WPTR__SHIFT                       16
-static inline uint32_t AXXX_CP_CSQ_IB2_STAT_WPTR(uint32_t val)
-{
-       return ((val) << AXXX_CP_CSQ_IB2_STAT_WPTR__SHIFT) & AXXX_CP_CSQ_IB2_STAT_WPTR__MASK;
-}
-
-#define REG_AXXX_CP_NON_PREFETCH_CNTRS                         0x00000440
-
-#define REG_AXXX_CP_STQ_ST_STAT                                        0x00000443
-
-#define REG_AXXX_CP_ST_BASE                                    0x0000044d
-
-#define REG_AXXX_CP_ST_BUFSZ                                   0x0000044e
-
-#define REG_AXXX_CP_MEQ_STAT                                   0x0000044f
-
-#define REG_AXXX_CP_MIU_TAG_STAT                               0x00000452
-
-#define REG_AXXX_CP_BIN_MASK_LO                                        0x00000454
-
-#define REG_AXXX_CP_BIN_MASK_HI                                        0x00000455
-
-#define REG_AXXX_CP_BIN_SELECT_LO                              0x00000456
-
-#define REG_AXXX_CP_BIN_SELECT_HI                              0x00000457
-
-#define REG_AXXX_CP_IB1_BASE                                   0x00000458
-
-#define REG_AXXX_CP_IB1_BUFSZ                                  0x00000459
-
-#define REG_AXXX_CP_IB2_BASE                                   0x0000045a
-
-#define REG_AXXX_CP_IB2_BUFSZ                                  0x0000045b
-
-#define REG_AXXX_CP_STAT                                       0x0000047f
-#define AXXX_CP_STAT_CP_BUSY                                   0x80000000
-#define AXXX_CP_STAT_VS_EVENT_FIFO_BUSY                                0x40000000
-#define AXXX_CP_STAT_PS_EVENT_FIFO_BUSY                                0x20000000
-#define AXXX_CP_STAT_CF_EVENT_FIFO_BUSY                                0x10000000
-#define AXXX_CP_STAT_RB_EVENT_FIFO_BUSY                                0x08000000
-#define AXXX_CP_STAT_ME_BUSY                                   0x04000000
-#define AXXX_CP_STAT_MIU_WR_C_BUSY                             0x02000000
-#define AXXX_CP_STAT_CP_3D_BUSY                                        0x00800000
-#define AXXX_CP_STAT_CP_NRT_BUSY                               0x00400000
-#define AXXX_CP_STAT_RBIU_SCRATCH_BUSY                         0x00200000
-#define AXXX_CP_STAT_RCIU_ME_BUSY                              0x00100000
-#define AXXX_CP_STAT_RCIU_PFP_BUSY                             0x00080000
-#define AXXX_CP_STAT_MEQ_RING_BUSY                             0x00040000
-#define AXXX_CP_STAT_PFP_BUSY                                  0x00020000
-#define AXXX_CP_STAT_ST_QUEUE_BUSY                             0x00010000
-#define AXXX_CP_STAT_INDIRECT2_QUEUE_BUSY                      0x00002000
-#define AXXX_CP_STAT_INDIRECTS_QUEUE_BUSY                      0x00001000
-#define AXXX_CP_STAT_RING_QUEUE_BUSY                           0x00000800
-#define AXXX_CP_STAT_CSF_BUSY                                  0x00000400
-#define AXXX_CP_STAT_CSF_ST_BUSY                               0x00000200
-#define AXXX_CP_STAT_EVENT_BUSY                                        0x00000100
-#define AXXX_CP_STAT_CSF_INDIRECT2_BUSY                                0x00000080
-#define AXXX_CP_STAT_CSF_INDIRECTS_BUSY                                0x00000040
-#define AXXX_CP_STAT_CSF_RING_BUSY                             0x00000020
-#define AXXX_CP_STAT_RCIU_BUSY                                 0x00000010
-#define AXXX_CP_STAT_RBIU_BUSY                                 0x00000008
-#define AXXX_CP_STAT_MIU_RD_RETURN_BUSY                                0x00000004
-#define AXXX_CP_STAT_MIU_RD_REQ_BUSY                           0x00000002
-#define AXXX_CP_STAT_MIU_WR_BUSY                               0x00000001
-
-#define REG_AXXX_CP_SCRATCH_REG0                               0x00000578
-
-#define REG_AXXX_CP_SCRATCH_REG1                               0x00000579
-
-#define REG_AXXX_CP_SCRATCH_REG2                               0x0000057a
-
-#define REG_AXXX_CP_SCRATCH_REG3                               0x0000057b
-
-#define REG_AXXX_CP_SCRATCH_REG4                               0x0000057c
-
-#define REG_AXXX_CP_SCRATCH_REG5                               0x0000057d
-
-#define REG_AXXX_CP_SCRATCH_REG6                               0x0000057e
-
-#define REG_AXXX_CP_SCRATCH_REG7                               0x0000057f
-
-#define REG_AXXX_CP_ME_VS_EVENT_SRC                            0x00000600
-
-#define REG_AXXX_CP_ME_VS_EVENT_ADDR                           0x00000601
-
-#define REG_AXXX_CP_ME_VS_EVENT_DATA                           0x00000602
-
-#define REG_AXXX_CP_ME_VS_EVENT_ADDR_SWM                       0x00000603
-
-#define REG_AXXX_CP_ME_VS_EVENT_DATA_SWM                       0x00000604
-
-#define REG_AXXX_CP_ME_PS_EVENT_SRC                            0x00000605
-
-#define REG_AXXX_CP_ME_PS_EVENT_ADDR                           0x00000606
-
-#define REG_AXXX_CP_ME_PS_EVENT_DATA                           0x00000607
-
-#define REG_AXXX_CP_ME_PS_EVENT_ADDR_SWM                       0x00000608
-
-#define REG_AXXX_CP_ME_PS_EVENT_DATA_SWM                       0x00000609
-
-#define REG_AXXX_CP_ME_CF_EVENT_SRC                            0x0000060a
-
-#define REG_AXXX_CP_ME_CF_EVENT_ADDR                           0x0000060b
-
-#define REG_AXXX_CP_ME_CF_EVENT_DATA                           0x0000060c
-
-#define REG_AXXX_CP_ME_NRT_ADDR                                        0x0000060d
-
-#define REG_AXXX_CP_ME_NRT_DATA                                        0x0000060e
-
-#define REG_AXXX_CP_ME_VS_FETCH_DONE_SRC                       0x00000612
-
-#define REG_AXXX_CP_ME_VS_FETCH_DONE_ADDR                      0x00000613
-
-#define REG_AXXX_CP_ME_VS_FETCH_DONE_DATA                      0x00000614
-
-
-#endif /* ADRENO_COMMON_XML */
diff --git a/src/gallium/drivers/freedreno/adreno_pm4.xml.h b/src/gallium/drivers/freedreno/adreno_pm4.xml.h
deleted file mode 100644 (file)
index 03efbfb..0000000
+++ /dev/null
@@ -1,1569 +0,0 @@
-#ifndef ADRENO_PM4_XML
-#define ADRENO_PM4_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/envytools/rnndb/adreno.xml               (    501 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/freedreno_copyright.xml  (   1572 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a2xx.xml          (  42463 bytes, from 2018-11-19 13:44:03)
-- /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml (  14239 bytes, from 2018-12-05 15:25:53)
-- /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml    (  43052 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a3xx.xml          (  83840 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a4xx.xml          ( 112086 bytes, from 2018-07-03 19:37:13)
-- /home/robclark/src/envytools/rnndb/adreno/a5xx.xml          ( 147240 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a6xx.xml          ( 141895 bytes, from 2018-12-21 18:21:34)
-- /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml      (  10431 bytes, from 2018-09-14 13:03:07)
-- /home/robclark/src/envytools/rnndb/adreno/ocmem.xml         (   1773 bytes, from 2018-07-03 19:37:13)
-
-Copyright (C) 2013-2018 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-enum vgt_event_type {
-       VS_DEALLOC = 0,
-       PS_DEALLOC = 1,
-       VS_DONE_TS = 2,
-       PS_DONE_TS = 3,
-       CACHE_FLUSH_TS = 4,
-       CONTEXT_DONE = 5,
-       CACHE_FLUSH = 6,
-       HLSQ_FLUSH = 7,
-       VIZQUERY_START = 7,
-       VIZQUERY_END = 8,
-       SC_WAIT_WC = 9,
-       RST_PIX_CNT = 13,
-       RST_VTX_CNT = 14,
-       TILE_FLUSH = 15,
-       STAT_EVENT = 16,
-       CACHE_FLUSH_AND_INV_TS_EVENT = 20,
-       ZPASS_DONE = 21,
-       CACHE_FLUSH_AND_INV_EVENT = 22,
-       PERFCOUNTER_START = 23,
-       PERFCOUNTER_STOP = 24,
-       VS_FETCH_DONE = 27,
-       FACENESS_FLUSH = 28,
-       FLUSH_SO_0 = 17,
-       FLUSH_SO_1 = 18,
-       FLUSH_SO_2 = 19,
-       FLUSH_SO_3 = 20,
-       PC_CCU_INVALIDATE_DEPTH = 24,
-       PC_CCU_INVALIDATE_COLOR = 25,
-       UNK_1C = 28,
-       UNK_1D = 29,
-       BLIT = 30,
-       UNK_25 = 37,
-       LRZ_FLUSH = 38,
-       UNK_2C = 44,
-       UNK_2D = 45,
-};
-
-enum pc_di_primtype {
-       DI_PT_NONE = 0,
-       DI_PT_POINTLIST_PSIZE = 1,
-       DI_PT_LINELIST = 2,
-       DI_PT_LINESTRIP = 3,
-       DI_PT_TRILIST = 4,
-       DI_PT_TRIFAN = 5,
-       DI_PT_TRISTRIP = 6,
-       DI_PT_LINELOOP = 7,
-       DI_PT_RECTLIST = 8,
-       DI_PT_POINTLIST = 9,
-       DI_PT_LINE_ADJ = 10,
-       DI_PT_LINESTRIP_ADJ = 11,
-       DI_PT_TRI_ADJ = 12,
-       DI_PT_TRISTRIP_ADJ = 13,
-};
-
-enum pc_di_src_sel {
-       DI_SRC_SEL_DMA = 0,
-       DI_SRC_SEL_IMMEDIATE = 1,
-       DI_SRC_SEL_AUTO_INDEX = 2,
-       DI_SRC_SEL_RESERVED = 3,
-};
-
-enum pc_di_face_cull_sel {
-       DI_FACE_CULL_NONE = 0,
-       DI_FACE_CULL_FETCH = 1,
-       DI_FACE_BACKFACE_CULL = 2,
-       DI_FACE_FRONTFACE_CULL = 3,
-};
-
-enum pc_di_index_size {
-       INDEX_SIZE_IGN = 0,
-       INDEX_SIZE_16_BIT = 0,
-       INDEX_SIZE_32_BIT = 1,
-       INDEX_SIZE_8_BIT = 2,
-       INDEX_SIZE_INVALID = 0,
-};
-
-enum pc_di_vis_cull_mode {
-       IGNORE_VISIBILITY = 0,
-       USE_VISIBILITY = 1,
-};
-
-enum adreno_pm4_packet_type {
-       CP_TYPE0_PKT = 0,
-       CP_TYPE1_PKT = 0x40000000,
-       CP_TYPE2_PKT = 0x80000000,
-       CP_TYPE3_PKT = 0xc0000000,
-       CP_TYPE4_PKT = 0x40000000,
-       CP_TYPE7_PKT = 0x70000000,
-};
-
-enum adreno_pm4_type3_packets {
-       CP_ME_INIT = 72,
-       CP_NOP = 16,
-       CP_PREEMPT_ENABLE = 28,
-       CP_PREEMPT_TOKEN = 30,
-       CP_INDIRECT_BUFFER = 63,
-       CP_INDIRECT_BUFFER_PFD = 55,
-       CP_WAIT_FOR_IDLE = 38,
-       CP_WAIT_REG_MEM = 60,
-       CP_WAIT_REG_EQ = 82,
-       CP_WAIT_REG_GTE = 83,
-       CP_WAIT_UNTIL_READ = 92,
-       CP_WAIT_IB_PFD_COMPLETE = 93,
-       CP_REG_RMW = 33,
-       CP_SET_BIN_DATA = 47,
-       CP_SET_BIN_DATA5 = 47,
-       CP_REG_TO_MEM = 62,
-       CP_MEM_WRITE = 61,
-       CP_MEM_WRITE_CNTR = 79,
-       CP_COND_EXEC = 68,
-       CP_COND_WRITE = 69,
-       CP_COND_WRITE5 = 69,
-       CP_EVENT_WRITE = 70,
-       CP_EVENT_WRITE_SHD = 88,
-       CP_EVENT_WRITE_CFL = 89,
-       CP_EVENT_WRITE_ZPD = 91,
-       CP_RUN_OPENCL = 49,
-       CP_DRAW_INDX = 34,
-       CP_DRAW_INDX_2 = 54,
-       CP_DRAW_INDX_BIN = 52,
-       CP_DRAW_INDX_2_BIN = 53,
-       CP_VIZ_QUERY = 35,
-       CP_SET_STATE = 37,
-       CP_SET_CONSTANT = 45,
-       CP_IM_LOAD = 39,
-       CP_IM_LOAD_IMMEDIATE = 43,
-       CP_LOAD_CONSTANT_CONTEXT = 46,
-       CP_INVALIDATE_STATE = 59,
-       CP_SET_SHADER_BASES = 74,
-       CP_SET_BIN_MASK = 80,
-       CP_SET_BIN_SELECT = 81,
-       CP_CONTEXT_UPDATE = 94,
-       CP_INTERRUPT = 64,
-       CP_IM_STORE = 44,
-       CP_SET_DRAW_INIT_FLAGS = 75,
-       CP_SET_PROTECTED_MODE = 95,
-       CP_BOOTSTRAP_UCODE = 111,
-       CP_LOAD_STATE = 48,
-       CP_LOAD_STATE4 = 48,
-       CP_COND_INDIRECT_BUFFER_PFE = 58,
-       CP_COND_INDIRECT_BUFFER_PFD = 50,
-       CP_INDIRECT_BUFFER_PFE = 63,
-       CP_SET_BIN = 76,
-       CP_TEST_TWO_MEMS = 113,
-       CP_REG_WR_NO_CTXT = 120,
-       CP_RECORD_PFP_TIMESTAMP = 17,
-       CP_SET_SECURE_MODE = 102,
-       CP_WAIT_FOR_ME = 19,
-       CP_SET_DRAW_STATE = 67,
-       CP_DRAW_INDX_OFFSET = 56,
-       CP_DRAW_INDIRECT = 40,
-       CP_DRAW_INDX_INDIRECT = 41,
-       CP_DRAW_AUTO = 36,
-       CP_UNKNOWN_19 = 25,
-       CP_UNKNOWN_1A = 26,
-       CP_UNKNOWN_4E = 78,
-       CP_WIDE_REG_WRITE = 116,
-       CP_SCRATCH_TO_REG = 77,
-       CP_REG_TO_SCRATCH = 74,
-       CP_WAIT_MEM_WRITES = 18,
-       CP_COND_REG_EXEC = 71,
-       CP_MEM_TO_REG = 66,
-       CP_EXEC_CS_INDIRECT = 65,
-       CP_EXEC_CS = 51,
-       CP_PERFCOUNTER_ACTION = 80,
-       CP_SMMU_TABLE_UPDATE = 83,
-       CP_SET_MARKER = 101,
-       CP_SET_PSEUDO_REG = 86,
-       CP_CONTEXT_REG_BUNCH = 92,
-       CP_YIELD_ENABLE = 28,
-       CP_SKIP_IB2_ENABLE_GLOBAL = 29,
-       CP_SKIP_IB2_ENABLE_LOCAL = 35,
-       CP_SET_SUBDRAW_SIZE = 53,
-       CP_SET_VISIBILITY_OVERRIDE = 100,
-       CP_PREEMPT_ENABLE_GLOBAL = 105,
-       CP_PREEMPT_ENABLE_LOCAL = 106,
-       CP_CONTEXT_SWITCH_YIELD = 107,
-       CP_SET_RENDER_MODE = 108,
-       CP_COMPUTE_CHECKPOINT = 110,
-       CP_MEM_TO_MEM = 115,
-       CP_BLIT = 44,
-       CP_REG_TEST = 57,
-       CP_SET_MODE = 99,
-       CP_LOAD_STATE6_GEOM = 50,
-       CP_LOAD_STATE6_FRAG = 52,
-       IN_IB_PREFETCH_END = 23,
-       IN_SUBBLK_PREFETCH = 31,
-       IN_INSTR_PREFETCH = 32,
-       IN_INSTR_MATCH = 71,
-       IN_CONST_PREFETCH = 73,
-       IN_INCR_UPDT_STATE = 85,
-       IN_INCR_UPDT_CONST = 86,
-       IN_INCR_UPDT_INSTR = 87,
-       PKT4 = 4,
-       CP_UNK_A6XX_14 = 20,
-       CP_UNK_A6XX_36 = 54,
-       CP_UNK_A6XX_55 = 85,
-       CP_REG_WRITE = 109,
-};
-
-enum adreno_state_block {
-       SB_VERT_TEX = 0,
-       SB_VERT_MIPADDR = 1,
-       SB_FRAG_TEX = 2,
-       SB_FRAG_MIPADDR = 3,
-       SB_VERT_SHADER = 4,
-       SB_GEOM_SHADER = 5,
-       SB_FRAG_SHADER = 6,
-       SB_COMPUTE_SHADER = 7,
-};
-
-enum adreno_state_type {
-       ST_SHADER = 0,
-       ST_CONSTANTS = 1,
-};
-
-enum adreno_state_src {
-       SS_DIRECT = 0,
-       SS_INVALID_ALL_IC = 2,
-       SS_INVALID_PART_IC = 3,
-       SS_INDIRECT = 4,
-       SS_INDIRECT_TCM = 5,
-       SS_INDIRECT_STM = 6,
-};
-
-enum a4xx_state_block {
-       SB4_VS_TEX = 0,
-       SB4_HS_TEX = 1,
-       SB4_DS_TEX = 2,
-       SB4_GS_TEX = 3,
-       SB4_FS_TEX = 4,
-       SB4_CS_TEX = 5,
-       SB4_VS_SHADER = 8,
-       SB4_HS_SHADER = 9,
-       SB4_DS_SHADER = 10,
-       SB4_GS_SHADER = 11,
-       SB4_FS_SHADER = 12,
-       SB4_CS_SHADER = 13,
-       SB4_SSBO = 14,
-       SB4_CS_SSBO = 15,
-};
-
-enum a4xx_state_type {
-       ST4_SHADER = 0,
-       ST4_CONSTANTS = 1,
-};
-
-enum a4xx_state_src {
-       SS4_DIRECT = 0,
-       SS4_INDIRECT = 2,
-};
-
-enum a6xx_state_block {
-       SB6_VS_TEX = 0,
-       SB6_HS_TEX = 1,
-       SB6_DS_TEX = 2,
-       SB6_GS_TEX = 3,
-       SB6_FS_TEX = 4,
-       SB6_CS_TEX = 5,
-       SB6_VS_SHADER = 8,
-       SB6_HS_SHADER = 9,
-       SB6_DS_SHADER = 10,
-       SB6_GS_SHADER = 11,
-       SB6_FS_SHADER = 12,
-       SB6_CS_SHADER = 13,
-       SB6_SSBO = 14,
-       SB6_CS_SSBO = 15,
-};
-
-enum a6xx_state_type {
-       ST6_SHADER = 0,
-       ST6_CONSTANTS = 1,
-};
-
-enum a6xx_state_src {
-       SS6_DIRECT = 0,
-       SS6_INDIRECT = 2,
-};
-
-enum a4xx_index_size {
-       INDEX4_SIZE_8_BIT = 0,
-       INDEX4_SIZE_16_BIT = 1,
-       INDEX4_SIZE_32_BIT = 2,
-};
-
-enum cp_cond_function {
-       WRITE_ALWAYS = 0,
-       WRITE_LT = 1,
-       WRITE_LE = 2,
-       WRITE_EQ = 3,
-       WRITE_NE = 4,
-       WRITE_GE = 5,
-       WRITE_GT = 6,
-};
-
-enum render_mode_cmd {
-       BYPASS = 1,
-       BINNING = 2,
-       GMEM = 3,
-       BLIT2D = 5,
-       BLIT2DSCALE = 7,
-       END2D = 8,
-};
-
-enum cp_blit_cmd {
-       BLIT_OP_FILL = 0,
-       BLIT_OP_COPY = 1,
-       BLIT_OP_SCALE = 3,
-};
-
-enum a6xx_render_mode {
-       RM6_BYPASS = 1,
-       RM6_BINNING = 2,
-       RM6_GMEM = 4,
-       RM6_BLIT2D = 5,
-       RM6_RESOLVE = 6,
-       RM6_BLIT2DSCALE = 12,
-};
-
-enum pseudo_reg {
-       SMMU_INFO = 0,
-       NON_SECURE_SAVE_ADDR = 1,
-       SECURE_SAVE_ADDR = 2,
-       NON_PRIV_SAVE_ADDR = 3,
-       COUNTER = 4,
-};
-
-#define REG_CP_LOAD_STATE_0                                    0x00000000
-#define CP_LOAD_STATE_0_DST_OFF__MASK                          0x0000ffff
-#define CP_LOAD_STATE_0_DST_OFF__SHIFT                         0
-static inline uint32_t CP_LOAD_STATE_0_DST_OFF(uint32_t val)
-{
-       return ((val) << CP_LOAD_STATE_0_DST_OFF__SHIFT) & CP_LOAD_STATE_0_DST_OFF__MASK;
-}
-#define CP_LOAD_STATE_0_STATE_SRC__MASK                                0x00070000
-#define CP_LOAD_STATE_0_STATE_SRC__SHIFT                       16
-static inline uint32_t CP_LOAD_STATE_0_STATE_SRC(enum adreno_state_src val)
-{
-       return ((val) << CP_LOAD_STATE_0_STATE_SRC__SHIFT) & CP_LOAD_STATE_0_STATE_SRC__MASK;
-}
-#define CP_LOAD_STATE_0_STATE_BLOCK__MASK                      0x00380000
-#define CP_LOAD_STATE_0_STATE_BLOCK__SHIFT                     19
-static inline uint32_t CP_LOAD_STATE_0_STATE_BLOCK(enum adreno_state_block val)
-{
-       return ((val) << CP_LOAD_STATE_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE_0_STATE_BLOCK__MASK;
-}
-#define CP_LOAD_STATE_0_NUM_UNIT__MASK                         0xffc00000
-#define CP_LOAD_STATE_0_NUM_UNIT__SHIFT                                22
-static inline uint32_t CP_LOAD_STATE_0_NUM_UNIT(uint32_t val)
-{
-       return ((val) << CP_LOAD_STATE_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE_0_NUM_UNIT__MASK;
-}
-
-#define REG_CP_LOAD_STATE_1                                    0x00000001
-#define CP_LOAD_STATE_1_STATE_TYPE__MASK                       0x00000003
-#define CP_LOAD_STATE_1_STATE_TYPE__SHIFT                      0
-static inline uint32_t CP_LOAD_STATE_1_STATE_TYPE(enum adreno_state_type val)
-{
-       return ((val) << CP_LOAD_STATE_1_STATE_TYPE__SHIFT) & CP_LOAD_STATE_1_STATE_TYPE__MASK;
-}
-#define CP_LOAD_STATE_1_EXT_SRC_ADDR__MASK                     0xfffffffc
-#define CP_LOAD_STATE_1_EXT_SRC_ADDR__SHIFT                    2
-static inline uint32_t CP_LOAD_STATE_1_EXT_SRC_ADDR(uint32_t val)
-{
-       assert(!(val & 0x3));
-       return ((val >> 2) << CP_LOAD_STATE_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE_1_EXT_SRC_ADDR__MASK;
-}
-
-#define REG_CP_LOAD_STATE4_0                                   0x00000000
-#define CP_LOAD_STATE4_0_DST_OFF__MASK                         0x00003fff
-#define CP_LOAD_STATE4_0_DST_OFF__SHIFT                                0
-static inline uint32_t CP_LOAD_STATE4_0_DST_OFF(uint32_t val)
-{
-       return ((val) << CP_LOAD_STATE4_0_DST_OFF__SHIFT) & CP_LOAD_STATE4_0_DST_OFF__MASK;
-}
-#define CP_LOAD_STATE4_0_STATE_SRC__MASK                       0x00030000
-#define CP_LOAD_STATE4_0_STATE_SRC__SHIFT                      16
-static inline uint32_t CP_LOAD_STATE4_0_STATE_SRC(enum a4xx_state_src val)
-{
-       return ((val) << CP_LOAD_STATE4_0_STATE_SRC__SHIFT) & CP_LOAD_STATE4_0_STATE_SRC__MASK;
-}
-#define CP_LOAD_STATE4_0_STATE_BLOCK__MASK                     0x003c0000
-#define CP_LOAD_STATE4_0_STATE_BLOCK__SHIFT                    18
-static inline uint32_t CP_LOAD_STATE4_0_STATE_BLOCK(enum a4xx_state_block val)
-{
-       return ((val) << CP_LOAD_STATE4_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE4_0_STATE_BLOCK__MASK;
-}
-#define CP_LOAD_STATE4_0_NUM_UNIT__MASK                                0xffc00000
-#define CP_LOAD_STATE4_0_NUM_UNIT__SHIFT                       22
-static inline uint32_t CP_LOAD_STATE4_0_NUM_UNIT(uint32_t val)
-{
-       return ((val) << CP_LOAD_STATE4_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE4_0_NUM_UNIT__MASK;
-}
-
-#define REG_CP_LOAD_STATE4_1                                   0x00000001
-#define CP_LOAD_STATE4_1_STATE_TYPE__MASK                      0x00000003
-#define CP_LOAD_STATE4_1_STATE_TYPE__SHIFT                     0
-static inline uint32_t CP_LOAD_STATE4_1_STATE_TYPE(enum a4xx_state_type val)
-{
-       return ((val) << CP_LOAD_STATE4_1_STATE_TYPE__SHIFT) & CP_LOAD_STATE4_1_STATE_TYPE__MASK;
-}
-#define CP_LOAD_STATE4_1_EXT_SRC_ADDR__MASK                    0xfffffffc
-#define CP_LOAD_STATE4_1_EXT_SRC_ADDR__SHIFT                   2
-static inline uint32_t CP_LOAD_STATE4_1_EXT_SRC_ADDR(uint32_t val)
-{
-       assert(!(val & 0x3));
-       return ((val >> 2) << CP_LOAD_STATE4_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE4_1_EXT_SRC_ADDR__MASK;
-}
-
-#define REG_CP_LOAD_STATE4_2                                   0x00000002
-#define CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__MASK                 0xffffffff
-#define CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__SHIFT                        0
-static inline uint32_t CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI(uint32_t val)
-{
-       return ((val) << CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__SHIFT) & CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__MASK;
-}
-
-#define REG_CP_LOAD_STATE6_0                                   0x00000000
-#define CP_LOAD_STATE6_0_DST_OFF__MASK                         0x00003fff
-#define CP_LOAD_STATE6_0_DST_OFF__SHIFT                                0
-static inline uint32_t CP_LOAD_STATE6_0_DST_OFF(uint32_t val)
-{
-       return ((val) << CP_LOAD_STATE6_0_DST_OFF__SHIFT) & CP_LOAD_STATE6_0_DST_OFF__MASK;
-}
-#define CP_LOAD_STATE6_0_STATE_TYPE__MASK                      0x00004000
-#define CP_LOAD_STATE6_0_STATE_TYPE__SHIFT                     14
-static inline uint32_t CP_LOAD_STATE6_0_STATE_TYPE(enum a6xx_state_type val)
-{
-       return ((val) << CP_LOAD_STATE6_0_STATE_TYPE__SHIFT) & CP_LOAD_STATE6_0_STATE_TYPE__MASK;
-}
-#define CP_LOAD_STATE6_0_STATE_SRC__MASK                       0x00030000
-#define CP_LOAD_STATE6_0_STATE_SRC__SHIFT                      16
-static inline uint32_t CP_LOAD_STATE6_0_STATE_SRC(enum a6xx_state_src val)
-{
-       return ((val) << CP_LOAD_STATE6_0_STATE_SRC__SHIFT) & CP_LOAD_STATE6_0_STATE_SRC__MASK;
-}
-#define CP_LOAD_STATE6_0_STATE_BLOCK__MASK                     0x003c0000
-#define CP_LOAD_STATE6_0_STATE_BLOCK__SHIFT                    18
-static inline uint32_t CP_LOAD_STATE6_0_STATE_BLOCK(enum a6xx_state_block val)
-{
-       return ((val) << CP_LOAD_STATE6_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE6_0_STATE_BLOCK__MASK;
-}
-#define CP_LOAD_STATE6_0_NUM_UNIT__MASK                                0xffc00000
-#define CP_LOAD_STATE6_0_NUM_UNIT__SHIFT                       22
-static inline uint32_t CP_LOAD_STATE6_0_NUM_UNIT(uint32_t val)
-{
-       return ((val) << CP_LOAD_STATE6_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE6_0_NUM_UNIT__MASK;
-}
-
-#define REG_CP_LOAD_STATE6_1                                   0x00000001
-#define CP_LOAD_STATE6_1_EXT_SRC_ADDR__MASK                    0xfffffffc
-#define CP_LOAD_STATE6_1_EXT_SRC_ADDR__SHIFT                   2
-static inline uint32_t CP_LOAD_STATE6_1_EXT_SRC_ADDR(uint32_t val)
-{
-       assert(!(val & 0x3));
-       return ((val >> 2) << CP_LOAD_STATE6_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE6_1_EXT_SRC_ADDR__MASK;
-}
-
-#define REG_CP_LOAD_STATE6_2                                   0x00000002
-#define CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__MASK                 0xffffffff
-#define CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__SHIFT                        0
-static inline uint32_t CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI(uint32_t val)
-{
-       return ((val) << CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__SHIFT) & CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__MASK;
-}
-
-#define REG_CP_DRAW_INDX_0                                     0x00000000
-#define CP_DRAW_INDX_0_VIZ_QUERY__MASK                         0xffffffff
-#define CP_DRAW_INDX_0_VIZ_QUERY__SHIFT                                0
-static inline uint32_t CP_DRAW_INDX_0_VIZ_QUERY(uint32_t val)
-{
-       return ((val) << CP_DRAW_INDX_0_VIZ_QUERY__SHIFT) & CP_DRAW_INDX_0_VIZ_QUERY__MASK;
-}
-
-#define REG_CP_DRAW_INDX_1                                     0x00000001
-#define CP_DRAW_INDX_1_PRIM_TYPE__MASK                         0x0000003f
-#define CP_DRAW_INDX_1_PRIM_TYPE__SHIFT                                0
-static inline uint32_t CP_DRAW_INDX_1_PRIM_TYPE(enum pc_di_primtype val)
-{
-       return ((val) << CP_DRAW_INDX_1_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_1_PRIM_TYPE__MASK;
-}
-#define CP_DRAW_INDX_1_SOURCE_SELECT__MASK                     0x000000c0
-#define CP_DRAW_INDX_1_SOURCE_SELECT__SHIFT                    6
-static inline uint32_t CP_DRAW_INDX_1_SOURCE_SELECT(enum pc_di_src_sel val)
-{
-       return ((val) << CP_DRAW_INDX_1_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_1_SOURCE_SELECT__MASK;
-}
-#define CP_DRAW_INDX_1_VIS_CULL__MASK                          0x00000600
-#define CP_DRAW_INDX_1_VIS_CULL__SHIFT                         9
-static inline uint32_t CP_DRAW_INDX_1_VIS_CULL(enum pc_di_vis_cull_mode val)
-{
-       return ((val) << CP_DRAW_INDX_1_VIS_CULL__SHIFT) & CP_DRAW_INDX_1_VIS_CULL__MASK;
-}
-#define CP_DRAW_INDX_1_INDEX_SIZE__MASK                                0x00000800
-#define CP_DRAW_INDX_1_INDEX_SIZE__SHIFT                       11
-static inline uint32_t CP_DRAW_INDX_1_INDEX_SIZE(enum pc_di_index_size val)
-{
-       return ((val) << CP_DRAW_INDX_1_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_1_INDEX_SIZE__MASK;
-}
-#define CP_DRAW_INDX_1_NOT_EOP                                 0x00001000
-#define CP_DRAW_INDX_1_SMALL_INDEX                             0x00002000
-#define CP_DRAW_INDX_1_PRE_DRAW_INITIATOR_ENABLE               0x00004000
-#define CP_DRAW_INDX_1_NUM_INSTANCES__MASK                     0xff000000
-#define CP_DRAW_INDX_1_NUM_INSTANCES__SHIFT                    24
-static inline uint32_t CP_DRAW_INDX_1_NUM_INSTANCES(uint32_t val)
-{
-       return ((val) << CP_DRAW_INDX_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_1_NUM_INSTANCES__MASK;
-}
-
-#define REG_CP_DRAW_INDX_2                                     0x00000002
-#define CP_DRAW_INDX_2_NUM_INDICES__MASK                       0xffffffff
-#define CP_DRAW_INDX_2_NUM_INDICES__SHIFT                      0
-static inline uint32_t CP_DRAW_INDX_2_NUM_INDICES(uint32_t val)
-{
-       return ((val) << CP_DRAW_INDX_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_2_NUM_INDICES__MASK;
-}
-
-#define REG_CP_DRAW_INDX_3                                     0x00000003
-#define CP_DRAW_INDX_3_INDX_BASE__MASK                         0xffffffff
-#define CP_DRAW_INDX_3_INDX_BASE__SHIFT                                0
-static inline uint32_t CP_DRAW_INDX_3_INDX_BASE(uint32_t val)
-{
-       return ((val) << CP_DRAW_INDX_3_INDX_BASE__SHIFT) & CP_DRAW_INDX_3_INDX_BASE__MASK;
-}
-
-#define REG_CP_DRAW_INDX_4                                     0x00000004
-#define CP_DRAW_INDX_4_INDX_SIZE__MASK                         0xffffffff
-#define CP_DRAW_INDX_4_INDX_SIZE__SHIFT                                0
-static inline uint32_t CP_DRAW_INDX_4_INDX_SIZE(uint32_t val)
-{
-       return ((val) << CP_DRAW_INDX_4_INDX_SIZE__SHIFT) & CP_DRAW_INDX_4_INDX_SIZE__MASK;
-}
-
-#define REG_CP_DRAW_INDX_2_0                                   0x00000000
-#define CP_DRAW_INDX_2_0_VIZ_QUERY__MASK                       0xffffffff
-#define CP_DRAW_INDX_2_0_VIZ_QUERY__SHIFT                      0
-static inline uint32_t CP_DRAW_INDX_2_0_VIZ_QUERY(uint32_t val)
-{
-       return ((val) << CP_DRAW_INDX_2_0_VIZ_QUERY__SHIFT) & CP_DRAW_INDX_2_0_VIZ_QUERY__MASK;
-}
-
-#define REG_CP_DRAW_INDX_2_1                                   0x00000001
-#define CP_DRAW_INDX_2_1_PRIM_TYPE__MASK                       0x0000003f
-#define CP_DRAW_INDX_2_1_PRIM_TYPE__SHIFT                      0
-static inline uint32_t CP_DRAW_INDX_2_1_PRIM_TYPE(enum pc_di_primtype val)
-{
-       return ((val) << CP_DRAW_INDX_2_1_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_2_1_PRIM_TYPE__MASK;
-}
-#define CP_DRAW_INDX_2_1_SOURCE_SELECT__MASK                   0x000000c0
-#define CP_DRAW_INDX_2_1_SOURCE_SELECT__SHIFT                  6
-static inline uint32_t CP_DRAW_INDX_2_1_SOURCE_SELECT(enum pc_di_src_sel val)
-{
-       return ((val) << CP_DRAW_INDX_2_1_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_2_1_SOURCE_SELECT__MASK;
-}
-#define CP_DRAW_INDX_2_1_VIS_CULL__MASK                                0x00000600
-#define CP_DRAW_INDX_2_1_VIS_CULL__SHIFT                       9
-static inline uint32_t CP_DRAW_INDX_2_1_VIS_CULL(enum pc_di_vis_cull_mode val)
-{
-       return ((val) << CP_DRAW_INDX_2_1_VIS_CULL__SHIFT) & CP_DRAW_INDX_2_1_VIS_CULL__MASK;
-}
-#define CP_DRAW_INDX_2_1_INDEX_SIZE__MASK                      0x00000800
-#define CP_DRAW_INDX_2_1_INDEX_SIZE__SHIFT                     11
-static inline uint32_t CP_DRAW_INDX_2_1_INDEX_SIZE(enum pc_di_index_size val)
-{
-       return ((val) << CP_DRAW_INDX_2_1_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_2_1_INDEX_SIZE__MASK;
-}
-#define CP_DRAW_INDX_2_1_NOT_EOP                               0x00001000
-#define CP_DRAW_INDX_2_1_SMALL_INDEX                           0x00002000
-#define CP_DRAW_INDX_2_1_PRE_DRAW_INITIATOR_ENABLE             0x00004000
-#define CP_DRAW_INDX_2_1_NUM_INSTANCES__MASK                   0xff000000
-#define CP_DRAW_INDX_2_1_NUM_INSTANCES__SHIFT                  24
-static inline uint32_t CP_DRAW_INDX_2_1_NUM_INSTANCES(uint32_t val)
-{
-       return ((val) << CP_DRAW_INDX_2_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_2_1_NUM_INSTANCES__MASK;
-}
-
-#define REG_CP_DRAW_INDX_2_2                                   0x00000002
-#define CP_DRAW_INDX_2_2_NUM_INDICES__MASK                     0xffffffff
-#define CP_DRAW_INDX_2_2_NUM_INDICES__SHIFT                    0
-static inline uint32_t CP_DRAW_INDX_2_2_NUM_INDICES(uint32_t val)
-{
-       return ((val) << CP_DRAW_INDX_2_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_2_2_NUM_INDICES__MASK;
-}
-
-#define REG_CP_DRAW_INDX_OFFSET_0                              0x00000000
-#define CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__MASK                  0x0000003f
-#define CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__SHIFT                 0
-static inline uint32_t CP_DRAW_INDX_OFFSET_0_PRIM_TYPE(enum pc_di_primtype val)
-{
-       return ((val) << CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__MASK;
-}
-#define CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__MASK              0x000000c0
-#define CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__SHIFT             6
-static inline uint32_t CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT(enum pc_di_src_sel val)
-{
-       return ((val) << CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__MASK;
-}
-#define CP_DRAW_INDX_OFFSET_0_VIS_CULL__MASK                   0x00000300
-#define CP_DRAW_INDX_OFFSET_0_VIS_CULL__SHIFT                  8
-static inline uint32_t CP_DRAW_INDX_OFFSET_0_VIS_CULL(enum pc_di_vis_cull_mode val)
-{
-       return ((val) << CP_DRAW_INDX_OFFSET_0_VIS_CULL__SHIFT) & CP_DRAW_INDX_OFFSET_0_VIS_CULL__MASK;
-}
-#define CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__MASK                 0x00000c00
-#define CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__SHIFT                        10
-static inline uint32_t CP_DRAW_INDX_OFFSET_0_INDEX_SIZE(enum a4xx_index_size val)
-{
-       return ((val) << CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__MASK;
-}
-#define CP_DRAW_INDX_OFFSET_0_TESS_MODE__MASK                  0x01f00000
-#define CP_DRAW_INDX_OFFSET_0_TESS_MODE__SHIFT                 20
-static inline uint32_t CP_DRAW_INDX_OFFSET_0_TESS_MODE(uint32_t val)
-{
-       return ((val) << CP_DRAW_INDX_OFFSET_0_TESS_MODE__SHIFT) & CP_DRAW_INDX_OFFSET_0_TESS_MODE__MASK;
-}
-
-#define REG_CP_DRAW_INDX_OFFSET_1                              0x00000001
-#define CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__MASK              0xffffffff
-#define CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__SHIFT             0
-static inline uint32_t CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES(uint32_t val)
-{
-       return ((val) << CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__MASK;
-}
-
-#define REG_CP_DRAW_INDX_OFFSET_2                              0x00000002
-#define CP_DRAW_INDX_OFFSET_2_NUM_INDICES__MASK                        0xffffffff
-#define CP_DRAW_INDX_OFFSET_2_NUM_INDICES__SHIFT               0
-static inline uint32_t CP_DRAW_INDX_OFFSET_2_NUM_INDICES(uint32_t val)
-{
-       return ((val) << CP_DRAW_INDX_OFFSET_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_OFFSET_2_NUM_INDICES__MASK;
-}
-
-#define REG_CP_DRAW_INDX_OFFSET_3                              0x00000003
-
-#define REG_CP_DRAW_INDX_OFFSET_4                              0x00000004
-#define CP_DRAW_INDX_OFFSET_4_INDX_BASE__MASK                  0xffffffff
-#define CP_DRAW_INDX_OFFSET_4_INDX_BASE__SHIFT                 0
-static inline uint32_t CP_DRAW_INDX_OFFSET_4_INDX_BASE(uint32_t val)
-{
-       return ((val) << CP_DRAW_INDX_OFFSET_4_INDX_BASE__SHIFT) & CP_DRAW_INDX_OFFSET_4_INDX_BASE__MASK;
-}
-
-#define REG_CP_DRAW_INDX_OFFSET_5                              0x00000005
-#define CP_DRAW_INDX_OFFSET_5_INDX_SIZE__MASK                  0xffffffff
-#define CP_DRAW_INDX_OFFSET_5_INDX_SIZE__SHIFT                 0
-static inline uint32_t CP_DRAW_INDX_OFFSET_5_INDX_SIZE(uint32_t val)
-{
-       return ((val) << CP_DRAW_INDX_OFFSET_5_INDX_SIZE__SHIFT) & CP_DRAW_INDX_OFFSET_5_INDX_SIZE__MASK;
-}
-
-#define REG_A4XX_CP_DRAW_INDIRECT_0                            0x00000000
-#define A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__MASK                        0x0000003f
-#define A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__SHIFT               0
-static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE(enum pc_di_primtype val)
-{
-       return ((val) << A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__MASK;
-}
-#define A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__MASK            0x000000c0
-#define A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__SHIFT           6
-static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT(enum pc_di_src_sel val)
-{
-       return ((val) << A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__MASK;
-}
-#define A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__MASK                 0x00000300
-#define A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__SHIFT                        8
-static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_VIS_CULL(enum pc_di_vis_cull_mode val)
-{
-       return ((val) << A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__MASK;
-}
-#define A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__MASK               0x00000c00
-#define A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__SHIFT              10
-static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE(enum a4xx_index_size val)
-{
-       return ((val) << A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__MASK;
-}
-#define A4XX_CP_DRAW_INDIRECT_0_TESS_MODE__MASK                        0x01f00000
-#define A4XX_CP_DRAW_INDIRECT_0_TESS_MODE__SHIFT               20
-static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_TESS_MODE(uint32_t val)
-{
-       return ((val) << A4XX_CP_DRAW_INDIRECT_0_TESS_MODE__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_TESS_MODE__MASK;
-}
-
-#define REG_A4XX_CP_DRAW_INDIRECT_1                            0x00000001
-#define A4XX_CP_DRAW_INDIRECT_1_INDIRECT__MASK                 0xffffffff
-#define A4XX_CP_DRAW_INDIRECT_1_INDIRECT__SHIFT                        0
-static inline uint32_t A4XX_CP_DRAW_INDIRECT_1_INDIRECT(uint32_t val)
-{
-       return ((val) << A4XX_CP_DRAW_INDIRECT_1_INDIRECT__SHIFT) & A4XX_CP_DRAW_INDIRECT_1_INDIRECT__MASK;
-}
-
-
-#define REG_A5XX_CP_DRAW_INDIRECT_2                            0x00000002
-#define A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__MASK              0xffffffff
-#define A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__SHIFT             0
-static inline uint32_t A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI(uint32_t val)
-{
-       return ((val) << A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__SHIFT) & A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__MASK;
-}
-
-#define REG_A4XX_CP_DRAW_INDX_INDIRECT_0                       0x00000000
-#define A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__MASK           0x0000003f
-#define A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__SHIFT          0
-static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE(enum pc_di_primtype val)
-{
-       return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__MASK;
-}
-#define A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__MASK       0x000000c0
-#define A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__SHIFT      6
-static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT(enum pc_di_src_sel val)
-{
-       return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__MASK;
-}
-#define A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__MASK            0x00000300
-#define A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__SHIFT           8
-static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL(enum pc_di_vis_cull_mode val)
-{
-       return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__MASK;
-}
-#define A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__MASK          0x00000c00
-#define A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__SHIFT         10
-static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE(enum a4xx_index_size val)
-{
-       return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__MASK;
-}
-#define A4XX_CP_DRAW_INDX_INDIRECT_0_TESS_MODE__MASK           0x01f00000
-#define A4XX_CP_DRAW_INDX_INDIRECT_0_TESS_MODE__SHIFT          20
-static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_TESS_MODE(uint32_t val)
-{
-       return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_TESS_MODE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_TESS_MODE__MASK;
-}
-
-
-#define REG_A4XX_CP_DRAW_INDX_INDIRECT_1                       0x00000001
-#define A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__MASK           0xffffffff
-#define A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__SHIFT          0
-static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE(uint32_t val)
-{
-       return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__MASK;
-}
-
-#define REG_A4XX_CP_DRAW_INDX_INDIRECT_2                       0x00000002
-#define A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__MASK           0xffffffff
-#define A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__SHIFT          0
-static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE(uint32_t val)
-{
-       return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__MASK;
-}
-
-#define REG_A4XX_CP_DRAW_INDX_INDIRECT_3                       0x00000003
-#define A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__MASK            0xffffffff
-#define A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__SHIFT           0
-static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT(uint32_t val)
-{
-       return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__MASK;
-}
-
-
-#define REG_A5XX_CP_DRAW_INDX_INDIRECT_1                       0x00000001
-#define A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__MASK                0xffffffff
-#define A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__SHIFT       0
-static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO(uint32_t val)
-{
-       return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__MASK;
-}
-
-#define REG_A5XX_CP_DRAW_INDX_INDIRECT_2                       0x00000002
-#define A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__MASK                0xffffffff
-#define A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__SHIFT       0
-static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI(uint32_t val)
-{
-       return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__MASK;
-}
-
-#define REG_A5XX_CP_DRAW_INDX_INDIRECT_3                       0x00000003
-#define A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__MASK         0xffffffff
-#define A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__SHIFT                0
-static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES(uint32_t val)
-{
-       return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__MASK;
-}
-
-#define REG_A5XX_CP_DRAW_INDX_INDIRECT_4                       0x00000004
-#define A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__MASK         0xffffffff
-#define A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__SHIFT                0
-static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO(uint32_t val)
-{
-       return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__MASK;
-}
-
-#define REG_A5XX_CP_DRAW_INDX_INDIRECT_5                       0x00000005
-#define A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__MASK         0xffffffff
-#define A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__SHIFT                0
-static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI(uint32_t val)
-{
-       return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__MASK;
-}
-
-static inline uint32_t REG_CP_SET_DRAW_STATE_(uint32_t i0) { return 0x00000000 + 0x3*i0; }
-
-static inline uint32_t REG_CP_SET_DRAW_STATE__0(uint32_t i0) { return 0x00000000 + 0x3*i0; }
-#define CP_SET_DRAW_STATE__0_COUNT__MASK                       0x0000ffff
-#define CP_SET_DRAW_STATE__0_COUNT__SHIFT                      0
-static inline uint32_t CP_SET_DRAW_STATE__0_COUNT(uint32_t val)
-{
-       return ((val) << CP_SET_DRAW_STATE__0_COUNT__SHIFT) & CP_SET_DRAW_STATE__0_COUNT__MASK;
-}
-#define CP_SET_DRAW_STATE__0_DIRTY                             0x00010000
-#define CP_SET_DRAW_STATE__0_DISABLE                           0x00020000
-#define CP_SET_DRAW_STATE__0_DISABLE_ALL_GROUPS                        0x00040000
-#define CP_SET_DRAW_STATE__0_LOAD_IMMED                                0x00080000
-#define CP_SET_DRAW_STATE__0_ENABLE_MASK__MASK                 0x00f00000
-#define CP_SET_DRAW_STATE__0_ENABLE_MASK__SHIFT                        20
-static inline uint32_t CP_SET_DRAW_STATE__0_ENABLE_MASK(uint32_t val)
-{
-       return ((val) << CP_SET_DRAW_STATE__0_ENABLE_MASK__SHIFT) & CP_SET_DRAW_STATE__0_ENABLE_MASK__MASK;
-}
-#define CP_SET_DRAW_STATE__0_GROUP_ID__MASK                    0x1f000000
-#define CP_SET_DRAW_STATE__0_GROUP_ID__SHIFT                   24
-static inline uint32_t CP_SET_DRAW_STATE__0_GROUP_ID(uint32_t val)
-{
-       return ((val) << CP_SET_DRAW_STATE__0_GROUP_ID__SHIFT) & CP_SET_DRAW_STATE__0_GROUP_ID__MASK;
-}
-
-static inline uint32_t REG_CP_SET_DRAW_STATE__1(uint32_t i0) { return 0x00000001 + 0x3*i0; }
-#define CP_SET_DRAW_STATE__1_ADDR_LO__MASK                     0xffffffff
-#define CP_SET_DRAW_STATE__1_ADDR_LO__SHIFT                    0
-static inline uint32_t CP_SET_DRAW_STATE__1_ADDR_LO(uint32_t val)
-{
-       return ((val) << CP_SET_DRAW_STATE__1_ADDR_LO__SHIFT) & CP_SET_DRAW_STATE__1_ADDR_LO__MASK;
-}
-
-static inline uint32_t REG_CP_SET_DRAW_STATE__2(uint32_t i0) { return 0x00000002 + 0x3*i0; }
-#define CP_SET_DRAW_STATE__2_ADDR_HI__MASK                     0xffffffff
-#define CP_SET_DRAW_STATE__2_ADDR_HI__SHIFT                    0
-static inline uint32_t CP_SET_DRAW_STATE__2_ADDR_HI(uint32_t val)
-{
-       return ((val) << CP_SET_DRAW_STATE__2_ADDR_HI__SHIFT) & CP_SET_DRAW_STATE__2_ADDR_HI__MASK;
-}
-
-#define REG_CP_SET_BIN_0                                       0x00000000
-
-#define REG_CP_SET_BIN_1                                       0x00000001
-#define CP_SET_BIN_1_X1__MASK                                  0x0000ffff
-#define CP_SET_BIN_1_X1__SHIFT                                 0
-static inline uint32_t CP_SET_BIN_1_X1(uint32_t val)
-{
-       return ((val) << CP_SET_BIN_1_X1__SHIFT) & CP_SET_BIN_1_X1__MASK;
-}
-#define CP_SET_BIN_1_Y1__MASK                                  0xffff0000
-#define CP_SET_BIN_1_Y1__SHIFT                                 16
-static inline uint32_t CP_SET_BIN_1_Y1(uint32_t val)
-{
-       return ((val) << CP_SET_BIN_1_Y1__SHIFT) & CP_SET_BIN_1_Y1__MASK;
-}
-
-#define REG_CP_SET_BIN_2                                       0x00000002
-#define CP_SET_BIN_2_X2__MASK                                  0x0000ffff
-#define CP_SET_BIN_2_X2__SHIFT                                 0
-static inline uint32_t CP_SET_BIN_2_X2(uint32_t val)
-{
-       return ((val) << CP_SET_BIN_2_X2__SHIFT) & CP_SET_BIN_2_X2__MASK;
-}
-#define CP_SET_BIN_2_Y2__MASK                                  0xffff0000
-#define CP_SET_BIN_2_Y2__SHIFT                                 16
-static inline uint32_t CP_SET_BIN_2_Y2(uint32_t val)
-{
-       return ((val) << CP_SET_BIN_2_Y2__SHIFT) & CP_SET_BIN_2_Y2__MASK;
-}
-
-#define REG_CP_SET_BIN_DATA_0                                  0x00000000
-#define CP_SET_BIN_DATA_0_BIN_DATA_ADDR__MASK                  0xffffffff
-#define CP_SET_BIN_DATA_0_BIN_DATA_ADDR__SHIFT                 0
-static inline uint32_t CP_SET_BIN_DATA_0_BIN_DATA_ADDR(uint32_t val)
-{
-       return ((val) << CP_SET_BIN_DATA_0_BIN_DATA_ADDR__SHIFT) & CP_SET_BIN_DATA_0_BIN_DATA_ADDR__MASK;
-}
-
-#define REG_CP_SET_BIN_DATA_1                                  0x00000001
-#define CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__MASK               0xffffffff
-#define CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__SHIFT              0
-static inline uint32_t CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS(uint32_t val)
-{
-       return ((val) << CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__SHIFT) & CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__MASK;
-}
-
-#define REG_CP_SET_BIN_DATA5_0                                 0x00000000
-#define CP_SET_BIN_DATA5_0_VSC_SIZE__MASK                      0x003f0000
-#define CP_SET_BIN_DATA5_0_VSC_SIZE__SHIFT                     16
-static inline uint32_t CP_SET_BIN_DATA5_0_VSC_SIZE(uint32_t val)
-{
-       return ((val) << CP_SET_BIN_DATA5_0_VSC_SIZE__SHIFT) & CP_SET_BIN_DATA5_0_VSC_SIZE__MASK;
-}
-#define CP_SET_BIN_DATA5_0_VSC_N__MASK                         0x07c00000
-#define CP_SET_BIN_DATA5_0_VSC_N__SHIFT                                22
-static inline uint32_t CP_SET_BIN_DATA5_0_VSC_N(uint32_t val)
-{
-       return ((val) << CP_SET_BIN_DATA5_0_VSC_N__SHIFT) & CP_SET_BIN_DATA5_0_VSC_N__MASK;
-}
-
-#define REG_CP_SET_BIN_DATA5_1                                 0x00000001
-#define CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__MASK              0xffffffff
-#define CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__SHIFT             0
-static inline uint32_t CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO(uint32_t val)
-{
-       return ((val) << CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__SHIFT) & CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__MASK;
-}
-
-#define REG_CP_SET_BIN_DATA5_2                                 0x00000002
-#define CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__MASK              0xffffffff
-#define CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__SHIFT             0
-static inline uint32_t CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI(uint32_t val)
-{
-       return ((val) << CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__SHIFT) & CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__MASK;
-}
-
-#define REG_CP_SET_BIN_DATA5_3                                 0x00000003
-#define CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__MASK           0xffffffff
-#define CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__SHIFT          0
-static inline uint32_t CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO(uint32_t val)
-{
-       return ((val) << CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__SHIFT) & CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__MASK;
-}
-
-#define REG_CP_SET_BIN_DATA5_4                                 0x00000004
-#define CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__MASK           0xffffffff
-#define CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__SHIFT          0
-static inline uint32_t CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI(uint32_t val)
-{
-       return ((val) << CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__SHIFT) & CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__MASK;
-}
-
-#define REG_CP_SET_BIN_DATA5_5                                 0x00000005
-#define CP_SET_BIN_DATA5_5_BIN_DATA_ADDR2_LO__MASK             0xffffffff
-#define CP_SET_BIN_DATA5_5_BIN_DATA_ADDR2_LO__SHIFT            0
-static inline uint32_t CP_SET_BIN_DATA5_5_BIN_DATA_ADDR2_LO(uint32_t val)
-{
-       return ((val) << CP_SET_BIN_DATA5_5_BIN_DATA_ADDR2_LO__SHIFT) & CP_SET_BIN_DATA5_5_BIN_DATA_ADDR2_LO__MASK;
-}
-
-#define REG_CP_SET_BIN_DATA5_6                                 0x00000006
-#define CP_SET_BIN_DATA5_6_BIN_DATA_ADDR2_LO__MASK             0xffffffff
-#define CP_SET_BIN_DATA5_6_BIN_DATA_ADDR2_LO__SHIFT            0
-static inline uint32_t CP_SET_BIN_DATA5_6_BIN_DATA_ADDR2_LO(uint32_t val)
-{
-       return ((val) << CP_SET_BIN_DATA5_6_BIN_DATA_ADDR2_LO__SHIFT) & CP_SET_BIN_DATA5_6_BIN_DATA_ADDR2_LO__MASK;
-}
-
-#define REG_CP_REG_TO_MEM_0                                    0x00000000
-#define CP_REG_TO_MEM_0_REG__MASK                              0x0000ffff
-#define CP_REG_TO_MEM_0_REG__SHIFT                             0
-static inline uint32_t CP_REG_TO_MEM_0_REG(uint32_t val)
-{
-       return ((val) << CP_REG_TO_MEM_0_REG__SHIFT) & CP_REG_TO_MEM_0_REG__MASK;
-}
-#define CP_REG_TO_MEM_0_CNT__MASK                              0x3ff80000
-#define CP_REG_TO_MEM_0_CNT__SHIFT                             19
-static inline uint32_t CP_REG_TO_MEM_0_CNT(uint32_t val)
-{
-       return ((val) << CP_REG_TO_MEM_0_CNT__SHIFT) & CP_REG_TO_MEM_0_CNT__MASK;
-}
-#define CP_REG_TO_MEM_0_64B                                    0x40000000
-#define CP_REG_TO_MEM_0_ACCUMULATE                             0x80000000
-
-#define REG_CP_REG_TO_MEM_1                                    0x00000001
-#define CP_REG_TO_MEM_1_DEST__MASK                             0xffffffff
-#define CP_REG_TO_MEM_1_DEST__SHIFT                            0
-static inline uint32_t CP_REG_TO_MEM_1_DEST(uint32_t val)
-{
-       return ((val) << CP_REG_TO_MEM_1_DEST__SHIFT) & CP_REG_TO_MEM_1_DEST__MASK;
-}
-
-#define REG_CP_REG_TO_MEM_2                                    0x00000002
-#define CP_REG_TO_MEM_2_DEST_HI__MASK                          0xffffffff
-#define CP_REG_TO_MEM_2_DEST_HI__SHIFT                         0
-static inline uint32_t CP_REG_TO_MEM_2_DEST_HI(uint32_t val)
-{
-       return ((val) << CP_REG_TO_MEM_2_DEST_HI__SHIFT) & CP_REG_TO_MEM_2_DEST_HI__MASK;
-}
-
-#define REG_CP_MEM_TO_REG_0                                    0x00000000
-#define CP_MEM_TO_REG_0_REG__MASK                              0x0000ffff
-#define CP_MEM_TO_REG_0_REG__SHIFT                             0
-static inline uint32_t CP_MEM_TO_REG_0_REG(uint32_t val)
-{
-       return ((val) << CP_MEM_TO_REG_0_REG__SHIFT) & CP_MEM_TO_REG_0_REG__MASK;
-}
-#define CP_MEM_TO_REG_0_CNT__MASK                              0x3ff80000
-#define CP_MEM_TO_REG_0_CNT__SHIFT                             19
-static inline uint32_t CP_MEM_TO_REG_0_CNT(uint32_t val)
-{
-       return ((val) << CP_MEM_TO_REG_0_CNT__SHIFT) & CP_MEM_TO_REG_0_CNT__MASK;
-}
-#define CP_MEM_TO_REG_0_64B                                    0x40000000
-#define CP_MEM_TO_REG_0_ACCUMULATE                             0x80000000
-
-#define REG_CP_MEM_TO_REG_1                                    0x00000001
-#define CP_MEM_TO_REG_1_SRC__MASK                              0xffffffff
-#define CP_MEM_TO_REG_1_SRC__SHIFT                             0
-static inline uint32_t CP_MEM_TO_REG_1_SRC(uint32_t val)
-{
-       return ((val) << CP_MEM_TO_REG_1_SRC__SHIFT) & CP_MEM_TO_REG_1_SRC__MASK;
-}
-
-#define REG_CP_MEM_TO_REG_2                                    0x00000002
-#define CP_MEM_TO_REG_2_SRC_HI__MASK                           0xffffffff
-#define CP_MEM_TO_REG_2_SRC_HI__SHIFT                          0
-static inline uint32_t CP_MEM_TO_REG_2_SRC_HI(uint32_t val)
-{
-       return ((val) << CP_MEM_TO_REG_2_SRC_HI__SHIFT) & CP_MEM_TO_REG_2_SRC_HI__MASK;
-}
-
-#define REG_CP_MEM_TO_MEM_0                                    0x00000000
-#define CP_MEM_TO_MEM_0_NEG_A                                  0x00000001
-#define CP_MEM_TO_MEM_0_NEG_B                                  0x00000002
-#define CP_MEM_TO_MEM_0_NEG_C                                  0x00000004
-#define CP_MEM_TO_MEM_0_DOUBLE                                 0x20000000
-
-#define REG_CP_COND_WRITE_0                                    0x00000000
-#define CP_COND_WRITE_0_FUNCTION__MASK                         0x00000007
-#define CP_COND_WRITE_0_FUNCTION__SHIFT                                0
-static inline uint32_t CP_COND_WRITE_0_FUNCTION(enum cp_cond_function val)
-{
-       return ((val) << CP_COND_WRITE_0_FUNCTION__SHIFT) & CP_COND_WRITE_0_FUNCTION__MASK;
-}
-#define CP_COND_WRITE_0_POLL_MEMORY                            0x00000010
-#define CP_COND_WRITE_0_WRITE_MEMORY                           0x00000100
-
-#define REG_CP_COND_WRITE_1                                    0x00000001
-#define CP_COND_WRITE_1_POLL_ADDR__MASK                                0xffffffff
-#define CP_COND_WRITE_1_POLL_ADDR__SHIFT                       0
-static inline uint32_t CP_COND_WRITE_1_POLL_ADDR(uint32_t val)
-{
-       return ((val) << CP_COND_WRITE_1_POLL_ADDR__SHIFT) & CP_COND_WRITE_1_POLL_ADDR__MASK;
-}
-
-#define REG_CP_COND_WRITE_2                                    0x00000002
-#define CP_COND_WRITE_2_REF__MASK                              0xffffffff
-#define CP_COND_WRITE_2_REF__SHIFT                             0
-static inline uint32_t CP_COND_WRITE_2_REF(uint32_t val)
-{
-       return ((val) << CP_COND_WRITE_2_REF__SHIFT) & CP_COND_WRITE_2_REF__MASK;
-}
-
-#define REG_CP_COND_WRITE_3                                    0x00000003
-#define CP_COND_WRITE_3_MASK__MASK                             0xffffffff
-#define CP_COND_WRITE_3_MASK__SHIFT                            0
-static inline uint32_t CP_COND_WRITE_3_MASK(uint32_t val)
-{
-       return ((val) << CP_COND_WRITE_3_MASK__SHIFT) & CP_COND_WRITE_3_MASK__MASK;
-}
-
-#define REG_CP_COND_WRITE_4                                    0x00000004
-#define CP_COND_WRITE_4_WRITE_ADDR__MASK                       0xffffffff
-#define CP_COND_WRITE_4_WRITE_ADDR__SHIFT                      0
-static inline uint32_t CP_COND_WRITE_4_WRITE_ADDR(uint32_t val)
-{
-       return ((val) << CP_COND_WRITE_4_WRITE_ADDR__SHIFT) & CP_COND_WRITE_4_WRITE_ADDR__MASK;
-}
-
-#define REG_CP_COND_WRITE_5                                    0x00000005
-#define CP_COND_WRITE_5_WRITE_DATA__MASK                       0xffffffff
-#define CP_COND_WRITE_5_WRITE_DATA__SHIFT                      0
-static inline uint32_t CP_COND_WRITE_5_WRITE_DATA(uint32_t val)
-{
-       return ((val) << CP_COND_WRITE_5_WRITE_DATA__SHIFT) & CP_COND_WRITE_5_WRITE_DATA__MASK;
-}
-
-#define REG_CP_COND_WRITE5_0                                   0x00000000
-#define CP_COND_WRITE5_0_FUNCTION__MASK                                0x00000007
-#define CP_COND_WRITE5_0_FUNCTION__SHIFT                       0
-static inline uint32_t CP_COND_WRITE5_0_FUNCTION(enum cp_cond_function val)
-{
-       return ((val) << CP_COND_WRITE5_0_FUNCTION__SHIFT) & CP_COND_WRITE5_0_FUNCTION__MASK;
-}
-#define CP_COND_WRITE5_0_POLL_MEMORY                           0x00000010
-#define CP_COND_WRITE5_0_WRITE_MEMORY                          0x00000100
-
-#define REG_CP_COND_WRITE5_1                                   0x00000001
-#define CP_COND_WRITE5_1_POLL_ADDR_LO__MASK                    0xffffffff
-#define CP_COND_WRITE5_1_POLL_ADDR_LO__SHIFT                   0
-static inline uint32_t CP_COND_WRITE5_1_POLL_ADDR_LO(uint32_t val)
-{
-       return ((val) << CP_COND_WRITE5_1_POLL_ADDR_LO__SHIFT) & CP_COND_WRITE5_1_POLL_ADDR_LO__MASK;
-}
-
-#define REG_CP_COND_WRITE5_2                                   0x00000002
-#define CP_COND_WRITE5_2_POLL_ADDR_HI__MASK                    0xffffffff
-#define CP_COND_WRITE5_2_POLL_ADDR_HI__SHIFT                   0
-static inline uint32_t CP_COND_WRITE5_2_POLL_ADDR_HI(uint32_t val)
-{
-       return ((val) << CP_COND_WRITE5_2_POLL_ADDR_HI__SHIFT) & CP_COND_WRITE5_2_POLL_ADDR_HI__MASK;
-}
-
-#define REG_CP_COND_WRITE5_3                                   0x00000003
-#define CP_COND_WRITE5_3_REF__MASK                             0xffffffff
-#define CP_COND_WRITE5_3_REF__SHIFT                            0
-static inline uint32_t CP_COND_WRITE5_3_REF(uint32_t val)
-{
-       return ((val) << CP_COND_WRITE5_3_REF__SHIFT) & CP_COND_WRITE5_3_REF__MASK;
-}
-
-#define REG_CP_COND_WRITE5_4                                   0x00000004
-#define CP_COND_WRITE5_4_MASK__MASK                            0xffffffff
-#define CP_COND_WRITE5_4_MASK__SHIFT                           0
-static inline uint32_t CP_COND_WRITE5_4_MASK(uint32_t val)
-{
-       return ((val) << CP_COND_WRITE5_4_MASK__SHIFT) & CP_COND_WRITE5_4_MASK__MASK;
-}
-
-#define REG_CP_COND_WRITE5_5                                   0x00000005
-#define CP_COND_WRITE5_5_WRITE_ADDR_LO__MASK                   0xffffffff
-#define CP_COND_WRITE5_5_WRITE_ADDR_LO__SHIFT                  0
-static inline uint32_t CP_COND_WRITE5_5_WRITE_ADDR_LO(uint32_t val)
-{
-       return ((val) << CP_COND_WRITE5_5_WRITE_ADDR_LO__SHIFT) & CP_COND_WRITE5_5_WRITE_ADDR_LO__MASK;
-}
-
-#define REG_CP_COND_WRITE5_6                                   0x00000006
-#define CP_COND_WRITE5_6_WRITE_ADDR_HI__MASK                   0xffffffff
-#define CP_COND_WRITE5_6_WRITE_ADDR_HI__SHIFT                  0
-static inline uint32_t CP_COND_WRITE5_6_WRITE_ADDR_HI(uint32_t val)
-{
-       return ((val) << CP_COND_WRITE5_6_WRITE_ADDR_HI__SHIFT) & CP_COND_WRITE5_6_WRITE_ADDR_HI__MASK;
-}
-
-#define REG_CP_COND_WRITE5_7                                   0x00000007
-#define CP_COND_WRITE5_7_WRITE_DATA__MASK                      0xffffffff
-#define CP_COND_WRITE5_7_WRITE_DATA__SHIFT                     0
-static inline uint32_t CP_COND_WRITE5_7_WRITE_DATA(uint32_t val)
-{
-       return ((val) << CP_COND_WRITE5_7_WRITE_DATA__SHIFT) & CP_COND_WRITE5_7_WRITE_DATA__MASK;
-}
-
-#define REG_CP_DISPATCH_COMPUTE_0                              0x00000000
-
-#define REG_CP_DISPATCH_COMPUTE_1                              0x00000001
-#define CP_DISPATCH_COMPUTE_1_X__MASK                          0xffffffff
-#define CP_DISPATCH_COMPUTE_1_X__SHIFT                         0
-static inline uint32_t CP_DISPATCH_COMPUTE_1_X(uint32_t val)
-{
-       return ((val) << CP_DISPATCH_COMPUTE_1_X__SHIFT) & CP_DISPATCH_COMPUTE_1_X__MASK;
-}
-
-#define REG_CP_DISPATCH_COMPUTE_2                              0x00000002
-#define CP_DISPATCH_COMPUTE_2_Y__MASK                          0xffffffff
-#define CP_DISPATCH_COMPUTE_2_Y__SHIFT                         0
-static inline uint32_t CP_DISPATCH_COMPUTE_2_Y(uint32_t val)
-{
-       return ((val) << CP_DISPATCH_COMPUTE_2_Y__SHIFT) & CP_DISPATCH_COMPUTE_2_Y__MASK;
-}
-
-#define REG_CP_DISPATCH_COMPUTE_3                              0x00000003
-#define CP_DISPATCH_COMPUTE_3_Z__MASK                          0xffffffff
-#define CP_DISPATCH_COMPUTE_3_Z__SHIFT                         0
-static inline uint32_t CP_DISPATCH_COMPUTE_3_Z(uint32_t val)
-{
-       return ((val) << CP_DISPATCH_COMPUTE_3_Z__SHIFT) & CP_DISPATCH_COMPUTE_3_Z__MASK;
-}
-
-#define REG_CP_SET_RENDER_MODE_0                               0x00000000
-#define CP_SET_RENDER_MODE_0_MODE__MASK                                0x000001ff
-#define CP_SET_RENDER_MODE_0_MODE__SHIFT                       0
-static inline uint32_t CP_SET_RENDER_MODE_0_MODE(enum render_mode_cmd val)
-{
-       return ((val) << CP_SET_RENDER_MODE_0_MODE__SHIFT) & CP_SET_RENDER_MODE_0_MODE__MASK;
-}
-
-#define REG_CP_SET_RENDER_MODE_1                               0x00000001
-#define CP_SET_RENDER_MODE_1_ADDR_0_LO__MASK                   0xffffffff
-#define CP_SET_RENDER_MODE_1_ADDR_0_LO__SHIFT                  0
-static inline uint32_t CP_SET_RENDER_MODE_1_ADDR_0_LO(uint32_t val)
-{
-       return ((val) << CP_SET_RENDER_MODE_1_ADDR_0_LO__SHIFT) & CP_SET_RENDER_MODE_1_ADDR_0_LO__MASK;
-}
-
-#define REG_CP_SET_RENDER_MODE_2                               0x00000002
-#define CP_SET_RENDER_MODE_2_ADDR_0_HI__MASK                   0xffffffff
-#define CP_SET_RENDER_MODE_2_ADDR_0_HI__SHIFT                  0
-static inline uint32_t CP_SET_RENDER_MODE_2_ADDR_0_HI(uint32_t val)
-{
-       return ((val) << CP_SET_RENDER_MODE_2_ADDR_0_HI__SHIFT) & CP_SET_RENDER_MODE_2_ADDR_0_HI__MASK;
-}
-
-#define REG_CP_SET_RENDER_MODE_3                               0x00000003
-#define CP_SET_RENDER_MODE_3_VSC_ENABLE                                0x00000008
-#define CP_SET_RENDER_MODE_3_GMEM_ENABLE                       0x00000010
-
-#define REG_CP_SET_RENDER_MODE_4                               0x00000004
-
-#define REG_CP_SET_RENDER_MODE_5                               0x00000005
-#define CP_SET_RENDER_MODE_5_ADDR_1_LEN__MASK                  0xffffffff
-#define CP_SET_RENDER_MODE_5_ADDR_1_LEN__SHIFT                 0
-static inline uint32_t CP_SET_RENDER_MODE_5_ADDR_1_LEN(uint32_t val)
-{
-       return ((val) << CP_SET_RENDER_MODE_5_ADDR_1_LEN__SHIFT) & CP_SET_RENDER_MODE_5_ADDR_1_LEN__MASK;
-}
-
-#define REG_CP_SET_RENDER_MODE_6                               0x00000006
-#define CP_SET_RENDER_MODE_6_ADDR_1_LO__MASK                   0xffffffff
-#define CP_SET_RENDER_MODE_6_ADDR_1_LO__SHIFT                  0
-static inline uint32_t CP_SET_RENDER_MODE_6_ADDR_1_LO(uint32_t val)
-{
-       return ((val) << CP_SET_RENDER_MODE_6_ADDR_1_LO__SHIFT) & CP_SET_RENDER_MODE_6_ADDR_1_LO__MASK;
-}
-
-#define REG_CP_SET_RENDER_MODE_7                               0x00000007
-#define CP_SET_RENDER_MODE_7_ADDR_1_HI__MASK                   0xffffffff
-#define CP_SET_RENDER_MODE_7_ADDR_1_HI__SHIFT                  0
-static inline uint32_t CP_SET_RENDER_MODE_7_ADDR_1_HI(uint32_t val)
-{
-       return ((val) << CP_SET_RENDER_MODE_7_ADDR_1_HI__SHIFT) & CP_SET_RENDER_MODE_7_ADDR_1_HI__MASK;
-}
-
-#define REG_CP_COMPUTE_CHECKPOINT_0                            0x00000000
-#define CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__MASK                        0xffffffff
-#define CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__SHIFT               0
-static inline uint32_t CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO(uint32_t val)
-{
-       return ((val) << CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__SHIFT) & CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__MASK;
-}
-
-#define REG_CP_COMPUTE_CHECKPOINT_1                            0x00000001
-#define CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__MASK                        0xffffffff
-#define CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__SHIFT               0
-static inline uint32_t CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI(uint32_t val)
-{
-       return ((val) << CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__SHIFT) & CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__MASK;
-}
-
-#define REG_CP_COMPUTE_CHECKPOINT_2                            0x00000002
-
-#define REG_CP_COMPUTE_CHECKPOINT_3                            0x00000003
-#define CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__MASK               0xffffffff
-#define CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__SHIFT              0
-static inline uint32_t CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN(uint32_t val)
-{
-       return ((val) << CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__SHIFT) & CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__MASK;
-}
-
-#define REG_CP_COMPUTE_CHECKPOINT_4                            0x00000004
-
-#define REG_CP_COMPUTE_CHECKPOINT_5                            0x00000005
-#define CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__MASK                        0xffffffff
-#define CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__SHIFT               0
-static inline uint32_t CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO(uint32_t val)
-{
-       return ((val) << CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__SHIFT) & CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__MASK;
-}
-
-#define REG_CP_COMPUTE_CHECKPOINT_6                            0x00000006
-#define CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__MASK                        0xffffffff
-#define CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__SHIFT               0
-static inline uint32_t CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI(uint32_t val)
-{
-       return ((val) << CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__SHIFT) & CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__MASK;
-}
-
-#define REG_CP_COMPUTE_CHECKPOINT_7                            0x00000007
-
-#define REG_CP_PERFCOUNTER_ACTION_0                            0x00000000
-
-#define REG_CP_PERFCOUNTER_ACTION_1                            0x00000001
-#define CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__MASK                        0xffffffff
-#define CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__SHIFT               0
-static inline uint32_t CP_PERFCOUNTER_ACTION_1_ADDR_0_LO(uint32_t val)
-{
-       return ((val) << CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__SHIFT) & CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__MASK;
-}
-
-#define REG_CP_PERFCOUNTER_ACTION_2                            0x00000002
-#define CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__MASK                        0xffffffff
-#define CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__SHIFT               0
-static inline uint32_t CP_PERFCOUNTER_ACTION_2_ADDR_0_HI(uint32_t val)
-{
-       return ((val) << CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__SHIFT) & CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__MASK;
-}
-
-#define REG_CP_EVENT_WRITE_0                                   0x00000000
-#define CP_EVENT_WRITE_0_EVENT__MASK                           0x000000ff
-#define CP_EVENT_WRITE_0_EVENT__SHIFT                          0
-static inline uint32_t CP_EVENT_WRITE_0_EVENT(enum vgt_event_type val)
-{
-       return ((val) << CP_EVENT_WRITE_0_EVENT__SHIFT) & CP_EVENT_WRITE_0_EVENT__MASK;
-}
-#define CP_EVENT_WRITE_0_TIMESTAMP                             0x40000000
-
-#define REG_CP_EVENT_WRITE_1                                   0x00000001
-#define CP_EVENT_WRITE_1_ADDR_0_LO__MASK                       0xffffffff
-#define CP_EVENT_WRITE_1_ADDR_0_LO__SHIFT                      0
-static inline uint32_t CP_EVENT_WRITE_1_ADDR_0_LO(uint32_t val)
-{
-       return ((val) << CP_EVENT_WRITE_1_ADDR_0_LO__SHIFT) & CP_EVENT_WRITE_1_ADDR_0_LO__MASK;
-}
-
-#define REG_CP_EVENT_WRITE_2                                   0x00000002
-#define CP_EVENT_WRITE_2_ADDR_0_HI__MASK                       0xffffffff
-#define CP_EVENT_WRITE_2_ADDR_0_HI__SHIFT                      0
-static inline uint32_t CP_EVENT_WRITE_2_ADDR_0_HI(uint32_t val)
-{
-       return ((val) << CP_EVENT_WRITE_2_ADDR_0_HI__SHIFT) & CP_EVENT_WRITE_2_ADDR_0_HI__MASK;
-}
-
-#define REG_CP_EVENT_WRITE_3                                   0x00000003
-
-#define REG_CP_BLIT_0                                          0x00000000
-#define CP_BLIT_0_OP__MASK                                     0x0000000f
-#define CP_BLIT_0_OP__SHIFT                                    0
-static inline uint32_t CP_BLIT_0_OP(enum cp_blit_cmd val)
-{
-       return ((val) << CP_BLIT_0_OP__SHIFT) & CP_BLIT_0_OP__MASK;
-}
-
-#define REG_CP_BLIT_1                                          0x00000001
-#define CP_BLIT_1_SRC_X1__MASK                                 0x00003fff
-#define CP_BLIT_1_SRC_X1__SHIFT                                        0
-static inline uint32_t CP_BLIT_1_SRC_X1(uint32_t val)
-{
-       return ((val) << CP_BLIT_1_SRC_X1__SHIFT) & CP_BLIT_1_SRC_X1__MASK;
-}
-#define CP_BLIT_1_SRC_Y1__MASK                                 0x3fff0000
-#define CP_BLIT_1_SRC_Y1__SHIFT                                        16
-static inline uint32_t CP_BLIT_1_SRC_Y1(uint32_t val)
-{
-       return ((val) << CP_BLIT_1_SRC_Y1__SHIFT) & CP_BLIT_1_SRC_Y1__MASK;
-}
-
-#define REG_CP_BLIT_2                                          0x00000002
-#define CP_BLIT_2_SRC_X2__MASK                                 0x00003fff
-#define CP_BLIT_2_SRC_X2__SHIFT                                        0
-static inline uint32_t CP_BLIT_2_SRC_X2(uint32_t val)
-{
-       return ((val) << CP_BLIT_2_SRC_X2__SHIFT) & CP_BLIT_2_SRC_X2__MASK;
-}
-#define CP_BLIT_2_SRC_Y2__MASK                                 0x3fff0000
-#define CP_BLIT_2_SRC_Y2__SHIFT                                        16
-static inline uint32_t CP_BLIT_2_SRC_Y2(uint32_t val)
-{
-       return ((val) << CP_BLIT_2_SRC_Y2__SHIFT) & CP_BLIT_2_SRC_Y2__MASK;
-}
-
-#define REG_CP_BLIT_3                                          0x00000003
-#define CP_BLIT_3_DST_X1__MASK                                 0x00003fff
-#define CP_BLIT_3_DST_X1__SHIFT                                        0
-static inline uint32_t CP_BLIT_3_DST_X1(uint32_t val)
-{
-       return ((val) << CP_BLIT_3_DST_X1__SHIFT) & CP_BLIT_3_DST_X1__MASK;
-}
-#define CP_BLIT_3_DST_Y1__MASK                                 0x3fff0000
-#define CP_BLIT_3_DST_Y1__SHIFT                                        16
-static inline uint32_t CP_BLIT_3_DST_Y1(uint32_t val)
-{
-       return ((val) << CP_BLIT_3_DST_Y1__SHIFT) & CP_BLIT_3_DST_Y1__MASK;
-}
-
-#define REG_CP_BLIT_4                                          0x00000004
-#define CP_BLIT_4_DST_X2__MASK                                 0x00003fff
-#define CP_BLIT_4_DST_X2__SHIFT                                        0
-static inline uint32_t CP_BLIT_4_DST_X2(uint32_t val)
-{
-       return ((val) << CP_BLIT_4_DST_X2__SHIFT) & CP_BLIT_4_DST_X2__MASK;
-}
-#define CP_BLIT_4_DST_Y2__MASK                                 0x3fff0000
-#define CP_BLIT_4_DST_Y2__SHIFT                                        16
-static inline uint32_t CP_BLIT_4_DST_Y2(uint32_t val)
-{
-       return ((val) << CP_BLIT_4_DST_Y2__SHIFT) & CP_BLIT_4_DST_Y2__MASK;
-}
-
-#define REG_CP_EXEC_CS_0                                       0x00000000
-
-#define REG_CP_EXEC_CS_1                                       0x00000001
-#define CP_EXEC_CS_1_NGROUPS_X__MASK                           0xffffffff
-#define CP_EXEC_CS_1_NGROUPS_X__SHIFT                          0
-static inline uint32_t CP_EXEC_CS_1_NGROUPS_X(uint32_t val)
-{
-       return ((val) << CP_EXEC_CS_1_NGROUPS_X__SHIFT) & CP_EXEC_CS_1_NGROUPS_X__MASK;
-}
-
-#define REG_CP_EXEC_CS_2                                       0x00000002
-#define CP_EXEC_CS_2_NGROUPS_Y__MASK                           0xffffffff
-#define CP_EXEC_CS_2_NGROUPS_Y__SHIFT                          0
-static inline uint32_t CP_EXEC_CS_2_NGROUPS_Y(uint32_t val)
-{
-       return ((val) << CP_EXEC_CS_2_NGROUPS_Y__SHIFT) & CP_EXEC_CS_2_NGROUPS_Y__MASK;
-}
-
-#define REG_CP_EXEC_CS_3                                       0x00000003
-#define CP_EXEC_CS_3_NGROUPS_Z__MASK                           0xffffffff
-#define CP_EXEC_CS_3_NGROUPS_Z__SHIFT                          0
-static inline uint32_t CP_EXEC_CS_3_NGROUPS_Z(uint32_t val)
-{
-       return ((val) << CP_EXEC_CS_3_NGROUPS_Z__SHIFT) & CP_EXEC_CS_3_NGROUPS_Z__MASK;
-}
-
-#define REG_A4XX_CP_EXEC_CS_INDIRECT_0                         0x00000000
-
-
-#define REG_A4XX_CP_EXEC_CS_INDIRECT_1                         0x00000001
-#define A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__MASK                  0xffffffff
-#define A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__SHIFT                 0
-static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_1_ADDR(uint32_t val)
-{
-       return ((val) << A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__MASK;
-}
-
-#define REG_A4XX_CP_EXEC_CS_INDIRECT_2                         0x00000002
-#define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__MASK            0x00000ffc
-#define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__SHIFT           2
-static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX(uint32_t val)
-{
-       return ((val) << A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__MASK;
-}
-#define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__MASK            0x003ff000
-#define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__SHIFT           12
-static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY(uint32_t val)
-{
-       return ((val) << A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__MASK;
-}
-#define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__MASK            0xffc00000
-#define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__SHIFT           22
-static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ(uint32_t val)
-{
-       return ((val) << A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__MASK;
-}
-
-
-#define REG_A5XX_CP_EXEC_CS_INDIRECT_1                         0x00000001
-#define A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__MASK               0xffffffff
-#define A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__SHIFT              0
-static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO(uint32_t val)
-{
-       return ((val) << A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__MASK;
-}
-
-#define REG_A5XX_CP_EXEC_CS_INDIRECT_2                         0x00000002
-#define A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__MASK               0xffffffff
-#define A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__SHIFT              0
-static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI(uint32_t val)
-{
-       return ((val) << A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__MASK;
-}
-
-#define REG_A5XX_CP_EXEC_CS_INDIRECT_3                         0x00000003
-#define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__MASK            0x00000ffc
-#define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__SHIFT           2
-static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX(uint32_t val)
-{
-       return ((val) << A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__MASK;
-}
-#define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__MASK            0x003ff000
-#define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__SHIFT           12
-static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY(uint32_t val)
-{
-       return ((val) << A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__MASK;
-}
-#define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__MASK            0xffc00000
-#define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__SHIFT           22
-static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ(uint32_t val)
-{
-       return ((val) << A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__MASK;
-}
-
-#define REG_A2XX_CP_SET_MARKER_0                               0x00000000
-#define A2XX_CP_SET_MARKER_0_MARKER__MASK                      0x0000000f
-#define A2XX_CP_SET_MARKER_0_MARKER__SHIFT                     0
-static inline uint32_t A2XX_CP_SET_MARKER_0_MARKER(uint32_t val)
-{
-       return ((val) << A2XX_CP_SET_MARKER_0_MARKER__SHIFT) & A2XX_CP_SET_MARKER_0_MARKER__MASK;
-}
-#define A2XX_CP_SET_MARKER_0_MODE__MASK                                0x0000000f
-#define A2XX_CP_SET_MARKER_0_MODE__SHIFT                       0
-static inline uint32_t A2XX_CP_SET_MARKER_0_MODE(enum a6xx_render_mode val)
-{
-       return ((val) << A2XX_CP_SET_MARKER_0_MODE__SHIFT) & A2XX_CP_SET_MARKER_0_MODE__MASK;
-}
-#define A2XX_CP_SET_MARKER_0_IFPC                              0x00000100
-
-static inline uint32_t REG_A2XX_CP_SET_PSEUDO_REG_(uint32_t i0) { return 0x00000000 + 0x3*i0; }
-
-static inline uint32_t REG_A2XX_CP_SET_PSEUDO_REG__0(uint32_t i0) { return 0x00000000 + 0x3*i0; }
-#define A2XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__MASK             0x00000007
-#define A2XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__SHIFT            0
-static inline uint32_t A2XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG(enum pseudo_reg val)
-{
-       return ((val) << A2XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__SHIFT) & A2XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__MASK;
-}
-
-static inline uint32_t REG_A2XX_CP_SET_PSEUDO_REG__1(uint32_t i0) { return 0x00000001 + 0x3*i0; }
-#define A2XX_CP_SET_PSEUDO_REG__1_LO__MASK                     0xffffffff
-#define A2XX_CP_SET_PSEUDO_REG__1_LO__SHIFT                    0
-static inline uint32_t A2XX_CP_SET_PSEUDO_REG__1_LO(uint32_t val)
-{
-       return ((val) << A2XX_CP_SET_PSEUDO_REG__1_LO__SHIFT) & A2XX_CP_SET_PSEUDO_REG__1_LO__MASK;
-}
-
-static inline uint32_t REG_A2XX_CP_SET_PSEUDO_REG__2(uint32_t i0) { return 0x00000002 + 0x3*i0; }
-#define A2XX_CP_SET_PSEUDO_REG__2_HI__MASK                     0xffffffff
-#define A2XX_CP_SET_PSEUDO_REG__2_HI__SHIFT                    0
-static inline uint32_t A2XX_CP_SET_PSEUDO_REG__2_HI(uint32_t val)
-{
-       return ((val) << A2XX_CP_SET_PSEUDO_REG__2_HI__SHIFT) & A2XX_CP_SET_PSEUDO_REG__2_HI__MASK;
-}
-
-#define REG_A2XX_CP_REG_TEST_0                                 0x00000000
-#define A2XX_CP_REG_TEST_0_REG__MASK                           0x00000fff
-#define A2XX_CP_REG_TEST_0_REG__SHIFT                          0
-static inline uint32_t A2XX_CP_REG_TEST_0_REG(uint32_t val)
-{
-       return ((val) << A2XX_CP_REG_TEST_0_REG__SHIFT) & A2XX_CP_REG_TEST_0_REG__MASK;
-}
-#define A2XX_CP_REG_TEST_0_BIT__MASK                           0x01f00000
-#define A2XX_CP_REG_TEST_0_BIT__SHIFT                          20
-static inline uint32_t A2XX_CP_REG_TEST_0_BIT(uint32_t val)
-{
-       return ((val) << A2XX_CP_REG_TEST_0_BIT__SHIFT) & A2XX_CP_REG_TEST_0_BIT__MASK;
-}
-#define A2XX_CP_REG_TEST_0_UNK25                               0x02000000
-
-
-#endif /* ADRENO_PM4_XML */
index df3c743d41d61efbd653b084c9fb0a4b9ca760f7..7afdf5a746fb064ffc8acb52731b58e7fbf92e94 100644 (file)
@@ -19,8 +19,6 @@
 # SOFTWARE.
 
 files_libfreedreno = files(
-  'adreno_common.xml.h',
-  'adreno_pm4.xml.h',
   'disasm.h',
   'freedreno_batch.c',
   'freedreno_batch.h',
@@ -59,7 +57,6 @@ files_libfreedreno = files(
   'freedreno_texture.h',
   'freedreno_util.c',
   'freedreno_util.h',
-  'a2xx/a2xx.xml.h',
   'a2xx/disasm-a2xx.c',
   'a2xx/fd2_blend.c',
   'a2xx/fd2_blend.h',
@@ -90,7 +87,6 @@ files_libfreedreno = files(
   'a2xx/instr-a2xx.h',
   'a2xx/ir-a2xx.c',
   'a2xx/ir-a2xx.h',
-  'a3xx/a3xx.xml.h',
   'a3xx/fd3_blend.c',
   'a3xx/fd3_blend.h',
   'a3xx/fd3_context.c',
@@ -115,7 +111,6 @@ files_libfreedreno = files(
   'a3xx/fd3_texture.h',
   'a3xx/fd3_zsa.c',
   'a3xx/fd3_zsa.h',
-  'a4xx/a4xx.xml.h',
   'a4xx/fd4_blend.c',
   'a4xx/fd4_blend.h',
   'a4xx/fd4_context.c',
@@ -140,7 +135,6 @@ files_libfreedreno = files(
   'a4xx/fd4_texture.h',
   'a4xx/fd4_zsa.c',
   'a4xx/fd4_zsa.h',
-  'a5xx/a5xx.xml.h',
   'a5xx/fd5_blend.c',
   'a5xx/fd5_blend.h',
   'a5xx/fd5_blitter.c',
@@ -174,7 +168,6 @@ files_libfreedreno = files(
   'a5xx/fd5_texture.h',
   'a5xx/fd5_zsa.c',
   'a5xx/fd5_zsa.h',
-  'a6xx/a6xx.xml.h',
   'a6xx/fd6_blend.c',
   'a6xx/fd6_blend.h',
   'a6xx/fd6_blitter.c',
index 76c9bea0d80599836e1ba6a4f1b028bcc2c93c87..16184dfd9358c81bd1500b6629c3d0fba965bb71 100644 (file)
@@ -26,6 +26,7 @@ include $(top_srcdir)/src/gallium/Automake.inc
 AM_CFLAGS = \
        -I$(top_srcdir)/src/gallium/drivers \
        -I$(top_srcdir)/src/freedreno \
+       -I$(top_srcdir)/src/freedreno/registers \
        $(GALLIUM_WINSYS_CFLAGS) \
        $(FREEDRENO_CFLAGS)