projects
/
openpower-isa.git
/ blobdiff
commit
grep
author
committer
pickaxe
?
search:
re
summary
|
shortlog
|
log
|
commit
|
commitdiff
|
tree
raw
|
inline
| side by side
Added English Language description for stwup instruction
[openpower-isa.git]
/
openpower
/
isa
/
pifixedstore.mdwn
diff --git
a/openpower/isa/pifixedstore.mdwn
b/openpower/isa/pifixedstore.mdwn
index 1fe36aa6c65da2c00f271714b3473e73ad4b9bac..8a45cd96858ca026ec0957baa7f2b50ec6c111c9 100644
(file)
--- a/
openpower/isa/pifixedstore.mdwn
+++ b/
openpower/isa/pifixedstore.mdwn
@@
-16,6
+16,16
@@
Pseudo-code:
MEM(ea, 1) <- (RS)[XLEN-8:XLEN-1]
RA <- EA
MEM(ea, 1) <- (RS)[XLEN-8:XLEN-1]
RA <- EA
+Description:
+
+ Let the effective address (EA) be the sum (RA)+ D.
+ (RS)[56:63] are stored into the byte in storage addressed
+ by EA.
+
+ EA is placed into register RA.
+
+ If RA=0, the instruction form is invalid.
+
Special Registers Altered:
None
Special Registers Altered:
None
@@
-33,6
+43,16
@@
Pseudo-code:
MEM(ea, 1) <- (RS)[XLEN-8:XLEN-1]
RA <- EA
MEM(ea, 1) <- (RS)[XLEN-8:XLEN-1]
RA <- EA
+Description:
+
+ Let the effective address (EA) be the sum (RA)+ (RB).
+ (RS)[56:63] are stored into the byte in storage addressed
+ by EA.
+
+ EA is placed into register RA.
+
+ If RA=0, the instruction form is invalid.
+
Special Registers Altered:
None
Special Registers Altered:
None
@@
-50,6
+70,12
@@
Pseudo-code:
MEM(ea, 2) <- (RS)[XLEN-16:XLEN-1]
RA <- EA
MEM(ea, 2) <- (RS)[XLEN-16:XLEN-1]
RA <- EA
+Description:
+
+ Let the effective address (EA) be the sum (RA|0)+ D.
+ (RS)[48:63] are stored into the halfword in storage
+ addressed by EA.
+
Special Registers Altered:
None
Special Registers Altered:
None
@@
-67,6
+93,16
@@
Pseudo-code:
MEM(ea, 2) <- (RS)[XLEN-16:XLEN-1]
RA <- EA
MEM(ea, 2) <- (RS)[XLEN-16:XLEN-1]
RA <- EA
+Description:
+
+ Let the effective address (EA) be the sum (RA)+ (RB).
+ (RS)[56:63] are stored into the byte in storage addressed
+ by EA.
+
+ EA is placed into register RA.
+
+ If RA=0, the instruction form is invalid
+
Special Registers Altered:
None
Special Registers Altered:
None
@@
-84,6
+120,16
@@
Pseudo-code:
MEM(ea, 4) <- (RS)[XLEN-32:XLEN-1]
RA <- EA
MEM(ea, 4) <- (RS)[XLEN-32:XLEN-1]
RA <- EA
+Description:
+
+ Let the effective address (EA) be the sum (RA)+ D.
+ (RS)[32:63] are stored into the word in storage addressed
+ by EA.
+
+ EA is placed into register RA.
+
+ If RA=0, the instruction form is invalid.
+
Special Registers Altered:
None
Special Registers Altered:
None