gallium: Add PIPE_SHADER_CAP_FP16
[mesa.git] / src / gallium / drivers / i915 / i915_screen.c
1 /**************************************************************************
2 *
3 * Copyright 2008 VMware, Inc.
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21 * IN NO EVENT SHALL VMWARE AND/OR ITS SUPPLIERS BE LIABLE FOR
22 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
27
28
29 #include "draw/draw_context.h"
30 #include "os/os_misc.h"
31 #include "util/u_format.h"
32 #include "util/u_format_s3tc.h"
33 #include "util/u_inlines.h"
34 #include "util/u_memory.h"
35 #include "util/u_string.h"
36
37 #include "i915_reg.h"
38 #include "i915_debug.h"
39 #include "i915_context.h"
40 #include "i915_screen.h"
41 #include "i915_resource.h"
42 #include "i915_winsys.h"
43 #include "i915_public.h"
44
45
46 /*
47 * Probe functions
48 */
49
50
51 static const char *
52 i915_get_vendor(struct pipe_screen *screen)
53 {
54 return "Mesa Project";
55 }
56
57 static const char *
58 i915_get_device_vendor(struct pipe_screen *screen)
59 {
60 return "Intel";
61 }
62
63 static const char *
64 i915_get_name(struct pipe_screen *screen)
65 {
66 static char buffer[128];
67 const char *chipset;
68
69 switch (i915_screen(screen)->iws->pci_id) {
70 case PCI_CHIP_I915_G:
71 chipset = "915G";
72 break;
73 case PCI_CHIP_I915_GM:
74 chipset = "915GM";
75 break;
76 case PCI_CHIP_I945_G:
77 chipset = "945G";
78 break;
79 case PCI_CHIP_I945_GM:
80 chipset = "945GM";
81 break;
82 case PCI_CHIP_I945_GME:
83 chipset = "945GME";
84 break;
85 case PCI_CHIP_G33_G:
86 chipset = "G33";
87 break;
88 case PCI_CHIP_Q35_G:
89 chipset = "Q35";
90 break;
91 case PCI_CHIP_Q33_G:
92 chipset = "Q33";
93 break;
94 case PCI_CHIP_PINEVIEW_G:
95 chipset = "Pineview G";
96 break;
97 case PCI_CHIP_PINEVIEW_M:
98 chipset = "Pineview M";
99 break;
100 default:
101 chipset = "unknown";
102 break;
103 }
104
105 util_snprintf(buffer, sizeof(buffer), "i915 (chipset: %s)", chipset);
106 return buffer;
107 }
108
109 static int
110 i915_get_shader_param(struct pipe_screen *screen,
111 enum pipe_shader_type shader,
112 enum pipe_shader_cap cap)
113 {
114 switch(shader) {
115 case PIPE_SHADER_VERTEX:
116 switch (cap) {
117 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
118 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
119 if (debug_get_bool_option("DRAW_USE_LLVM", TRUE))
120 return PIPE_MAX_SAMPLERS;
121 else
122 return 0;
123 default:
124 return draw_get_shader_param(shader, cap);
125 }
126 case PIPE_SHADER_FRAGMENT:
127 /* XXX: some of these are just shader model 2.0 values, fix this! */
128 switch(cap) {
129 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
130 return I915_MAX_ALU_INSN + I915_MAX_TEX_INSN;
131 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
132 return I915_MAX_ALU_INSN;
133 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
134 return I915_MAX_TEX_INSN;
135 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
136 return 8;
137 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
138 return 0;
139 case PIPE_SHADER_CAP_MAX_INPUTS:
140 return 10;
141 case PIPE_SHADER_CAP_MAX_OUTPUTS:
142 return 1;
143 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
144 return 32 * sizeof(float[4]);
145 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
146 return 1;
147 case PIPE_SHADER_CAP_MAX_TEMPS:
148 return 12; /* XXX: 12 -> 32 ? */
149 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
150 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
151 return 0;
152 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
153 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
154 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
155 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
156 return 1;
157 case PIPE_SHADER_CAP_SUBROUTINES:
158 return 0;
159 case PIPE_SHADER_CAP_INTEGERS:
160 case PIPE_SHADER_CAP_FP16:
161 return 0;
162 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
163 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
164 return I915_TEX_UNITS;
165 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
166 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
167 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
168 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
169 return 0;
170 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
171 return 32;
172 default:
173 debug_printf("%s: Unknown cap %u.\n", __FUNCTION__, cap);
174 return 0;
175 }
176 break;
177 default:
178 return 0;
179 }
180
181 }
182
183 static int
184 i915_get_param(struct pipe_screen *screen, enum pipe_cap cap)
185 {
186 struct i915_screen *is = i915_screen(screen);
187
188 switch (cap) {
189 /* Supported features (boolean caps). */
190 case PIPE_CAP_ANISOTROPIC_FILTER:
191 case PIPE_CAP_NPOT_TEXTURES:
192 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
193 case PIPE_CAP_POINT_SPRITE:
194 case PIPE_CAP_PRIMITIVE_RESTART: /* draw module */
195 case PIPE_CAP_TEXTURE_SHADOW_MAP:
196 case PIPE_CAP_TWO_SIDED_STENCIL:
197 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
198 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
199 case PIPE_CAP_TGSI_INSTANCEID:
200 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
201 case PIPE_CAP_USER_VERTEX_BUFFERS:
202 case PIPE_CAP_USER_CONSTANT_BUFFERS:
203 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
204 return 1;
205
206 /* Unsupported features (boolean caps). */
207 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
208 case PIPE_CAP_DEPTH_CLIP_DISABLE:
209 case PIPE_CAP_INDEP_BLEND_ENABLE:
210 case PIPE_CAP_INDEP_BLEND_FUNC:
211 case PIPE_CAP_SHADER_STENCIL_EXPORT:
212 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
213 case PIPE_CAP_TEXTURE_SWIZZLE:
214 case PIPE_CAP_QUERY_TIME_ELAPSED:
215 case PIPE_CAP_SM3:
216 case PIPE_CAP_SEAMLESS_CUBE_MAP:
217 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
218 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
219 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
220 case PIPE_CAP_CONDITIONAL_RENDER:
221 case PIPE_CAP_TEXTURE_BARRIER:
222 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
223 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
224 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
225 case PIPE_CAP_START_INSTANCE:
226 case PIPE_CAP_QUERY_TIMESTAMP:
227 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
228 case PIPE_CAP_TEXTURE_MULTISAMPLE:
229 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
230 case PIPE_CAP_CUBE_MAP_ARRAY:
231 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
232 case PIPE_CAP_TGSI_TEXCOORD:
233 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
234 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
235 case PIPE_CAP_TEXTURE_GATHER_SM5:
236 case PIPE_CAP_FAKE_SW_MSAA:
237 case PIPE_CAP_TEXTURE_QUERY_LOD:
238 case PIPE_CAP_SAMPLE_SHADING:
239 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
240 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
241 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
242 case PIPE_CAP_CLIP_HALFZ:
243 case PIPE_CAP_VERTEXID_NOBASE:
244 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
245 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
246 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
247 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
248 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
249 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
250 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
251 case PIPE_CAP_DEPTH_BOUNDS_TEST:
252 case PIPE_CAP_TGSI_TXQS:
253 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
254 case PIPE_CAP_SHAREABLE_SHADERS:
255 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
256 case PIPE_CAP_CLEAR_TEXTURE:
257 case PIPE_CAP_DRAW_PARAMETERS:
258 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
259 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
260 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
261 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
262 case PIPE_CAP_INVALIDATE_BUFFER:
263 case PIPE_CAP_GENERATE_MIPMAP:
264 case PIPE_CAP_STRING_MARKER:
265 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
266 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
267 case PIPE_CAP_QUERY_MEMORY_INFO:
268 case PIPE_CAP_PCI_GROUP:
269 case PIPE_CAP_PCI_BUS:
270 case PIPE_CAP_PCI_DEVICE:
271 case PIPE_CAP_PCI_FUNCTION:
272 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
273 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
274 case PIPE_CAP_CULL_DISTANCE:
275 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
276 case PIPE_CAP_TGSI_VOTE:
277 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
278 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
279 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
280 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE:
281 case PIPE_CAP_POST_DEPTH_COVERAGE:
282 return 0;
283
284 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
285 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
286 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
287 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
288 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
289 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
290 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
291 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
292 case PIPE_CAP_DRAW_INDIRECT:
293 case PIPE_CAP_MULTI_DRAW_INDIRECT:
294 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
295 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
296 case PIPE_CAP_SAMPLER_VIEW_TARGET:
297 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
298 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
299 case PIPE_CAP_NATIVE_FENCE_FD:
300 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
301 case PIPE_CAP_TGSI_FS_FBFETCH:
302 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
303 case PIPE_CAP_DOUBLES:
304 case PIPE_CAP_INT64:
305 case PIPE_CAP_INT64_DIVMOD:
306 case PIPE_CAP_TGSI_TEX_TXF_LZ:
307 case PIPE_CAP_TGSI_CLOCK:
308 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE:
309 case PIPE_CAP_TGSI_BALLOT:
310 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
311 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX:
312 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
313 case PIPE_CAP_BINDLESS_TEXTURE:
314 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF:
315 case PIPE_CAP_QUERY_SO_OVERFLOW:
316 case PIPE_CAP_MEMOBJ:
317 case PIPE_CAP_LOAD_CONSTBUF:
318 return 0;
319
320 case PIPE_CAP_MAX_VIEWPORTS:
321 return 1;
322
323 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
324 return 64;
325
326 case PIPE_CAP_GLSL_FEATURE_LEVEL:
327 return 120;
328
329 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
330 return 16;
331
332 /* Features we can lie about (boolean caps). */
333 case PIPE_CAP_OCCLUSION_QUERY:
334 return is->debug.lie ? 1 : 0;
335
336 /* Texturing. */
337 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
338 return I915_MAX_TEXTURE_2D_LEVELS;
339 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
340 return I915_MAX_TEXTURE_3D_LEVELS;
341 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
342 return I915_MAX_TEXTURE_2D_LEVELS;
343 case PIPE_CAP_MIN_TEXEL_OFFSET:
344 case PIPE_CAP_MAX_TEXEL_OFFSET:
345 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
346 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
347 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
348 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
349 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
350 return 0;
351
352 /* Render targets. */
353 case PIPE_CAP_MAX_RENDER_TARGETS:
354 return 1;
355
356 /* Geometry shader output, unsupported. */
357 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
358 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
359 case PIPE_CAP_MAX_VERTEX_STREAMS:
360 return 0;
361
362 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
363 return 2048;
364
365 /* Fragment coordinate conventions. */
366 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
367 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
368 return 1;
369 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
370 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
371 return 0;
372 case PIPE_CAP_ENDIANNESS:
373 return PIPE_ENDIAN_LITTLE;
374
375 case PIPE_CAP_VENDOR_ID:
376 return 0x8086;
377 case PIPE_CAP_DEVICE_ID:
378 return is->iws->pci_id;
379 case PIPE_CAP_ACCELERATED:
380 return 1;
381 case PIPE_CAP_VIDEO_MEMORY: {
382 /* Once a batch uses more than 75% of the maximum mappable size, we
383 * assume that there's some fragmentation, and we start doing extra
384 * flushing, etc. That's the big cliff apps will care about.
385 */
386 const int gpu_mappable_megabytes = is->iws->aperture_size(is->iws) * 3 / 4;
387 uint64_t system_memory;
388
389 if (!os_get_total_physical_memory(&system_memory))
390 return 0;
391
392 return MIN2(gpu_mappable_megabytes, (int)(system_memory >> 20));
393 }
394 case PIPE_CAP_UMA:
395 return 1;
396
397 default:
398 debug_printf("%s: Unknown cap %u.\n", __FUNCTION__, cap);
399 return 0;
400 }
401 }
402
403 static float
404 i915_get_paramf(struct pipe_screen *screen, enum pipe_capf cap)
405 {
406 switch(cap) {
407 case PIPE_CAPF_MAX_LINE_WIDTH:
408 /* fall-through */
409 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
410 return 7.5;
411
412 case PIPE_CAPF_MAX_POINT_WIDTH:
413 /* fall-through */
414 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
415 return 255.0;
416
417 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
418 return 4.0;
419
420 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
421 return 16.0;
422
423 default:
424 debug_printf("%s: Unknown cap %u.\n", __FUNCTION__, cap);
425 return 0;
426 }
427 }
428
429 boolean
430 i915_is_format_supported(struct pipe_screen *screen,
431 enum pipe_format format,
432 enum pipe_texture_target target,
433 unsigned sample_count,
434 unsigned tex_usage)
435 {
436 static const enum pipe_format tex_supported[] = {
437 PIPE_FORMAT_B8G8R8A8_UNORM,
438 PIPE_FORMAT_B8G8R8A8_SRGB,
439 PIPE_FORMAT_B8G8R8X8_UNORM,
440 PIPE_FORMAT_R8G8B8A8_UNORM,
441 PIPE_FORMAT_R8G8B8X8_UNORM,
442 PIPE_FORMAT_B4G4R4A4_UNORM,
443 PIPE_FORMAT_B5G6R5_UNORM,
444 PIPE_FORMAT_B5G5R5A1_UNORM,
445 PIPE_FORMAT_B10G10R10A2_UNORM,
446 PIPE_FORMAT_L8_UNORM,
447 PIPE_FORMAT_A8_UNORM,
448 PIPE_FORMAT_I8_UNORM,
449 PIPE_FORMAT_L8A8_UNORM,
450 PIPE_FORMAT_UYVY,
451 PIPE_FORMAT_YUYV,
452 /* XXX why not?
453 PIPE_FORMAT_Z16_UNORM, */
454 PIPE_FORMAT_DXT1_RGB,
455 PIPE_FORMAT_DXT1_RGBA,
456 PIPE_FORMAT_DXT3_RGBA,
457 PIPE_FORMAT_DXT5_RGBA,
458 PIPE_FORMAT_Z24X8_UNORM,
459 PIPE_FORMAT_Z24_UNORM_S8_UINT,
460 PIPE_FORMAT_NONE /* list terminator */
461 };
462 static const enum pipe_format render_supported[] = {
463 PIPE_FORMAT_B8G8R8A8_UNORM,
464 PIPE_FORMAT_B8G8R8X8_UNORM,
465 PIPE_FORMAT_R8G8B8A8_UNORM,
466 PIPE_FORMAT_R8G8B8X8_UNORM,
467 PIPE_FORMAT_B5G6R5_UNORM,
468 PIPE_FORMAT_B5G5R5A1_UNORM,
469 PIPE_FORMAT_B4G4R4A4_UNORM,
470 PIPE_FORMAT_B10G10R10A2_UNORM,
471 PIPE_FORMAT_L8_UNORM,
472 PIPE_FORMAT_A8_UNORM,
473 PIPE_FORMAT_I8_UNORM,
474 PIPE_FORMAT_NONE /* list terminator */
475 };
476 static const enum pipe_format depth_supported[] = {
477 /* XXX why not?
478 PIPE_FORMAT_Z16_UNORM, */
479 PIPE_FORMAT_Z24X8_UNORM,
480 PIPE_FORMAT_Z24_UNORM_S8_UINT,
481 PIPE_FORMAT_NONE /* list terminator */
482 };
483 const enum pipe_format *list;
484 uint i;
485
486 if (!util_format_is_supported(format, tex_usage))
487 return FALSE;
488
489 if (sample_count > 1)
490 return FALSE;
491
492 if(tex_usage & PIPE_BIND_DEPTH_STENCIL)
493 list = depth_supported;
494 else if (tex_usage & PIPE_BIND_RENDER_TARGET)
495 list = render_supported;
496 else if (tex_usage & PIPE_BIND_SAMPLER_VIEW)
497 list = tex_supported;
498 else
499 return TRUE; /* PIPE_BIND_{VERTEX,INDEX}_BUFFER */
500
501 for (i = 0; list[i] != PIPE_FORMAT_NONE; i++) {
502 if (list[i] == format)
503 return TRUE;
504 }
505
506 return FALSE;
507 }
508
509
510 /*
511 * Fence functions
512 */
513
514
515 static void
516 i915_fence_reference(struct pipe_screen *screen,
517 struct pipe_fence_handle **ptr,
518 struct pipe_fence_handle *fence)
519 {
520 struct i915_screen *is = i915_screen(screen);
521
522 is->iws->fence_reference(is->iws, ptr, fence);
523 }
524
525 static boolean
526 i915_fence_finish(struct pipe_screen *screen,
527 struct pipe_context *ctx,
528 struct pipe_fence_handle *fence,
529 uint64_t timeout)
530 {
531 struct i915_screen *is = i915_screen(screen);
532
533 if (!timeout)
534 return is->iws->fence_signalled(is->iws, fence) == 1;
535
536 return is->iws->fence_finish(is->iws, fence) == 1;
537 }
538
539
540 /*
541 * Generic functions
542 */
543
544
545 static void
546 i915_flush_frontbuffer(struct pipe_screen *screen,
547 struct pipe_resource *resource,
548 unsigned level, unsigned layer,
549 void *winsys_drawable_handle,
550 struct pipe_box *sub_box)
551 {
552 /* XXX: Dummy right now. */
553 (void)screen;
554 (void)resource;
555 (void)level;
556 (void)layer;
557 (void)winsys_drawable_handle;
558 (void)sub_box;
559 }
560
561 static void
562 i915_destroy_screen(struct pipe_screen *screen)
563 {
564 struct i915_screen *is = i915_screen(screen);
565
566 if (is->iws)
567 is->iws->destroy(is->iws);
568
569 FREE(is);
570 }
571
572 /**
573 * Create a new i915_screen object
574 */
575 struct pipe_screen *
576 i915_screen_create(struct i915_winsys *iws)
577 {
578 struct i915_screen *is = CALLOC_STRUCT(i915_screen);
579
580 if (!is)
581 return NULL;
582
583 switch (iws->pci_id) {
584 case PCI_CHIP_I915_G:
585 case PCI_CHIP_I915_GM:
586 is->is_i945 = FALSE;
587 break;
588
589 case PCI_CHIP_I945_G:
590 case PCI_CHIP_I945_GM:
591 case PCI_CHIP_I945_GME:
592 case PCI_CHIP_G33_G:
593 case PCI_CHIP_Q33_G:
594 case PCI_CHIP_Q35_G:
595 case PCI_CHIP_PINEVIEW_G:
596 case PCI_CHIP_PINEVIEW_M:
597 is->is_i945 = TRUE;
598 break;
599
600 default:
601 debug_printf("%s: unknown pci id 0x%x, cannot create screen\n",
602 __FUNCTION__, iws->pci_id);
603 FREE(is);
604 return NULL;
605 }
606
607 is->iws = iws;
608
609 is->base.destroy = i915_destroy_screen;
610 is->base.flush_frontbuffer = i915_flush_frontbuffer;
611
612 is->base.get_name = i915_get_name;
613 is->base.get_vendor = i915_get_vendor;
614 is->base.get_device_vendor = i915_get_device_vendor;
615 is->base.get_param = i915_get_param;
616 is->base.get_shader_param = i915_get_shader_param;
617 is->base.get_paramf = i915_get_paramf;
618 is->base.is_format_supported = i915_is_format_supported;
619
620 is->base.context_create = i915_create_context;
621
622 is->base.fence_reference = i915_fence_reference;
623 is->base.fence_finish = i915_fence_finish;
624
625 i915_init_screen_resource_functions(is);
626
627 i915_debug_init(is);
628
629 util_format_s3tc_init();
630
631 return &is->base;
632 }