1 """core of the python-based POWER9 simulator
3 this is part of a cycle-accurate POWER9 simulator. its primary purpose is
4 not speed, it is for both learning and educational purposes, as well as
5 a method of verifying the HDL.
9 * https://bugs.libre-soc.org/show_bug.cgi?id=424
12 from functools
import wraps
14 from soc
.decoder
.orderedset
import OrderedSet
15 from soc
.decoder
.selectable_int
import (FieldSelectableInt
, SelectableInt
,
17 from soc
.decoder
.power_enums
import (spr_dict
, spr_byname
, XER_bits
,
19 from soc
.decoder
.helpers
import exts
20 from soc
.consts
import PIb
, MSRb
# big-endian (PowerISA versions)
22 from collections
import namedtuple
26 instruction_info
= namedtuple('instruction_info',
27 'func read_regs uninit_regs write_regs ' +
28 'special_regs op_fields form asmregs')
38 def swap_order(x
, nbytes
):
39 x
= x
.to_bytes(nbytes
, byteorder
='little')
40 x
= int.from_bytes(x
, byteorder
='big', signed
=False)
44 def create_args(reglist
, extra
=None):
56 def __init__(self
, row_bytes
=8, initial_mem
=None):
58 self
.bytes_per_word
= row_bytes
59 self
.word_log2
= math
.ceil(math
.log2(row_bytes
))
60 print("Sim-Mem", initial_mem
, self
.bytes_per_word
, self
.word_log2
)
64 # different types of memory data structures recognised (for convenience)
65 if isinstance(initial_mem
, list):
66 initial_mem
= (0, initial_mem
)
67 if isinstance(initial_mem
, tuple):
68 startaddr
, mem
= initial_mem
70 for i
, val
in enumerate(mem
):
71 initial_mem
[startaddr
+ row_bytes
*i
] = (val
, row_bytes
)
73 for addr
, (val
, width
) in initial_mem
.items():
74 #val = swap_order(val, width)
75 self
.st(addr
, val
, width
, swap
=False)
77 def _get_shifter_mask(self
, wid
, remainder
):
78 shifter
= ((self
.bytes_per_word
- wid
) - remainder
) * \
80 # XXX https://bugs.libre-soc.org/show_bug.cgi?id=377
82 shifter
= remainder
* 8
83 mask
= (1 << (wid
* 8)) - 1
84 print("width,rem,shift,mask", wid
, remainder
, hex(shifter
), hex(mask
))
87 # TODO: Implement ld/st of lesser width
88 def ld(self
, address
, width
=8, swap
=True, check_in_mem
=False):
89 print("ld from addr 0x{:x} width {:d}".format(address
, width
))
90 remainder
= address
& (self
.bytes_per_word
- 1)
91 address
= address
>> self
.word_log2
92 assert remainder
& (width
- 1) == 0, "Unaligned access unsupported!"
93 if address
in self
.mem
:
94 val
= self
.mem
[address
]
99 print("mem @ 0x{:x} rem {:d} : 0x{:x}".format(address
, remainder
, val
))
101 if width
!= self
.bytes_per_word
:
102 shifter
, mask
= self
._get
_shifter
_mask
(width
, remainder
)
103 print("masking", hex(val
), hex(mask
<< shifter
), shifter
)
104 val
= val
& (mask
<< shifter
)
107 val
= swap_order(val
, width
)
108 print("Read 0x{:x} from addr 0x{:x}".format(val
, address
))
111 def st(self
, addr
, v
, width
=8, swap
=True):
113 remainder
= addr
& (self
.bytes_per_word
- 1)
114 addr
= addr
>> self
.word_log2
115 print("Writing 0x{:x} to ST 0x{:x} memaddr 0x{:x}/{:x}".format(v
,
116 staddr
, addr
, remainder
, swap
))
117 assert remainder
& (width
- 1) == 0, "Unaligned access unsupported!"
119 v
= swap_order(v
, width
)
120 if width
!= self
.bytes_per_word
:
125 shifter
, mask
= self
._get
_shifter
_mask
(width
, remainder
)
126 val
&= ~
(mask
<< shifter
)
131 print("mem @ 0x{:x}: 0x{:x}".format(addr
, self
.mem
[addr
]))
133 def __call__(self
, addr
, sz
):
134 val
= self
.ld(addr
.value
, sz
)
135 print("memread", addr
, sz
, val
)
136 return SelectableInt(val
, sz
*8)
138 def memassign(self
, addr
, sz
, val
):
139 print("memassign", addr
, sz
, val
)
140 self
.st(addr
.value
, val
.value
, sz
)
144 def __init__(self
, decoder
, regfile
):
148 self
[i
] = SelectableInt(regfile
[i
], 64)
150 def __call__(self
, ridx
):
153 def set_form(self
, form
):
156 def getz(self
, rnum
):
157 # rnum = rnum.value # only SelectableInt allowed
158 print("GPR getzero", rnum
)
160 return SelectableInt(0, 64)
163 def _get_regnum(self
, attr
):
164 getform
= self
.sd
.sigforms
[self
.form
]
165 rnum
= getattr(getform
, attr
)
168 def ___getitem__(self
, attr
):
169 print("GPR getitem", attr
)
170 rnum
= self
._get
_regnum
(attr
)
171 return self
.regfile
[rnum
]
174 for i
in range(0, len(self
), 8):
177 s
.append("%08x" % self
[i
+j
].value
)
179 print("reg", "%2d" % i
, s
)
183 def __init__(self
, pc_init
=0):
184 self
.CIA
= SelectableInt(pc_init
, 64)
185 self
.NIA
= self
.CIA
+ SelectableInt(4, 64)
187 def update(self
, namespace
):
188 self
.CIA
= namespace
['NIA'].narrow(64)
189 self
.NIA
= self
.CIA
+ SelectableInt(4, 64)
190 namespace
['CIA'] = self
.CIA
191 namespace
['NIA'] = self
.NIA
195 def __init__(self
, dec2
, initial_sprs
={}):
198 for key
, v
in initial_sprs
.items():
199 if isinstance(key
, SelectableInt
):
201 key
= special_sprs
.get(key
, key
)
202 if isinstance(key
, int):
205 info
= spr_byname
[key
]
206 if not isinstance(v
, SelectableInt
):
207 v
= SelectableInt(v
, info
.length
)
210 def __getitem__(self
, key
):
211 print("get spr", key
)
212 print("dict", self
.items())
213 # if key in special_sprs get the special spr, otherwise return key
214 if isinstance(key
, SelectableInt
):
216 if isinstance(key
, int):
217 key
= spr_dict
[key
].SPR
218 key
= special_sprs
.get(key
, key
)
220 res
= dict.__getitem
__(self
, key
)
222 if isinstance(key
, int):
225 info
= spr_byname
[key
]
226 dict.__setitem
__(self
, key
, SelectableInt(0, info
.length
))
227 res
= dict.__getitem
__(self
, key
)
228 print("spr returning", key
, res
)
231 def __setitem__(self
, key
, value
):
232 if isinstance(key
, SelectableInt
):
234 if isinstance(key
, int):
235 key
= spr_dict
[key
].SPR
236 print("spr key", key
)
237 key
= special_sprs
.get(key
, key
)
238 print("setting spr", key
, value
)
239 dict.__setitem
__(self
, key
, value
)
241 def __call__(self
, ridx
):
246 # decoder2 - an instance of power_decoder2
247 # regfile - a list of initial values for the registers
248 # initial_{etc} - initial values for SPRs, Condition Register, Mem, MSR
249 # respect_pc - tracks the program counter. requires initial_insns
250 def __init__(self
, decoder2
, regfile
, initial_sprs
=None, initial_cr
=0,
251 initial_mem
=None, initial_msr
=0,
252 initial_insns
=None, respect_pc
=False,
257 self
.bigendian
= bigendian
259 self
.respect_pc
= respect_pc
260 if initial_sprs
is None:
262 if initial_mem
is None:
264 if initial_insns
is None:
266 assert self
.respect_pc
== False, "instructions required to honor pc"
268 print("ISACaller insns", respect_pc
, initial_insns
, disassembly
)
269 print("ISACaller initial_msr", initial_msr
)
271 # "fake program counter" mode (for unit testing)
275 if isinstance(initial_mem
, tuple):
276 self
.fake_pc
= initial_mem
[0]
277 disasm_start
= self
.fake_pc
279 disasm_start
= initial_pc
281 # disassembly: we need this for now (not given from the decoder)
282 self
.disassembly
= {}
284 for i
, code
in enumerate(disassembly
):
285 self
.disassembly
[i
*4 + disasm_start
] = code
287 # set up registers, instruction memory, data memory, PC, SPRs, MSR
288 self
.gpr
= GPR(decoder2
, regfile
)
289 self
.mem
= Mem(row_bytes
=8, initial_mem
=initial_mem
)
290 self
.imem
= Mem(row_bytes
=4, initial_mem
=initial_insns
)
292 self
.spr
= SPR(decoder2
, initial_sprs
)
293 self
.msr
= SelectableInt(initial_msr
, 64) # underlying reg
296 # FPR (same as GPR except for FP nums)
297 # 4.2.2 p124 FPSCR (definitely "separate" - not in SPR)
298 # note that mffs, mcrfs, mtfsf "manage" this FPSCR
299 # 2.3.1 CR (and sub-fields CR0..CR6 - CR0 SO comes from XER.SO)
300 # note that mfocrf, mfcr, mtcr, mtocrf, mcrxrx "manage" CRs
302 # 2.3.2 LR (actually SPR #8) -- Done
303 # 2.3.3 CTR (actually SPR #9) -- Done
304 # 2.3.4 TAR (actually SPR #815)
305 # 3.2.2 p45 XER (actually SPR #1) -- Done
306 # 3.2.3 p46 p232 VRSAVE (actually SPR #256)
308 # create CR then allow portions of it to be "selectable" (below)
309 self
._cr
= SelectableInt(initial_cr
, 64) # underlying reg
310 self
.cr
= FieldSelectableInt(self
._cr
, list(range(32, 64)))
312 # "undefined", just set to variable-bit-width int (use exts "max")
313 self
.undefined
= SelectableInt(0, 256) # TODO, not hard-code 256!
316 self
.namespace
.update(self
.spr
)
317 self
.namespace
.update({'GPR': self
.gpr
,
320 'memassign': self
.memassign
,
325 'undefined': self
.undefined
,
326 'mode_is_64bit': True,
330 # update pc to requested start point
331 self
.set_pc(initial_pc
)
333 # field-selectable versions of Condition Register TODO check bitranges?
336 bits
= tuple(range(i
*4, (i
+1)*4)) # errr... maybe?
337 _cr
= FieldSelectableInt(self
.cr
, bits
)
339 self
.namespace
["CR%d" % i
] = _cr
341 self
.decoder
= decoder2
.dec
344 def TRAP(self
, trap_addr
=0x700, trap_bit
=PIb
.TRAP
):
345 print("TRAP:", hex(trap_addr
), hex(self
.namespace
['MSR'].value
))
346 # store CIA(+4?) in SRR0, set NIA to 0x700
347 # store MSR in SRR1, set MSR to um errr something, have to check spec
348 self
.spr
['SRR0'].value
= self
.pc
.CIA
.value
349 self
.spr
['SRR1'].value
= self
.namespace
['MSR'].value
350 self
.trap_nia
= SelectableInt(trap_addr
, 64)
351 self
.spr
['SRR1'][trap_bit
] = 1 # change *copy* of MSR in SRR1
353 # set exception bits. TODO: this should, based on the address
354 # in figure 66 p1065 V3.0B and the table figure 65 p1063 set these
355 # bits appropriately. however it turns out that *for now* in all
356 # cases (all trap_addrs) the exact same thing is needed.
357 self
.msr
[MSRb
.IR
] = 0
358 self
.msr
[MSRb
.DR
] = 0
359 self
.msr
[MSRb
.FE0
] = 0
360 self
.msr
[MSRb
.FE1
] = 0
361 self
.msr
[MSRb
.EE
] = 0
362 self
.msr
[MSRb
.RI
] = 0
363 self
.msr
[MSRb
.SF
] = 1
364 self
.msr
[MSRb
.TM
] = 0
365 self
.msr
[MSRb
.VEC
] = 0
366 self
.msr
[MSRb
.VSX
] = 0
367 self
.msr
[MSRb
.PR
] = 0
368 self
.msr
[MSRb
.FP
] = 0
369 self
.msr
[MSRb
.PMM
] = 0
370 self
.msr
[MSRb
.TEs
] = 0
371 self
.msr
[MSRb
.TEe
] = 0
372 self
.msr
[MSRb
.UND
] = 0
373 self
.msr
[MSRb
.LE
] = 1
375 def memassign(self
, ea
, sz
, val
):
376 self
.mem
.memassign(ea
, sz
, val
)
378 def prep_namespace(self
, formname
, op_fields
):
379 # TODO: get field names from form in decoder*1* (not decoder2)
380 # decoder2 is hand-created, and decoder1.sigform is auto-generated
382 # then "yield" fields only from op_fields rather than hard-coded
384 fields
= self
.decoder
.sigforms
[formname
]
385 for name
in op_fields
:
387 sig
= getattr(fields
, name
.upper())
389 sig
= getattr(fields
, name
)
391 if name
in ['BF', 'BFA']:
392 self
.namespace
[name
] = val
394 self
.namespace
[name
] = SelectableInt(val
, sig
.width
)
396 self
.namespace
['XER'] = self
.spr
['XER']
397 self
.namespace
['CA'] = self
.spr
['XER'][XER_bits
['CA']].value
398 self
.namespace
['CA32'] = self
.spr
['XER'][XER_bits
['CA32']].value
400 def handle_carry_(self
, inputs
, outputs
, already_done
):
401 inv_a
= yield self
.dec2
.e
.do
.invert_a
403 inputs
[0] = ~inputs
[0]
405 imm_ok
= yield self
.dec2
.e
.do
.imm_data
.ok
407 imm
= yield self
.dec2
.e
.do
.imm_data
.data
408 inputs
.append(SelectableInt(imm
, 64))
409 assert len(outputs
) >= 1
410 print("outputs", repr(outputs
))
411 if isinstance(outputs
, list) or isinstance(outputs
, tuple):
417 print("gt input", x
, output
)
421 cy
= 1 if any(gts
) else 0
422 if not (1 & already_done
):
423 self
.spr
['XER'][XER_bits
['CA']] = cy
425 print("inputs", inputs
)
429 print("input", x
, output
)
430 gt
= (x
[32:64] > output
[32:64]) == SelectableInt(1, 1)
432 cy32
= 1 if any(gts
) else 0
433 if not (2 & already_done
):
434 self
.spr
['XER'][XER_bits
['CA32']] = cy32
436 def handle_overflow(self
, inputs
, outputs
, div_overflow
):
437 inv_a
= yield self
.dec2
.e
.do
.invert_a
439 inputs
[0] = ~inputs
[0]
441 imm_ok
= yield self
.dec2
.e
.do
.imm_data
.ok
443 imm
= yield self
.dec2
.e
.do
.imm_data
.data
444 inputs
.append(SelectableInt(imm
, 64))
445 assert len(outputs
) >= 1
446 print("handle_overflow", inputs
, outputs
, div_overflow
)
447 if len(inputs
) < 2 and div_overflow
is None:
450 # div overflow is different: it's returned by the pseudo-code
451 # because it's more complex than can be done by analysing the output
452 if div_overflow
is not None:
453 ov
, ov32
= div_overflow
, div_overflow
454 # arithmetic overflow can be done by analysing the input and output
455 elif len(inputs
) >= 2:
459 input_sgn
= [exts(x
.value
, x
.bits
) < 0 for x
in inputs
]
460 output_sgn
= exts(output
.value
, output
.bits
) < 0
461 ov
= 1 if input_sgn
[0] == input_sgn
[1] and \
462 output_sgn
!= input_sgn
[0] else 0
465 input32_sgn
= [exts(x
.value
, 32) < 0 for x
in inputs
]
466 output32_sgn
= exts(output
.value
, 32) < 0
467 ov32
= 1 if input32_sgn
[0] == input32_sgn
[1] and \
468 output32_sgn
!= input32_sgn
[0] else 0
470 self
.spr
['XER'][XER_bits
['OV']] = ov
471 self
.spr
['XER'][XER_bits
['OV32']] = ov32
472 so
= self
.spr
['XER'][XER_bits
['SO']]
474 self
.spr
['XER'][XER_bits
['SO']] = so
476 def handle_comparison(self
, outputs
):
478 print("handle_comparison", out
.bits
, hex(out
.value
))
479 # TODO - XXX *processor* in 32-bit mode
480 # https://bugs.libre-soc.org/show_bug.cgi?id=424
482 # o32 = exts(out.value, 32)
483 # print ("handle_comparison exts 32 bit", hex(o32))
484 out
= exts(out
.value
, out
.bits
)
485 print("handle_comparison exts", hex(out
))
486 zero
= SelectableInt(out
== 0, 1)
487 positive
= SelectableInt(out
> 0, 1)
488 negative
= SelectableInt(out
< 0, 1)
489 SO
= self
.spr
['XER'][XER_bits
['SO']]
490 print("handle_comparison SO", SO
)
491 cr_field
= selectconcat(negative
, positive
, zero
, SO
)
492 self
.crl
[0].eq(cr_field
)
494 def set_pc(self
, pc_val
):
495 self
.namespace
['NIA'] = SelectableInt(pc_val
, 64)
496 self
.pc
.update(self
.namespace
)
499 """set up one instruction
502 pc
= self
.pc
.CIA
.value
506 ins
= self
.imem
.ld(pc
, 4, False, True)
508 raise KeyError("no instruction at 0x%x" % pc
)
509 print("setup: 0x%x 0x%x %s" % (pc
, ins
& 0xffffffff, bin(ins
)))
510 print("CIA NIA", self
.respect_pc
, self
.pc
.CIA
.value
, self
.pc
.NIA
.value
)
512 yield self
.dec2
.dec
.raw_opcode_in
.eq(ins
& 0xffffffff)
513 yield self
.dec2
.dec
.bigendian
.eq(self
.bigendian
)
514 yield self
.dec2
.msr
.eq(self
.msr
.value
)
515 yield self
.dec2
.cia
.eq(pc
)
517 def execute_one(self
):
518 """execute one instruction
520 # get the disassembly code for this instruction
521 code
= self
.disassembly
[self
._pc
]
522 print("sim-execute", hex(self
._pc
), code
)
523 opname
= code
.split(' ')[0]
524 yield from self
.call(opname
)
526 if not self
.respect_pc
:
528 print("execute one, CIA NIA", self
.pc
.CIA
.value
, self
.pc
.NIA
.value
)
530 def get_assembly_name(self
):
531 # TODO, asmregs is from the spec, e.g. add RT,RA,RB
532 # see http://bugs.libre-riscv.org/show_bug.cgi?id=282
533 asmcode
= yield self
.dec2
.dec
.op
.asmcode
534 print("get assembly name asmcode", asmcode
)
535 asmop
= insns
.get(asmcode
, None)
536 int_op
= yield self
.dec2
.dec
.op
.internal_op
538 # sigh reconstruct the assembly instruction name
539 ov_en
= yield self
.dec2
.e
.do
.oe
.oe
540 ov_ok
= yield self
.dec2
.e
.do
.oe
.ok
541 rc_en
= yield self
.dec2
.e
.do
.rc
.data
542 rc_ok
= yield self
.dec2
.e
.do
.rc
.ok
543 # grrrr have to special-case MUL op (see DecodeOE)
544 print("ov en rc en", ov_ok
, ov_en
, rc_ok
, rc_en
, int_op
)
545 if int_op
in [MicrOp
.OP_MUL_H64
.value
, MicrOp
.OP_MUL_H32
.value
]:
552 lk
= yield self
.dec2
.e
.do
.lk
555 print("int_op", int_op
)
556 if int_op
in [MicrOp
.OP_B
.value
, MicrOp
.OP_BC
.value
]:
557 AA
= yield self
.dec2
.dec
.fields
.FormI
.AA
[0:-1]
561 spr_msb
= yield from self
.get_spr_msb()
562 if int_op
== MicrOp
.OP_MFCR
.value
:
567 # XXX TODO: for whatever weird reason this doesn't work
568 # https://bugs.libre-soc.org/show_bug.cgi?id=390
569 if int_op
== MicrOp
.OP_MTCRF
.value
:
576 def get_spr_msb(self
):
577 dec_insn
= yield self
.dec2
.e
.do
.insn
578 return dec_insn
& (1 << 20) != 0 # sigh - XFF.spr[-1]?
580 def call(self
, name
):
581 name
= name
.strip() # remove spaces if not already done so
583 print("halted - not executing", name
)
586 # TODO, asmregs is from the spec, e.g. add RT,RA,RB
587 # see http://bugs.libre-riscv.org/show_bug.cgi?id=282
588 asmop
= yield from self
.get_assembly_name()
589 print("call", name
, asmop
)
592 int_op
= yield self
.dec2
.dec
.op
.internal_op
593 spr_msb
= yield from self
.get_spr_msb()
595 instr_is_privileged
= False
596 if int_op
in [MicrOp
.OP_ATTN
.value
,
597 MicrOp
.OP_MFMSR
.value
,
598 MicrOp
.OP_MTMSR
.value
,
599 MicrOp
.OP_MTMSRD
.value
,
601 MicrOp
.OP_RFID
.value
]:
602 instr_is_privileged
= True
603 if int_op
in [MicrOp
.OP_MFSPR
.value
,
604 MicrOp
.OP_MTSPR
.value
] and spr_msb
:
605 instr_is_privileged
= True
607 print("is priv", instr_is_privileged
, hex(self
.msr
.value
),
609 # check MSR priv bit and whether op is privileged: if so, throw trap
610 if instr_is_privileged
and self
.msr
[MSRb
.PR
] == 1:
611 self
.TRAP(0x700, PIb
.PRIV
)
612 self
.namespace
['NIA'] = self
.trap_nia
613 self
.pc
.update(self
.namespace
)
616 # check halted condition
621 # check illegal instruction
623 if name
not in ['mtcrf', 'mtocrf']:
624 illegal
= name
!= asmop
627 self
.TRAP(0x700, PIb
.ILLEG
)
628 self
.namespace
['NIA'] = self
.trap_nia
629 self
.pc
.update(self
.namespace
)
630 print("name %s != %s - calling ILLEGAL trap, PC: %x" %
631 (name
, asmop
, self
.pc
.CIA
.value
))
634 info
= self
.instrs
[name
]
635 yield from self
.prep_namespace(info
.form
, info
.op_fields
)
637 # preserve order of register names
638 input_names
= create_args(list(info
.read_regs
) +
639 list(info
.uninit_regs
))
642 # main registers (RT, RA ...)
644 for name
in input_names
:
645 regnum
= yield getattr(self
.decoder
, name
)
647 self
.namespace
[regname
] = regnum
648 print('reading reg %d' % regnum
)
649 inputs
.append(self
.gpr(regnum
))
651 # "special" registers
652 for special
in info
.special_regs
:
653 if special
in special_sprs
:
654 inputs
.append(self
.spr
[special
])
656 inputs
.append(self
.namespace
[special
])
658 # clear trap (trap) NIA
662 results
= info
.func(self
, *inputs
)
665 # "inject" decorator takes namespace from function locals: we need to
666 # overwrite NIA being overwritten (sigh)
667 if self
.trap_nia
is not None:
668 self
.namespace
['NIA'] = self
.trap_nia
670 print("after func", self
.namespace
['CIA'], self
.namespace
['NIA'])
672 # detect if CA/CA32 already in outputs (sra*, basically)
675 output_names
= create_args(info
.write_regs
)
676 for name
in output_names
:
682 print("carry already done?", bin(already_done
))
683 carry_en
= yield self
.dec2
.e
.do
.output_carry
685 yield from self
.handle_carry_(inputs
, results
, already_done
)
687 # detect if overflow was in return result
690 for name
, output
in zip(output_names
, results
):
691 if name
== 'overflow':
694 ov_en
= yield self
.dec2
.e
.do
.oe
.oe
695 ov_ok
= yield self
.dec2
.e
.do
.oe
.ok
696 print("internal overflow", overflow
, ov_en
, ov_ok
)
698 yield from self
.handle_overflow(inputs
, results
, overflow
)
700 rc_en
= yield self
.dec2
.e
.do
.rc
.data
702 self
.handle_comparison(results
)
704 # any modified return results?
706 for name
, output
in zip(output_names
, results
):
707 if name
== 'overflow': # ignore, done already (above)
709 if isinstance(output
, int):
710 output
= SelectableInt(output
, 256)
711 if name
in ['CA', 'CA32']:
713 print("writing %s to XER" % name
, output
)
714 self
.spr
['XER'][XER_bits
[name
]] = output
.value
716 print("NOT writing %s to XER" % name
, output
)
717 elif name
in info
.special_regs
:
718 print('writing special %s' % name
, output
, special_sprs
)
719 if name
in special_sprs
:
720 self
.spr
[name
] = output
722 self
.namespace
[name
].eq(output
)
724 print('msr written', hex(self
.msr
.value
))
726 regnum
= yield getattr(self
.decoder
, name
)
727 print('writing reg %d %s' % (regnum
, str(output
)))
729 output
= SelectableInt(output
.value
, 64)
730 self
.gpr
[regnum
] = output
732 print("end of call", self
.namespace
['CIA'], self
.namespace
['NIA'])
733 # UPDATE program counter
734 self
.pc
.update(self
.namespace
)
738 """Decorator factory.
740 this decorator will "inject" variables into the function's namespace,
741 from the *dictionary* in self.namespace. it therefore becomes possible
742 to make it look like a whole stack of variables which would otherwise
743 need "self." inserted in front of them (*and* for those variables to be
744 added to the instance) "appear" in the function.
746 "self.namespace['SI']" for example becomes accessible as just "SI" but
747 *only* inside the function, when decorated.
749 def variable_injector(func
):
751 def decorator(*args
, **kwargs
):
753 func_globals
= func
.__globals
__ # Python 2.6+
754 except AttributeError:
755 func_globals
= func
.func_globals
# Earlier versions.
757 context
= args
[0].namespace
# variables to be injected
758 saved_values
= func_globals
.copy() # Shallow copy of dict.
759 func_globals
.update(context
)
760 result
= func(*args
, **kwargs
)
761 print("globals after", func_globals
['CIA'], func_globals
['NIA'])
762 print("args[0]", args
[0].namespace
['CIA'],
763 args
[0].namespace
['NIA'])
764 args
[0].namespace
= func_globals
765 #exec (func.__code__, func_globals)
768 # func_globals = saved_values # Undo changes.
774 return variable_injector